mach-mx31ads.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543
  1. /*
  2. * Copyright (C) 2000 Deep Blue Solutions Ltd
  3. * Copyright (C) 2002 Shane Nay (shane@minirl.com)
  4. * Copyright 2005-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/init.h>
  18. #include <linux/clk.h>
  19. #include <linux/serial_8250.h>
  20. #include <linux/gpio.h>
  21. #include <linux/i2c.h>
  22. #include <linux/irq.h>
  23. #include <asm/mach-types.h>
  24. #include <asm/mach/arch.h>
  25. #include <asm/mach/time.h>
  26. #include <asm/memory.h>
  27. #include <asm/mach/map.h>
  28. #include <mach/common.h>
  29. #include <mach/board-mx31ads.h>
  30. #include <mach/iomux-mx3.h>
  31. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  32. #include <linux/mfd/wm8350/audio.h>
  33. #include <linux/mfd/wm8350/core.h>
  34. #include <linux/mfd/wm8350/pmic.h>
  35. #endif
  36. #include "devices-imx31.h"
  37. #include "devices.h"
  38. /* PBC Board interrupt status register */
  39. #define PBC_INTSTATUS 0x000016
  40. /* PBC Board interrupt current status register */
  41. #define PBC_INTCURR_STATUS 0x000018
  42. /* PBC Interrupt mask register set address */
  43. #define PBC_INTMASK_SET 0x00001A
  44. /* PBC Interrupt mask register clear address */
  45. #define PBC_INTMASK_CLEAR 0x00001C
  46. /* External UART A */
  47. #define PBC_SC16C652_UARTA 0x010000
  48. /* External UART B */
  49. #define PBC_SC16C652_UARTB 0x010010
  50. #define PBC_INTSTATUS_REG (PBC_INTSTATUS + PBC_BASE_ADDRESS)
  51. #define PBC_INTMASK_SET_REG (PBC_INTMASK_SET + PBC_BASE_ADDRESS)
  52. #define PBC_INTMASK_CLEAR_REG (PBC_INTMASK_CLEAR + PBC_BASE_ADDRESS)
  53. #define EXPIO_PARENT_INT IOMUX_TO_IRQ(MX31_PIN_GPIO1_4)
  54. #define MXC_IRQ_TO_EXPIO(irq) ((irq) - MXC_EXP_IO_BASE)
  55. #define EXPIO_INT_XUART_INTA (MXC_EXP_IO_BASE + 10)
  56. #define EXPIO_INT_XUART_INTB (MXC_EXP_IO_BASE + 11)
  57. #define MXC_MAX_EXP_IO_LINES 16
  58. /*
  59. * The serial port definition structure.
  60. */
  61. static struct plat_serial8250_port serial_platform_data[] = {
  62. {
  63. .membase = (void *)(PBC_BASE_ADDRESS + PBC_SC16C652_UARTA),
  64. .mapbase = (unsigned long)(MX31_CS4_BASE_ADDR + PBC_SC16C652_UARTA),
  65. .irq = EXPIO_INT_XUART_INTA,
  66. .uartclk = 14745600,
  67. .regshift = 0,
  68. .iotype = UPIO_MEM,
  69. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_AUTO_IRQ,
  70. }, {
  71. .membase = (void *)(PBC_BASE_ADDRESS + PBC_SC16C652_UARTB),
  72. .mapbase = (unsigned long)(MX31_CS4_BASE_ADDR + PBC_SC16C652_UARTB),
  73. .irq = EXPIO_INT_XUART_INTB,
  74. .uartclk = 14745600,
  75. .regshift = 0,
  76. .iotype = UPIO_MEM,
  77. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_AUTO_IRQ,
  78. },
  79. {},
  80. };
  81. static struct platform_device serial_device = {
  82. .name = "serial8250",
  83. .id = 0,
  84. .dev = {
  85. .platform_data = serial_platform_data,
  86. },
  87. };
  88. static int __init mxc_init_extuart(void)
  89. {
  90. return platform_device_register(&serial_device);
  91. }
  92. static const struct imxuart_platform_data uart_pdata __initconst = {
  93. .flags = IMXUART_HAVE_RTSCTS,
  94. };
  95. static unsigned int uart_pins[] = {
  96. MX31_PIN_CTS1__CTS1,
  97. MX31_PIN_RTS1__RTS1,
  98. MX31_PIN_TXD1__TXD1,
  99. MX31_PIN_RXD1__RXD1
  100. };
  101. static inline void mxc_init_imx_uart(void)
  102. {
  103. mxc_iomux_setup_multiple_pins(uart_pins, ARRAY_SIZE(uart_pins), "uart-0");
  104. imx31_add_imx_uart0(&uart_pdata);
  105. }
  106. static void mx31ads_expio_irq_handler(u32 irq, struct irq_desc *desc)
  107. {
  108. u32 imr_val;
  109. u32 int_valid;
  110. u32 expio_irq;
  111. imr_val = __raw_readw(PBC_INTMASK_SET_REG);
  112. int_valid = __raw_readw(PBC_INTSTATUS_REG) & imr_val;
  113. expio_irq = MXC_EXP_IO_BASE;
  114. for (; int_valid != 0; int_valid >>= 1, expio_irq++) {
  115. if ((int_valid & 1) == 0)
  116. continue;
  117. generic_handle_irq(expio_irq);
  118. }
  119. }
  120. /*
  121. * Disable an expio pin's interrupt by setting the bit in the imr.
  122. * @param d an expio virtual irq description
  123. */
  124. static void expio_mask_irq(struct irq_data *d)
  125. {
  126. u32 expio = MXC_IRQ_TO_EXPIO(d->irq);
  127. /* mask the interrupt */
  128. __raw_writew(1 << expio, PBC_INTMASK_CLEAR_REG);
  129. __raw_readw(PBC_INTMASK_CLEAR_REG);
  130. }
  131. /*
  132. * Acknowledge an expanded io pin's interrupt by clearing the bit in the isr.
  133. * @param d an expio virtual irq description
  134. */
  135. static void expio_ack_irq(struct irq_data *d)
  136. {
  137. u32 expio = MXC_IRQ_TO_EXPIO(d->irq);
  138. /* clear the interrupt status */
  139. __raw_writew(1 << expio, PBC_INTSTATUS_REG);
  140. }
  141. /*
  142. * Enable a expio pin's interrupt by clearing the bit in the imr.
  143. * @param d an expio virtual irq description
  144. */
  145. static void expio_unmask_irq(struct irq_data *d)
  146. {
  147. u32 expio = MXC_IRQ_TO_EXPIO(d->irq);
  148. /* unmask the interrupt */
  149. __raw_writew(1 << expio, PBC_INTMASK_SET_REG);
  150. }
  151. static struct irq_chip expio_irq_chip = {
  152. .name = "EXPIO(CPLD)",
  153. .irq_ack = expio_ack_irq,
  154. .irq_mask = expio_mask_irq,
  155. .irq_unmask = expio_unmask_irq,
  156. };
  157. static void __init mx31ads_init_expio(void)
  158. {
  159. int i;
  160. printk(KERN_INFO "MX31ADS EXPIO(CPLD) hardware\n");
  161. /*
  162. * Configure INT line as GPIO input
  163. */
  164. mxc_iomux_alloc_pin(IOMUX_MODE(MX31_PIN_GPIO1_4, IOMUX_CONFIG_GPIO), "expio");
  165. /* disable the interrupt and clear the status */
  166. __raw_writew(0xFFFF, PBC_INTMASK_CLEAR_REG);
  167. __raw_writew(0xFFFF, PBC_INTSTATUS_REG);
  168. for (i = MXC_EXP_IO_BASE; i < (MXC_EXP_IO_BASE + MXC_MAX_EXP_IO_LINES);
  169. i++) {
  170. irq_set_chip_and_handler(i, &expio_irq_chip, handle_level_irq);
  171. set_irq_flags(i, IRQF_VALID);
  172. }
  173. irq_set_irq_type(EXPIO_PARENT_INT, IRQ_TYPE_LEVEL_HIGH);
  174. irq_set_chained_handler(EXPIO_PARENT_INT, mx31ads_expio_irq_handler);
  175. }
  176. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  177. /* This section defines setup for the Wolfson Microelectronics
  178. * 1133-EV1 PMU/audio board. When other PMU boards are supported the
  179. * regulator definitions may be shared with them, but for now they can
  180. * only be used with this board so would generate warnings about
  181. * unused statics and some of the configuration is specific to this
  182. * module.
  183. */
  184. /* CPU */
  185. static struct regulator_consumer_supply sw1a_consumers[] = {
  186. {
  187. .supply = "cpu_vcc",
  188. }
  189. };
  190. static struct regulator_init_data sw1a_data = {
  191. .constraints = {
  192. .name = "SW1A",
  193. .min_uV = 1275000,
  194. .max_uV = 1600000,
  195. .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE |
  196. REGULATOR_CHANGE_MODE,
  197. .valid_modes_mask = REGULATOR_MODE_NORMAL |
  198. REGULATOR_MODE_FAST,
  199. .state_mem = {
  200. .uV = 1400000,
  201. .mode = REGULATOR_MODE_NORMAL,
  202. .enabled = 1,
  203. },
  204. .initial_state = PM_SUSPEND_MEM,
  205. .always_on = 1,
  206. .boot_on = 1,
  207. },
  208. .num_consumer_supplies = ARRAY_SIZE(sw1a_consumers),
  209. .consumer_supplies = sw1a_consumers,
  210. };
  211. /* System IO - High */
  212. static struct regulator_init_data viohi_data = {
  213. .constraints = {
  214. .name = "VIOHO",
  215. .min_uV = 2800000,
  216. .max_uV = 2800000,
  217. .state_mem = {
  218. .uV = 2800000,
  219. .mode = REGULATOR_MODE_NORMAL,
  220. .enabled = 1,
  221. },
  222. .initial_state = PM_SUSPEND_MEM,
  223. .always_on = 1,
  224. .boot_on = 1,
  225. },
  226. };
  227. /* System IO - Low */
  228. static struct regulator_init_data violo_data = {
  229. .constraints = {
  230. .name = "VIOLO",
  231. .min_uV = 1800000,
  232. .max_uV = 1800000,
  233. .state_mem = {
  234. .uV = 1800000,
  235. .mode = REGULATOR_MODE_NORMAL,
  236. .enabled = 1,
  237. },
  238. .initial_state = PM_SUSPEND_MEM,
  239. .always_on = 1,
  240. .boot_on = 1,
  241. },
  242. };
  243. /* DDR RAM */
  244. static struct regulator_init_data sw2a_data = {
  245. .constraints = {
  246. .name = "SW2A",
  247. .min_uV = 1800000,
  248. .max_uV = 1800000,
  249. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  250. .state_mem = {
  251. .uV = 1800000,
  252. .mode = REGULATOR_MODE_NORMAL,
  253. .enabled = 1,
  254. },
  255. .state_disk = {
  256. .mode = REGULATOR_MODE_NORMAL,
  257. .enabled = 0,
  258. },
  259. .always_on = 1,
  260. .boot_on = 1,
  261. .initial_state = PM_SUSPEND_MEM,
  262. },
  263. };
  264. static struct regulator_init_data ldo1_data = {
  265. .constraints = {
  266. .name = "VCAM/VMMC1/VMMC2",
  267. .min_uV = 2800000,
  268. .max_uV = 2800000,
  269. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  270. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  271. .apply_uV = 1,
  272. },
  273. };
  274. static struct regulator_consumer_supply ldo2_consumers[] = {
  275. { .supply = "AVDD", .dev_name = "1-001a" },
  276. { .supply = "HPVDD", .dev_name = "1-001a" },
  277. };
  278. /* CODEC and SIM */
  279. static struct regulator_init_data ldo2_data = {
  280. .constraints = {
  281. .name = "VESIM/VSIM/AVDD",
  282. .min_uV = 3300000,
  283. .max_uV = 3300000,
  284. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  285. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  286. .apply_uV = 1,
  287. },
  288. .num_consumer_supplies = ARRAY_SIZE(ldo2_consumers),
  289. .consumer_supplies = ldo2_consumers,
  290. };
  291. /* General */
  292. static struct regulator_init_data vdig_data = {
  293. .constraints = {
  294. .name = "VDIG",
  295. .min_uV = 1500000,
  296. .max_uV = 1500000,
  297. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  298. .apply_uV = 1,
  299. .always_on = 1,
  300. .boot_on = 1,
  301. },
  302. };
  303. /* Tranceivers */
  304. static struct regulator_init_data ldo4_data = {
  305. .constraints = {
  306. .name = "VRF1/CVDD_2.775",
  307. .min_uV = 2500000,
  308. .max_uV = 2500000,
  309. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  310. .apply_uV = 1,
  311. .always_on = 1,
  312. .boot_on = 1,
  313. },
  314. };
  315. static struct wm8350_led_platform_data wm8350_led_data = {
  316. .name = "wm8350:white",
  317. .default_trigger = "heartbeat",
  318. .max_uA = 27899,
  319. };
  320. static struct wm8350_audio_platform_data imx32ads_wm8350_setup = {
  321. .vmid_discharge_msecs = 1000,
  322. .drain_msecs = 30,
  323. .cap_discharge_msecs = 700,
  324. .vmid_charge_msecs = 700,
  325. .vmid_s_curve = WM8350_S_CURVE_SLOW,
  326. .dis_out4 = WM8350_DISCHARGE_SLOW,
  327. .dis_out3 = WM8350_DISCHARGE_SLOW,
  328. .dis_out2 = WM8350_DISCHARGE_SLOW,
  329. .dis_out1 = WM8350_DISCHARGE_SLOW,
  330. .vroi_out4 = WM8350_TIE_OFF_500R,
  331. .vroi_out3 = WM8350_TIE_OFF_500R,
  332. .vroi_out2 = WM8350_TIE_OFF_500R,
  333. .vroi_out1 = WM8350_TIE_OFF_500R,
  334. .vroi_enable = 0,
  335. .codec_current_on = WM8350_CODEC_ISEL_1_0,
  336. .codec_current_standby = WM8350_CODEC_ISEL_0_5,
  337. .codec_current_charge = WM8350_CODEC_ISEL_1_5,
  338. };
  339. static int mx31_wm8350_init(struct wm8350 *wm8350)
  340. {
  341. wm8350_gpio_config(wm8350, 0, WM8350_GPIO_DIR_IN,
  342. WM8350_GPIO0_PWR_ON_IN, WM8350_GPIO_ACTIVE_LOW,
  343. WM8350_GPIO_PULL_UP, WM8350_GPIO_INVERT_OFF,
  344. WM8350_GPIO_DEBOUNCE_ON);
  345. wm8350_gpio_config(wm8350, 3, WM8350_GPIO_DIR_IN,
  346. WM8350_GPIO3_PWR_OFF_IN, WM8350_GPIO_ACTIVE_HIGH,
  347. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  348. WM8350_GPIO_DEBOUNCE_ON);
  349. wm8350_gpio_config(wm8350, 4, WM8350_GPIO_DIR_IN,
  350. WM8350_GPIO4_MR_IN, WM8350_GPIO_ACTIVE_HIGH,
  351. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  352. WM8350_GPIO_DEBOUNCE_OFF);
  353. wm8350_gpio_config(wm8350, 7, WM8350_GPIO_DIR_IN,
  354. WM8350_GPIO7_HIBERNATE_IN, WM8350_GPIO_ACTIVE_HIGH,
  355. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  356. WM8350_GPIO_DEBOUNCE_OFF);
  357. wm8350_gpio_config(wm8350, 6, WM8350_GPIO_DIR_OUT,
  358. WM8350_GPIO6_SDOUT_OUT, WM8350_GPIO_ACTIVE_HIGH,
  359. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  360. WM8350_GPIO_DEBOUNCE_OFF);
  361. wm8350_gpio_config(wm8350, 8, WM8350_GPIO_DIR_OUT,
  362. WM8350_GPIO8_VCC_FAULT_OUT, WM8350_GPIO_ACTIVE_LOW,
  363. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  364. WM8350_GPIO_DEBOUNCE_OFF);
  365. wm8350_gpio_config(wm8350, 9, WM8350_GPIO_DIR_OUT,
  366. WM8350_GPIO9_BATT_FAULT_OUT, WM8350_GPIO_ACTIVE_LOW,
  367. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  368. WM8350_GPIO_DEBOUNCE_OFF);
  369. wm8350_register_regulator(wm8350, WM8350_DCDC_1, &sw1a_data);
  370. wm8350_register_regulator(wm8350, WM8350_DCDC_3, &viohi_data);
  371. wm8350_register_regulator(wm8350, WM8350_DCDC_4, &violo_data);
  372. wm8350_register_regulator(wm8350, WM8350_DCDC_6, &sw2a_data);
  373. wm8350_register_regulator(wm8350, WM8350_LDO_1, &ldo1_data);
  374. wm8350_register_regulator(wm8350, WM8350_LDO_2, &ldo2_data);
  375. wm8350_register_regulator(wm8350, WM8350_LDO_3, &vdig_data);
  376. wm8350_register_regulator(wm8350, WM8350_LDO_4, &ldo4_data);
  377. /* LEDs */
  378. wm8350_dcdc_set_slot(wm8350, WM8350_DCDC_5, 1, 1,
  379. WM8350_DC5_ERRACT_SHUTDOWN_CONV);
  380. wm8350_isink_set_flash(wm8350, WM8350_ISINK_A,
  381. WM8350_ISINK_FLASH_DISABLE,
  382. WM8350_ISINK_FLASH_TRIG_BIT,
  383. WM8350_ISINK_FLASH_DUR_32MS,
  384. WM8350_ISINK_FLASH_ON_INSTANT,
  385. WM8350_ISINK_FLASH_OFF_INSTANT,
  386. WM8350_ISINK_FLASH_MODE_EN);
  387. wm8350_dcdc25_set_mode(wm8350, WM8350_DCDC_5,
  388. WM8350_ISINK_MODE_BOOST,
  389. WM8350_ISINK_ILIM_NORMAL,
  390. WM8350_DC5_RMP_20V,
  391. WM8350_DC5_FBSRC_ISINKA);
  392. wm8350_register_led(wm8350, 0, WM8350_DCDC_5, WM8350_ISINK_A,
  393. &wm8350_led_data);
  394. wm8350->codec.platform_data = &imx32ads_wm8350_setup;
  395. regulator_has_full_constraints();
  396. return 0;
  397. }
  398. static struct wm8350_platform_data __initdata mx31_wm8350_pdata = {
  399. .init = mx31_wm8350_init,
  400. .irq_base = MXC_BOARD_IRQ_START + MXC_MAX_EXP_IO_LINES,
  401. };
  402. #endif
  403. static struct i2c_board_info __initdata mx31ads_i2c1_devices[] = {
  404. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  405. {
  406. I2C_BOARD_INFO("wm8350", 0x1a),
  407. .platform_data = &mx31_wm8350_pdata,
  408. .irq = IOMUX_TO_IRQ(MX31_PIN_GPIO1_3),
  409. },
  410. #endif
  411. };
  412. static void mxc_init_i2c(void)
  413. {
  414. i2c_register_board_info(1, mx31ads_i2c1_devices,
  415. ARRAY_SIZE(mx31ads_i2c1_devices));
  416. mxc_iomux_mode(IOMUX_MODE(MX31_PIN_CSPI2_MOSI, IOMUX_CONFIG_ALT1));
  417. mxc_iomux_mode(IOMUX_MODE(MX31_PIN_CSPI2_MISO, IOMUX_CONFIG_ALT1));
  418. imx31_add_imx_i2c1(NULL);
  419. }
  420. static unsigned int ssi_pins[] = {
  421. MX31_PIN_SFS5__SFS5,
  422. MX31_PIN_SCK5__SCK5,
  423. MX31_PIN_SRXD5__SRXD5,
  424. MX31_PIN_STXD5__STXD5,
  425. };
  426. static void mxc_init_audio(void)
  427. {
  428. imx31_add_imx_ssi(0, NULL);
  429. mxc_iomux_setup_multiple_pins(ssi_pins, ARRAY_SIZE(ssi_pins), "ssi");
  430. }
  431. /* static mappings */
  432. static struct map_desc mx31ads_io_desc[] __initdata = {
  433. {
  434. .virtual = MX31_CS4_BASE_ADDR_VIRT,
  435. .pfn = __phys_to_pfn(MX31_CS4_BASE_ADDR),
  436. .length = MX31_CS4_SIZE / 2,
  437. .type = MT_DEVICE
  438. },
  439. };
  440. static void __init mx31ads_map_io(void)
  441. {
  442. mx31_map_io();
  443. iotable_init(mx31ads_io_desc, ARRAY_SIZE(mx31ads_io_desc));
  444. }
  445. static void __init mx31ads_init_irq(void)
  446. {
  447. mx31_init_irq();
  448. mx31ads_init_expio();
  449. }
  450. static void __init mx31ads_init(void)
  451. {
  452. mxc_init_extuart();
  453. mxc_init_imx_uart();
  454. mxc_init_i2c();
  455. mxc_init_audio();
  456. }
  457. static void __init mx31ads_timer_init(void)
  458. {
  459. mx31_clocks_init(26000000);
  460. }
  461. static struct sys_timer mx31ads_timer = {
  462. .init = mx31ads_timer_init,
  463. };
  464. MACHINE_START(MX31ADS, "Freescale MX31ADS")
  465. /* Maintainer: Freescale Semiconductor, Inc. */
  466. .boot_params = MX3x_PHYS_OFFSET + 0x100,
  467. .map_io = mx31ads_map_io,
  468. .init_early = imx31_init_early,
  469. .init_irq = mx31ads_init_irq,
  470. .timer = &mx31ads_timer,
  471. .init_machine = mx31ads_init,
  472. MACHINE_END