nouveau_state.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_gpio.h"
  38. #include "nouveau_pm.h"
  39. #include "nv50_display.h"
  40. static void nouveau_stub_takedown(struct drm_device *dev) {}
  41. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  42. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  43. {
  44. struct drm_nouveau_private *dev_priv = dev->dev_private;
  45. struct nouveau_engine *engine = &dev_priv->engine;
  46. switch (dev_priv->chipset & 0xf0) {
  47. case 0x00:
  48. engine->instmem.init = nv04_instmem_init;
  49. engine->instmem.takedown = nv04_instmem_takedown;
  50. engine->instmem.suspend = nv04_instmem_suspend;
  51. engine->instmem.resume = nv04_instmem_resume;
  52. engine->instmem.get = nv04_instmem_get;
  53. engine->instmem.put = nv04_instmem_put;
  54. engine->instmem.map = nv04_instmem_map;
  55. engine->instmem.unmap = nv04_instmem_unmap;
  56. engine->instmem.flush = nv04_instmem_flush;
  57. engine->mc.init = nv04_mc_init;
  58. engine->mc.takedown = nv04_mc_takedown;
  59. engine->timer.init = nv04_timer_init;
  60. engine->timer.read = nv04_timer_read;
  61. engine->timer.takedown = nv04_timer_takedown;
  62. engine->fb.init = nv04_fb_init;
  63. engine->fb.takedown = nv04_fb_takedown;
  64. engine->fifo.channels = 16;
  65. engine->fifo.init = nv04_fifo_init;
  66. engine->fifo.takedown = nv04_fifo_fini;
  67. engine->fifo.disable = nv04_fifo_disable;
  68. engine->fifo.enable = nv04_fifo_enable;
  69. engine->fifo.reassign = nv04_fifo_reassign;
  70. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  71. engine->fifo.channel_id = nv04_fifo_channel_id;
  72. engine->fifo.create_context = nv04_fifo_create_context;
  73. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  74. engine->fifo.load_context = nv04_fifo_load_context;
  75. engine->fifo.unload_context = nv04_fifo_unload_context;
  76. engine->display.early_init = nv04_display_early_init;
  77. engine->display.late_takedown = nv04_display_late_takedown;
  78. engine->display.create = nv04_display_create;
  79. engine->display.destroy = nv04_display_destroy;
  80. engine->display.init = nv04_display_init;
  81. engine->display.fini = nv04_display_fini;
  82. engine->pm.clocks_get = nv04_pm_clocks_get;
  83. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  84. engine->pm.clocks_set = nv04_pm_clocks_set;
  85. engine->vram.init = nv04_fb_vram_init;
  86. engine->vram.takedown = nouveau_stub_takedown;
  87. engine->vram.flags_valid = nouveau_mem_flags_valid;
  88. break;
  89. case 0x10:
  90. engine->instmem.init = nv04_instmem_init;
  91. engine->instmem.takedown = nv04_instmem_takedown;
  92. engine->instmem.suspend = nv04_instmem_suspend;
  93. engine->instmem.resume = nv04_instmem_resume;
  94. engine->instmem.get = nv04_instmem_get;
  95. engine->instmem.put = nv04_instmem_put;
  96. engine->instmem.map = nv04_instmem_map;
  97. engine->instmem.unmap = nv04_instmem_unmap;
  98. engine->instmem.flush = nv04_instmem_flush;
  99. engine->mc.init = nv04_mc_init;
  100. engine->mc.takedown = nv04_mc_takedown;
  101. engine->timer.init = nv04_timer_init;
  102. engine->timer.read = nv04_timer_read;
  103. engine->timer.takedown = nv04_timer_takedown;
  104. engine->fb.init = nv10_fb_init;
  105. engine->fb.takedown = nv10_fb_takedown;
  106. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  107. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  108. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  109. engine->fifo.channels = 32;
  110. engine->fifo.init = nv10_fifo_init;
  111. engine->fifo.takedown = nv04_fifo_fini;
  112. engine->fifo.disable = nv04_fifo_disable;
  113. engine->fifo.enable = nv04_fifo_enable;
  114. engine->fifo.reassign = nv04_fifo_reassign;
  115. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  116. engine->fifo.channel_id = nv10_fifo_channel_id;
  117. engine->fifo.create_context = nv10_fifo_create_context;
  118. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  119. engine->fifo.load_context = nv10_fifo_load_context;
  120. engine->fifo.unload_context = nv10_fifo_unload_context;
  121. engine->display.early_init = nv04_display_early_init;
  122. engine->display.late_takedown = nv04_display_late_takedown;
  123. engine->display.create = nv04_display_create;
  124. engine->display.destroy = nv04_display_destroy;
  125. engine->display.init = nv04_display_init;
  126. engine->display.fini = nv04_display_fini;
  127. engine->gpio.drive = nv10_gpio_drive;
  128. engine->gpio.sense = nv10_gpio_sense;
  129. engine->pm.clocks_get = nv04_pm_clocks_get;
  130. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  131. engine->pm.clocks_set = nv04_pm_clocks_set;
  132. if (dev_priv->chipset == 0x1a ||
  133. dev_priv->chipset == 0x1f)
  134. engine->vram.init = nv1a_fb_vram_init;
  135. else
  136. engine->vram.init = nv10_fb_vram_init;
  137. engine->vram.takedown = nouveau_stub_takedown;
  138. engine->vram.flags_valid = nouveau_mem_flags_valid;
  139. break;
  140. case 0x20:
  141. engine->instmem.init = nv04_instmem_init;
  142. engine->instmem.takedown = nv04_instmem_takedown;
  143. engine->instmem.suspend = nv04_instmem_suspend;
  144. engine->instmem.resume = nv04_instmem_resume;
  145. engine->instmem.get = nv04_instmem_get;
  146. engine->instmem.put = nv04_instmem_put;
  147. engine->instmem.map = nv04_instmem_map;
  148. engine->instmem.unmap = nv04_instmem_unmap;
  149. engine->instmem.flush = nv04_instmem_flush;
  150. engine->mc.init = nv04_mc_init;
  151. engine->mc.takedown = nv04_mc_takedown;
  152. engine->timer.init = nv04_timer_init;
  153. engine->timer.read = nv04_timer_read;
  154. engine->timer.takedown = nv04_timer_takedown;
  155. engine->fb.init = nv20_fb_init;
  156. engine->fb.takedown = nv20_fb_takedown;
  157. engine->fb.init_tile_region = nv20_fb_init_tile_region;
  158. engine->fb.set_tile_region = nv20_fb_set_tile_region;
  159. engine->fb.free_tile_region = nv20_fb_free_tile_region;
  160. engine->fifo.channels = 32;
  161. engine->fifo.init = nv10_fifo_init;
  162. engine->fifo.takedown = nv04_fifo_fini;
  163. engine->fifo.disable = nv04_fifo_disable;
  164. engine->fifo.enable = nv04_fifo_enable;
  165. engine->fifo.reassign = nv04_fifo_reassign;
  166. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  167. engine->fifo.channel_id = nv10_fifo_channel_id;
  168. engine->fifo.create_context = nv10_fifo_create_context;
  169. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  170. engine->fifo.load_context = nv10_fifo_load_context;
  171. engine->fifo.unload_context = nv10_fifo_unload_context;
  172. engine->display.early_init = nv04_display_early_init;
  173. engine->display.late_takedown = nv04_display_late_takedown;
  174. engine->display.create = nv04_display_create;
  175. engine->display.destroy = nv04_display_destroy;
  176. engine->display.init = nv04_display_init;
  177. engine->display.fini = nv04_display_fini;
  178. engine->gpio.drive = nv10_gpio_drive;
  179. engine->gpio.sense = nv10_gpio_sense;
  180. engine->pm.clocks_get = nv04_pm_clocks_get;
  181. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  182. engine->pm.clocks_set = nv04_pm_clocks_set;
  183. engine->vram.init = nv20_fb_vram_init;
  184. engine->vram.takedown = nouveau_stub_takedown;
  185. engine->vram.flags_valid = nouveau_mem_flags_valid;
  186. break;
  187. case 0x30:
  188. engine->instmem.init = nv04_instmem_init;
  189. engine->instmem.takedown = nv04_instmem_takedown;
  190. engine->instmem.suspend = nv04_instmem_suspend;
  191. engine->instmem.resume = nv04_instmem_resume;
  192. engine->instmem.get = nv04_instmem_get;
  193. engine->instmem.put = nv04_instmem_put;
  194. engine->instmem.map = nv04_instmem_map;
  195. engine->instmem.unmap = nv04_instmem_unmap;
  196. engine->instmem.flush = nv04_instmem_flush;
  197. engine->mc.init = nv04_mc_init;
  198. engine->mc.takedown = nv04_mc_takedown;
  199. engine->timer.init = nv04_timer_init;
  200. engine->timer.read = nv04_timer_read;
  201. engine->timer.takedown = nv04_timer_takedown;
  202. engine->fb.init = nv30_fb_init;
  203. engine->fb.takedown = nv30_fb_takedown;
  204. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  205. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  206. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  207. engine->fifo.channels = 32;
  208. engine->fifo.init = nv10_fifo_init;
  209. engine->fifo.takedown = nv04_fifo_fini;
  210. engine->fifo.disable = nv04_fifo_disable;
  211. engine->fifo.enable = nv04_fifo_enable;
  212. engine->fifo.reassign = nv04_fifo_reassign;
  213. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  214. engine->fifo.channel_id = nv10_fifo_channel_id;
  215. engine->fifo.create_context = nv10_fifo_create_context;
  216. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  217. engine->fifo.load_context = nv10_fifo_load_context;
  218. engine->fifo.unload_context = nv10_fifo_unload_context;
  219. engine->display.early_init = nv04_display_early_init;
  220. engine->display.late_takedown = nv04_display_late_takedown;
  221. engine->display.create = nv04_display_create;
  222. engine->display.destroy = nv04_display_destroy;
  223. engine->display.init = nv04_display_init;
  224. engine->display.fini = nv04_display_fini;
  225. engine->gpio.drive = nv10_gpio_drive;
  226. engine->gpio.sense = nv10_gpio_sense;
  227. engine->pm.clocks_get = nv04_pm_clocks_get;
  228. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  229. engine->pm.clocks_set = nv04_pm_clocks_set;
  230. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  231. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  232. engine->vram.init = nv20_fb_vram_init;
  233. engine->vram.takedown = nouveau_stub_takedown;
  234. engine->vram.flags_valid = nouveau_mem_flags_valid;
  235. break;
  236. case 0x40:
  237. case 0x60:
  238. engine->instmem.init = nv04_instmem_init;
  239. engine->instmem.takedown = nv04_instmem_takedown;
  240. engine->instmem.suspend = nv04_instmem_suspend;
  241. engine->instmem.resume = nv04_instmem_resume;
  242. engine->instmem.get = nv04_instmem_get;
  243. engine->instmem.put = nv04_instmem_put;
  244. engine->instmem.map = nv04_instmem_map;
  245. engine->instmem.unmap = nv04_instmem_unmap;
  246. engine->instmem.flush = nv04_instmem_flush;
  247. engine->mc.init = nv40_mc_init;
  248. engine->mc.takedown = nv40_mc_takedown;
  249. engine->timer.init = nv04_timer_init;
  250. engine->timer.read = nv04_timer_read;
  251. engine->timer.takedown = nv04_timer_takedown;
  252. engine->fb.init = nv40_fb_init;
  253. engine->fb.takedown = nv40_fb_takedown;
  254. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  255. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  256. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  257. engine->fifo.channels = 32;
  258. engine->fifo.init = nv40_fifo_init;
  259. engine->fifo.takedown = nv04_fifo_fini;
  260. engine->fifo.disable = nv04_fifo_disable;
  261. engine->fifo.enable = nv04_fifo_enable;
  262. engine->fifo.reassign = nv04_fifo_reassign;
  263. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  264. engine->fifo.channel_id = nv10_fifo_channel_id;
  265. engine->fifo.create_context = nv40_fifo_create_context;
  266. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  267. engine->fifo.load_context = nv40_fifo_load_context;
  268. engine->fifo.unload_context = nv40_fifo_unload_context;
  269. engine->display.early_init = nv04_display_early_init;
  270. engine->display.late_takedown = nv04_display_late_takedown;
  271. engine->display.create = nv04_display_create;
  272. engine->display.destroy = nv04_display_destroy;
  273. engine->display.init = nv04_display_init;
  274. engine->display.fini = nv04_display_fini;
  275. engine->gpio.init = nv10_gpio_init;
  276. engine->gpio.fini = nv10_gpio_fini;
  277. engine->gpio.drive = nv10_gpio_drive;
  278. engine->gpio.sense = nv10_gpio_sense;
  279. engine->gpio.irq_enable = nv10_gpio_irq_enable;
  280. engine->pm.clocks_get = nv40_pm_clocks_get;
  281. engine->pm.clocks_pre = nv40_pm_clocks_pre;
  282. engine->pm.clocks_set = nv40_pm_clocks_set;
  283. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  284. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  285. engine->pm.temp_get = nv40_temp_get;
  286. engine->pm.pwm_get = nv40_pm_pwm_get;
  287. engine->pm.pwm_set = nv40_pm_pwm_set;
  288. engine->vram.init = nv20_fb_vram_init;
  289. engine->vram.takedown = nouveau_stub_takedown;
  290. engine->vram.flags_valid = nouveau_mem_flags_valid;
  291. break;
  292. case 0x50:
  293. case 0x80: /* gotta love NVIDIA's consistency.. */
  294. case 0x90:
  295. case 0xa0:
  296. engine->instmem.init = nv50_instmem_init;
  297. engine->instmem.takedown = nv50_instmem_takedown;
  298. engine->instmem.suspend = nv50_instmem_suspend;
  299. engine->instmem.resume = nv50_instmem_resume;
  300. engine->instmem.get = nv50_instmem_get;
  301. engine->instmem.put = nv50_instmem_put;
  302. engine->instmem.map = nv50_instmem_map;
  303. engine->instmem.unmap = nv50_instmem_unmap;
  304. if (dev_priv->chipset == 0x50)
  305. engine->instmem.flush = nv50_instmem_flush;
  306. else
  307. engine->instmem.flush = nv84_instmem_flush;
  308. engine->mc.init = nv50_mc_init;
  309. engine->mc.takedown = nv50_mc_takedown;
  310. engine->timer.init = nv04_timer_init;
  311. engine->timer.read = nv04_timer_read;
  312. engine->timer.takedown = nv04_timer_takedown;
  313. engine->fb.init = nv50_fb_init;
  314. engine->fb.takedown = nv50_fb_takedown;
  315. engine->fifo.channels = 128;
  316. engine->fifo.init = nv50_fifo_init;
  317. engine->fifo.takedown = nv50_fifo_takedown;
  318. engine->fifo.disable = nv04_fifo_disable;
  319. engine->fifo.enable = nv04_fifo_enable;
  320. engine->fifo.reassign = nv04_fifo_reassign;
  321. engine->fifo.channel_id = nv50_fifo_channel_id;
  322. engine->fifo.create_context = nv50_fifo_create_context;
  323. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  324. engine->fifo.load_context = nv50_fifo_load_context;
  325. engine->fifo.unload_context = nv50_fifo_unload_context;
  326. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  327. engine->display.early_init = nv50_display_early_init;
  328. engine->display.late_takedown = nv50_display_late_takedown;
  329. engine->display.create = nv50_display_create;
  330. engine->display.destroy = nv50_display_destroy;
  331. engine->display.init = nv50_display_init;
  332. engine->display.fini = nv50_display_fini;
  333. engine->gpio.init = nv50_gpio_init;
  334. engine->gpio.fini = nv50_gpio_fini;
  335. engine->gpio.drive = nv50_gpio_drive;
  336. engine->gpio.sense = nv50_gpio_sense;
  337. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  338. switch (dev_priv->chipset) {
  339. case 0x84:
  340. case 0x86:
  341. case 0x92:
  342. case 0x94:
  343. case 0x96:
  344. case 0x98:
  345. case 0xa0:
  346. case 0xaa:
  347. case 0xac:
  348. case 0x50:
  349. engine->pm.clocks_get = nv50_pm_clocks_get;
  350. engine->pm.clocks_pre = nv50_pm_clocks_pre;
  351. engine->pm.clocks_set = nv50_pm_clocks_set;
  352. break;
  353. default:
  354. engine->pm.clocks_get = nva3_pm_clocks_get;
  355. engine->pm.clocks_pre = nva3_pm_clocks_pre;
  356. engine->pm.clocks_set = nva3_pm_clocks_set;
  357. break;
  358. }
  359. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  360. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  361. if (dev_priv->chipset >= 0x84)
  362. engine->pm.temp_get = nv84_temp_get;
  363. else
  364. engine->pm.temp_get = nv40_temp_get;
  365. engine->pm.pwm_get = nv50_pm_pwm_get;
  366. engine->pm.pwm_set = nv50_pm_pwm_set;
  367. engine->vram.init = nv50_vram_init;
  368. engine->vram.takedown = nv50_vram_fini;
  369. engine->vram.get = nv50_vram_new;
  370. engine->vram.put = nv50_vram_del;
  371. engine->vram.flags_valid = nv50_vram_flags_valid;
  372. break;
  373. case 0xc0:
  374. engine->instmem.init = nvc0_instmem_init;
  375. engine->instmem.takedown = nvc0_instmem_takedown;
  376. engine->instmem.suspend = nvc0_instmem_suspend;
  377. engine->instmem.resume = nvc0_instmem_resume;
  378. engine->instmem.get = nv50_instmem_get;
  379. engine->instmem.put = nv50_instmem_put;
  380. engine->instmem.map = nv50_instmem_map;
  381. engine->instmem.unmap = nv50_instmem_unmap;
  382. engine->instmem.flush = nv84_instmem_flush;
  383. engine->mc.init = nv50_mc_init;
  384. engine->mc.takedown = nv50_mc_takedown;
  385. engine->timer.init = nv04_timer_init;
  386. engine->timer.read = nv04_timer_read;
  387. engine->timer.takedown = nv04_timer_takedown;
  388. engine->fb.init = nvc0_fb_init;
  389. engine->fb.takedown = nvc0_fb_takedown;
  390. engine->fifo.channels = 128;
  391. engine->fifo.init = nvc0_fifo_init;
  392. engine->fifo.takedown = nvc0_fifo_takedown;
  393. engine->fifo.disable = nvc0_fifo_disable;
  394. engine->fifo.enable = nvc0_fifo_enable;
  395. engine->fifo.reassign = nvc0_fifo_reassign;
  396. engine->fifo.channel_id = nvc0_fifo_channel_id;
  397. engine->fifo.create_context = nvc0_fifo_create_context;
  398. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  399. engine->fifo.load_context = nvc0_fifo_load_context;
  400. engine->fifo.unload_context = nvc0_fifo_unload_context;
  401. engine->display.early_init = nv50_display_early_init;
  402. engine->display.late_takedown = nv50_display_late_takedown;
  403. engine->display.create = nv50_display_create;
  404. engine->display.destroy = nv50_display_destroy;
  405. engine->display.init = nv50_display_init;
  406. engine->display.fini = nv50_display_fini;
  407. engine->gpio.init = nv50_gpio_init;
  408. engine->gpio.fini = nv50_gpio_fini;
  409. engine->gpio.drive = nv50_gpio_drive;
  410. engine->gpio.sense = nv50_gpio_sense;
  411. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  412. engine->vram.init = nvc0_vram_init;
  413. engine->vram.takedown = nv50_vram_fini;
  414. engine->vram.get = nvc0_vram_new;
  415. engine->vram.put = nv50_vram_del;
  416. engine->vram.flags_valid = nvc0_vram_flags_valid;
  417. engine->pm.temp_get = nv84_temp_get;
  418. engine->pm.clocks_get = nvc0_pm_clocks_get;
  419. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  420. engine->pm.clocks_set = nvc0_pm_clocks_set;
  421. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  422. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  423. engine->pm.pwm_get = nv50_pm_pwm_get;
  424. engine->pm.pwm_set = nv50_pm_pwm_set;
  425. break;
  426. case 0xd0:
  427. engine->instmem.init = nvc0_instmem_init;
  428. engine->instmem.takedown = nvc0_instmem_takedown;
  429. engine->instmem.suspend = nvc0_instmem_suspend;
  430. engine->instmem.resume = nvc0_instmem_resume;
  431. engine->instmem.get = nv50_instmem_get;
  432. engine->instmem.put = nv50_instmem_put;
  433. engine->instmem.map = nv50_instmem_map;
  434. engine->instmem.unmap = nv50_instmem_unmap;
  435. engine->instmem.flush = nv84_instmem_flush;
  436. engine->mc.init = nv50_mc_init;
  437. engine->mc.takedown = nv50_mc_takedown;
  438. engine->timer.init = nv04_timer_init;
  439. engine->timer.read = nv04_timer_read;
  440. engine->timer.takedown = nv04_timer_takedown;
  441. engine->fb.init = nvc0_fb_init;
  442. engine->fb.takedown = nvc0_fb_takedown;
  443. engine->fifo.channels = 128;
  444. engine->fifo.init = nvc0_fifo_init;
  445. engine->fifo.takedown = nvc0_fifo_takedown;
  446. engine->fifo.disable = nvc0_fifo_disable;
  447. engine->fifo.enable = nvc0_fifo_enable;
  448. engine->fifo.reassign = nvc0_fifo_reassign;
  449. engine->fifo.channel_id = nvc0_fifo_channel_id;
  450. engine->fifo.create_context = nvc0_fifo_create_context;
  451. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  452. engine->fifo.load_context = nvc0_fifo_load_context;
  453. engine->fifo.unload_context = nvc0_fifo_unload_context;
  454. engine->display.early_init = nouveau_stub_init;
  455. engine->display.late_takedown = nouveau_stub_takedown;
  456. engine->display.create = nvd0_display_create;
  457. engine->display.destroy = nvd0_display_destroy;
  458. engine->display.init = nvd0_display_init;
  459. engine->display.fini = nvd0_display_fini;
  460. engine->gpio.init = nv50_gpio_init;
  461. engine->gpio.fini = nv50_gpio_fini;
  462. engine->gpio.drive = nvd0_gpio_drive;
  463. engine->gpio.sense = nvd0_gpio_sense;
  464. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  465. engine->vram.init = nvc0_vram_init;
  466. engine->vram.takedown = nv50_vram_fini;
  467. engine->vram.get = nvc0_vram_new;
  468. engine->vram.put = nv50_vram_del;
  469. engine->vram.flags_valid = nvc0_vram_flags_valid;
  470. engine->pm.temp_get = nv84_temp_get;
  471. engine->pm.clocks_get = nvc0_pm_clocks_get;
  472. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  473. engine->pm.clocks_set = nvc0_pm_clocks_set;
  474. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  475. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  476. break;
  477. default:
  478. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  479. return 1;
  480. }
  481. /* headless mode */
  482. if (nouveau_modeset == 2) {
  483. engine->display.early_init = nouveau_stub_init;
  484. engine->display.late_takedown = nouveau_stub_takedown;
  485. engine->display.create = nouveau_stub_init;
  486. engine->display.init = nouveau_stub_init;
  487. engine->display.destroy = nouveau_stub_takedown;
  488. }
  489. return 0;
  490. }
  491. static unsigned int
  492. nouveau_vga_set_decode(void *priv, bool state)
  493. {
  494. struct drm_device *dev = priv;
  495. struct drm_nouveau_private *dev_priv = dev->dev_private;
  496. if (dev_priv->chipset >= 0x40)
  497. nv_wr32(dev, 0x88054, state);
  498. else
  499. nv_wr32(dev, 0x1854, state);
  500. if (state)
  501. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  502. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  503. else
  504. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  505. }
  506. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  507. enum vga_switcheroo_state state)
  508. {
  509. struct drm_device *dev = pci_get_drvdata(pdev);
  510. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  511. if (state == VGA_SWITCHEROO_ON) {
  512. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  513. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  514. nouveau_pci_resume(pdev);
  515. drm_kms_helper_poll_enable(dev);
  516. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  517. } else {
  518. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  519. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  520. drm_kms_helper_poll_disable(dev);
  521. nouveau_switcheroo_optimus_dsm();
  522. nouveau_pci_suspend(pdev, pmm);
  523. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  524. }
  525. }
  526. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  527. {
  528. struct drm_device *dev = pci_get_drvdata(pdev);
  529. nouveau_fbcon_output_poll_changed(dev);
  530. }
  531. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  532. {
  533. struct drm_device *dev = pci_get_drvdata(pdev);
  534. bool can_switch;
  535. spin_lock(&dev->count_lock);
  536. can_switch = (dev->open_count == 0);
  537. spin_unlock(&dev->count_lock);
  538. return can_switch;
  539. }
  540. int
  541. nouveau_card_init(struct drm_device *dev)
  542. {
  543. struct drm_nouveau_private *dev_priv = dev->dev_private;
  544. struct nouveau_engine *engine;
  545. int ret, e = 0;
  546. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  547. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  548. nouveau_switcheroo_reprobe,
  549. nouveau_switcheroo_can_switch);
  550. /* Initialise internal driver API hooks */
  551. ret = nouveau_init_engine_ptrs(dev);
  552. if (ret)
  553. goto out;
  554. engine = &dev_priv->engine;
  555. spin_lock_init(&dev_priv->channels.lock);
  556. spin_lock_init(&dev_priv->tile.lock);
  557. spin_lock_init(&dev_priv->context_switch_lock);
  558. spin_lock_init(&dev_priv->vm_lock);
  559. /* Make the CRTCs and I2C buses accessible */
  560. ret = engine->display.early_init(dev);
  561. if (ret)
  562. goto out;
  563. /* Parse BIOS tables / Run init tables if card not POSTed */
  564. ret = nouveau_bios_init(dev);
  565. if (ret)
  566. goto out_display_early;
  567. /* workaround an odd issue on nvc1 by disabling the device's
  568. * nosnoop capability. hopefully won't cause issues until a
  569. * better fix is found - assuming there is one...
  570. */
  571. if (dev_priv->chipset == 0xc1) {
  572. nv_mask(dev, 0x00088080, 0x00000800, 0x00000000);
  573. }
  574. nouveau_pm_init(dev);
  575. ret = engine->vram.init(dev);
  576. if (ret)
  577. goto out_bios;
  578. ret = nouveau_gpuobj_init(dev);
  579. if (ret)
  580. goto out_vram;
  581. ret = engine->instmem.init(dev);
  582. if (ret)
  583. goto out_gpuobj;
  584. ret = nouveau_mem_vram_init(dev);
  585. if (ret)
  586. goto out_instmem;
  587. ret = nouveau_mem_gart_init(dev);
  588. if (ret)
  589. goto out_ttmvram;
  590. /* PMC */
  591. ret = engine->mc.init(dev);
  592. if (ret)
  593. goto out_gart;
  594. /* PGPIO */
  595. ret = nouveau_gpio_create(dev);
  596. if (ret)
  597. goto out_mc;
  598. /* PTIMER */
  599. ret = engine->timer.init(dev);
  600. if (ret)
  601. goto out_gpio;
  602. /* PFB */
  603. ret = engine->fb.init(dev);
  604. if (ret)
  605. goto out_timer;
  606. if (!dev_priv->noaccel) {
  607. switch (dev_priv->card_type) {
  608. case NV_04:
  609. nv04_graph_create(dev);
  610. break;
  611. case NV_10:
  612. nv10_graph_create(dev);
  613. break;
  614. case NV_20:
  615. case NV_30:
  616. nv20_graph_create(dev);
  617. break;
  618. case NV_40:
  619. nv40_graph_create(dev);
  620. break;
  621. case NV_50:
  622. nv50_graph_create(dev);
  623. break;
  624. case NV_C0:
  625. case NV_D0:
  626. nvc0_graph_create(dev);
  627. break;
  628. default:
  629. break;
  630. }
  631. switch (dev_priv->chipset) {
  632. case 0x84:
  633. case 0x86:
  634. case 0x92:
  635. case 0x94:
  636. case 0x96:
  637. case 0xa0:
  638. nv84_crypt_create(dev);
  639. break;
  640. case 0x98:
  641. case 0xaa:
  642. case 0xac:
  643. nv98_crypt_create(dev);
  644. break;
  645. }
  646. switch (dev_priv->card_type) {
  647. case NV_50:
  648. switch (dev_priv->chipset) {
  649. case 0xa3:
  650. case 0xa5:
  651. case 0xa8:
  652. case 0xaf:
  653. nva3_copy_create(dev);
  654. break;
  655. }
  656. break;
  657. case NV_C0:
  658. nvc0_copy_create(dev, 0);
  659. nvc0_copy_create(dev, 1);
  660. break;
  661. default:
  662. break;
  663. }
  664. if (dev_priv->chipset >= 0xa3 || dev_priv->chipset == 0x98) {
  665. nv84_bsp_create(dev);
  666. nv84_vp_create(dev);
  667. nv98_ppp_create(dev);
  668. } else
  669. if (dev_priv->chipset >= 0x84) {
  670. nv50_mpeg_create(dev);
  671. nv84_bsp_create(dev);
  672. nv84_vp_create(dev);
  673. } else
  674. if (dev_priv->chipset >= 0x50) {
  675. nv50_mpeg_create(dev);
  676. } else
  677. if (dev_priv->card_type == NV_40 ||
  678. dev_priv->chipset == 0x31 ||
  679. dev_priv->chipset == 0x34 ||
  680. dev_priv->chipset == 0x36) {
  681. nv31_mpeg_create(dev);
  682. }
  683. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  684. if (dev_priv->eng[e]) {
  685. ret = dev_priv->eng[e]->init(dev, e);
  686. if (ret)
  687. goto out_engine;
  688. }
  689. }
  690. /* PFIFO */
  691. ret = engine->fifo.init(dev);
  692. if (ret)
  693. goto out_engine;
  694. }
  695. ret = nouveau_irq_init(dev);
  696. if (ret)
  697. goto out_fifo;
  698. ret = nouveau_display_create(dev);
  699. if (ret)
  700. goto out_irq;
  701. nouveau_backlight_init(dev);
  702. if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
  703. ret = nouveau_fence_init(dev);
  704. if (ret)
  705. goto out_disp;
  706. ret = nouveau_channel_alloc(dev, &dev_priv->channel, NULL,
  707. NvDmaFB, NvDmaTT);
  708. if (ret)
  709. goto out_fence;
  710. mutex_unlock(&dev_priv->channel->mutex);
  711. }
  712. if (dev->mode_config.num_crtc) {
  713. ret = nouveau_display_init(dev);
  714. if (ret)
  715. goto out_chan;
  716. nouveau_fbcon_init(dev);
  717. }
  718. return 0;
  719. out_chan:
  720. nouveau_channel_put_unlocked(&dev_priv->channel);
  721. out_fence:
  722. nouveau_fence_fini(dev);
  723. out_disp:
  724. nouveau_backlight_exit(dev);
  725. nouveau_display_destroy(dev);
  726. out_irq:
  727. nouveau_irq_fini(dev);
  728. out_fifo:
  729. if (!dev_priv->noaccel)
  730. engine->fifo.takedown(dev);
  731. out_engine:
  732. if (!dev_priv->noaccel) {
  733. for (e = e - 1; e >= 0; e--) {
  734. if (!dev_priv->eng[e])
  735. continue;
  736. dev_priv->eng[e]->fini(dev, e, false);
  737. dev_priv->eng[e]->destroy(dev,e );
  738. }
  739. }
  740. engine->fb.takedown(dev);
  741. out_timer:
  742. engine->timer.takedown(dev);
  743. out_gpio:
  744. nouveau_gpio_destroy(dev);
  745. out_mc:
  746. engine->mc.takedown(dev);
  747. out_gart:
  748. nouveau_mem_gart_fini(dev);
  749. out_ttmvram:
  750. nouveau_mem_vram_fini(dev);
  751. out_instmem:
  752. engine->instmem.takedown(dev);
  753. out_gpuobj:
  754. nouveau_gpuobj_takedown(dev);
  755. out_vram:
  756. engine->vram.takedown(dev);
  757. out_bios:
  758. nouveau_pm_fini(dev);
  759. nouveau_bios_takedown(dev);
  760. out_display_early:
  761. engine->display.late_takedown(dev);
  762. out:
  763. vga_client_register(dev->pdev, NULL, NULL, NULL);
  764. return ret;
  765. }
  766. static void nouveau_card_takedown(struct drm_device *dev)
  767. {
  768. struct drm_nouveau_private *dev_priv = dev->dev_private;
  769. struct nouveau_engine *engine = &dev_priv->engine;
  770. int e;
  771. if (dev->mode_config.num_crtc) {
  772. nouveau_fbcon_fini(dev);
  773. nouveau_display_fini(dev);
  774. }
  775. if (dev_priv->channel) {
  776. nouveau_channel_put_unlocked(&dev_priv->channel);
  777. nouveau_fence_fini(dev);
  778. }
  779. nouveau_backlight_exit(dev);
  780. nouveau_display_destroy(dev);
  781. if (!dev_priv->noaccel) {
  782. engine->fifo.takedown(dev);
  783. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  784. if (dev_priv->eng[e]) {
  785. dev_priv->eng[e]->fini(dev, e, false);
  786. dev_priv->eng[e]->destroy(dev,e );
  787. }
  788. }
  789. }
  790. engine->fb.takedown(dev);
  791. engine->timer.takedown(dev);
  792. nouveau_gpio_destroy(dev);
  793. engine->mc.takedown(dev);
  794. engine->display.late_takedown(dev);
  795. if (dev_priv->vga_ram) {
  796. nouveau_bo_unpin(dev_priv->vga_ram);
  797. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  798. }
  799. mutex_lock(&dev->struct_mutex);
  800. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  801. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  802. mutex_unlock(&dev->struct_mutex);
  803. nouveau_mem_gart_fini(dev);
  804. nouveau_mem_vram_fini(dev);
  805. engine->instmem.takedown(dev);
  806. nouveau_gpuobj_takedown(dev);
  807. engine->vram.takedown(dev);
  808. nouveau_irq_fini(dev);
  809. nouveau_pm_fini(dev);
  810. nouveau_bios_takedown(dev);
  811. vga_client_register(dev->pdev, NULL, NULL, NULL);
  812. }
  813. int
  814. nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
  815. {
  816. struct drm_nouveau_private *dev_priv = dev->dev_private;
  817. struct nouveau_fpriv *fpriv;
  818. int ret;
  819. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  820. if (unlikely(!fpriv))
  821. return -ENOMEM;
  822. spin_lock_init(&fpriv->lock);
  823. INIT_LIST_HEAD(&fpriv->channels);
  824. if (dev_priv->card_type == NV_50) {
  825. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
  826. &fpriv->vm);
  827. if (ret) {
  828. kfree(fpriv);
  829. return ret;
  830. }
  831. } else
  832. if (dev_priv->card_type >= NV_C0) {
  833. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
  834. &fpriv->vm);
  835. if (ret) {
  836. kfree(fpriv);
  837. return ret;
  838. }
  839. }
  840. file_priv->driver_priv = fpriv;
  841. return 0;
  842. }
  843. /* here a client dies, release the stuff that was allocated for its
  844. * file_priv */
  845. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  846. {
  847. nouveau_channel_cleanup(dev, file_priv);
  848. }
  849. void
  850. nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
  851. {
  852. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  853. nouveau_vm_ref(NULL, &fpriv->vm, NULL);
  854. kfree(fpriv);
  855. }
  856. /* first module load, setup the mmio/fb mapping */
  857. /* KMS: we need mmio at load time, not when the first drm client opens. */
  858. int nouveau_firstopen(struct drm_device *dev)
  859. {
  860. return 0;
  861. }
  862. /* if we have an OF card, copy vbios to RAMIN */
  863. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  864. {
  865. #if defined(__powerpc__)
  866. int size, i;
  867. const uint32_t *bios;
  868. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  869. if (!dn) {
  870. NV_INFO(dev, "Unable to get the OF node\n");
  871. return;
  872. }
  873. bios = of_get_property(dn, "NVDA,BMP", &size);
  874. if (bios) {
  875. for (i = 0; i < size; i += 4)
  876. nv_wi32(dev, i, bios[i/4]);
  877. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  878. } else {
  879. NV_INFO(dev, "Unable to get the OF bios\n");
  880. }
  881. #endif
  882. }
  883. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  884. {
  885. struct pci_dev *pdev = dev->pdev;
  886. struct apertures_struct *aper = alloc_apertures(3);
  887. if (!aper)
  888. return NULL;
  889. aper->ranges[0].base = pci_resource_start(pdev, 1);
  890. aper->ranges[0].size = pci_resource_len(pdev, 1);
  891. aper->count = 1;
  892. if (pci_resource_len(pdev, 2)) {
  893. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  894. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  895. aper->count++;
  896. }
  897. if (pci_resource_len(pdev, 3)) {
  898. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  899. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  900. aper->count++;
  901. }
  902. return aper;
  903. }
  904. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  905. {
  906. struct drm_nouveau_private *dev_priv = dev->dev_private;
  907. bool primary = false;
  908. dev_priv->apertures = nouveau_get_apertures(dev);
  909. if (!dev_priv->apertures)
  910. return -ENOMEM;
  911. #ifdef CONFIG_X86
  912. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  913. #endif
  914. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  915. return 0;
  916. }
  917. int nouveau_load(struct drm_device *dev, unsigned long flags)
  918. {
  919. struct drm_nouveau_private *dev_priv;
  920. uint32_t reg0, strap;
  921. resource_size_t mmio_start_offs;
  922. int ret;
  923. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  924. if (!dev_priv) {
  925. ret = -ENOMEM;
  926. goto err_out;
  927. }
  928. dev->dev_private = dev_priv;
  929. dev_priv->dev = dev;
  930. pci_set_master(dev->pdev);
  931. dev_priv->flags = flags & NOUVEAU_FLAGS;
  932. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  933. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  934. /* resource 0 is mmio regs */
  935. /* resource 1 is linear FB */
  936. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  937. /* resource 6 is bios */
  938. /* map the mmio regs */
  939. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  940. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  941. if (!dev_priv->mmio) {
  942. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  943. "Please report your setup to " DRIVER_EMAIL "\n");
  944. ret = -EINVAL;
  945. goto err_priv;
  946. }
  947. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  948. (unsigned long long)mmio_start_offs);
  949. #ifdef __BIG_ENDIAN
  950. /* Put the card in BE mode if it's not */
  951. if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
  952. nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
  953. DRM_MEMORYBARRIER();
  954. #endif
  955. /* Time to determine the card architecture */
  956. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  957. /* We're dealing with >=NV10 */
  958. if ((reg0 & 0x0f000000) > 0) {
  959. /* Bit 27-20 contain the architecture in hex */
  960. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  961. /* NV04 or NV05 */
  962. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  963. if (reg0 & 0x00f00000)
  964. dev_priv->chipset = 0x05;
  965. else
  966. dev_priv->chipset = 0x04;
  967. } else
  968. dev_priv->chipset = 0xff;
  969. switch (dev_priv->chipset & 0xf0) {
  970. case 0x00:
  971. case 0x10:
  972. case 0x20:
  973. case 0x30:
  974. dev_priv->card_type = dev_priv->chipset & 0xf0;
  975. break;
  976. case 0x40:
  977. case 0x60:
  978. dev_priv->card_type = NV_40;
  979. break;
  980. case 0x50:
  981. case 0x80:
  982. case 0x90:
  983. case 0xa0:
  984. dev_priv->card_type = NV_50;
  985. break;
  986. case 0xc0:
  987. dev_priv->card_type = NV_C0;
  988. break;
  989. case 0xd0:
  990. dev_priv->card_type = NV_D0;
  991. break;
  992. default:
  993. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  994. ret = -EINVAL;
  995. goto err_mmio;
  996. }
  997. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  998. dev_priv->card_type, reg0);
  999. /* determine frequency of timing crystal */
  1000. strap = nv_rd32(dev, 0x101000);
  1001. if ( dev_priv->chipset < 0x17 ||
  1002. (dev_priv->chipset >= 0x20 && dev_priv->chipset <= 0x25))
  1003. strap &= 0x00000040;
  1004. else
  1005. strap &= 0x00400040;
  1006. switch (strap) {
  1007. case 0x00000000: dev_priv->crystal = 13500; break;
  1008. case 0x00000040: dev_priv->crystal = 14318; break;
  1009. case 0x00400000: dev_priv->crystal = 27000; break;
  1010. case 0x00400040: dev_priv->crystal = 25000; break;
  1011. }
  1012. NV_DEBUG(dev, "crystal freq: %dKHz\n", dev_priv->crystal);
  1013. /* Determine whether we'll attempt acceleration or not, some
  1014. * cards are disabled by default here due to them being known
  1015. * non-functional, or never been tested due to lack of hw.
  1016. */
  1017. dev_priv->noaccel = !!nouveau_noaccel;
  1018. if (nouveau_noaccel == -1) {
  1019. switch (dev_priv->chipset) {
  1020. case 0xd9: /* known broken */
  1021. NV_INFO(dev, "acceleration disabled by default, pass "
  1022. "noaccel=0 to force enable\n");
  1023. dev_priv->noaccel = true;
  1024. break;
  1025. default:
  1026. dev_priv->noaccel = false;
  1027. break;
  1028. }
  1029. }
  1030. ret = nouveau_remove_conflicting_drivers(dev);
  1031. if (ret)
  1032. goto err_mmio;
  1033. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  1034. if (dev_priv->card_type >= NV_40) {
  1035. int ramin_bar = 2;
  1036. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  1037. ramin_bar = 3;
  1038. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  1039. dev_priv->ramin =
  1040. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  1041. dev_priv->ramin_size);
  1042. if (!dev_priv->ramin) {
  1043. NV_ERROR(dev, "Failed to map PRAMIN BAR\n");
  1044. ret = -ENOMEM;
  1045. goto err_mmio;
  1046. }
  1047. } else {
  1048. dev_priv->ramin_size = 1 * 1024 * 1024;
  1049. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  1050. dev_priv->ramin_size);
  1051. if (!dev_priv->ramin) {
  1052. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  1053. ret = -ENOMEM;
  1054. goto err_mmio;
  1055. }
  1056. }
  1057. nouveau_OF_copy_vbios_to_ramin(dev);
  1058. /* Special flags */
  1059. if (dev->pci_device == 0x01a0)
  1060. dev_priv->flags |= NV_NFORCE;
  1061. else if (dev->pci_device == 0x01f0)
  1062. dev_priv->flags |= NV_NFORCE2;
  1063. /* For kernel modesetting, init card now and bring up fbcon */
  1064. ret = nouveau_card_init(dev);
  1065. if (ret)
  1066. goto err_ramin;
  1067. return 0;
  1068. err_ramin:
  1069. iounmap(dev_priv->ramin);
  1070. err_mmio:
  1071. iounmap(dev_priv->mmio);
  1072. err_priv:
  1073. kfree(dev_priv);
  1074. dev->dev_private = NULL;
  1075. err_out:
  1076. return ret;
  1077. }
  1078. void nouveau_lastclose(struct drm_device *dev)
  1079. {
  1080. vga_switcheroo_process_delayed_switch();
  1081. }
  1082. int nouveau_unload(struct drm_device *dev)
  1083. {
  1084. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1085. nouveau_card_takedown(dev);
  1086. iounmap(dev_priv->mmio);
  1087. iounmap(dev_priv->ramin);
  1088. kfree(dev_priv);
  1089. dev->dev_private = NULL;
  1090. return 0;
  1091. }
  1092. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  1093. struct drm_file *file_priv)
  1094. {
  1095. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1096. struct drm_nouveau_getparam *getparam = data;
  1097. switch (getparam->param) {
  1098. case NOUVEAU_GETPARAM_CHIPSET_ID:
  1099. getparam->value = dev_priv->chipset;
  1100. break;
  1101. case NOUVEAU_GETPARAM_PCI_VENDOR:
  1102. getparam->value = dev->pci_vendor;
  1103. break;
  1104. case NOUVEAU_GETPARAM_PCI_DEVICE:
  1105. getparam->value = dev->pci_device;
  1106. break;
  1107. case NOUVEAU_GETPARAM_BUS_TYPE:
  1108. if (drm_pci_device_is_agp(dev))
  1109. getparam->value = NV_AGP;
  1110. else if (pci_is_pcie(dev->pdev))
  1111. getparam->value = NV_PCIE;
  1112. else
  1113. getparam->value = NV_PCI;
  1114. break;
  1115. case NOUVEAU_GETPARAM_FB_SIZE:
  1116. getparam->value = dev_priv->fb_available_size;
  1117. break;
  1118. case NOUVEAU_GETPARAM_AGP_SIZE:
  1119. getparam->value = dev_priv->gart_info.aper_size;
  1120. break;
  1121. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1122. getparam->value = 0; /* deprecated */
  1123. break;
  1124. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1125. getparam->value = dev_priv->engine.timer.read(dev);
  1126. break;
  1127. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1128. getparam->value = 1;
  1129. break;
  1130. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1131. getparam->value = 1;
  1132. break;
  1133. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1134. /* NV40 and NV50 versions are quite different, but register
  1135. * address is the same. User is supposed to know the card
  1136. * family anyway... */
  1137. if (dev_priv->chipset >= 0x40) {
  1138. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1139. break;
  1140. }
  1141. /* FALLTHRU */
  1142. default:
  1143. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1144. return -EINVAL;
  1145. }
  1146. return 0;
  1147. }
  1148. int
  1149. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1150. struct drm_file *file_priv)
  1151. {
  1152. struct drm_nouveau_setparam *setparam = data;
  1153. switch (setparam->param) {
  1154. default:
  1155. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1156. return -EINVAL;
  1157. }
  1158. return 0;
  1159. }
  1160. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1161. bool
  1162. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1163. uint32_t reg, uint32_t mask, uint32_t val)
  1164. {
  1165. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1166. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1167. uint64_t start = ptimer->read(dev);
  1168. do {
  1169. if ((nv_rd32(dev, reg) & mask) == val)
  1170. return true;
  1171. } while (ptimer->read(dev) - start < timeout);
  1172. return false;
  1173. }
  1174. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1175. bool
  1176. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1177. uint32_t reg, uint32_t mask, uint32_t val)
  1178. {
  1179. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1180. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1181. uint64_t start = ptimer->read(dev);
  1182. do {
  1183. if ((nv_rd32(dev, reg) & mask) != val)
  1184. return true;
  1185. } while (ptimer->read(dev) - start < timeout);
  1186. return false;
  1187. }
  1188. /* Wait until cond(data) == true, up until timeout has hit */
  1189. bool
  1190. nouveau_wait_cb(struct drm_device *dev, u64 timeout,
  1191. bool (*cond)(void *), void *data)
  1192. {
  1193. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1194. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1195. u64 start = ptimer->read(dev);
  1196. do {
  1197. if (cond(data) == true)
  1198. return true;
  1199. } while (ptimer->read(dev) - start < timeout);
  1200. return false;
  1201. }
  1202. /* Waits for PGRAPH to go completely idle */
  1203. bool nouveau_wait_for_idle(struct drm_device *dev)
  1204. {
  1205. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1206. uint32_t mask = ~0;
  1207. if (dev_priv->card_type == NV_40)
  1208. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1209. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1210. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1211. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1212. return false;
  1213. }
  1214. return true;
  1215. }