i915_suspend.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447
  1. /*
  2. *
  3. * Copyright 2008 (c) Intel Corporation
  4. * Jesse Barnes <jbarnes@virtuousgeek.org>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  19. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  20. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  21. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  22. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  23. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  24. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/i915_drm.h>
  28. #include "intel_drv.h"
  29. #include "i915_reg.h"
  30. static u8 i915_read_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg)
  31. {
  32. struct drm_i915_private *dev_priv = dev->dev_private;
  33. I915_WRITE8(index_port, reg);
  34. return I915_READ8(data_port);
  35. }
  36. static u8 i915_read_ar(struct drm_device *dev, u16 st01, u8 reg, u16 palette_enable)
  37. {
  38. struct drm_i915_private *dev_priv = dev->dev_private;
  39. I915_READ8(st01);
  40. I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
  41. return I915_READ8(VGA_AR_DATA_READ);
  42. }
  43. static void i915_write_ar(struct drm_device *dev, u16 st01, u8 reg, u8 val, u16 palette_enable)
  44. {
  45. struct drm_i915_private *dev_priv = dev->dev_private;
  46. I915_READ8(st01);
  47. I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
  48. I915_WRITE8(VGA_AR_DATA_WRITE, val);
  49. }
  50. static void i915_write_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg, u8 val)
  51. {
  52. struct drm_i915_private *dev_priv = dev->dev_private;
  53. I915_WRITE8(index_port, reg);
  54. I915_WRITE8(data_port, val);
  55. }
  56. static void i915_save_vga(struct drm_device *dev)
  57. {
  58. struct drm_i915_private *dev_priv = dev->dev_private;
  59. int i;
  60. u16 cr_index, cr_data, st01;
  61. /* VGA color palette registers */
  62. dev_priv->regfile.saveDACMASK = I915_READ8(VGA_DACMASK);
  63. /* MSR bits */
  64. dev_priv->regfile.saveMSR = I915_READ8(VGA_MSR_READ);
  65. if (dev_priv->regfile.saveMSR & VGA_MSR_CGA_MODE) {
  66. cr_index = VGA_CR_INDEX_CGA;
  67. cr_data = VGA_CR_DATA_CGA;
  68. st01 = VGA_ST01_CGA;
  69. } else {
  70. cr_index = VGA_CR_INDEX_MDA;
  71. cr_data = VGA_CR_DATA_MDA;
  72. st01 = VGA_ST01_MDA;
  73. }
  74. /* CRT controller regs */
  75. i915_write_indexed(dev, cr_index, cr_data, 0x11,
  76. i915_read_indexed(dev, cr_index, cr_data, 0x11) &
  77. (~0x80));
  78. for (i = 0; i <= 0x24; i++)
  79. dev_priv->regfile.saveCR[i] =
  80. i915_read_indexed(dev, cr_index, cr_data, i);
  81. /* Make sure we don't turn off CR group 0 writes */
  82. dev_priv->regfile.saveCR[0x11] &= ~0x80;
  83. /* Attribute controller registers */
  84. I915_READ8(st01);
  85. dev_priv->regfile.saveAR_INDEX = I915_READ8(VGA_AR_INDEX);
  86. for (i = 0; i <= 0x14; i++)
  87. dev_priv->regfile.saveAR[i] = i915_read_ar(dev, st01, i, 0);
  88. I915_READ8(st01);
  89. I915_WRITE8(VGA_AR_INDEX, dev_priv->regfile.saveAR_INDEX);
  90. I915_READ8(st01);
  91. /* Graphics controller registers */
  92. for (i = 0; i < 9; i++)
  93. dev_priv->regfile.saveGR[i] =
  94. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i);
  95. dev_priv->regfile.saveGR[0x10] =
  96. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10);
  97. dev_priv->regfile.saveGR[0x11] =
  98. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11);
  99. dev_priv->regfile.saveGR[0x18] =
  100. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18);
  101. /* Sequencer registers */
  102. for (i = 0; i < 8; i++)
  103. dev_priv->regfile.saveSR[i] =
  104. i915_read_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i);
  105. }
  106. static void i915_restore_vga(struct drm_device *dev)
  107. {
  108. struct drm_i915_private *dev_priv = dev->dev_private;
  109. int i;
  110. u16 cr_index, cr_data, st01;
  111. /* MSR bits */
  112. I915_WRITE8(VGA_MSR_WRITE, dev_priv->regfile.saveMSR);
  113. if (dev_priv->regfile.saveMSR & VGA_MSR_CGA_MODE) {
  114. cr_index = VGA_CR_INDEX_CGA;
  115. cr_data = VGA_CR_DATA_CGA;
  116. st01 = VGA_ST01_CGA;
  117. } else {
  118. cr_index = VGA_CR_INDEX_MDA;
  119. cr_data = VGA_CR_DATA_MDA;
  120. st01 = VGA_ST01_MDA;
  121. }
  122. /* Sequencer registers, don't write SR07 */
  123. for (i = 0; i < 7; i++)
  124. i915_write_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i,
  125. dev_priv->regfile.saveSR[i]);
  126. /* CRT controller regs */
  127. /* Enable CR group 0 writes */
  128. i915_write_indexed(dev, cr_index, cr_data, 0x11, dev_priv->regfile.saveCR[0x11]);
  129. for (i = 0; i <= 0x24; i++)
  130. i915_write_indexed(dev, cr_index, cr_data, i, dev_priv->regfile.saveCR[i]);
  131. /* Graphics controller regs */
  132. for (i = 0; i < 9; i++)
  133. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i,
  134. dev_priv->regfile.saveGR[i]);
  135. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10,
  136. dev_priv->regfile.saveGR[0x10]);
  137. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11,
  138. dev_priv->regfile.saveGR[0x11]);
  139. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18,
  140. dev_priv->regfile.saveGR[0x18]);
  141. /* Attribute controller registers */
  142. I915_READ8(st01); /* switch back to index mode */
  143. for (i = 0; i <= 0x14; i++)
  144. i915_write_ar(dev, st01, i, dev_priv->regfile.saveAR[i], 0);
  145. I915_READ8(st01); /* switch back to index mode */
  146. I915_WRITE8(VGA_AR_INDEX, dev_priv->regfile.saveAR_INDEX | 0x20);
  147. I915_READ8(st01);
  148. /* VGA color palette registers */
  149. I915_WRITE8(VGA_DACMASK, dev_priv->regfile.saveDACMASK);
  150. }
  151. static void i915_save_display(struct drm_device *dev)
  152. {
  153. struct drm_i915_private *dev_priv = dev->dev_private;
  154. /* Display arbitration control */
  155. if (INTEL_INFO(dev)->gen <= 4)
  156. dev_priv->regfile.saveDSPARB = I915_READ(DSPARB);
  157. /* This is only meaningful in non-KMS mode */
  158. /* Don't regfile.save them in KMS mode */
  159. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  160. i915_save_display_reg(dev);
  161. /* LVDS state */
  162. if (HAS_PCH_SPLIT(dev)) {
  163. dev_priv->regfile.savePP_CONTROL = I915_READ(PCH_PP_CONTROL);
  164. dev_priv->regfile.saveBLC_PWM_CTL = I915_READ(BLC_PWM_PCH_CTL1);
  165. dev_priv->regfile.saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_PCH_CTL2);
  166. dev_priv->regfile.saveBLC_CPU_PWM_CTL = I915_READ(BLC_PWM_CPU_CTL);
  167. dev_priv->regfile.saveBLC_CPU_PWM_CTL2 = I915_READ(BLC_PWM_CPU_CTL2);
  168. dev_priv->regfile.saveLVDS = I915_READ(PCH_LVDS);
  169. } else {
  170. dev_priv->regfile.savePP_CONTROL = I915_READ(PP_CONTROL);
  171. dev_priv->regfile.savePFIT_PGM_RATIOS = I915_READ(PFIT_PGM_RATIOS);
  172. dev_priv->regfile.saveBLC_PWM_CTL = I915_READ(BLC_PWM_CTL);
  173. dev_priv->regfile.saveBLC_HIST_CTL = I915_READ(BLC_HIST_CTL);
  174. if (INTEL_INFO(dev)->gen >= 4)
  175. dev_priv->regfile.saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_CTL2);
  176. if (IS_MOBILE(dev) && !IS_I830(dev))
  177. dev_priv->regfile.saveLVDS = I915_READ(LVDS);
  178. }
  179. if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
  180. dev_priv->regfile.savePFIT_CONTROL = I915_READ(PFIT_CONTROL);
  181. if (HAS_PCH_SPLIT(dev)) {
  182. dev_priv->regfile.savePP_ON_DELAYS = I915_READ(PCH_PP_ON_DELAYS);
  183. dev_priv->regfile.savePP_OFF_DELAYS = I915_READ(PCH_PP_OFF_DELAYS);
  184. dev_priv->regfile.savePP_DIVISOR = I915_READ(PCH_PP_DIVISOR);
  185. } else {
  186. dev_priv->regfile.savePP_ON_DELAYS = I915_READ(PP_ON_DELAYS);
  187. dev_priv->regfile.savePP_OFF_DELAYS = I915_READ(PP_OFF_DELAYS);
  188. dev_priv->regfile.savePP_DIVISOR = I915_READ(PP_DIVISOR);
  189. }
  190. if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
  191. /* Display Port state */
  192. if (SUPPORTS_INTEGRATED_DP(dev)) {
  193. dev_priv->regfile.saveDP_B = I915_READ(DP_B);
  194. dev_priv->regfile.saveDP_C = I915_READ(DP_C);
  195. dev_priv->regfile.saveDP_D = I915_READ(DP_D);
  196. dev_priv->regfile.savePIPEA_GMCH_DATA_M = I915_READ(_PIPEA_GMCH_DATA_M);
  197. dev_priv->regfile.savePIPEB_GMCH_DATA_M = I915_READ(_PIPEB_GMCH_DATA_M);
  198. dev_priv->regfile.savePIPEA_GMCH_DATA_N = I915_READ(_PIPEA_GMCH_DATA_N);
  199. dev_priv->regfile.savePIPEB_GMCH_DATA_N = I915_READ(_PIPEB_GMCH_DATA_N);
  200. dev_priv->regfile.savePIPEA_DP_LINK_M = I915_READ(_PIPEA_DP_LINK_M);
  201. dev_priv->regfile.savePIPEB_DP_LINK_M = I915_READ(_PIPEB_DP_LINK_M);
  202. dev_priv->regfile.savePIPEA_DP_LINK_N = I915_READ(_PIPEA_DP_LINK_N);
  203. dev_priv->regfile.savePIPEB_DP_LINK_N = I915_READ(_PIPEB_DP_LINK_N);
  204. }
  205. /* FIXME: regfile.save TV & SDVO state */
  206. }
  207. /* Only regfile.save FBC state on the platform that supports FBC */
  208. if (I915_HAS_FBC(dev)) {
  209. if (HAS_PCH_SPLIT(dev)) {
  210. dev_priv->regfile.saveDPFC_CB_BASE = I915_READ(ILK_DPFC_CB_BASE);
  211. } else if (IS_GM45(dev)) {
  212. dev_priv->regfile.saveDPFC_CB_BASE = I915_READ(DPFC_CB_BASE);
  213. } else {
  214. dev_priv->regfile.saveFBC_CFB_BASE = I915_READ(FBC_CFB_BASE);
  215. dev_priv->regfile.saveFBC_LL_BASE = I915_READ(FBC_LL_BASE);
  216. dev_priv->regfile.saveFBC_CONTROL2 = I915_READ(FBC_CONTROL2);
  217. dev_priv->regfile.saveFBC_CONTROL = I915_READ(FBC_CONTROL);
  218. }
  219. }
  220. /* VGA state */
  221. dev_priv->regfile.saveVGA0 = I915_READ(VGA0);
  222. dev_priv->regfile.saveVGA1 = I915_READ(VGA1);
  223. dev_priv->regfile.saveVGA_PD = I915_READ(VGA_PD);
  224. if (HAS_PCH_SPLIT(dev))
  225. dev_priv->regfile.saveVGACNTRL = I915_READ(CPU_VGACNTRL);
  226. else
  227. dev_priv->regfile.saveVGACNTRL = I915_READ(VGACNTRL);
  228. i915_save_vga(dev);
  229. }
  230. static void i915_restore_display(struct drm_device *dev)
  231. {
  232. struct drm_i915_private *dev_priv = dev->dev_private;
  233. /* Display arbitration */
  234. if (INTEL_INFO(dev)->gen <= 4)
  235. I915_WRITE(DSPARB, dev_priv->regfile.saveDSPARB);
  236. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  237. i915_restore_display_reg(dev);
  238. /* LVDS state */
  239. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
  240. I915_WRITE(BLC_PWM_CTL2, dev_priv->regfile.saveBLC_PWM_CTL2);
  241. if (HAS_PCH_SPLIT(dev)) {
  242. I915_WRITE(PCH_LVDS, dev_priv->regfile.saveLVDS);
  243. } else if (IS_MOBILE(dev) && !IS_I830(dev))
  244. I915_WRITE(LVDS, dev_priv->regfile.saveLVDS);
  245. if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
  246. I915_WRITE(PFIT_CONTROL, dev_priv->regfile.savePFIT_CONTROL);
  247. if (HAS_PCH_SPLIT(dev)) {
  248. I915_WRITE(BLC_PWM_PCH_CTL1, dev_priv->regfile.saveBLC_PWM_CTL);
  249. I915_WRITE(BLC_PWM_PCH_CTL2, dev_priv->regfile.saveBLC_PWM_CTL2);
  250. /* NOTE: BLC_PWM_CPU_CTL must be written after BLC_PWM_CPU_CTL2;
  251. * otherwise we get blank eDP screen after S3 on some machines
  252. */
  253. I915_WRITE(BLC_PWM_CPU_CTL2, dev_priv->regfile.saveBLC_CPU_PWM_CTL2);
  254. I915_WRITE(BLC_PWM_CPU_CTL, dev_priv->regfile.saveBLC_CPU_PWM_CTL);
  255. I915_WRITE(PCH_PP_ON_DELAYS, dev_priv->regfile.savePP_ON_DELAYS);
  256. I915_WRITE(PCH_PP_OFF_DELAYS, dev_priv->regfile.savePP_OFF_DELAYS);
  257. I915_WRITE(PCH_PP_DIVISOR, dev_priv->regfile.savePP_DIVISOR);
  258. I915_WRITE(PCH_PP_CONTROL, dev_priv->regfile.savePP_CONTROL);
  259. I915_WRITE(RSTDBYCTL,
  260. dev_priv->regfile.saveMCHBAR_RENDER_STANDBY);
  261. } else {
  262. I915_WRITE(PFIT_PGM_RATIOS, dev_priv->regfile.savePFIT_PGM_RATIOS);
  263. I915_WRITE(BLC_PWM_CTL, dev_priv->regfile.saveBLC_PWM_CTL);
  264. I915_WRITE(BLC_HIST_CTL, dev_priv->regfile.saveBLC_HIST_CTL);
  265. I915_WRITE(PP_ON_DELAYS, dev_priv->regfile.savePP_ON_DELAYS);
  266. I915_WRITE(PP_OFF_DELAYS, dev_priv->regfile.savePP_OFF_DELAYS);
  267. I915_WRITE(PP_DIVISOR, dev_priv->regfile.savePP_DIVISOR);
  268. I915_WRITE(PP_CONTROL, dev_priv->regfile.savePP_CONTROL);
  269. }
  270. if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
  271. /* Display Port state */
  272. if (SUPPORTS_INTEGRATED_DP(dev)) {
  273. I915_WRITE(DP_B, dev_priv->regfile.saveDP_B);
  274. I915_WRITE(DP_C, dev_priv->regfile.saveDP_C);
  275. I915_WRITE(DP_D, dev_priv->regfile.saveDP_D);
  276. }
  277. /* FIXME: restore TV & SDVO state */
  278. }
  279. /* only restore FBC info on the platform that supports FBC*/
  280. intel_disable_fbc(dev);
  281. if (I915_HAS_FBC(dev)) {
  282. if (HAS_PCH_SPLIT(dev)) {
  283. I915_WRITE(ILK_DPFC_CB_BASE, dev_priv->regfile.saveDPFC_CB_BASE);
  284. } else if (IS_GM45(dev)) {
  285. I915_WRITE(DPFC_CB_BASE, dev_priv->regfile.saveDPFC_CB_BASE);
  286. } else {
  287. I915_WRITE(FBC_CFB_BASE, dev_priv->regfile.saveFBC_CFB_BASE);
  288. I915_WRITE(FBC_LL_BASE, dev_priv->regfile.saveFBC_LL_BASE);
  289. I915_WRITE(FBC_CONTROL2, dev_priv->regfile.saveFBC_CONTROL2);
  290. I915_WRITE(FBC_CONTROL, dev_priv->regfile.saveFBC_CONTROL);
  291. }
  292. }
  293. /* VGA state */
  294. if (HAS_PCH_SPLIT(dev))
  295. I915_WRITE(CPU_VGACNTRL, dev_priv->regfile.saveVGACNTRL);
  296. else
  297. I915_WRITE(VGACNTRL, dev_priv->regfile.saveVGACNTRL);
  298. I915_WRITE(VGA0, dev_priv->regfile.saveVGA0);
  299. I915_WRITE(VGA1, dev_priv->regfile.saveVGA1);
  300. I915_WRITE(VGA_PD, dev_priv->regfile.saveVGA_PD);
  301. POSTING_READ(VGA_PD);
  302. udelay(150);
  303. i915_restore_vga(dev);
  304. }
  305. int i915_save_state(struct drm_device *dev)
  306. {
  307. struct drm_i915_private *dev_priv = dev->dev_private;
  308. int i;
  309. pci_read_config_byte(dev->pdev, LBB, &dev_priv->regfile.saveLBB);
  310. mutex_lock(&dev->struct_mutex);
  311. i915_save_display(dev);
  312. if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
  313. /* Interrupt state */
  314. if (HAS_PCH_SPLIT(dev)) {
  315. dev_priv->regfile.saveDEIER = I915_READ(DEIER);
  316. dev_priv->regfile.saveDEIMR = I915_READ(DEIMR);
  317. dev_priv->regfile.saveGTIER = I915_READ(GTIER);
  318. dev_priv->regfile.saveGTIMR = I915_READ(GTIMR);
  319. dev_priv->regfile.saveFDI_RXA_IMR = I915_READ(_FDI_RXA_IMR);
  320. dev_priv->regfile.saveFDI_RXB_IMR = I915_READ(_FDI_RXB_IMR);
  321. dev_priv->regfile.saveMCHBAR_RENDER_STANDBY =
  322. I915_READ(RSTDBYCTL);
  323. dev_priv->regfile.savePCH_PORT_HOTPLUG = I915_READ(PCH_PORT_HOTPLUG);
  324. } else {
  325. dev_priv->regfile.saveIER = I915_READ(IER);
  326. dev_priv->regfile.saveIMR = I915_READ(IMR);
  327. }
  328. }
  329. intel_disable_gt_powersave(dev);
  330. /* Cache mode state */
  331. dev_priv->regfile.saveCACHE_MODE_0 = I915_READ(CACHE_MODE_0);
  332. /* Memory Arbitration state */
  333. dev_priv->regfile.saveMI_ARB_STATE = I915_READ(MI_ARB_STATE);
  334. /* Scratch space */
  335. for (i = 0; i < 16; i++) {
  336. dev_priv->regfile.saveSWF0[i] = I915_READ(SWF00 + (i << 2));
  337. dev_priv->regfile.saveSWF1[i] = I915_READ(SWF10 + (i << 2));
  338. }
  339. for (i = 0; i < 3; i++)
  340. dev_priv->regfile.saveSWF2[i] = I915_READ(SWF30 + (i << 2));
  341. mutex_unlock(&dev->struct_mutex);
  342. return 0;
  343. }
  344. int i915_restore_state(struct drm_device *dev)
  345. {
  346. struct drm_i915_private *dev_priv = dev->dev_private;
  347. int i;
  348. pci_write_config_byte(dev->pdev, LBB, dev_priv->regfile.saveLBB);
  349. mutex_lock(&dev->struct_mutex);
  350. i915_restore_display(dev);
  351. if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
  352. /* Interrupt state */
  353. if (HAS_PCH_SPLIT(dev)) {
  354. I915_WRITE(DEIER, dev_priv->regfile.saveDEIER);
  355. I915_WRITE(DEIMR, dev_priv->regfile.saveDEIMR);
  356. I915_WRITE(GTIER, dev_priv->regfile.saveGTIER);
  357. I915_WRITE(GTIMR, dev_priv->regfile.saveGTIMR);
  358. I915_WRITE(_FDI_RXA_IMR, dev_priv->regfile.saveFDI_RXA_IMR);
  359. I915_WRITE(_FDI_RXB_IMR, dev_priv->regfile.saveFDI_RXB_IMR);
  360. I915_WRITE(PCH_PORT_HOTPLUG, dev_priv->regfile.savePCH_PORT_HOTPLUG);
  361. } else {
  362. I915_WRITE(IER, dev_priv->regfile.saveIER);
  363. I915_WRITE(IMR, dev_priv->regfile.saveIMR);
  364. }
  365. }
  366. /* Cache mode state */
  367. I915_WRITE(CACHE_MODE_0, dev_priv->regfile.saveCACHE_MODE_0 | 0xffff0000);
  368. /* Memory arbitration state */
  369. I915_WRITE(MI_ARB_STATE, dev_priv->regfile.saveMI_ARB_STATE | 0xffff0000);
  370. for (i = 0; i < 16; i++) {
  371. I915_WRITE(SWF00 + (i << 2), dev_priv->regfile.saveSWF0[i]);
  372. I915_WRITE(SWF10 + (i << 2), dev_priv->regfile.saveSWF1[i]);
  373. }
  374. for (i = 0; i < 3; i++)
  375. I915_WRITE(SWF30 + (i << 2), dev_priv->regfile.saveSWF2[i]);
  376. mutex_unlock(&dev->struct_mutex);
  377. intel_i2c_reset(dev);
  378. return 0;
  379. }