radeon_device.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "atom.h"
  37. /*
  38. * Clear GPU surface registers.
  39. */
  40. void radeon_surface_init(struct radeon_device *rdev)
  41. {
  42. /* FIXME: check this out */
  43. if (rdev->family < CHIP_R600) {
  44. int i;
  45. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  46. if (rdev->surface_regs[i].bo)
  47. radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
  48. else
  49. radeon_clear_surface_reg(rdev, i);
  50. }
  51. /* enable surfaces */
  52. WREG32(RADEON_SURFACE_CNTL, 0);
  53. }
  54. }
  55. /*
  56. * GPU scratch registers helpers function.
  57. */
  58. void radeon_scratch_init(struct radeon_device *rdev)
  59. {
  60. int i;
  61. /* FIXME: check this out */
  62. if (rdev->family < CHIP_R300) {
  63. rdev->scratch.num_reg = 5;
  64. } else {
  65. rdev->scratch.num_reg = 7;
  66. }
  67. for (i = 0; i < rdev->scratch.num_reg; i++) {
  68. rdev->scratch.free[i] = true;
  69. rdev->scratch.reg[i] = RADEON_SCRATCH_REG0 + (i * 4);
  70. }
  71. }
  72. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  73. {
  74. int i;
  75. for (i = 0; i < rdev->scratch.num_reg; i++) {
  76. if (rdev->scratch.free[i]) {
  77. rdev->scratch.free[i] = false;
  78. *reg = rdev->scratch.reg[i];
  79. return 0;
  80. }
  81. }
  82. return -EINVAL;
  83. }
  84. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  85. {
  86. int i;
  87. for (i = 0; i < rdev->scratch.num_reg; i++) {
  88. if (rdev->scratch.reg[i] == reg) {
  89. rdev->scratch.free[i] = true;
  90. return;
  91. }
  92. }
  93. }
  94. /*
  95. * MC common functions
  96. */
  97. int radeon_mc_setup(struct radeon_device *rdev)
  98. {
  99. uint32_t tmp;
  100. /* Some chips have an "issue" with the memory controller, the
  101. * location must be aligned to the size. We just align it down,
  102. * too bad if we walk over the top of system memory, we don't
  103. * use DMA without a remapped anyway.
  104. * Affected chips are rv280, all r3xx, and all r4xx, but not IGP
  105. */
  106. /* FGLRX seems to setup like this, VRAM a 0, then GART.
  107. */
  108. /*
  109. * Note: from R6xx the address space is 40bits but here we only
  110. * use 32bits (still have to see a card which would exhaust 4G
  111. * address space).
  112. */
  113. if (rdev->mc.vram_location != 0xFFFFFFFFUL) {
  114. /* vram location was already setup try to put gtt after
  115. * if it fits */
  116. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  117. tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
  118. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
  119. rdev->mc.gtt_location = tmp;
  120. } else {
  121. if (rdev->mc.gtt_size >= rdev->mc.vram_location) {
  122. printk(KERN_ERR "[drm] GTT too big to fit "
  123. "before or after vram location.\n");
  124. return -EINVAL;
  125. }
  126. rdev->mc.gtt_location = 0;
  127. }
  128. } else if (rdev->mc.gtt_location != 0xFFFFFFFFUL) {
  129. /* gtt location was already setup try to put vram before
  130. * if it fits */
  131. if (rdev->mc.mc_vram_size < rdev->mc.gtt_location) {
  132. rdev->mc.vram_location = 0;
  133. } else {
  134. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size;
  135. tmp += (rdev->mc.mc_vram_size - 1);
  136. tmp &= ~(rdev->mc.mc_vram_size - 1);
  137. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.mc_vram_size) {
  138. rdev->mc.vram_location = tmp;
  139. } else {
  140. printk(KERN_ERR "[drm] vram too big to fit "
  141. "before or after GTT location.\n");
  142. return -EINVAL;
  143. }
  144. }
  145. } else {
  146. rdev->mc.vram_location = 0;
  147. tmp = rdev->mc.mc_vram_size;
  148. tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
  149. rdev->mc.gtt_location = tmp;
  150. }
  151. rdev->mc.vram_start = rdev->mc.vram_location;
  152. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  153. rdev->mc.gtt_start = rdev->mc.gtt_location;
  154. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  155. DRM_INFO("radeon: VRAM %uM\n", (unsigned)(rdev->mc.mc_vram_size >> 20));
  156. DRM_INFO("radeon: VRAM from 0x%08X to 0x%08X\n",
  157. (unsigned)rdev->mc.vram_location,
  158. (unsigned)(rdev->mc.vram_location + rdev->mc.mc_vram_size - 1));
  159. DRM_INFO("radeon: GTT %uM\n", (unsigned)(rdev->mc.gtt_size >> 20));
  160. DRM_INFO("radeon: GTT from 0x%08X to 0x%08X\n",
  161. (unsigned)rdev->mc.gtt_location,
  162. (unsigned)(rdev->mc.gtt_location + rdev->mc.gtt_size - 1));
  163. return 0;
  164. }
  165. /*
  166. * GPU helpers function.
  167. */
  168. bool radeon_card_posted(struct radeon_device *rdev)
  169. {
  170. uint32_t reg;
  171. /* first check CRTCs */
  172. if (ASIC_IS_DCE4(rdev)) {
  173. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  174. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  175. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  176. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  177. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  178. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  179. if (reg & EVERGREEN_CRTC_MASTER_EN)
  180. return true;
  181. } else if (ASIC_IS_AVIVO(rdev)) {
  182. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  183. RREG32(AVIVO_D2CRTC_CONTROL);
  184. if (reg & AVIVO_CRTC_EN) {
  185. return true;
  186. }
  187. } else {
  188. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  189. RREG32(RADEON_CRTC2_GEN_CNTL);
  190. if (reg & RADEON_CRTC_EN) {
  191. return true;
  192. }
  193. }
  194. /* then check MEM_SIZE, in case the crtcs are off */
  195. if (rdev->family >= CHIP_R600)
  196. reg = RREG32(R600_CONFIG_MEMSIZE);
  197. else
  198. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  199. if (reg)
  200. return true;
  201. return false;
  202. }
  203. bool radeon_boot_test_post_card(struct radeon_device *rdev)
  204. {
  205. if (radeon_card_posted(rdev))
  206. return true;
  207. if (rdev->bios) {
  208. DRM_INFO("GPU not posted. posting now...\n");
  209. if (rdev->is_atom_bios)
  210. atom_asic_init(rdev->mode_info.atom_context);
  211. else
  212. radeon_combios_asic_init(rdev->ddev);
  213. return true;
  214. } else {
  215. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  216. return false;
  217. }
  218. }
  219. int radeon_dummy_page_init(struct radeon_device *rdev)
  220. {
  221. if (rdev->dummy_page.page)
  222. return 0;
  223. rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  224. if (rdev->dummy_page.page == NULL)
  225. return -ENOMEM;
  226. rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
  227. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  228. if (!rdev->dummy_page.addr) {
  229. __free_page(rdev->dummy_page.page);
  230. rdev->dummy_page.page = NULL;
  231. return -ENOMEM;
  232. }
  233. return 0;
  234. }
  235. void radeon_dummy_page_fini(struct radeon_device *rdev)
  236. {
  237. if (rdev->dummy_page.page == NULL)
  238. return;
  239. pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
  240. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  241. __free_page(rdev->dummy_page.page);
  242. rdev->dummy_page.page = NULL;
  243. }
  244. /*
  245. * Registers accessors functions.
  246. */
  247. uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  248. {
  249. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  250. BUG_ON(1);
  251. return 0;
  252. }
  253. void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  254. {
  255. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  256. reg, v);
  257. BUG_ON(1);
  258. }
  259. void radeon_register_accessor_init(struct radeon_device *rdev)
  260. {
  261. rdev->mc_rreg = &radeon_invalid_rreg;
  262. rdev->mc_wreg = &radeon_invalid_wreg;
  263. rdev->pll_rreg = &radeon_invalid_rreg;
  264. rdev->pll_wreg = &radeon_invalid_wreg;
  265. rdev->pciep_rreg = &radeon_invalid_rreg;
  266. rdev->pciep_wreg = &radeon_invalid_wreg;
  267. /* Don't change order as we are overridding accessor. */
  268. if (rdev->family < CHIP_RV515) {
  269. rdev->pcie_reg_mask = 0xff;
  270. } else {
  271. rdev->pcie_reg_mask = 0x7ff;
  272. }
  273. /* FIXME: not sure here */
  274. if (rdev->family <= CHIP_R580) {
  275. rdev->pll_rreg = &r100_pll_rreg;
  276. rdev->pll_wreg = &r100_pll_wreg;
  277. }
  278. if (rdev->family >= CHIP_R420) {
  279. rdev->mc_rreg = &r420_mc_rreg;
  280. rdev->mc_wreg = &r420_mc_wreg;
  281. }
  282. if (rdev->family >= CHIP_RV515) {
  283. rdev->mc_rreg = &rv515_mc_rreg;
  284. rdev->mc_wreg = &rv515_mc_wreg;
  285. }
  286. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  287. rdev->mc_rreg = &rs400_mc_rreg;
  288. rdev->mc_wreg = &rs400_mc_wreg;
  289. }
  290. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  291. rdev->mc_rreg = &rs690_mc_rreg;
  292. rdev->mc_wreg = &rs690_mc_wreg;
  293. }
  294. if (rdev->family == CHIP_RS600) {
  295. rdev->mc_rreg = &rs600_mc_rreg;
  296. rdev->mc_wreg = &rs600_mc_wreg;
  297. }
  298. if ((rdev->family >= CHIP_R600) && (rdev->family <= CHIP_RV740)) {
  299. rdev->pciep_rreg = &r600_pciep_rreg;
  300. rdev->pciep_wreg = &r600_pciep_wreg;
  301. }
  302. }
  303. /*
  304. * ASIC
  305. */
  306. int radeon_asic_init(struct radeon_device *rdev)
  307. {
  308. radeon_register_accessor_init(rdev);
  309. switch (rdev->family) {
  310. case CHIP_R100:
  311. case CHIP_RV100:
  312. case CHIP_RS100:
  313. case CHIP_RV200:
  314. case CHIP_RS200:
  315. case CHIP_R200:
  316. case CHIP_RV250:
  317. case CHIP_RS300:
  318. case CHIP_RV280:
  319. rdev->asic = &r100_asic;
  320. break;
  321. case CHIP_R300:
  322. case CHIP_R350:
  323. case CHIP_RV350:
  324. case CHIP_RV380:
  325. if (rdev->flags & RADEON_IS_PCIE)
  326. rdev->asic = &r300_asic_pcie;
  327. else
  328. rdev->asic = &r300_asic;
  329. break;
  330. case CHIP_R420:
  331. case CHIP_R423:
  332. case CHIP_RV410:
  333. rdev->asic = &r420_asic;
  334. break;
  335. case CHIP_RS400:
  336. case CHIP_RS480:
  337. rdev->asic = &rs400_asic;
  338. break;
  339. case CHIP_RS600:
  340. rdev->asic = &rs600_asic;
  341. break;
  342. case CHIP_RS690:
  343. case CHIP_RS740:
  344. rdev->asic = &rs690_asic;
  345. break;
  346. case CHIP_RV515:
  347. rdev->asic = &rv515_asic;
  348. break;
  349. case CHIP_R520:
  350. case CHIP_RV530:
  351. case CHIP_RV560:
  352. case CHIP_RV570:
  353. case CHIP_R580:
  354. rdev->asic = &r520_asic;
  355. break;
  356. case CHIP_R600:
  357. case CHIP_RV610:
  358. case CHIP_RV630:
  359. case CHIP_RV620:
  360. case CHIP_RV635:
  361. case CHIP_RV670:
  362. case CHIP_RS780:
  363. case CHIP_RS880:
  364. rdev->asic = &r600_asic;
  365. break;
  366. case CHIP_RV770:
  367. case CHIP_RV730:
  368. case CHIP_RV710:
  369. case CHIP_RV740:
  370. rdev->asic = &rv770_asic;
  371. break;
  372. case CHIP_CEDAR:
  373. case CHIP_REDWOOD:
  374. case CHIP_JUNIPER:
  375. case CHIP_CYPRESS:
  376. case CHIP_HEMLOCK:
  377. rdev->asic = &evergreen_asic;
  378. break;
  379. default:
  380. /* FIXME: not supported yet */
  381. return -EINVAL;
  382. }
  383. if (rdev->flags & RADEON_IS_IGP) {
  384. rdev->asic->get_memory_clock = NULL;
  385. rdev->asic->set_memory_clock = NULL;
  386. }
  387. return 0;
  388. }
  389. /*
  390. * Wrapper around modesetting bits.
  391. */
  392. int radeon_clocks_init(struct radeon_device *rdev)
  393. {
  394. int r;
  395. r = radeon_static_clocks_init(rdev->ddev);
  396. if (r) {
  397. return r;
  398. }
  399. DRM_INFO("Clocks initialized !\n");
  400. return 0;
  401. }
  402. void radeon_clocks_fini(struct radeon_device *rdev)
  403. {
  404. }
  405. /* ATOM accessor methods */
  406. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  407. {
  408. struct radeon_device *rdev = info->dev->dev_private;
  409. uint32_t r;
  410. r = rdev->pll_rreg(rdev, reg);
  411. return r;
  412. }
  413. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  414. {
  415. struct radeon_device *rdev = info->dev->dev_private;
  416. rdev->pll_wreg(rdev, reg, val);
  417. }
  418. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  419. {
  420. struct radeon_device *rdev = info->dev->dev_private;
  421. uint32_t r;
  422. r = rdev->mc_rreg(rdev, reg);
  423. return r;
  424. }
  425. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  426. {
  427. struct radeon_device *rdev = info->dev->dev_private;
  428. rdev->mc_wreg(rdev, reg, val);
  429. }
  430. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  431. {
  432. struct radeon_device *rdev = info->dev->dev_private;
  433. WREG32(reg*4, val);
  434. }
  435. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  436. {
  437. struct radeon_device *rdev = info->dev->dev_private;
  438. uint32_t r;
  439. r = RREG32(reg*4);
  440. return r;
  441. }
  442. int radeon_atombios_init(struct radeon_device *rdev)
  443. {
  444. struct card_info *atom_card_info =
  445. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  446. if (!atom_card_info)
  447. return -ENOMEM;
  448. rdev->mode_info.atom_card_info = atom_card_info;
  449. atom_card_info->dev = rdev->ddev;
  450. atom_card_info->reg_read = cail_reg_read;
  451. atom_card_info->reg_write = cail_reg_write;
  452. atom_card_info->mc_read = cail_mc_read;
  453. atom_card_info->mc_write = cail_mc_write;
  454. atom_card_info->pll_read = cail_pll_read;
  455. atom_card_info->pll_write = cail_pll_write;
  456. rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
  457. mutex_init(&rdev->mode_info.atom_context->mutex);
  458. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  459. atom_allocate_fb_scratch(rdev->mode_info.atom_context);
  460. return 0;
  461. }
  462. void radeon_atombios_fini(struct radeon_device *rdev)
  463. {
  464. if (rdev->mode_info.atom_context) {
  465. kfree(rdev->mode_info.atom_context->scratch);
  466. kfree(rdev->mode_info.atom_context);
  467. }
  468. kfree(rdev->mode_info.atom_card_info);
  469. }
  470. int radeon_combios_init(struct radeon_device *rdev)
  471. {
  472. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  473. return 0;
  474. }
  475. void radeon_combios_fini(struct radeon_device *rdev)
  476. {
  477. }
  478. /* if we get transitioned to only one device, tak VGA back */
  479. static unsigned int radeon_vga_set_decode(void *cookie, bool state)
  480. {
  481. struct radeon_device *rdev = cookie;
  482. radeon_vga_set_state(rdev, state);
  483. if (state)
  484. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  485. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  486. else
  487. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  488. }
  489. void radeon_agp_disable(struct radeon_device *rdev)
  490. {
  491. rdev->flags &= ~RADEON_IS_AGP;
  492. if (rdev->family >= CHIP_R600) {
  493. DRM_INFO("Forcing AGP to PCIE mode\n");
  494. rdev->flags |= RADEON_IS_PCIE;
  495. } else if (rdev->family >= CHIP_RV515 ||
  496. rdev->family == CHIP_RV380 ||
  497. rdev->family == CHIP_RV410 ||
  498. rdev->family == CHIP_R423) {
  499. DRM_INFO("Forcing AGP to PCIE mode\n");
  500. rdev->flags |= RADEON_IS_PCIE;
  501. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  502. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  503. } else {
  504. DRM_INFO("Forcing AGP to PCI mode\n");
  505. rdev->flags |= RADEON_IS_PCI;
  506. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  507. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  508. }
  509. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  510. }
  511. void radeon_check_arguments(struct radeon_device *rdev)
  512. {
  513. /* vramlimit must be a power of two */
  514. switch (radeon_vram_limit) {
  515. case 0:
  516. case 4:
  517. case 8:
  518. case 16:
  519. case 32:
  520. case 64:
  521. case 128:
  522. case 256:
  523. case 512:
  524. case 1024:
  525. case 2048:
  526. case 4096:
  527. break;
  528. default:
  529. dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
  530. radeon_vram_limit);
  531. radeon_vram_limit = 0;
  532. break;
  533. }
  534. radeon_vram_limit = radeon_vram_limit << 20;
  535. /* gtt size must be power of two and greater or equal to 32M */
  536. switch (radeon_gart_size) {
  537. case 4:
  538. case 8:
  539. case 16:
  540. dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
  541. radeon_gart_size);
  542. radeon_gart_size = 512;
  543. break;
  544. case 32:
  545. case 64:
  546. case 128:
  547. case 256:
  548. case 512:
  549. case 1024:
  550. case 2048:
  551. case 4096:
  552. break;
  553. default:
  554. dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
  555. radeon_gart_size);
  556. radeon_gart_size = 512;
  557. break;
  558. }
  559. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  560. /* AGP mode can only be -1, 1, 2, 4, 8 */
  561. switch (radeon_agpmode) {
  562. case -1:
  563. case 0:
  564. case 1:
  565. case 2:
  566. case 4:
  567. case 8:
  568. break;
  569. default:
  570. dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
  571. "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
  572. radeon_agpmode = 0;
  573. break;
  574. }
  575. }
  576. int radeon_device_init(struct radeon_device *rdev,
  577. struct drm_device *ddev,
  578. struct pci_dev *pdev,
  579. uint32_t flags)
  580. {
  581. int r;
  582. int dma_bits;
  583. DRM_INFO("radeon: Initializing kernel modesetting.\n");
  584. rdev->shutdown = false;
  585. rdev->dev = &pdev->dev;
  586. rdev->ddev = ddev;
  587. rdev->pdev = pdev;
  588. rdev->flags = flags;
  589. rdev->family = flags & RADEON_FAMILY_MASK;
  590. rdev->is_atom_bios = false;
  591. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  592. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  593. rdev->gpu_lockup = false;
  594. rdev->accel_working = false;
  595. /* mutex initialization are all done here so we
  596. * can recall function without having locking issues */
  597. mutex_init(&rdev->cs_mutex);
  598. mutex_init(&rdev->ib_pool.mutex);
  599. mutex_init(&rdev->cp.mutex);
  600. mutex_init(&rdev->dc_hw_i2c_mutex);
  601. if (rdev->family >= CHIP_R600)
  602. spin_lock_init(&rdev->ih.lock);
  603. mutex_init(&rdev->gem.mutex);
  604. mutex_init(&rdev->pm.mutex);
  605. rwlock_init(&rdev->fence_drv.lock);
  606. INIT_LIST_HEAD(&rdev->gem.objects);
  607. init_waitqueue_head(&rdev->irq.vblank_queue);
  608. /* setup workqueue */
  609. rdev->wq = create_workqueue("radeon");
  610. if (rdev->wq == NULL)
  611. return -ENOMEM;
  612. /* Set asic functions */
  613. r = radeon_asic_init(rdev);
  614. if (r)
  615. return r;
  616. radeon_check_arguments(rdev);
  617. if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
  618. radeon_agp_disable(rdev);
  619. }
  620. /* set DMA mask + need_dma32 flags.
  621. * PCIE - can handle 40-bits.
  622. * IGP - can handle 40-bits (in theory)
  623. * AGP - generally dma32 is safest
  624. * PCI - only dma32
  625. */
  626. rdev->need_dma32 = false;
  627. if (rdev->flags & RADEON_IS_AGP)
  628. rdev->need_dma32 = true;
  629. if (rdev->flags & RADEON_IS_PCI)
  630. rdev->need_dma32 = true;
  631. dma_bits = rdev->need_dma32 ? 32 : 40;
  632. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  633. if (r) {
  634. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  635. }
  636. /* Registers mapping */
  637. /* TODO: block userspace mapping of io register */
  638. rdev->rmmio_base = drm_get_resource_start(rdev->ddev, 2);
  639. rdev->rmmio_size = drm_get_resource_len(rdev->ddev, 2);
  640. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  641. if (rdev->rmmio == NULL) {
  642. return -ENOMEM;
  643. }
  644. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  645. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  646. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  647. /* this will fail for cards that aren't VGA class devices, just
  648. * ignore it */
  649. vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
  650. r = radeon_init(rdev);
  651. if (r)
  652. return r;
  653. if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
  654. /* Acceleration not working on AGP card try again
  655. * with fallback to PCI or PCIE GART
  656. */
  657. radeon_gpu_reset(rdev);
  658. radeon_fini(rdev);
  659. radeon_agp_disable(rdev);
  660. r = radeon_init(rdev);
  661. if (r)
  662. return r;
  663. }
  664. if (radeon_testing) {
  665. radeon_test_moves(rdev);
  666. }
  667. if (radeon_benchmarking) {
  668. radeon_benchmark(rdev);
  669. }
  670. return 0;
  671. }
  672. void radeon_device_fini(struct radeon_device *rdev)
  673. {
  674. DRM_INFO("radeon: finishing device.\n");
  675. rdev->shutdown = true;
  676. radeon_fini(rdev);
  677. destroy_workqueue(rdev->wq);
  678. vga_client_register(rdev->pdev, NULL, NULL, NULL);
  679. iounmap(rdev->rmmio);
  680. rdev->rmmio = NULL;
  681. }
  682. /*
  683. * Suspend & resume.
  684. */
  685. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  686. {
  687. struct radeon_device *rdev;
  688. struct drm_crtc *crtc;
  689. int r;
  690. if (dev == NULL || dev->dev_private == NULL) {
  691. return -ENODEV;
  692. }
  693. if (state.event == PM_EVENT_PRETHAW) {
  694. return 0;
  695. }
  696. rdev = dev->dev_private;
  697. /* unpin the front buffers */
  698. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  699. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  700. struct radeon_bo *robj;
  701. if (rfb == NULL || rfb->obj == NULL) {
  702. continue;
  703. }
  704. robj = rfb->obj->driver_private;
  705. if (robj != rdev->fbdev_rbo) {
  706. r = radeon_bo_reserve(robj, false);
  707. if (unlikely(r == 0)) {
  708. radeon_bo_unpin(robj);
  709. radeon_bo_unreserve(robj);
  710. }
  711. }
  712. }
  713. /* evict vram memory */
  714. radeon_bo_evict_vram(rdev);
  715. /* wait for gpu to finish processing current batch */
  716. radeon_fence_wait_last(rdev);
  717. radeon_save_bios_scratch_regs(rdev);
  718. radeon_suspend(rdev);
  719. radeon_hpd_fini(rdev);
  720. /* evict remaining vram memory */
  721. radeon_bo_evict_vram(rdev);
  722. pci_save_state(dev->pdev);
  723. if (state.event == PM_EVENT_SUSPEND) {
  724. /* Shut down the device */
  725. pci_disable_device(dev->pdev);
  726. pci_set_power_state(dev->pdev, PCI_D3hot);
  727. }
  728. acquire_console_sem();
  729. fb_set_suspend(rdev->fbdev_info, 1);
  730. release_console_sem();
  731. return 0;
  732. }
  733. int radeon_resume_kms(struct drm_device *dev)
  734. {
  735. struct radeon_device *rdev = dev->dev_private;
  736. acquire_console_sem();
  737. pci_set_power_state(dev->pdev, PCI_D0);
  738. pci_restore_state(dev->pdev);
  739. if (pci_enable_device(dev->pdev)) {
  740. release_console_sem();
  741. return -1;
  742. }
  743. pci_set_master(dev->pdev);
  744. /* resume AGP if in use */
  745. radeon_agp_resume(rdev);
  746. radeon_resume(rdev);
  747. radeon_restore_bios_scratch_regs(rdev);
  748. fb_set_suspend(rdev->fbdev_info, 0);
  749. release_console_sem();
  750. /* reset hpd state */
  751. radeon_hpd_init(rdev);
  752. /* blat the mode back in */
  753. drm_helper_resume_force_mode(dev);
  754. return 0;
  755. }
  756. /*
  757. * Debugfs
  758. */
  759. struct radeon_debugfs {
  760. struct drm_info_list *files;
  761. unsigned num_files;
  762. };
  763. static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES];
  764. static unsigned _radeon_debugfs_count = 0;
  765. int radeon_debugfs_add_files(struct radeon_device *rdev,
  766. struct drm_info_list *files,
  767. unsigned nfiles)
  768. {
  769. unsigned i;
  770. for (i = 0; i < _radeon_debugfs_count; i++) {
  771. if (_radeon_debugfs[i].files == files) {
  772. /* Already registered */
  773. return 0;
  774. }
  775. }
  776. if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) {
  777. DRM_ERROR("Reached maximum number of debugfs files.\n");
  778. DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n");
  779. return -EINVAL;
  780. }
  781. _radeon_debugfs[_radeon_debugfs_count].files = files;
  782. _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles;
  783. _radeon_debugfs_count++;
  784. #if defined(CONFIG_DEBUG_FS)
  785. drm_debugfs_create_files(files, nfiles,
  786. rdev->ddev->control->debugfs_root,
  787. rdev->ddev->control);
  788. drm_debugfs_create_files(files, nfiles,
  789. rdev->ddev->primary->debugfs_root,
  790. rdev->ddev->primary);
  791. #endif
  792. return 0;
  793. }
  794. #if defined(CONFIG_DEBUG_FS)
  795. int radeon_debugfs_init(struct drm_minor *minor)
  796. {
  797. return 0;
  798. }
  799. void radeon_debugfs_cleanup(struct drm_minor *minor)
  800. {
  801. unsigned i;
  802. for (i = 0; i < _radeon_debugfs_count; i++) {
  803. drm_debugfs_remove_files(_radeon_debugfs[i].files,
  804. _radeon_debugfs[i].num_files, minor);
  805. }
  806. }
  807. #endif