radeon_encoders.c 72 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
  36. {
  37. struct drm_device *dev = encoder->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  40. struct drm_encoder *clone_encoder;
  41. uint32_t index_mask = 0;
  42. int count;
  43. /* DIG routing gets problematic */
  44. if (rdev->family >= CHIP_R600)
  45. return index_mask;
  46. /* LVDS/TV are too wacky */
  47. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  48. return index_mask;
  49. /* DVO requires 2x ppll clocks depending on tmds chip */
  50. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
  51. return index_mask;
  52. count = -1;
  53. list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
  54. struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
  55. count++;
  56. if (clone_encoder == encoder)
  57. continue;
  58. if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
  59. continue;
  60. if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
  61. continue;
  62. else
  63. index_mask |= (1 << count);
  64. }
  65. return index_mask;
  66. }
  67. void radeon_setup_encoder_clones(struct drm_device *dev)
  68. {
  69. struct drm_encoder *encoder;
  70. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  71. encoder->possible_clones = radeon_encoder_clones(encoder);
  72. }
  73. }
  74. uint32_t
  75. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  76. {
  77. struct radeon_device *rdev = dev->dev_private;
  78. uint32_t ret = 0;
  79. switch (supported_device) {
  80. case ATOM_DEVICE_CRT1_SUPPORT:
  81. case ATOM_DEVICE_TV1_SUPPORT:
  82. case ATOM_DEVICE_TV2_SUPPORT:
  83. case ATOM_DEVICE_CRT2_SUPPORT:
  84. case ATOM_DEVICE_CV_SUPPORT:
  85. switch (dac) {
  86. case 1: /* dac a */
  87. if ((rdev->family == CHIP_RS300) ||
  88. (rdev->family == CHIP_RS400) ||
  89. (rdev->family == CHIP_RS480))
  90. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  91. else if (ASIC_IS_AVIVO(rdev))
  92. ret = ENCODER_INTERNAL_KLDSCP_DAC1_ENUM_ID1;
  93. else
  94. ret = ENCODER_INTERNAL_DAC1_ENUM_ID1;
  95. break;
  96. case 2: /* dac b */
  97. if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_INTERNAL_KLDSCP_DAC2_ENUM_ID1;
  99. else {
  100. /*if (rdev->family == CHIP_R200)
  101. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  102. else*/
  103. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  104. }
  105. break;
  106. case 3: /* external dac */
  107. if (ASIC_IS_AVIVO(rdev))
  108. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  109. else
  110. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  111. break;
  112. }
  113. break;
  114. case ATOM_DEVICE_LCD1_SUPPORT:
  115. if (ASIC_IS_AVIVO(rdev))
  116. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  117. else
  118. ret = ENCODER_INTERNAL_LVDS_ENUM_ID1;
  119. break;
  120. case ATOM_DEVICE_DFP1_SUPPORT:
  121. if ((rdev->family == CHIP_RS300) ||
  122. (rdev->family == CHIP_RS400) ||
  123. (rdev->family == CHIP_RS480))
  124. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  125. else if (ASIC_IS_AVIVO(rdev))
  126. ret = ENCODER_INTERNAL_KLDSCP_TMDS1_ENUM_ID1;
  127. else
  128. ret = ENCODER_INTERNAL_TMDS1_ENUM_ID1;
  129. break;
  130. case ATOM_DEVICE_LCD2_SUPPORT:
  131. case ATOM_DEVICE_DFP2_SUPPORT:
  132. if ((rdev->family == CHIP_RS600) ||
  133. (rdev->family == CHIP_RS690) ||
  134. (rdev->family == CHIP_RS740))
  135. ret = ENCODER_INTERNAL_DDI_ENUM_ID1;
  136. else if (ASIC_IS_AVIVO(rdev))
  137. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  138. else
  139. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  140. break;
  141. case ATOM_DEVICE_DFP3_SUPPORT:
  142. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  143. break;
  144. }
  145. return ret;
  146. }
  147. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  148. {
  149. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  150. switch (radeon_encoder->encoder_id) {
  151. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  152. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  153. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  154. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  155. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  156. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  157. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  158. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  159. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  160. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  161. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  162. return true;
  163. default:
  164. return false;
  165. }
  166. }
  167. void
  168. radeon_link_encoder_connector(struct drm_device *dev)
  169. {
  170. struct drm_connector *connector;
  171. struct radeon_connector *radeon_connector;
  172. struct drm_encoder *encoder;
  173. struct radeon_encoder *radeon_encoder;
  174. /* walk the list and link encoders to connectors */
  175. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  176. radeon_connector = to_radeon_connector(connector);
  177. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  178. radeon_encoder = to_radeon_encoder(encoder);
  179. if (radeon_encoder->devices & radeon_connector->devices)
  180. drm_mode_connector_attach_encoder(connector, encoder);
  181. }
  182. }
  183. }
  184. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  185. {
  186. struct drm_device *dev = encoder->dev;
  187. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  188. struct drm_connector *connector;
  189. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  190. if (connector->encoder == encoder) {
  191. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  192. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  193. DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n",
  194. radeon_encoder->active_device, radeon_encoder->devices,
  195. radeon_connector->devices, encoder->encoder_type);
  196. }
  197. }
  198. }
  199. struct drm_connector *
  200. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  201. {
  202. struct drm_device *dev = encoder->dev;
  203. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  204. struct drm_connector *connector;
  205. struct radeon_connector *radeon_connector;
  206. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  207. radeon_connector = to_radeon_connector(connector);
  208. if (radeon_encoder->active_device & radeon_connector->devices)
  209. return connector;
  210. }
  211. return NULL;
  212. }
  213. struct drm_encoder *radeon_atom_get_external_encoder(struct drm_encoder *encoder)
  214. {
  215. struct drm_device *dev = encoder->dev;
  216. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  217. struct drm_encoder *other_encoder;
  218. struct radeon_encoder *other_radeon_encoder;
  219. if (radeon_encoder->is_ext_encoder)
  220. return NULL;
  221. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  222. if (other_encoder == encoder)
  223. continue;
  224. other_radeon_encoder = to_radeon_encoder(other_encoder);
  225. if (other_radeon_encoder->is_ext_encoder &&
  226. (radeon_encoder->devices & other_radeon_encoder->devices))
  227. return other_encoder;
  228. }
  229. return NULL;
  230. }
  231. bool radeon_encoder_is_dp_bridge(struct drm_encoder *encoder)
  232. {
  233. struct drm_encoder *other_encoder = radeon_atom_get_external_encoder(encoder);
  234. if (other_encoder) {
  235. struct radeon_encoder *radeon_encoder = to_radeon_encoder(other_encoder);
  236. switch (radeon_encoder->encoder_id) {
  237. case ENCODER_OBJECT_ID_TRAVIS:
  238. case ENCODER_OBJECT_ID_NUTMEG:
  239. return true;
  240. default:
  241. return false;
  242. }
  243. }
  244. return false;
  245. }
  246. void radeon_panel_mode_fixup(struct drm_encoder *encoder,
  247. struct drm_display_mode *adjusted_mode)
  248. {
  249. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  250. struct drm_device *dev = encoder->dev;
  251. struct radeon_device *rdev = dev->dev_private;
  252. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  253. unsigned hblank = native_mode->htotal - native_mode->hdisplay;
  254. unsigned vblank = native_mode->vtotal - native_mode->vdisplay;
  255. unsigned hover = native_mode->hsync_start - native_mode->hdisplay;
  256. unsigned vover = native_mode->vsync_start - native_mode->vdisplay;
  257. unsigned hsync_width = native_mode->hsync_end - native_mode->hsync_start;
  258. unsigned vsync_width = native_mode->vsync_end - native_mode->vsync_start;
  259. adjusted_mode->clock = native_mode->clock;
  260. adjusted_mode->flags = native_mode->flags;
  261. if (ASIC_IS_AVIVO(rdev)) {
  262. adjusted_mode->hdisplay = native_mode->hdisplay;
  263. adjusted_mode->vdisplay = native_mode->vdisplay;
  264. }
  265. adjusted_mode->htotal = native_mode->hdisplay + hblank;
  266. adjusted_mode->hsync_start = native_mode->hdisplay + hover;
  267. adjusted_mode->hsync_end = adjusted_mode->hsync_start + hsync_width;
  268. adjusted_mode->vtotal = native_mode->vdisplay + vblank;
  269. adjusted_mode->vsync_start = native_mode->vdisplay + vover;
  270. adjusted_mode->vsync_end = adjusted_mode->vsync_start + vsync_width;
  271. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  272. if (ASIC_IS_AVIVO(rdev)) {
  273. adjusted_mode->crtc_hdisplay = native_mode->hdisplay;
  274. adjusted_mode->crtc_vdisplay = native_mode->vdisplay;
  275. }
  276. adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + hblank;
  277. adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + hover;
  278. adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + hsync_width;
  279. adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + vblank;
  280. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + vover;
  281. adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + vsync_width;
  282. }
  283. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  284. struct drm_display_mode *mode,
  285. struct drm_display_mode *adjusted_mode)
  286. {
  287. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  288. struct drm_device *dev = encoder->dev;
  289. struct radeon_device *rdev = dev->dev_private;
  290. /* set the active encoder to connector routing */
  291. radeon_encoder_set_active_device(encoder);
  292. drm_mode_set_crtcinfo(adjusted_mode, 0);
  293. /* hw bug */
  294. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  295. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  296. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  297. /* get the native mode for LVDS */
  298. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  299. radeon_panel_mode_fixup(encoder, adjusted_mode);
  300. /* get the native mode for TV */
  301. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  302. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  303. if (tv_dac) {
  304. if (tv_dac->tv_std == TV_STD_NTSC ||
  305. tv_dac->tv_std == TV_STD_NTSC_J ||
  306. tv_dac->tv_std == TV_STD_PAL_M)
  307. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  308. else
  309. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  310. }
  311. }
  312. if (ASIC_IS_DCE3(rdev) &&
  313. (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT))) {
  314. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  315. radeon_dp_set_link_config(connector, mode);
  316. }
  317. return true;
  318. }
  319. static void
  320. atombios_dac_setup(struct drm_encoder *encoder, int action)
  321. {
  322. struct drm_device *dev = encoder->dev;
  323. struct radeon_device *rdev = dev->dev_private;
  324. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  325. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  326. int index = 0;
  327. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  328. memset(&args, 0, sizeof(args));
  329. switch (radeon_encoder->encoder_id) {
  330. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  331. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  332. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  333. break;
  334. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  335. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  336. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  337. break;
  338. }
  339. args.ucAction = action;
  340. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  341. args.ucDacStandard = ATOM_DAC1_PS2;
  342. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  343. args.ucDacStandard = ATOM_DAC1_CV;
  344. else {
  345. switch (dac_info->tv_std) {
  346. case TV_STD_PAL:
  347. case TV_STD_PAL_M:
  348. case TV_STD_SCART_PAL:
  349. case TV_STD_SECAM:
  350. case TV_STD_PAL_CN:
  351. args.ucDacStandard = ATOM_DAC1_PAL;
  352. break;
  353. case TV_STD_NTSC:
  354. case TV_STD_NTSC_J:
  355. case TV_STD_PAL_60:
  356. default:
  357. args.ucDacStandard = ATOM_DAC1_NTSC;
  358. break;
  359. }
  360. }
  361. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  362. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  363. }
  364. static void
  365. atombios_tv_setup(struct drm_encoder *encoder, int action)
  366. {
  367. struct drm_device *dev = encoder->dev;
  368. struct radeon_device *rdev = dev->dev_private;
  369. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  370. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  371. int index = 0;
  372. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  373. memset(&args, 0, sizeof(args));
  374. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  375. args.sTVEncoder.ucAction = action;
  376. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  377. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  378. else {
  379. switch (dac_info->tv_std) {
  380. case TV_STD_NTSC:
  381. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  382. break;
  383. case TV_STD_PAL:
  384. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  385. break;
  386. case TV_STD_PAL_M:
  387. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  388. break;
  389. case TV_STD_PAL_60:
  390. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  391. break;
  392. case TV_STD_NTSC_J:
  393. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  394. break;
  395. case TV_STD_SCART_PAL:
  396. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  397. break;
  398. case TV_STD_SECAM:
  399. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  400. break;
  401. case TV_STD_PAL_CN:
  402. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  403. break;
  404. default:
  405. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  406. break;
  407. }
  408. }
  409. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  410. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  411. }
  412. union dvo_encoder_control {
  413. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  414. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  415. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  416. };
  417. void
  418. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  419. {
  420. struct drm_device *dev = encoder->dev;
  421. struct radeon_device *rdev = dev->dev_private;
  422. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  423. union dvo_encoder_control args;
  424. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  425. memset(&args, 0, sizeof(args));
  426. if (ASIC_IS_DCE3(rdev)) {
  427. /* DCE3+ */
  428. args.dvo_v3.ucAction = action;
  429. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  430. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  431. } else if (ASIC_IS_DCE2(rdev)) {
  432. /* DCE2 (pre-DCE3 R6xx, RS600/690/740 */
  433. args.dvo.sDVOEncoder.ucAction = action;
  434. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  435. /* DFP1, CRT1, TV1 depending on the type of port */
  436. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  437. if (radeon_encoder->pixel_clock > 165000)
  438. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  439. } else {
  440. /* R4xx, R5xx */
  441. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  442. if (radeon_encoder->pixel_clock > 165000)
  443. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  444. /*if (pScrn->rgbBits == 8)*/
  445. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  446. }
  447. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  448. }
  449. union lvds_encoder_control {
  450. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  451. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  452. };
  453. void
  454. atombios_digital_setup(struct drm_encoder *encoder, int action)
  455. {
  456. struct drm_device *dev = encoder->dev;
  457. struct radeon_device *rdev = dev->dev_private;
  458. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  459. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  460. union lvds_encoder_control args;
  461. int index = 0;
  462. int hdmi_detected = 0;
  463. uint8_t frev, crev;
  464. if (!dig)
  465. return;
  466. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  467. hdmi_detected = 1;
  468. memset(&args, 0, sizeof(args));
  469. switch (radeon_encoder->encoder_id) {
  470. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  471. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  472. break;
  473. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  474. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  475. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  476. break;
  477. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  478. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  479. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  480. else
  481. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  482. break;
  483. }
  484. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  485. return;
  486. switch (frev) {
  487. case 1:
  488. case 2:
  489. switch (crev) {
  490. case 1:
  491. args.v1.ucMisc = 0;
  492. args.v1.ucAction = action;
  493. if (hdmi_detected)
  494. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  495. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  496. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  497. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  498. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  499. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  500. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  501. } else {
  502. if (dig->linkb)
  503. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  504. if (radeon_encoder->pixel_clock > 165000)
  505. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  506. /*if (pScrn->rgbBits == 8) */
  507. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  508. }
  509. break;
  510. case 2:
  511. case 3:
  512. args.v2.ucMisc = 0;
  513. args.v2.ucAction = action;
  514. if (crev == 3) {
  515. if (dig->coherent_mode)
  516. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  517. }
  518. if (hdmi_detected)
  519. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  520. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  521. args.v2.ucTruncate = 0;
  522. args.v2.ucSpatial = 0;
  523. args.v2.ucTemporal = 0;
  524. args.v2.ucFRC = 0;
  525. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  526. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  527. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  528. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  529. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  530. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  531. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  532. }
  533. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  534. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  535. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  536. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  537. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  538. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  539. }
  540. } else {
  541. if (dig->linkb)
  542. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  543. if (radeon_encoder->pixel_clock > 165000)
  544. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  545. }
  546. break;
  547. default:
  548. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  549. break;
  550. }
  551. break;
  552. default:
  553. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  554. break;
  555. }
  556. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  557. }
  558. int
  559. atombios_get_encoder_mode(struct drm_encoder *encoder)
  560. {
  561. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  562. struct drm_device *dev = encoder->dev;
  563. struct radeon_device *rdev = dev->dev_private;
  564. struct drm_connector *connector;
  565. struct radeon_connector *radeon_connector;
  566. struct radeon_connector_atom_dig *dig_connector;
  567. /* dp bridges are always DP */
  568. if (radeon_encoder_is_dp_bridge(encoder))
  569. return ATOM_ENCODER_MODE_DP;
  570. connector = radeon_get_connector_for_encoder(encoder);
  571. if (!connector) {
  572. switch (radeon_encoder->encoder_id) {
  573. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  574. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  575. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  576. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  577. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  578. return ATOM_ENCODER_MODE_DVI;
  579. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  580. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  581. default:
  582. return ATOM_ENCODER_MODE_CRT;
  583. }
  584. }
  585. radeon_connector = to_radeon_connector(connector);
  586. switch (connector->connector_type) {
  587. case DRM_MODE_CONNECTOR_DVII:
  588. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  589. if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
  590. /* fix me */
  591. if (ASIC_IS_DCE4(rdev))
  592. return ATOM_ENCODER_MODE_DVI;
  593. else
  594. return ATOM_ENCODER_MODE_HDMI;
  595. } else if (radeon_connector->use_digital)
  596. return ATOM_ENCODER_MODE_DVI;
  597. else
  598. return ATOM_ENCODER_MODE_CRT;
  599. break;
  600. case DRM_MODE_CONNECTOR_DVID:
  601. case DRM_MODE_CONNECTOR_HDMIA:
  602. default:
  603. if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
  604. /* fix me */
  605. if (ASIC_IS_DCE4(rdev))
  606. return ATOM_ENCODER_MODE_DVI;
  607. else
  608. return ATOM_ENCODER_MODE_HDMI;
  609. } else
  610. return ATOM_ENCODER_MODE_DVI;
  611. break;
  612. case DRM_MODE_CONNECTOR_LVDS:
  613. return ATOM_ENCODER_MODE_LVDS;
  614. break;
  615. case DRM_MODE_CONNECTOR_DisplayPort:
  616. dig_connector = radeon_connector->con_priv;
  617. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  618. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  619. return ATOM_ENCODER_MODE_DP;
  620. else if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
  621. /* fix me */
  622. if (ASIC_IS_DCE4(rdev))
  623. return ATOM_ENCODER_MODE_DVI;
  624. else
  625. return ATOM_ENCODER_MODE_HDMI;
  626. } else
  627. return ATOM_ENCODER_MODE_DVI;
  628. break;
  629. case DRM_MODE_CONNECTOR_eDP:
  630. return ATOM_ENCODER_MODE_DP;
  631. case DRM_MODE_CONNECTOR_DVIA:
  632. case DRM_MODE_CONNECTOR_VGA:
  633. return ATOM_ENCODER_MODE_CRT;
  634. break;
  635. case DRM_MODE_CONNECTOR_Composite:
  636. case DRM_MODE_CONNECTOR_SVIDEO:
  637. case DRM_MODE_CONNECTOR_9PinDIN:
  638. /* fix me */
  639. return ATOM_ENCODER_MODE_TV;
  640. /*return ATOM_ENCODER_MODE_CV;*/
  641. break;
  642. }
  643. }
  644. /*
  645. * DIG Encoder/Transmitter Setup
  646. *
  647. * DCE 3.0/3.1
  648. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  649. * Supports up to 3 digital outputs
  650. * - 2 DIG encoder blocks.
  651. * DIG1 can drive UNIPHY link A or link B
  652. * DIG2 can drive UNIPHY link B or LVTMA
  653. *
  654. * DCE 3.2
  655. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  656. * Supports up to 5 digital outputs
  657. * - 2 DIG encoder blocks.
  658. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  659. *
  660. * DCE 4.0/5.0
  661. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  662. * Supports up to 6 digital outputs
  663. * - 6 DIG encoder blocks.
  664. * - DIG to PHY mapping is hardcoded
  665. * DIG1 drives UNIPHY0 link A, A+B
  666. * DIG2 drives UNIPHY0 link B
  667. * DIG3 drives UNIPHY1 link A, A+B
  668. * DIG4 drives UNIPHY1 link B
  669. * DIG5 drives UNIPHY2 link A, A+B
  670. * DIG6 drives UNIPHY2 link B
  671. *
  672. * DCE 4.1
  673. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  674. * Supports up to 6 digital outputs
  675. * - 2 DIG encoder blocks.
  676. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  677. *
  678. * Routing
  679. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  680. * Examples:
  681. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  682. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  683. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  684. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  685. */
  686. union dig_encoder_control {
  687. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  688. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  689. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  690. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  691. };
  692. void
  693. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  694. {
  695. struct drm_device *dev = encoder->dev;
  696. struct radeon_device *rdev = dev->dev_private;
  697. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  698. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  699. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  700. union dig_encoder_control args;
  701. int index = 0;
  702. uint8_t frev, crev;
  703. int dp_clock = 0;
  704. int dp_lane_count = 0;
  705. int hpd_id = RADEON_HPD_NONE;
  706. int bpc = 8;
  707. if (connector) {
  708. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  709. struct radeon_connector_atom_dig *dig_connector =
  710. radeon_connector->con_priv;
  711. dp_clock = dig_connector->dp_clock;
  712. dp_lane_count = dig_connector->dp_lane_count;
  713. hpd_id = radeon_connector->hpd.hpd;
  714. bpc = connector->display_info.bpc;
  715. }
  716. /* no dig encoder assigned */
  717. if (dig->dig_encoder == -1)
  718. return;
  719. memset(&args, 0, sizeof(args));
  720. if (ASIC_IS_DCE4(rdev))
  721. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  722. else {
  723. if (dig->dig_encoder)
  724. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  725. else
  726. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  727. }
  728. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  729. return;
  730. args.v1.ucAction = action;
  731. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  732. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  733. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) ||
  734. (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP_MST))
  735. args.v1.ucLaneNum = dp_lane_count;
  736. else if (radeon_encoder->pixel_clock > 165000)
  737. args.v1.ucLaneNum = 8;
  738. else
  739. args.v1.ucLaneNum = 4;
  740. if (ASIC_IS_DCE5(rdev)) {
  741. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) ||
  742. (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP_MST)) {
  743. if (dp_clock == 270000)
  744. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  745. else if (dp_clock == 540000)
  746. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  747. }
  748. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  749. switch (bpc) {
  750. case 0:
  751. args.v4.ucBitPerColor = PANEL_BPC_UNDEFINE;
  752. break;
  753. case 6:
  754. args.v4.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  755. break;
  756. case 8:
  757. default:
  758. args.v4.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  759. break;
  760. case 10:
  761. args.v4.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  762. break;
  763. case 12:
  764. args.v4.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  765. break;
  766. case 16:
  767. args.v4.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  768. break;
  769. }
  770. if (hpd_id == RADEON_HPD_NONE)
  771. args.v4.ucHPD_ID = 0;
  772. else
  773. args.v4.ucHPD_ID = hpd_id + 1;
  774. } else if (ASIC_IS_DCE4(rdev)) {
  775. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) && (dp_clock == 270000))
  776. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  777. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  778. switch (bpc) {
  779. case 0:
  780. args.v3.ucBitPerColor = PANEL_BPC_UNDEFINE;
  781. break;
  782. case 6:
  783. args.v3.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  784. break;
  785. case 8:
  786. default:
  787. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  788. break;
  789. case 10:
  790. args.v3.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  791. break;
  792. case 12:
  793. args.v3.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  794. break;
  795. case 16:
  796. args.v3.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  797. break;
  798. }
  799. } else {
  800. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) && (dp_clock == 270000))
  801. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  802. switch (radeon_encoder->encoder_id) {
  803. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  804. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  805. break;
  806. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  807. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  808. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  809. break;
  810. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  811. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  812. break;
  813. }
  814. if (dig->linkb)
  815. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  816. else
  817. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  818. }
  819. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  820. }
  821. union dig_transmitter_control {
  822. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  823. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  824. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  825. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  826. };
  827. void
  828. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  829. {
  830. struct drm_device *dev = encoder->dev;
  831. struct radeon_device *rdev = dev->dev_private;
  832. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  833. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  834. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  835. union dig_transmitter_control args;
  836. int index = 0;
  837. uint8_t frev, crev;
  838. bool is_dp = false;
  839. int pll_id = 0;
  840. int dp_clock = 0;
  841. int dp_lane_count = 0;
  842. int connector_object_id = 0;
  843. int igp_lane_info = 0;
  844. if (connector) {
  845. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  846. struct radeon_connector_atom_dig *dig_connector =
  847. radeon_connector->con_priv;
  848. dp_clock = dig_connector->dp_clock;
  849. dp_lane_count = dig_connector->dp_lane_count;
  850. connector_object_id =
  851. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  852. igp_lane_info = dig_connector->igp_lane_info;
  853. }
  854. /* no dig encoder assigned */
  855. if (dig->dig_encoder == -1)
  856. return;
  857. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
  858. is_dp = true;
  859. memset(&args, 0, sizeof(args));
  860. switch (radeon_encoder->encoder_id) {
  861. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  862. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  863. break;
  864. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  865. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  866. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  867. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  868. break;
  869. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  870. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  871. break;
  872. }
  873. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  874. return;
  875. args.v1.ucAction = action;
  876. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  877. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  878. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  879. args.v1.asMode.ucLaneSel = lane_num;
  880. args.v1.asMode.ucLaneSet = lane_set;
  881. } else {
  882. if (is_dp)
  883. args.v1.usPixelClock =
  884. cpu_to_le16(dp_clock / 10);
  885. else if (radeon_encoder->pixel_clock > 165000)
  886. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  887. else
  888. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  889. }
  890. if (ASIC_IS_DCE4(rdev)) {
  891. if (is_dp)
  892. args.v3.ucLaneNum = dp_lane_count;
  893. else if (radeon_encoder->pixel_clock > 165000)
  894. args.v3.ucLaneNum = 8;
  895. else
  896. args.v3.ucLaneNum = 4;
  897. if (dig->linkb)
  898. args.v3.acConfig.ucLinkSel = 1;
  899. if (dig->dig_encoder & 1)
  900. args.v3.acConfig.ucEncoderSel = 1;
  901. /* Select the PLL for the PHY
  902. * DP PHY should be clocked from external src if there is
  903. * one.
  904. */
  905. if (encoder->crtc) {
  906. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  907. pll_id = radeon_crtc->pll_id;
  908. }
  909. if (ASIC_IS_DCE5(rdev)) {
  910. /* On DCE5 DCPLL usually generates the DP ref clock */
  911. if (is_dp) {
  912. if (rdev->clock.dp_extclk)
  913. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  914. else
  915. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  916. } else
  917. args.v4.acConfig.ucRefClkSource = pll_id;
  918. } else {
  919. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  920. if (is_dp && rdev->clock.dp_extclk)
  921. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  922. else
  923. args.v3.acConfig.ucRefClkSource = pll_id;
  924. }
  925. switch (radeon_encoder->encoder_id) {
  926. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  927. args.v3.acConfig.ucTransmitterSel = 0;
  928. break;
  929. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  930. args.v3.acConfig.ucTransmitterSel = 1;
  931. break;
  932. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  933. args.v3.acConfig.ucTransmitterSel = 2;
  934. break;
  935. }
  936. if (is_dp)
  937. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  938. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  939. if (dig->coherent_mode)
  940. args.v3.acConfig.fCoherentMode = 1;
  941. if (radeon_encoder->pixel_clock > 165000)
  942. args.v3.acConfig.fDualLinkConnector = 1;
  943. }
  944. } else if (ASIC_IS_DCE32(rdev)) {
  945. args.v2.acConfig.ucEncoderSel = dig->dig_encoder;
  946. if (dig->linkb)
  947. args.v2.acConfig.ucLinkSel = 1;
  948. switch (radeon_encoder->encoder_id) {
  949. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  950. args.v2.acConfig.ucTransmitterSel = 0;
  951. break;
  952. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  953. args.v2.acConfig.ucTransmitterSel = 1;
  954. break;
  955. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  956. args.v2.acConfig.ucTransmitterSel = 2;
  957. break;
  958. }
  959. if (is_dp)
  960. args.v2.acConfig.fCoherentMode = 1;
  961. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  962. if (dig->coherent_mode)
  963. args.v2.acConfig.fCoherentMode = 1;
  964. if (radeon_encoder->pixel_clock > 165000)
  965. args.v2.acConfig.fDualLinkConnector = 1;
  966. }
  967. } else {
  968. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  969. if (dig->dig_encoder)
  970. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  971. else
  972. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  973. if ((rdev->flags & RADEON_IS_IGP) &&
  974. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  975. if (is_dp || (radeon_encoder->pixel_clock <= 165000)) {
  976. if (igp_lane_info & 0x1)
  977. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  978. else if (igp_lane_info & 0x2)
  979. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  980. else if (igp_lane_info & 0x4)
  981. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  982. else if (igp_lane_info & 0x8)
  983. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  984. } else {
  985. if (igp_lane_info & 0x3)
  986. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  987. else if (igp_lane_info & 0xc)
  988. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  989. }
  990. }
  991. if (dig->linkb)
  992. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  993. else
  994. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  995. if (is_dp)
  996. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  997. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  998. if (dig->coherent_mode)
  999. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  1000. if (radeon_encoder->pixel_clock > 165000)
  1001. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  1002. }
  1003. }
  1004. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1005. }
  1006. bool
  1007. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  1008. {
  1009. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1010. struct drm_device *dev = radeon_connector->base.dev;
  1011. struct radeon_device *rdev = dev->dev_private;
  1012. union dig_transmitter_control args;
  1013. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  1014. uint8_t frev, crev;
  1015. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  1016. goto done;
  1017. if (!ASIC_IS_DCE4(rdev))
  1018. goto done;
  1019. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  1020. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  1021. goto done;
  1022. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1023. goto done;
  1024. memset(&args, 0, sizeof(args));
  1025. args.v1.ucAction = action;
  1026. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1027. /* wait for the panel to power up */
  1028. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  1029. int i;
  1030. for (i = 0; i < 300; i++) {
  1031. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  1032. return true;
  1033. mdelay(1);
  1034. }
  1035. return false;
  1036. }
  1037. done:
  1038. return true;
  1039. }
  1040. union external_encoder_control {
  1041. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  1042. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  1043. };
  1044. static void
  1045. atombios_external_encoder_setup(struct drm_encoder *encoder,
  1046. struct drm_encoder *ext_encoder,
  1047. int action)
  1048. {
  1049. struct drm_device *dev = encoder->dev;
  1050. struct radeon_device *rdev = dev->dev_private;
  1051. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1052. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  1053. union external_encoder_control args;
  1054. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1055. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  1056. u8 frev, crev;
  1057. int dp_clock = 0;
  1058. int dp_lane_count = 0;
  1059. int connector_object_id = 0;
  1060. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1061. int bpc = 8;
  1062. if (connector) {
  1063. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1064. struct radeon_connector_atom_dig *dig_connector =
  1065. radeon_connector->con_priv;
  1066. dp_clock = dig_connector->dp_clock;
  1067. dp_lane_count = dig_connector->dp_lane_count;
  1068. connector_object_id =
  1069. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1070. bpc = connector->display_info.bpc;
  1071. }
  1072. memset(&args, 0, sizeof(args));
  1073. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1074. return;
  1075. switch (frev) {
  1076. case 1:
  1077. /* no params on frev 1 */
  1078. break;
  1079. case 2:
  1080. switch (crev) {
  1081. case 1:
  1082. case 2:
  1083. args.v1.sDigEncoder.ucAction = action;
  1084. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1085. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1086. if (args.v1.sDigEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  1087. if (dp_clock == 270000)
  1088. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1089. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1090. } else if (radeon_encoder->pixel_clock > 165000)
  1091. args.v1.sDigEncoder.ucLaneNum = 8;
  1092. else
  1093. args.v1.sDigEncoder.ucLaneNum = 4;
  1094. break;
  1095. case 3:
  1096. args.v3.sExtEncoder.ucAction = action;
  1097. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1098. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1099. else
  1100. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1101. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1102. if (args.v3.sExtEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  1103. if (dp_clock == 270000)
  1104. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1105. else if (dp_clock == 540000)
  1106. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1107. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1108. } else if (radeon_encoder->pixel_clock > 165000)
  1109. args.v3.sExtEncoder.ucLaneNum = 8;
  1110. else
  1111. args.v3.sExtEncoder.ucLaneNum = 4;
  1112. switch (ext_enum) {
  1113. case GRAPH_OBJECT_ENUM_ID1:
  1114. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1115. break;
  1116. case GRAPH_OBJECT_ENUM_ID2:
  1117. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1118. break;
  1119. case GRAPH_OBJECT_ENUM_ID3:
  1120. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1121. break;
  1122. }
  1123. switch (bpc) {
  1124. case 0:
  1125. args.v3.sExtEncoder.ucBitPerColor = PANEL_BPC_UNDEFINE;
  1126. break;
  1127. case 6:
  1128. args.v3.sExtEncoder.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  1129. break;
  1130. case 8:
  1131. default:
  1132. args.v3.sExtEncoder.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  1133. break;
  1134. case 10:
  1135. args.v3.sExtEncoder.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  1136. break;
  1137. case 12:
  1138. args.v3.sExtEncoder.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  1139. break;
  1140. case 16:
  1141. args.v3.sExtEncoder.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  1142. break;
  1143. }
  1144. break;
  1145. default:
  1146. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1147. return;
  1148. }
  1149. break;
  1150. default:
  1151. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1152. return;
  1153. }
  1154. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1155. }
  1156. static void
  1157. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1158. {
  1159. struct drm_device *dev = encoder->dev;
  1160. struct radeon_device *rdev = dev->dev_private;
  1161. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1162. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1163. ENABLE_YUV_PS_ALLOCATION args;
  1164. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1165. uint32_t temp, reg;
  1166. memset(&args, 0, sizeof(args));
  1167. if (rdev->family >= CHIP_R600)
  1168. reg = R600_BIOS_3_SCRATCH;
  1169. else
  1170. reg = RADEON_BIOS_3_SCRATCH;
  1171. /* XXX: fix up scratch reg handling */
  1172. temp = RREG32(reg);
  1173. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1174. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1175. (radeon_crtc->crtc_id << 18)));
  1176. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1177. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1178. else
  1179. WREG32(reg, 0);
  1180. if (enable)
  1181. args.ucEnable = ATOM_ENABLE;
  1182. args.ucCRTC = radeon_crtc->crtc_id;
  1183. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1184. WREG32(reg, temp);
  1185. }
  1186. static void
  1187. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1188. {
  1189. struct drm_device *dev = encoder->dev;
  1190. struct radeon_device *rdev = dev->dev_private;
  1191. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1192. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1193. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1194. int index = 0;
  1195. bool is_dig = false;
  1196. bool is_dce5_dac = false;
  1197. bool is_dce5_dvo = false;
  1198. memset(&args, 0, sizeof(args));
  1199. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1200. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1201. radeon_encoder->active_device);
  1202. switch (radeon_encoder->encoder_id) {
  1203. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1204. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1205. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1206. break;
  1207. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1208. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1209. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1210. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1211. is_dig = true;
  1212. break;
  1213. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1214. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1215. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1216. break;
  1217. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1218. if (ASIC_IS_DCE5(rdev))
  1219. is_dce5_dvo = true;
  1220. else if (ASIC_IS_DCE3(rdev))
  1221. is_dig = true;
  1222. else
  1223. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1224. break;
  1225. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1226. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1227. break;
  1228. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1229. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1230. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1231. else
  1232. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1233. break;
  1234. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1235. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1236. if (ASIC_IS_DCE5(rdev))
  1237. is_dce5_dac = true;
  1238. else {
  1239. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1240. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1241. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1242. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1243. else
  1244. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1245. }
  1246. break;
  1247. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1248. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1249. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1250. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1251. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1252. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1253. else
  1254. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1255. break;
  1256. }
  1257. if (is_dig) {
  1258. switch (mode) {
  1259. case DRM_MODE_DPMS_ON:
  1260. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1261. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  1262. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1263. if (connector &&
  1264. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  1265. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1266. struct radeon_connector_atom_dig *radeon_dig_connector =
  1267. radeon_connector->con_priv;
  1268. atombios_set_edp_panel_power(connector,
  1269. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1270. radeon_dig_connector->edp_on = true;
  1271. }
  1272. dp_link_train(encoder, connector);
  1273. if (ASIC_IS_DCE4(rdev))
  1274. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON);
  1275. }
  1276. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1277. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1278. break;
  1279. case DRM_MODE_DPMS_STANDBY:
  1280. case DRM_MODE_DPMS_SUSPEND:
  1281. case DRM_MODE_DPMS_OFF:
  1282. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1283. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  1284. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1285. if (ASIC_IS_DCE4(rdev))
  1286. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF);
  1287. if (connector &&
  1288. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  1289. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1290. struct radeon_connector_atom_dig *radeon_dig_connector =
  1291. radeon_connector->con_priv;
  1292. atombios_set_edp_panel_power(connector,
  1293. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1294. radeon_dig_connector->edp_on = false;
  1295. }
  1296. }
  1297. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1298. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1299. break;
  1300. }
  1301. } else if (is_dce5_dac) {
  1302. switch (mode) {
  1303. case DRM_MODE_DPMS_ON:
  1304. atombios_dac_setup(encoder, ATOM_ENABLE);
  1305. break;
  1306. case DRM_MODE_DPMS_STANDBY:
  1307. case DRM_MODE_DPMS_SUSPEND:
  1308. case DRM_MODE_DPMS_OFF:
  1309. atombios_dac_setup(encoder, ATOM_DISABLE);
  1310. break;
  1311. }
  1312. } else if (is_dce5_dvo) {
  1313. switch (mode) {
  1314. case DRM_MODE_DPMS_ON:
  1315. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1316. break;
  1317. case DRM_MODE_DPMS_STANDBY:
  1318. case DRM_MODE_DPMS_SUSPEND:
  1319. case DRM_MODE_DPMS_OFF:
  1320. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1321. break;
  1322. }
  1323. } else {
  1324. switch (mode) {
  1325. case DRM_MODE_DPMS_ON:
  1326. args.ucAction = ATOM_ENABLE;
  1327. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1328. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1329. args.ucAction = ATOM_LCD_BLON;
  1330. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1331. }
  1332. break;
  1333. case DRM_MODE_DPMS_STANDBY:
  1334. case DRM_MODE_DPMS_SUSPEND:
  1335. case DRM_MODE_DPMS_OFF:
  1336. args.ucAction = ATOM_DISABLE;
  1337. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1338. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1339. args.ucAction = ATOM_LCD_BLOFF;
  1340. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1341. }
  1342. break;
  1343. }
  1344. }
  1345. if (ext_encoder) {
  1346. int action;
  1347. switch (mode) {
  1348. case DRM_MODE_DPMS_ON:
  1349. default:
  1350. if (ASIC_IS_DCE41(rdev))
  1351. action = EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT;
  1352. else
  1353. action = ATOM_ENABLE;
  1354. break;
  1355. case DRM_MODE_DPMS_STANDBY:
  1356. case DRM_MODE_DPMS_SUSPEND:
  1357. case DRM_MODE_DPMS_OFF:
  1358. if (ASIC_IS_DCE41(rdev))
  1359. action = EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT;
  1360. else
  1361. action = ATOM_DISABLE;
  1362. break;
  1363. }
  1364. atombios_external_encoder_setup(encoder, ext_encoder, action);
  1365. }
  1366. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1367. }
  1368. union crtc_source_param {
  1369. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1370. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1371. };
  1372. static void
  1373. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1374. {
  1375. struct drm_device *dev = encoder->dev;
  1376. struct radeon_device *rdev = dev->dev_private;
  1377. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1378. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1379. union crtc_source_param args;
  1380. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1381. uint8_t frev, crev;
  1382. struct radeon_encoder_atom_dig *dig;
  1383. memset(&args, 0, sizeof(args));
  1384. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1385. return;
  1386. switch (frev) {
  1387. case 1:
  1388. switch (crev) {
  1389. case 1:
  1390. default:
  1391. if (ASIC_IS_AVIVO(rdev))
  1392. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1393. else {
  1394. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1395. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1396. } else {
  1397. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1398. }
  1399. }
  1400. switch (radeon_encoder->encoder_id) {
  1401. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1402. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1403. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1404. break;
  1405. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1406. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1407. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1408. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1409. else
  1410. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1411. break;
  1412. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1413. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1414. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1415. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1416. break;
  1417. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1418. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1419. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1420. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1421. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1422. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1423. else
  1424. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1425. break;
  1426. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1427. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1428. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1429. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1430. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1431. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1432. else
  1433. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1434. break;
  1435. }
  1436. break;
  1437. case 2:
  1438. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1439. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1440. switch (radeon_encoder->encoder_id) {
  1441. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1442. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1443. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1444. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1445. dig = radeon_encoder->enc_priv;
  1446. switch (dig->dig_encoder) {
  1447. case 0:
  1448. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1449. break;
  1450. case 1:
  1451. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1452. break;
  1453. case 2:
  1454. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1455. break;
  1456. case 3:
  1457. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1458. break;
  1459. case 4:
  1460. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1461. break;
  1462. case 5:
  1463. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1464. break;
  1465. }
  1466. break;
  1467. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1468. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1469. break;
  1470. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1471. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1472. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1473. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1474. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1475. else
  1476. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1477. break;
  1478. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1479. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1480. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1481. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1482. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1483. else
  1484. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1485. break;
  1486. }
  1487. break;
  1488. }
  1489. break;
  1490. default:
  1491. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1492. return;
  1493. }
  1494. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1495. /* update scratch regs with new routing */
  1496. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1497. }
  1498. static void
  1499. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1500. struct drm_display_mode *mode)
  1501. {
  1502. struct drm_device *dev = encoder->dev;
  1503. struct radeon_device *rdev = dev->dev_private;
  1504. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1505. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1506. /* Funky macbooks */
  1507. if ((dev->pdev->device == 0x71C5) &&
  1508. (dev->pdev->subsystem_vendor == 0x106b) &&
  1509. (dev->pdev->subsystem_device == 0x0080)) {
  1510. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1511. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1512. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1513. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1514. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1515. }
  1516. }
  1517. /* set scaler clears this on some chips */
  1518. if (ASIC_IS_AVIVO(rdev) &&
  1519. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1520. if (ASIC_IS_DCE4(rdev)) {
  1521. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1522. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1523. EVERGREEN_INTERLEAVE_EN);
  1524. else
  1525. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1526. } else {
  1527. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1528. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1529. AVIVO_D1MODE_INTERLEAVE_EN);
  1530. else
  1531. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1532. }
  1533. }
  1534. }
  1535. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1536. {
  1537. struct drm_device *dev = encoder->dev;
  1538. struct radeon_device *rdev = dev->dev_private;
  1539. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1540. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1541. struct drm_encoder *test_encoder;
  1542. struct radeon_encoder_atom_dig *dig;
  1543. uint32_t dig_enc_in_use = 0;
  1544. /* DCE4/5 */
  1545. if (ASIC_IS_DCE4(rdev)) {
  1546. dig = radeon_encoder->enc_priv;
  1547. if (ASIC_IS_DCE41(rdev))
  1548. return radeon_crtc->crtc_id;
  1549. else {
  1550. switch (radeon_encoder->encoder_id) {
  1551. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1552. if (dig->linkb)
  1553. return 1;
  1554. else
  1555. return 0;
  1556. break;
  1557. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1558. if (dig->linkb)
  1559. return 3;
  1560. else
  1561. return 2;
  1562. break;
  1563. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1564. if (dig->linkb)
  1565. return 5;
  1566. else
  1567. return 4;
  1568. break;
  1569. }
  1570. }
  1571. }
  1572. /* on DCE32 and encoder can driver any block so just crtc id */
  1573. if (ASIC_IS_DCE32(rdev)) {
  1574. return radeon_crtc->crtc_id;
  1575. }
  1576. /* on DCE3 - LVTMA can only be driven by DIGB */
  1577. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1578. struct radeon_encoder *radeon_test_encoder;
  1579. if (encoder == test_encoder)
  1580. continue;
  1581. if (!radeon_encoder_is_digital(test_encoder))
  1582. continue;
  1583. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1584. dig = radeon_test_encoder->enc_priv;
  1585. if (dig->dig_encoder >= 0)
  1586. dig_enc_in_use |= (1 << dig->dig_encoder);
  1587. }
  1588. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1589. if (dig_enc_in_use & 0x2)
  1590. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1591. return 1;
  1592. }
  1593. if (!(dig_enc_in_use & 1))
  1594. return 0;
  1595. return 1;
  1596. }
  1597. static void
  1598. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1599. struct drm_display_mode *mode,
  1600. struct drm_display_mode *adjusted_mode)
  1601. {
  1602. struct drm_device *dev = encoder->dev;
  1603. struct radeon_device *rdev = dev->dev_private;
  1604. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1605. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1606. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1607. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1608. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1609. atombios_yuv_setup(encoder, true);
  1610. else
  1611. atombios_yuv_setup(encoder, false);
  1612. }
  1613. switch (radeon_encoder->encoder_id) {
  1614. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1615. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1616. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1617. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1618. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1619. break;
  1620. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1621. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1622. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1623. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1624. if (ASIC_IS_DCE4(rdev)) {
  1625. /* disable the transmitter */
  1626. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1627. /* setup and enable the encoder */
  1628. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP);
  1629. /* init and enable the transmitter */
  1630. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1631. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1632. } else {
  1633. /* disable the encoder and transmitter */
  1634. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1635. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1636. /* setup and enable the encoder and transmitter */
  1637. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  1638. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1639. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1640. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1641. }
  1642. break;
  1643. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1644. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1645. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1646. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1647. break;
  1648. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1649. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1650. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1651. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1652. atombios_dac_setup(encoder, ATOM_ENABLE);
  1653. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1654. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1655. atombios_tv_setup(encoder, ATOM_ENABLE);
  1656. else
  1657. atombios_tv_setup(encoder, ATOM_DISABLE);
  1658. }
  1659. break;
  1660. }
  1661. if (ext_encoder) {
  1662. if (ASIC_IS_DCE41(rdev)) {
  1663. atombios_external_encoder_setup(encoder, ext_encoder,
  1664. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1665. atombios_external_encoder_setup(encoder, ext_encoder,
  1666. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1667. } else
  1668. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1669. }
  1670. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1671. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1672. r600_hdmi_enable(encoder);
  1673. r600_hdmi_setmode(encoder, adjusted_mode);
  1674. }
  1675. }
  1676. static bool
  1677. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1678. {
  1679. struct drm_device *dev = encoder->dev;
  1680. struct radeon_device *rdev = dev->dev_private;
  1681. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1682. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1683. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1684. ATOM_DEVICE_CV_SUPPORT |
  1685. ATOM_DEVICE_CRT_SUPPORT)) {
  1686. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1687. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1688. uint8_t frev, crev;
  1689. memset(&args, 0, sizeof(args));
  1690. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1691. return false;
  1692. args.sDacload.ucMisc = 0;
  1693. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1694. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1695. args.sDacload.ucDacType = ATOM_DAC_A;
  1696. else
  1697. args.sDacload.ucDacType = ATOM_DAC_B;
  1698. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1699. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1700. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1701. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1702. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1703. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1704. if (crev >= 3)
  1705. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1706. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1707. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1708. if (crev >= 3)
  1709. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1710. }
  1711. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1712. return true;
  1713. } else
  1714. return false;
  1715. }
  1716. static enum drm_connector_status
  1717. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1718. {
  1719. struct drm_device *dev = encoder->dev;
  1720. struct radeon_device *rdev = dev->dev_private;
  1721. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1722. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1723. uint32_t bios_0_scratch;
  1724. if (!atombios_dac_load_detect(encoder, connector)) {
  1725. DRM_DEBUG_KMS("detect returned false \n");
  1726. return connector_status_unknown;
  1727. }
  1728. if (rdev->family >= CHIP_R600)
  1729. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1730. else
  1731. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1732. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1733. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1734. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1735. return connector_status_connected;
  1736. }
  1737. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1738. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1739. return connector_status_connected;
  1740. }
  1741. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1742. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1743. return connector_status_connected;
  1744. }
  1745. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1746. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1747. return connector_status_connected; /* CTV */
  1748. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1749. return connector_status_connected; /* STV */
  1750. }
  1751. return connector_status_disconnected;
  1752. }
  1753. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1754. {
  1755. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1756. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1757. if (radeon_encoder->active_device &
  1758. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) {
  1759. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1760. if (dig)
  1761. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1762. }
  1763. radeon_atom_output_lock(encoder, true);
  1764. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1765. if (connector) {
  1766. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1767. /* select the clock/data port if it uses a router */
  1768. if (radeon_connector->router.cd_valid)
  1769. radeon_router_select_cd_port(radeon_connector);
  1770. /* turn eDP panel on for mode set */
  1771. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  1772. atombios_set_edp_panel_power(connector,
  1773. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1774. }
  1775. /* this is needed for the pll/ss setup to work correctly in some cases */
  1776. atombios_set_encoder_crtc_source(encoder);
  1777. }
  1778. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1779. {
  1780. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1781. radeon_atom_output_lock(encoder, false);
  1782. }
  1783. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1784. {
  1785. struct drm_device *dev = encoder->dev;
  1786. struct radeon_device *rdev = dev->dev_private;
  1787. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1788. struct radeon_encoder_atom_dig *dig;
  1789. /* check for pre-DCE3 cards with shared encoders;
  1790. * can't really use the links individually, so don't disable
  1791. * the encoder if it's in use by another connector
  1792. */
  1793. if (!ASIC_IS_DCE3(rdev)) {
  1794. struct drm_encoder *other_encoder;
  1795. struct radeon_encoder *other_radeon_encoder;
  1796. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  1797. other_radeon_encoder = to_radeon_encoder(other_encoder);
  1798. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  1799. drm_helper_encoder_in_use(other_encoder))
  1800. goto disable_done;
  1801. }
  1802. }
  1803. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1804. switch (radeon_encoder->encoder_id) {
  1805. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1806. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1807. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1808. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1809. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  1810. break;
  1811. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1812. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1813. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1814. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1815. if (ASIC_IS_DCE4(rdev))
  1816. /* disable the transmitter */
  1817. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1818. else {
  1819. /* disable the encoder and transmitter */
  1820. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1821. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1822. }
  1823. break;
  1824. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1825. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1826. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1827. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1828. break;
  1829. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1830. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1831. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1832. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1833. atombios_dac_setup(encoder, ATOM_DISABLE);
  1834. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1835. atombios_tv_setup(encoder, ATOM_DISABLE);
  1836. break;
  1837. }
  1838. disable_done:
  1839. if (radeon_encoder_is_digital(encoder)) {
  1840. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  1841. r600_hdmi_disable(encoder);
  1842. dig = radeon_encoder->enc_priv;
  1843. dig->dig_encoder = -1;
  1844. }
  1845. radeon_encoder->active_device = 0;
  1846. }
  1847. /* these are handled by the primary encoders */
  1848. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  1849. {
  1850. }
  1851. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  1852. {
  1853. }
  1854. static void
  1855. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  1856. struct drm_display_mode *mode,
  1857. struct drm_display_mode *adjusted_mode)
  1858. {
  1859. }
  1860. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  1861. {
  1862. }
  1863. static void
  1864. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  1865. {
  1866. }
  1867. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  1868. struct drm_display_mode *mode,
  1869. struct drm_display_mode *adjusted_mode)
  1870. {
  1871. return true;
  1872. }
  1873. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  1874. .dpms = radeon_atom_ext_dpms,
  1875. .mode_fixup = radeon_atom_ext_mode_fixup,
  1876. .prepare = radeon_atom_ext_prepare,
  1877. .mode_set = radeon_atom_ext_mode_set,
  1878. .commit = radeon_atom_ext_commit,
  1879. .disable = radeon_atom_ext_disable,
  1880. /* no detect for TMDS/LVDS yet */
  1881. };
  1882. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1883. .dpms = radeon_atom_encoder_dpms,
  1884. .mode_fixup = radeon_atom_mode_fixup,
  1885. .prepare = radeon_atom_encoder_prepare,
  1886. .mode_set = radeon_atom_encoder_mode_set,
  1887. .commit = radeon_atom_encoder_commit,
  1888. .disable = radeon_atom_encoder_disable,
  1889. /* no detect for TMDS/LVDS yet */
  1890. };
  1891. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1892. .dpms = radeon_atom_encoder_dpms,
  1893. .mode_fixup = radeon_atom_mode_fixup,
  1894. .prepare = radeon_atom_encoder_prepare,
  1895. .mode_set = radeon_atom_encoder_mode_set,
  1896. .commit = radeon_atom_encoder_commit,
  1897. .detect = radeon_atom_dac_detect,
  1898. };
  1899. void radeon_enc_destroy(struct drm_encoder *encoder)
  1900. {
  1901. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1902. kfree(radeon_encoder->enc_priv);
  1903. drm_encoder_cleanup(encoder);
  1904. kfree(radeon_encoder);
  1905. }
  1906. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1907. .destroy = radeon_enc_destroy,
  1908. };
  1909. struct radeon_encoder_atom_dac *
  1910. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1911. {
  1912. struct drm_device *dev = radeon_encoder->base.dev;
  1913. struct radeon_device *rdev = dev->dev_private;
  1914. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1915. if (!dac)
  1916. return NULL;
  1917. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1918. return dac;
  1919. }
  1920. struct radeon_encoder_atom_dig *
  1921. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1922. {
  1923. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1924. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1925. if (!dig)
  1926. return NULL;
  1927. /* coherent mode by default */
  1928. dig->coherent_mode = true;
  1929. dig->dig_encoder = -1;
  1930. if (encoder_enum == 2)
  1931. dig->linkb = true;
  1932. else
  1933. dig->linkb = false;
  1934. return dig;
  1935. }
  1936. void
  1937. radeon_add_atom_encoder(struct drm_device *dev,
  1938. uint32_t encoder_enum,
  1939. uint32_t supported_device,
  1940. u16 caps)
  1941. {
  1942. struct radeon_device *rdev = dev->dev_private;
  1943. struct drm_encoder *encoder;
  1944. struct radeon_encoder *radeon_encoder;
  1945. /* see if we already added it */
  1946. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1947. radeon_encoder = to_radeon_encoder(encoder);
  1948. if (radeon_encoder->encoder_enum == encoder_enum) {
  1949. radeon_encoder->devices |= supported_device;
  1950. return;
  1951. }
  1952. }
  1953. /* add a new one */
  1954. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1955. if (!radeon_encoder)
  1956. return;
  1957. encoder = &radeon_encoder->base;
  1958. switch (rdev->num_crtc) {
  1959. case 1:
  1960. encoder->possible_crtcs = 0x1;
  1961. break;
  1962. case 2:
  1963. default:
  1964. encoder->possible_crtcs = 0x3;
  1965. break;
  1966. case 6:
  1967. encoder->possible_crtcs = 0x3f;
  1968. break;
  1969. }
  1970. radeon_encoder->enc_priv = NULL;
  1971. radeon_encoder->encoder_enum = encoder_enum;
  1972. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1973. radeon_encoder->devices = supported_device;
  1974. radeon_encoder->rmx_type = RMX_OFF;
  1975. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  1976. radeon_encoder->is_ext_encoder = false;
  1977. radeon_encoder->caps = caps;
  1978. switch (radeon_encoder->encoder_id) {
  1979. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1980. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1981. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1982. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1983. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1984. radeon_encoder->rmx_type = RMX_FULL;
  1985. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1986. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1987. } else {
  1988. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1989. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1990. }
  1991. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1992. break;
  1993. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1994. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1995. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1996. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1997. break;
  1998. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1999. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2000. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2001. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  2002. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2003. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2004. break;
  2005. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2006. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2007. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2008. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2009. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2010. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2011. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2012. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2013. radeon_encoder->rmx_type = RMX_FULL;
  2014. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2015. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2016. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2017. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2018. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2019. } else {
  2020. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2021. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2022. }
  2023. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2024. break;
  2025. case ENCODER_OBJECT_ID_SI170B:
  2026. case ENCODER_OBJECT_ID_CH7303:
  2027. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2028. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2029. case ENCODER_OBJECT_ID_TITFP513:
  2030. case ENCODER_OBJECT_ID_VT1623:
  2031. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2032. case ENCODER_OBJECT_ID_TRAVIS:
  2033. case ENCODER_OBJECT_ID_NUTMEG:
  2034. /* these are handled by the primary encoders */
  2035. radeon_encoder->is_ext_encoder = true;
  2036. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2037. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2038. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2039. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2040. else
  2041. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2042. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2043. break;
  2044. }
  2045. }