mxser_new.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289
  1. #ifndef _MXSER_H
  2. #define _MXSER_H
  3. /*
  4. * Semi-public control interfaces
  5. */
  6. /*
  7. * MOXA ioctls
  8. */
  9. #define MOXA 0x400
  10. #define MOXA_GETDATACOUNT (MOXA + 23)
  11. #define MOXA_GET_CONF (MOXA + 35)
  12. #define MOXA_DIAGNOSE (MOXA + 50)
  13. #define MOXA_CHKPORTENABLE (MOXA + 60)
  14. #define MOXA_HighSpeedOn (MOXA + 61)
  15. #define MOXA_GET_MAJOR (MOXA + 63)
  16. #define MOXA_GET_CUMAJOR (MOXA + 64)
  17. #define MOXA_GETMSTATUS (MOXA + 65)
  18. #define MOXA_SET_OP_MODE (MOXA + 66)
  19. #define MOXA_GET_OP_MODE (MOXA + 67)
  20. #define RS232_MODE 0
  21. #define RS485_2WIRE_MODE 1
  22. #define RS422_MODE 2
  23. #define RS485_4WIRE_MODE 3
  24. #define OP_MODE_MASK 3
  25. #define MOXA_SDS_RSTICOUNTER (MOXA + 69)
  26. #define MOXA_ASPP_OQUEUE (MOXA + 70)
  27. #define MOXA_ASPP_MON (MOXA + 73)
  28. #define MOXA_ASPP_LSTATUS (MOXA + 74)
  29. #define MOXA_ASPP_MON_EXT (MOXA + 75)
  30. #define MOXA_SET_BAUD_METHOD (MOXA + 76)
  31. /* --------------------------------------------------- */
  32. #define NPPI_NOTIFY_PARITY 0x01
  33. #define NPPI_NOTIFY_FRAMING 0x02
  34. #define NPPI_NOTIFY_HW_OVERRUN 0x04
  35. #define NPPI_NOTIFY_SW_OVERRUN 0x08
  36. #define NPPI_NOTIFY_BREAK 0x10
  37. #define NPPI_NOTIFY_CTSHOLD 0x01 /* Tx hold by CTS low */
  38. #define NPPI_NOTIFY_DSRHOLD 0x02 /* Tx hold by DSR low */
  39. #define NPPI_NOTIFY_XOFFHOLD 0x08 /* Tx hold by Xoff received */
  40. #define NPPI_NOTIFY_XOFFXENT 0x10 /* Xoff Sent */
  41. /* follow just for Moxa Must chip define. */
  42. /* */
  43. /* when LCR register (offset 0x03) write following value, */
  44. /* the Must chip will enter enchance mode. And write value */
  45. /* on EFR (offset 0x02) bit 6,7 to change bank. */
  46. #define MOXA_MUST_ENTER_ENCHANCE 0xBF
  47. /* when enhance mode enable, access on general bank register */
  48. #define MOXA_MUST_GDL_REGISTER 0x07
  49. #define MOXA_MUST_GDL_MASK 0x7F
  50. #define MOXA_MUST_GDL_HAS_BAD_DATA 0x80
  51. #define MOXA_MUST_LSR_RERR 0x80 /* error in receive FIFO */
  52. /* enchance register bank select and enchance mode setting register */
  53. /* when LCR register equal to 0xBF */
  54. #define MOXA_MUST_EFR_REGISTER 0x02
  55. /* enchance mode enable */
  56. #define MOXA_MUST_EFR_EFRB_ENABLE 0x10
  57. /* enchance reister bank set 0, 1, 2 */
  58. #define MOXA_MUST_EFR_BANK0 0x00
  59. #define MOXA_MUST_EFR_BANK1 0x40
  60. #define MOXA_MUST_EFR_BANK2 0x80
  61. #define MOXA_MUST_EFR_BANK3 0xC0
  62. #define MOXA_MUST_EFR_BANK_MASK 0xC0
  63. /* set XON1 value register, when LCR=0xBF and change to bank0 */
  64. #define MOXA_MUST_XON1_REGISTER 0x04
  65. /* set XON2 value register, when LCR=0xBF and change to bank0 */
  66. #define MOXA_MUST_XON2_REGISTER 0x05
  67. /* set XOFF1 value register, when LCR=0xBF and change to bank0 */
  68. #define MOXA_MUST_XOFF1_REGISTER 0x06
  69. /* set XOFF2 value register, when LCR=0xBF and change to bank0 */
  70. #define MOXA_MUST_XOFF2_REGISTER 0x07
  71. #define MOXA_MUST_RBRTL_REGISTER 0x04
  72. #define MOXA_MUST_RBRTH_REGISTER 0x05
  73. #define MOXA_MUST_RBRTI_REGISTER 0x06
  74. #define MOXA_MUST_THRTL_REGISTER 0x07
  75. #define MOXA_MUST_ENUM_REGISTER 0x04
  76. #define MOXA_MUST_HWID_REGISTER 0x05
  77. #define MOXA_MUST_ECR_REGISTER 0x06
  78. #define MOXA_MUST_CSR_REGISTER 0x07
  79. /* good data mode enable */
  80. #define MOXA_MUST_FCR_GDA_MODE_ENABLE 0x20
  81. /* only good data put into RxFIFO */
  82. #define MOXA_MUST_FCR_GDA_ONLY_ENABLE 0x10
  83. /* enable CTS interrupt */
  84. #define MOXA_MUST_IER_ECTSI 0x80
  85. /* enable RTS interrupt */
  86. #define MOXA_MUST_IER_ERTSI 0x40
  87. /* enable Xon/Xoff interrupt */
  88. #define MOXA_MUST_IER_XINT 0x20
  89. /* enable GDA interrupt */
  90. #define MOXA_MUST_IER_EGDAI 0x10
  91. #define MOXA_MUST_RECV_ISR (UART_IER_RDI | MOXA_MUST_IER_EGDAI)
  92. /* GDA interrupt pending */
  93. #define MOXA_MUST_IIR_GDA 0x1C
  94. #define MOXA_MUST_IIR_RDA 0x04
  95. #define MOXA_MUST_IIR_RTO 0x0C
  96. #define MOXA_MUST_IIR_LSR 0x06
  97. /* recieved Xon/Xoff or specical interrupt pending */
  98. #define MOXA_MUST_IIR_XSC 0x10
  99. /* RTS/CTS change state interrupt pending */
  100. #define MOXA_MUST_IIR_RTSCTS 0x20
  101. #define MOXA_MUST_IIR_MASK 0x3E
  102. #define MOXA_MUST_MCR_XON_FLAG 0x40
  103. #define MOXA_MUST_MCR_XON_ANY 0x80
  104. #define MOXA_MUST_MCR_TX_XON 0x08
  105. /* software flow control on chip mask value */
  106. #define MOXA_MUST_EFR_SF_MASK 0x0F
  107. /* send Xon1/Xoff1 */
  108. #define MOXA_MUST_EFR_SF_TX1 0x08
  109. /* send Xon2/Xoff2 */
  110. #define MOXA_MUST_EFR_SF_TX2 0x04
  111. /* send Xon1,Xon2/Xoff1,Xoff2 */
  112. #define MOXA_MUST_EFR_SF_TX12 0x0C
  113. /* don't send Xon/Xoff */
  114. #define MOXA_MUST_EFR_SF_TX_NO 0x00
  115. /* Tx software flow control mask */
  116. #define MOXA_MUST_EFR_SF_TX_MASK 0x0C
  117. /* don't receive Xon/Xoff */
  118. #define MOXA_MUST_EFR_SF_RX_NO 0x00
  119. /* receive Xon1/Xoff1 */
  120. #define MOXA_MUST_EFR_SF_RX1 0x02
  121. /* receive Xon2/Xoff2 */
  122. #define MOXA_MUST_EFR_SF_RX2 0x01
  123. /* receive Xon1,Xon2/Xoff1,Xoff2 */
  124. #define MOXA_MUST_EFR_SF_RX12 0x03
  125. /* Rx software flow control mask */
  126. #define MOXA_MUST_EFR_SF_RX_MASK 0x03
  127. #define ENABLE_MOXA_MUST_ENCHANCE_MODE(baseio) do { \
  128. u8 __oldlcr, __efr; \
  129. __oldlcr = inb((baseio)+UART_LCR); \
  130. outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
  131. __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
  132. __efr |= MOXA_MUST_EFR_EFRB_ENABLE; \
  133. outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
  134. outb(__oldlcr, (baseio)+UART_LCR); \
  135. } while (0)
  136. #define DISABLE_MOXA_MUST_ENCHANCE_MODE(baseio) do { \
  137. u8 __oldlcr, __efr; \
  138. __oldlcr = inb((baseio)+UART_LCR); \
  139. outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
  140. __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
  141. __efr &= ~MOXA_MUST_EFR_EFRB_ENABLE; \
  142. outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
  143. outb(__oldlcr, (baseio)+UART_LCR); \
  144. } while (0)
  145. #define SET_MOXA_MUST_XON1_VALUE(baseio, Value) do { \
  146. u8 __oldlcr, __efr; \
  147. __oldlcr = inb((baseio)+UART_LCR); \
  148. outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
  149. __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
  150. __efr &= ~MOXA_MUST_EFR_BANK_MASK; \
  151. __efr |= MOXA_MUST_EFR_BANK0; \
  152. outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
  153. outb((u8)(Value), (baseio)+MOXA_MUST_XON1_REGISTER); \
  154. outb(__oldlcr, (baseio)+UART_LCR); \
  155. } while (0)
  156. #define SET_MOXA_MUST_XOFF1_VALUE(baseio, Value) do { \
  157. u8 __oldlcr, __efr; \
  158. __oldlcr = inb((baseio)+UART_LCR); \
  159. outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
  160. __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
  161. __efr &= ~MOXA_MUST_EFR_BANK_MASK; \
  162. __efr |= MOXA_MUST_EFR_BANK0; \
  163. outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
  164. outb((u8)(Value), (baseio)+MOXA_MUST_XOFF1_REGISTER); \
  165. outb(__oldlcr, (baseio)+UART_LCR); \
  166. } while (0)
  167. #define SET_MOXA_MUST_FIFO_VALUE(info) do { \
  168. u8 __oldlcr, __efr; \
  169. __oldlcr = inb((info)->ioaddr+UART_LCR); \
  170. outb(MOXA_MUST_ENTER_ENCHANCE, (info)->ioaddr+UART_LCR);\
  171. __efr = inb((info)->ioaddr+MOXA_MUST_EFR_REGISTER); \
  172. __efr &= ~MOXA_MUST_EFR_BANK_MASK; \
  173. __efr |= MOXA_MUST_EFR_BANK1; \
  174. outb(__efr, (info)->ioaddr+MOXA_MUST_EFR_REGISTER); \
  175. outb((u8)((info)->rx_high_water), (info)->ioaddr+ \
  176. MOXA_MUST_RBRTH_REGISTER); \
  177. outb((u8)((info)->rx_trigger), (info)->ioaddr+ \
  178. MOXA_MUST_RBRTI_REGISTER); \
  179. outb((u8)((info)->rx_low_water), (info)->ioaddr+ \
  180. MOXA_MUST_RBRTL_REGISTER); \
  181. outb(__oldlcr, (info)->ioaddr+UART_LCR); \
  182. } while (0)
  183. #define SET_MOXA_MUST_ENUM_VALUE(baseio, Value) do { \
  184. u8 __oldlcr, __efr; \
  185. __oldlcr = inb((baseio)+UART_LCR); \
  186. outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
  187. __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
  188. __efr &= ~MOXA_MUST_EFR_BANK_MASK; \
  189. __efr |= MOXA_MUST_EFR_BANK2; \
  190. outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
  191. outb((u8)(Value), (baseio)+MOXA_MUST_ENUM_REGISTER); \
  192. outb(__oldlcr, (baseio)+UART_LCR); \
  193. } while (0)
  194. #define GET_MOXA_MUST_HARDWARE_ID(baseio, pId) do { \
  195. u8 __oldlcr, __efr; \
  196. __oldlcr = inb((baseio)+UART_LCR); \
  197. outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
  198. __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
  199. __efr &= ~MOXA_MUST_EFR_BANK_MASK; \
  200. __efr |= MOXA_MUST_EFR_BANK2; \
  201. outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
  202. *pId = inb((baseio)+MOXA_MUST_HWID_REGISTER); \
  203. outb(__oldlcr, (baseio)+UART_LCR); \
  204. } while (0)
  205. #define SET_MOXA_MUST_NO_SOFTWARE_FLOW_CONTROL(baseio) do { \
  206. u8 __oldlcr, __efr; \
  207. __oldlcr = inb((baseio)+UART_LCR); \
  208. outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
  209. __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
  210. __efr &= ~MOXA_MUST_EFR_SF_MASK; \
  211. outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
  212. outb(__oldlcr, (baseio)+UART_LCR); \
  213. } while (0)
  214. #define ENABLE_MOXA_MUST_TX_SOFTWARE_FLOW_CONTROL(baseio) do { \
  215. u8 __oldlcr, __efr; \
  216. __oldlcr = inb((baseio)+UART_LCR); \
  217. outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
  218. __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
  219. __efr &= ~MOXA_MUST_EFR_SF_TX_MASK; \
  220. __efr |= MOXA_MUST_EFR_SF_TX1; \
  221. outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
  222. outb(__oldlcr, (baseio)+UART_LCR); \
  223. } while (0)
  224. #define DISABLE_MOXA_MUST_TX_SOFTWARE_FLOW_CONTROL(baseio) do { \
  225. u8 __oldlcr, __efr; \
  226. __oldlcr = inb((baseio)+UART_LCR); \
  227. outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
  228. __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
  229. __efr &= ~MOXA_MUST_EFR_SF_TX_MASK; \
  230. outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
  231. outb(__oldlcr, (baseio)+UART_LCR); \
  232. } while (0)
  233. #define ENABLE_MOXA_MUST_RX_SOFTWARE_FLOW_CONTROL(baseio) do { \
  234. u8 __oldlcr, __efr; \
  235. __oldlcr = inb((baseio)+UART_LCR); \
  236. outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
  237. __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
  238. __efr &= ~MOXA_MUST_EFR_SF_RX_MASK; \
  239. __efr |= MOXA_MUST_EFR_SF_RX1; \
  240. outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
  241. outb(__oldlcr, (baseio)+UART_LCR); \
  242. } while (0)
  243. #define DISABLE_MOXA_MUST_RX_SOFTWARE_FLOW_CONTROL(baseio) do { \
  244. u8 __oldlcr, __efr; \
  245. __oldlcr = inb((baseio)+UART_LCR); \
  246. outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
  247. __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
  248. __efr &= ~MOXA_MUST_EFR_SF_RX_MASK; \
  249. outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
  250. outb(__oldlcr, (baseio)+UART_LCR); \
  251. } while (0)
  252. #endif