intel_ddi.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include "i915_drv.h"
  28. #include "intel_drv.h"
  29. /* HDMI/DVI modes ignore everything but the last 2 items. So we share
  30. * them for both DP and FDI transports, allowing those ports to
  31. * automatically adapt to HDMI connections as well
  32. */
  33. static const u32 hsw_ddi_translations_dp[] = {
  34. 0x00FFFFFF, 0x0006000E, /* DP parameters */
  35. 0x00D75FFF, 0x0005000A,
  36. 0x00C30FFF, 0x00040006,
  37. 0x80AAAFFF, 0x000B0000,
  38. 0x00FFFFFF, 0x0005000A,
  39. 0x00D75FFF, 0x000C0004,
  40. 0x80C30FFF, 0x000B0000,
  41. 0x00FFFFFF, 0x00040006,
  42. 0x80D75FFF, 0x000B0000,
  43. 0x00FFFFFF, 0x00040006 /* HDMI parameters */
  44. };
  45. static const u32 hsw_ddi_translations_fdi[] = {
  46. 0x00FFFFFF, 0x0007000E, /* FDI parameters */
  47. 0x00D75FFF, 0x000F000A,
  48. 0x00C30FFF, 0x00060006,
  49. 0x00AAAFFF, 0x001E0000,
  50. 0x00FFFFFF, 0x000F000A,
  51. 0x00D75FFF, 0x00160004,
  52. 0x00C30FFF, 0x001E0000,
  53. 0x00FFFFFF, 0x00060006,
  54. 0x00D75FFF, 0x001E0000,
  55. 0x00FFFFFF, 0x00040006 /* HDMI parameters */
  56. };
  57. static enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder)
  58. {
  59. struct drm_encoder *encoder = &intel_encoder->base;
  60. int type = intel_encoder->type;
  61. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP ||
  62. type == INTEL_OUTPUT_HDMI || type == INTEL_OUTPUT_UNKNOWN) {
  63. struct intel_digital_port *intel_dig_port =
  64. enc_to_dig_port(encoder);
  65. return intel_dig_port->port;
  66. } else if (type == INTEL_OUTPUT_ANALOG) {
  67. return PORT_E;
  68. } else {
  69. DRM_ERROR("Invalid DDI encoder type %d\n", type);
  70. BUG();
  71. }
  72. }
  73. /* On Haswell, DDI port buffers must be programmed with correct values
  74. * in advance. The buffer values are different for FDI and DP modes,
  75. * but the HDMI/DVI fields are shared among those. So we program the DDI
  76. * in either FDI or DP modes only, as HDMI connections will work with both
  77. * of those
  78. */
  79. static void intel_prepare_ddi_buffers(struct drm_device *dev, enum port port,
  80. bool use_fdi_mode)
  81. {
  82. struct drm_i915_private *dev_priv = dev->dev_private;
  83. u32 reg;
  84. int i;
  85. const u32 *ddi_translations = ((use_fdi_mode) ?
  86. hsw_ddi_translations_fdi :
  87. hsw_ddi_translations_dp);
  88. DRM_DEBUG_DRIVER("Initializing DDI buffers for port %c in %s mode\n",
  89. port_name(port),
  90. use_fdi_mode ? "FDI" : "DP");
  91. WARN((use_fdi_mode && (port != PORT_E)),
  92. "Programming port %c in FDI mode, this probably will not work.\n",
  93. port_name(port));
  94. for (i=0, reg=DDI_BUF_TRANS(port); i < ARRAY_SIZE(hsw_ddi_translations_fdi); i++) {
  95. I915_WRITE(reg, ddi_translations[i]);
  96. reg += 4;
  97. }
  98. }
  99. /* Program DDI buffers translations for DP. By default, program ports A-D in DP
  100. * mode and port E for FDI.
  101. */
  102. void intel_prepare_ddi(struct drm_device *dev)
  103. {
  104. int port;
  105. if (!HAS_DDI(dev))
  106. return;
  107. for (port = PORT_A; port < PORT_E; port++)
  108. intel_prepare_ddi_buffers(dev, port, false);
  109. /* DDI E is the suggested one to work in FDI mode, so program is as such
  110. * by default. It will have to be re-programmed in case a digital DP
  111. * output will be detected on it
  112. */
  113. intel_prepare_ddi_buffers(dev, PORT_E, true);
  114. }
  115. static const long hsw_ddi_buf_ctl_values[] = {
  116. DDI_BUF_EMP_400MV_0DB_HSW,
  117. DDI_BUF_EMP_400MV_3_5DB_HSW,
  118. DDI_BUF_EMP_400MV_6DB_HSW,
  119. DDI_BUF_EMP_400MV_9_5DB_HSW,
  120. DDI_BUF_EMP_600MV_0DB_HSW,
  121. DDI_BUF_EMP_600MV_3_5DB_HSW,
  122. DDI_BUF_EMP_600MV_6DB_HSW,
  123. DDI_BUF_EMP_800MV_0DB_HSW,
  124. DDI_BUF_EMP_800MV_3_5DB_HSW
  125. };
  126. /* Starting with Haswell, different DDI ports can work in FDI mode for
  127. * connection to the PCH-located connectors. For this, it is necessary to train
  128. * both the DDI port and PCH receiver for the desired DDI buffer settings.
  129. *
  130. * The recommended port to work in FDI mode is DDI E, which we use here. Also,
  131. * please note that when FDI mode is active on DDI E, it shares 2 lines with
  132. * DDI A (which is used for eDP)
  133. */
  134. void hsw_fdi_link_train(struct drm_crtc *crtc)
  135. {
  136. struct drm_device *dev = crtc->dev;
  137. struct drm_i915_private *dev_priv = dev->dev_private;
  138. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  139. u32 temp, i, rx_ctl_val;
  140. /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
  141. * mode set "sequence for CRT port" document:
  142. * - TP1 to TP2 time with the default value
  143. * - FDI delay to 90h
  144. */
  145. I915_WRITE(_FDI_RXA_MISC, FDI_RX_PWRDN_LANE1_VAL(2) |
  146. FDI_RX_PWRDN_LANE0_VAL(2) |
  147. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  148. /* Enable the PCH Receiver FDI PLL */
  149. rx_ctl_val = FDI_RX_PLL_ENABLE | FDI_RX_ENHANCE_FRAME_ENABLE |
  150. ((intel_crtc->fdi_lanes - 1) << 19);
  151. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  152. POSTING_READ(_FDI_RXA_CTL);
  153. udelay(220);
  154. /* Switch from Rawclk to PCDclk */
  155. rx_ctl_val |= FDI_PCDCLK;
  156. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  157. /* Configure Port Clock Select */
  158. I915_WRITE(PORT_CLK_SEL(PORT_E), intel_crtc->ddi_pll_sel);
  159. /* Start the training iterating through available voltages and emphasis,
  160. * testing each value twice. */
  161. for (i = 0; i < ARRAY_SIZE(hsw_ddi_buf_ctl_values) * 2; i++) {
  162. /* Configure DP_TP_CTL with auto-training */
  163. I915_WRITE(DP_TP_CTL(PORT_E),
  164. DP_TP_CTL_FDI_AUTOTRAIN |
  165. DP_TP_CTL_ENHANCED_FRAME_ENABLE |
  166. DP_TP_CTL_LINK_TRAIN_PAT1 |
  167. DP_TP_CTL_ENABLE);
  168. /* Configure and enable DDI_BUF_CTL for DDI E with next voltage */
  169. I915_WRITE(DDI_BUF_CTL(PORT_E),
  170. DDI_BUF_CTL_ENABLE |
  171. ((intel_crtc->fdi_lanes - 1) << 1) |
  172. hsw_ddi_buf_ctl_values[i / 2]);
  173. POSTING_READ(DDI_BUF_CTL(PORT_E));
  174. udelay(600);
  175. /* Program PCH FDI Receiver TU */
  176. I915_WRITE(_FDI_RXA_TUSIZE1, TU_SIZE(64));
  177. /* Enable PCH FDI Receiver with auto-training */
  178. rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
  179. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  180. POSTING_READ(_FDI_RXA_CTL);
  181. /* Wait for FDI receiver lane calibration */
  182. udelay(30);
  183. /* Unset FDI_RX_MISC pwrdn lanes */
  184. temp = I915_READ(_FDI_RXA_MISC);
  185. temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  186. I915_WRITE(_FDI_RXA_MISC, temp);
  187. POSTING_READ(_FDI_RXA_MISC);
  188. /* Wait for FDI auto training time */
  189. udelay(5);
  190. temp = I915_READ(DP_TP_STATUS(PORT_E));
  191. if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
  192. DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
  193. /* Enable normal pixel sending for FDI */
  194. I915_WRITE(DP_TP_CTL(PORT_E),
  195. DP_TP_CTL_FDI_AUTOTRAIN |
  196. DP_TP_CTL_LINK_TRAIN_NORMAL |
  197. DP_TP_CTL_ENHANCED_FRAME_ENABLE |
  198. DP_TP_CTL_ENABLE);
  199. return;
  200. }
  201. /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
  202. I915_WRITE(DP_TP_CTL(PORT_E),
  203. I915_READ(DP_TP_CTL(PORT_E)) & ~DP_TP_CTL_ENABLE);
  204. rx_ctl_val &= ~FDI_RX_ENABLE;
  205. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  206. /* Reset FDI_RX_MISC pwrdn lanes */
  207. temp = I915_READ(_FDI_RXA_MISC);
  208. temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  209. temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
  210. I915_WRITE(_FDI_RXA_MISC, temp);
  211. }
  212. DRM_ERROR("FDI link training failed!\n");
  213. }
  214. /* WRPLL clock dividers */
  215. struct wrpll_tmds_clock {
  216. u32 clock;
  217. u16 p; /* Post divider */
  218. u16 n2; /* Feedback divider */
  219. u16 r2; /* Reference divider */
  220. };
  221. /* Table of matching values for WRPLL clocks programming for each frequency.
  222. * The code assumes this table is sorted. */
  223. static const struct wrpll_tmds_clock wrpll_tmds_clock_table[] = {
  224. {19750, 38, 25, 18},
  225. {20000, 48, 32, 18},
  226. {21000, 36, 21, 15},
  227. {21912, 42, 29, 17},
  228. {22000, 36, 22, 15},
  229. {23000, 36, 23, 15},
  230. {23500, 40, 40, 23},
  231. {23750, 26, 16, 14},
  232. {24000, 36, 24, 15},
  233. {25000, 36, 25, 15},
  234. {25175, 26, 40, 33},
  235. {25200, 30, 21, 15},
  236. {26000, 36, 26, 15},
  237. {27000, 30, 21, 14},
  238. {27027, 18, 100, 111},
  239. {27500, 30, 29, 19},
  240. {28000, 34, 30, 17},
  241. {28320, 26, 30, 22},
  242. {28322, 32, 42, 25},
  243. {28750, 24, 23, 18},
  244. {29000, 30, 29, 18},
  245. {29750, 32, 30, 17},
  246. {30000, 30, 25, 15},
  247. {30750, 30, 41, 24},
  248. {31000, 30, 31, 18},
  249. {31500, 30, 28, 16},
  250. {32000, 30, 32, 18},
  251. {32500, 28, 32, 19},
  252. {33000, 24, 22, 15},
  253. {34000, 28, 30, 17},
  254. {35000, 26, 32, 19},
  255. {35500, 24, 30, 19},
  256. {36000, 26, 26, 15},
  257. {36750, 26, 46, 26},
  258. {37000, 24, 23, 14},
  259. {37762, 22, 40, 26},
  260. {37800, 20, 21, 15},
  261. {38000, 24, 27, 16},
  262. {38250, 24, 34, 20},
  263. {39000, 24, 26, 15},
  264. {40000, 24, 32, 18},
  265. {40500, 20, 21, 14},
  266. {40541, 22, 147, 89},
  267. {40750, 18, 19, 14},
  268. {41000, 16, 17, 14},
  269. {41500, 22, 44, 26},
  270. {41540, 22, 44, 26},
  271. {42000, 18, 21, 15},
  272. {42500, 22, 45, 26},
  273. {43000, 20, 43, 27},
  274. {43163, 20, 24, 15},
  275. {44000, 18, 22, 15},
  276. {44900, 20, 108, 65},
  277. {45000, 20, 25, 15},
  278. {45250, 20, 52, 31},
  279. {46000, 18, 23, 15},
  280. {46750, 20, 45, 26},
  281. {47000, 20, 40, 23},
  282. {48000, 18, 24, 15},
  283. {49000, 18, 49, 30},
  284. {49500, 16, 22, 15},
  285. {50000, 18, 25, 15},
  286. {50500, 18, 32, 19},
  287. {51000, 18, 34, 20},
  288. {52000, 18, 26, 15},
  289. {52406, 14, 34, 25},
  290. {53000, 16, 22, 14},
  291. {54000, 16, 24, 15},
  292. {54054, 16, 173, 108},
  293. {54500, 14, 24, 17},
  294. {55000, 12, 22, 18},
  295. {56000, 14, 45, 31},
  296. {56250, 16, 25, 15},
  297. {56750, 14, 25, 17},
  298. {57000, 16, 27, 16},
  299. {58000, 16, 43, 25},
  300. {58250, 16, 38, 22},
  301. {58750, 16, 40, 23},
  302. {59000, 14, 26, 17},
  303. {59341, 14, 40, 26},
  304. {59400, 16, 44, 25},
  305. {60000, 16, 32, 18},
  306. {60500, 12, 39, 29},
  307. {61000, 14, 49, 31},
  308. {62000, 14, 37, 23},
  309. {62250, 14, 42, 26},
  310. {63000, 12, 21, 15},
  311. {63500, 14, 28, 17},
  312. {64000, 12, 27, 19},
  313. {65000, 14, 32, 19},
  314. {65250, 12, 29, 20},
  315. {65500, 12, 32, 22},
  316. {66000, 12, 22, 15},
  317. {66667, 14, 38, 22},
  318. {66750, 10, 21, 17},
  319. {67000, 14, 33, 19},
  320. {67750, 14, 58, 33},
  321. {68000, 14, 30, 17},
  322. {68179, 14, 46, 26},
  323. {68250, 14, 46, 26},
  324. {69000, 12, 23, 15},
  325. {70000, 12, 28, 18},
  326. {71000, 12, 30, 19},
  327. {72000, 12, 24, 15},
  328. {73000, 10, 23, 17},
  329. {74000, 12, 23, 14},
  330. {74176, 8, 100, 91},
  331. {74250, 10, 22, 16},
  332. {74481, 12, 43, 26},
  333. {74500, 10, 29, 21},
  334. {75000, 12, 25, 15},
  335. {75250, 10, 39, 28},
  336. {76000, 12, 27, 16},
  337. {77000, 12, 53, 31},
  338. {78000, 12, 26, 15},
  339. {78750, 12, 28, 16},
  340. {79000, 10, 38, 26},
  341. {79500, 10, 28, 19},
  342. {80000, 12, 32, 18},
  343. {81000, 10, 21, 14},
  344. {81081, 6, 100, 111},
  345. {81624, 8, 29, 24},
  346. {82000, 8, 17, 14},
  347. {83000, 10, 40, 26},
  348. {83950, 10, 28, 18},
  349. {84000, 10, 28, 18},
  350. {84750, 6, 16, 17},
  351. {85000, 6, 17, 18},
  352. {85250, 10, 30, 19},
  353. {85750, 10, 27, 17},
  354. {86000, 10, 43, 27},
  355. {87000, 10, 29, 18},
  356. {88000, 10, 44, 27},
  357. {88500, 10, 41, 25},
  358. {89000, 10, 28, 17},
  359. {89012, 6, 90, 91},
  360. {89100, 10, 33, 20},
  361. {90000, 10, 25, 15},
  362. {91000, 10, 32, 19},
  363. {92000, 10, 46, 27},
  364. {93000, 10, 31, 18},
  365. {94000, 10, 40, 23},
  366. {94500, 10, 28, 16},
  367. {95000, 10, 44, 25},
  368. {95654, 10, 39, 22},
  369. {95750, 10, 39, 22},
  370. {96000, 10, 32, 18},
  371. {97000, 8, 23, 16},
  372. {97750, 8, 42, 29},
  373. {98000, 8, 45, 31},
  374. {99000, 8, 22, 15},
  375. {99750, 8, 34, 23},
  376. {100000, 6, 20, 18},
  377. {100500, 6, 19, 17},
  378. {101000, 6, 37, 33},
  379. {101250, 8, 21, 14},
  380. {102000, 6, 17, 15},
  381. {102250, 6, 25, 22},
  382. {103000, 8, 29, 19},
  383. {104000, 8, 37, 24},
  384. {105000, 8, 28, 18},
  385. {106000, 8, 22, 14},
  386. {107000, 8, 46, 29},
  387. {107214, 8, 27, 17},
  388. {108000, 8, 24, 15},
  389. {108108, 8, 173, 108},
  390. {109000, 6, 23, 19},
  391. {110000, 6, 22, 18},
  392. {110013, 6, 22, 18},
  393. {110250, 8, 49, 30},
  394. {110500, 8, 36, 22},
  395. {111000, 8, 23, 14},
  396. {111264, 8, 150, 91},
  397. {111375, 8, 33, 20},
  398. {112000, 8, 63, 38},
  399. {112500, 8, 25, 15},
  400. {113100, 8, 57, 34},
  401. {113309, 8, 42, 25},
  402. {114000, 8, 27, 16},
  403. {115000, 6, 23, 18},
  404. {116000, 8, 43, 25},
  405. {117000, 8, 26, 15},
  406. {117500, 8, 40, 23},
  407. {118000, 6, 38, 29},
  408. {119000, 8, 30, 17},
  409. {119500, 8, 46, 26},
  410. {119651, 8, 39, 22},
  411. {120000, 8, 32, 18},
  412. {121000, 6, 39, 29},
  413. {121250, 6, 31, 23},
  414. {121750, 6, 23, 17},
  415. {122000, 6, 42, 31},
  416. {122614, 6, 30, 22},
  417. {123000, 6, 41, 30},
  418. {123379, 6, 37, 27},
  419. {124000, 6, 51, 37},
  420. {125000, 6, 25, 18},
  421. {125250, 4, 13, 14},
  422. {125750, 4, 27, 29},
  423. {126000, 6, 21, 15},
  424. {127000, 6, 24, 17},
  425. {127250, 6, 41, 29},
  426. {128000, 6, 27, 19},
  427. {129000, 6, 43, 30},
  428. {129859, 4, 25, 26},
  429. {130000, 6, 26, 18},
  430. {130250, 6, 42, 29},
  431. {131000, 6, 32, 22},
  432. {131500, 6, 38, 26},
  433. {131850, 6, 41, 28},
  434. {132000, 6, 22, 15},
  435. {132750, 6, 28, 19},
  436. {133000, 6, 34, 23},
  437. {133330, 6, 37, 25},
  438. {134000, 6, 61, 41},
  439. {135000, 6, 21, 14},
  440. {135250, 6, 167, 111},
  441. {136000, 6, 62, 41},
  442. {137000, 6, 35, 23},
  443. {138000, 6, 23, 15},
  444. {138500, 6, 40, 26},
  445. {138750, 6, 37, 24},
  446. {139000, 6, 34, 22},
  447. {139050, 6, 34, 22},
  448. {139054, 6, 34, 22},
  449. {140000, 6, 28, 18},
  450. {141000, 6, 36, 23},
  451. {141500, 6, 22, 14},
  452. {142000, 6, 30, 19},
  453. {143000, 6, 27, 17},
  454. {143472, 4, 17, 16},
  455. {144000, 6, 24, 15},
  456. {145000, 6, 29, 18},
  457. {146000, 6, 47, 29},
  458. {146250, 6, 26, 16},
  459. {147000, 6, 49, 30},
  460. {147891, 6, 23, 14},
  461. {148000, 6, 23, 14},
  462. {148250, 6, 28, 17},
  463. {148352, 4, 100, 91},
  464. {148500, 6, 33, 20},
  465. {149000, 6, 48, 29},
  466. {150000, 6, 25, 15},
  467. {151000, 4, 19, 17},
  468. {152000, 6, 27, 16},
  469. {152280, 6, 44, 26},
  470. {153000, 6, 34, 20},
  471. {154000, 6, 53, 31},
  472. {155000, 6, 31, 18},
  473. {155250, 6, 50, 29},
  474. {155750, 6, 45, 26},
  475. {156000, 6, 26, 15},
  476. {157000, 6, 61, 35},
  477. {157500, 6, 28, 16},
  478. {158000, 6, 65, 37},
  479. {158250, 6, 44, 25},
  480. {159000, 6, 53, 30},
  481. {159500, 6, 39, 22},
  482. {160000, 6, 32, 18},
  483. {161000, 4, 31, 26},
  484. {162000, 4, 18, 15},
  485. {162162, 4, 131, 109},
  486. {162500, 4, 53, 44},
  487. {163000, 4, 29, 24},
  488. {164000, 4, 17, 14},
  489. {165000, 4, 22, 18},
  490. {166000, 4, 32, 26},
  491. {167000, 4, 26, 21},
  492. {168000, 4, 46, 37},
  493. {169000, 4, 104, 83},
  494. {169128, 4, 64, 51},
  495. {169500, 4, 39, 31},
  496. {170000, 4, 34, 27},
  497. {171000, 4, 19, 15},
  498. {172000, 4, 51, 40},
  499. {172750, 4, 32, 25},
  500. {172800, 4, 32, 25},
  501. {173000, 4, 41, 32},
  502. {174000, 4, 49, 38},
  503. {174787, 4, 22, 17},
  504. {175000, 4, 35, 27},
  505. {176000, 4, 30, 23},
  506. {177000, 4, 38, 29},
  507. {178000, 4, 29, 22},
  508. {178500, 4, 37, 28},
  509. {179000, 4, 53, 40},
  510. {179500, 4, 73, 55},
  511. {180000, 4, 20, 15},
  512. {181000, 4, 55, 41},
  513. {182000, 4, 31, 23},
  514. {183000, 4, 42, 31},
  515. {184000, 4, 30, 22},
  516. {184750, 4, 26, 19},
  517. {185000, 4, 37, 27},
  518. {186000, 4, 51, 37},
  519. {187000, 4, 36, 26},
  520. {188000, 4, 32, 23},
  521. {189000, 4, 21, 15},
  522. {190000, 4, 38, 27},
  523. {190960, 4, 41, 29},
  524. {191000, 4, 41, 29},
  525. {192000, 4, 27, 19},
  526. {192250, 4, 37, 26},
  527. {193000, 4, 20, 14},
  528. {193250, 4, 53, 37},
  529. {194000, 4, 23, 16},
  530. {194208, 4, 23, 16},
  531. {195000, 4, 26, 18},
  532. {196000, 4, 45, 31},
  533. {197000, 4, 35, 24},
  534. {197750, 4, 41, 28},
  535. {198000, 4, 22, 15},
  536. {198500, 4, 25, 17},
  537. {199000, 4, 28, 19},
  538. {200000, 4, 37, 25},
  539. {201000, 4, 61, 41},
  540. {202000, 4, 112, 75},
  541. {202500, 4, 21, 14},
  542. {203000, 4, 146, 97},
  543. {204000, 4, 62, 41},
  544. {204750, 4, 44, 29},
  545. {205000, 4, 38, 25},
  546. {206000, 4, 29, 19},
  547. {207000, 4, 23, 15},
  548. {207500, 4, 40, 26},
  549. {208000, 4, 37, 24},
  550. {208900, 4, 48, 31},
  551. {209000, 4, 48, 31},
  552. {209250, 4, 31, 20},
  553. {210000, 4, 28, 18},
  554. {211000, 4, 25, 16},
  555. {212000, 4, 22, 14},
  556. {213000, 4, 30, 19},
  557. {213750, 4, 38, 24},
  558. {214000, 4, 46, 29},
  559. {214750, 4, 35, 22},
  560. {215000, 4, 43, 27},
  561. {216000, 4, 24, 15},
  562. {217000, 4, 37, 23},
  563. {218000, 4, 42, 26},
  564. {218250, 4, 42, 26},
  565. {218750, 4, 34, 21},
  566. {219000, 4, 47, 29},
  567. {220000, 4, 44, 27},
  568. {220640, 4, 49, 30},
  569. {220750, 4, 36, 22},
  570. {221000, 4, 36, 22},
  571. {222000, 4, 23, 14},
  572. {222525, 4, 28, 17},
  573. {222750, 4, 33, 20},
  574. {227000, 4, 37, 22},
  575. {230250, 4, 29, 17},
  576. {233500, 4, 38, 22},
  577. {235000, 4, 40, 23},
  578. {238000, 4, 30, 17},
  579. {241500, 2, 17, 19},
  580. {245250, 2, 20, 22},
  581. {247750, 2, 22, 24},
  582. {253250, 2, 15, 16},
  583. {256250, 2, 18, 19},
  584. {262500, 2, 31, 32},
  585. {267250, 2, 66, 67},
  586. {268500, 2, 94, 95},
  587. {270000, 2, 14, 14},
  588. {272500, 2, 77, 76},
  589. {273750, 2, 57, 56},
  590. {280750, 2, 24, 23},
  591. {281250, 2, 23, 22},
  592. {286000, 2, 17, 16},
  593. {291750, 2, 26, 24},
  594. {296703, 2, 56, 51},
  595. {297000, 2, 22, 20},
  596. {298000, 2, 21, 19},
  597. };
  598. static void intel_ddi_mode_set(struct drm_encoder *encoder,
  599. struct drm_display_mode *mode,
  600. struct drm_display_mode *adjusted_mode)
  601. {
  602. struct drm_crtc *crtc = encoder->crtc;
  603. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  604. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  605. int port = intel_ddi_get_encoder_port(intel_encoder);
  606. int pipe = intel_crtc->pipe;
  607. int type = intel_encoder->type;
  608. DRM_DEBUG_KMS("Preparing DDI mode for Haswell on port %c, pipe %c\n",
  609. port_name(port), pipe_name(pipe));
  610. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  611. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  612. intel_dp->DP = DDI_BUF_CTL_ENABLE | DDI_BUF_EMP_400MV_0DB_HSW;
  613. switch (intel_dp->lane_count) {
  614. case 1:
  615. intel_dp->DP |= DDI_PORT_WIDTH_X1;
  616. break;
  617. case 2:
  618. intel_dp->DP |= DDI_PORT_WIDTH_X2;
  619. break;
  620. case 4:
  621. intel_dp->DP |= DDI_PORT_WIDTH_X4;
  622. break;
  623. default:
  624. intel_dp->DP |= DDI_PORT_WIDTH_X4;
  625. WARN(1, "Unexpected DP lane count %d\n",
  626. intel_dp->lane_count);
  627. break;
  628. }
  629. if (intel_dp->has_audio) {
  630. DRM_DEBUG_DRIVER("DP audio on pipe %c on DDI\n",
  631. pipe_name(intel_crtc->pipe));
  632. /* write eld */
  633. DRM_DEBUG_DRIVER("DP audio: write eld information\n");
  634. intel_write_eld(encoder, adjusted_mode);
  635. }
  636. intel_dp_init_link_config(intel_dp);
  637. } else if (type == INTEL_OUTPUT_HDMI) {
  638. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  639. if (intel_hdmi->has_audio) {
  640. /* Proper support for digital audio needs a new logic
  641. * and a new set of registers, so we leave it for future
  642. * patch bombing.
  643. */
  644. DRM_DEBUG_DRIVER("HDMI audio on pipe %c on DDI\n",
  645. pipe_name(intel_crtc->pipe));
  646. /* write eld */
  647. DRM_DEBUG_DRIVER("HDMI audio: write eld information\n");
  648. intel_write_eld(encoder, adjusted_mode);
  649. }
  650. intel_hdmi->set_infoframes(encoder, adjusted_mode);
  651. }
  652. }
  653. static struct intel_encoder *
  654. intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
  655. {
  656. struct drm_device *dev = crtc->dev;
  657. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  658. struct intel_encoder *intel_encoder, *ret = NULL;
  659. int num_encoders = 0;
  660. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  661. ret = intel_encoder;
  662. num_encoders++;
  663. }
  664. if (num_encoders != 1)
  665. WARN(1, "%d encoders on crtc for pipe %d\n", num_encoders,
  666. intel_crtc->pipe);
  667. BUG_ON(ret == NULL);
  668. return ret;
  669. }
  670. void intel_ddi_put_crtc_pll(struct drm_crtc *crtc)
  671. {
  672. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  673. struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
  674. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  675. uint32_t val;
  676. switch (intel_crtc->ddi_pll_sel) {
  677. case PORT_CLK_SEL_SPLL:
  678. plls->spll_refcount--;
  679. if (plls->spll_refcount == 0) {
  680. DRM_DEBUG_KMS("Disabling SPLL\n");
  681. val = I915_READ(SPLL_CTL);
  682. WARN_ON(!(val & SPLL_PLL_ENABLE));
  683. I915_WRITE(SPLL_CTL, val & ~SPLL_PLL_ENABLE);
  684. POSTING_READ(SPLL_CTL);
  685. }
  686. break;
  687. case PORT_CLK_SEL_WRPLL1:
  688. plls->wrpll1_refcount--;
  689. if (plls->wrpll1_refcount == 0) {
  690. DRM_DEBUG_KMS("Disabling WRPLL 1\n");
  691. val = I915_READ(WRPLL_CTL1);
  692. WARN_ON(!(val & WRPLL_PLL_ENABLE));
  693. I915_WRITE(WRPLL_CTL1, val & ~WRPLL_PLL_ENABLE);
  694. POSTING_READ(WRPLL_CTL1);
  695. }
  696. break;
  697. case PORT_CLK_SEL_WRPLL2:
  698. plls->wrpll2_refcount--;
  699. if (plls->wrpll2_refcount == 0) {
  700. DRM_DEBUG_KMS("Disabling WRPLL 2\n");
  701. val = I915_READ(WRPLL_CTL2);
  702. WARN_ON(!(val & WRPLL_PLL_ENABLE));
  703. I915_WRITE(WRPLL_CTL2, val & ~WRPLL_PLL_ENABLE);
  704. POSTING_READ(WRPLL_CTL2);
  705. }
  706. break;
  707. }
  708. WARN(plls->spll_refcount < 0, "Invalid SPLL refcount\n");
  709. WARN(plls->wrpll1_refcount < 0, "Invalid WRPLL1 refcount\n");
  710. WARN(plls->wrpll2_refcount < 0, "Invalid WRPLL2 refcount\n");
  711. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_NONE;
  712. }
  713. static void intel_ddi_calculate_wrpll(int clock, int *p, int *n2, int *r2)
  714. {
  715. u32 i;
  716. for (i = 0; i < ARRAY_SIZE(wrpll_tmds_clock_table); i++)
  717. if (clock <= wrpll_tmds_clock_table[i].clock)
  718. break;
  719. if (i == ARRAY_SIZE(wrpll_tmds_clock_table))
  720. i--;
  721. *p = wrpll_tmds_clock_table[i].p;
  722. *n2 = wrpll_tmds_clock_table[i].n2;
  723. *r2 = wrpll_tmds_clock_table[i].r2;
  724. if (wrpll_tmds_clock_table[i].clock != clock)
  725. DRM_INFO("WRPLL: using settings for %dKHz on %dKHz mode\n",
  726. wrpll_tmds_clock_table[i].clock, clock);
  727. DRM_DEBUG_KMS("WRPLL: %dKHz refresh rate with p=%d, n2=%d r2=%d\n",
  728. clock, *p, *n2, *r2);
  729. }
  730. bool intel_ddi_pll_mode_set(struct drm_crtc *crtc, int clock)
  731. {
  732. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  733. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  734. struct drm_encoder *encoder = &intel_encoder->base;
  735. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  736. struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
  737. int type = intel_encoder->type;
  738. enum pipe pipe = intel_crtc->pipe;
  739. uint32_t reg, val;
  740. /* TODO: reuse PLLs when possible (compare values) */
  741. intel_ddi_put_crtc_pll(crtc);
  742. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  743. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  744. switch (intel_dp->link_bw) {
  745. case DP_LINK_BW_1_62:
  746. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
  747. break;
  748. case DP_LINK_BW_2_7:
  749. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
  750. break;
  751. case DP_LINK_BW_5_4:
  752. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
  753. break;
  754. default:
  755. DRM_ERROR("Link bandwidth %d unsupported\n",
  756. intel_dp->link_bw);
  757. return false;
  758. }
  759. /* We don't need to turn any PLL on because we'll use LCPLL. */
  760. return true;
  761. } else if (type == INTEL_OUTPUT_HDMI) {
  762. int p, n2, r2;
  763. if (plls->wrpll1_refcount == 0) {
  764. DRM_DEBUG_KMS("Using WRPLL 1 on pipe %c\n",
  765. pipe_name(pipe));
  766. plls->wrpll1_refcount++;
  767. reg = WRPLL_CTL1;
  768. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_WRPLL1;
  769. } else if (plls->wrpll2_refcount == 0) {
  770. DRM_DEBUG_KMS("Using WRPLL 2 on pipe %c\n",
  771. pipe_name(pipe));
  772. plls->wrpll2_refcount++;
  773. reg = WRPLL_CTL2;
  774. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_WRPLL2;
  775. } else {
  776. DRM_ERROR("No WRPLLs available!\n");
  777. return false;
  778. }
  779. WARN(I915_READ(reg) & WRPLL_PLL_ENABLE,
  780. "WRPLL already enabled\n");
  781. intel_ddi_calculate_wrpll(clock, &p, &n2, &r2);
  782. val = WRPLL_PLL_ENABLE | WRPLL_PLL_SELECT_LCPLL_2700 |
  783. WRPLL_DIVIDER_REFERENCE(r2) | WRPLL_DIVIDER_FEEDBACK(n2) |
  784. WRPLL_DIVIDER_POST(p);
  785. } else if (type == INTEL_OUTPUT_ANALOG) {
  786. if (plls->spll_refcount == 0) {
  787. DRM_DEBUG_KMS("Using SPLL on pipe %c\n",
  788. pipe_name(pipe));
  789. plls->spll_refcount++;
  790. reg = SPLL_CTL;
  791. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_SPLL;
  792. }
  793. WARN(I915_READ(reg) & SPLL_PLL_ENABLE,
  794. "SPLL already enabled\n");
  795. val = SPLL_PLL_ENABLE | SPLL_PLL_FREQ_1350MHz | SPLL_PLL_SSC;
  796. } else {
  797. WARN(1, "Invalid DDI encoder type %d\n", type);
  798. return false;
  799. }
  800. I915_WRITE(reg, val);
  801. udelay(20);
  802. return true;
  803. }
  804. void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
  805. {
  806. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  807. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  808. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  809. enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
  810. int type = intel_encoder->type;
  811. uint32_t temp;
  812. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  813. temp = TRANS_MSA_SYNC_CLK;
  814. switch (intel_crtc->bpp) {
  815. case 18:
  816. temp |= TRANS_MSA_6_BPC;
  817. break;
  818. case 24:
  819. temp |= TRANS_MSA_8_BPC;
  820. break;
  821. case 30:
  822. temp |= TRANS_MSA_10_BPC;
  823. break;
  824. case 36:
  825. temp |= TRANS_MSA_12_BPC;
  826. break;
  827. default:
  828. temp |= TRANS_MSA_8_BPC;
  829. WARN(1, "%d bpp unsupported by DDI function\n",
  830. intel_crtc->bpp);
  831. }
  832. I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
  833. }
  834. }
  835. void intel_ddi_enable_pipe_func(struct drm_crtc *crtc)
  836. {
  837. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  838. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  839. struct drm_encoder *encoder = &intel_encoder->base;
  840. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  841. enum pipe pipe = intel_crtc->pipe;
  842. enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
  843. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  844. int type = intel_encoder->type;
  845. uint32_t temp;
  846. /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
  847. temp = TRANS_DDI_FUNC_ENABLE;
  848. temp |= TRANS_DDI_SELECT_PORT(port);
  849. switch (intel_crtc->bpp) {
  850. case 18:
  851. temp |= TRANS_DDI_BPC_6;
  852. break;
  853. case 24:
  854. temp |= TRANS_DDI_BPC_8;
  855. break;
  856. case 30:
  857. temp |= TRANS_DDI_BPC_10;
  858. break;
  859. case 36:
  860. temp |= TRANS_DDI_BPC_12;
  861. break;
  862. default:
  863. WARN(1, "%d bpp unsupported by transcoder DDI function\n",
  864. intel_crtc->bpp);
  865. }
  866. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  867. temp |= TRANS_DDI_PVSYNC;
  868. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  869. temp |= TRANS_DDI_PHSYNC;
  870. if (cpu_transcoder == TRANSCODER_EDP) {
  871. switch (pipe) {
  872. case PIPE_A:
  873. temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
  874. break;
  875. case PIPE_B:
  876. temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
  877. break;
  878. case PIPE_C:
  879. temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
  880. break;
  881. default:
  882. BUG();
  883. break;
  884. }
  885. }
  886. if (type == INTEL_OUTPUT_HDMI) {
  887. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  888. if (intel_hdmi->has_hdmi_sink)
  889. temp |= TRANS_DDI_MODE_SELECT_HDMI;
  890. else
  891. temp |= TRANS_DDI_MODE_SELECT_DVI;
  892. } else if (type == INTEL_OUTPUT_ANALOG) {
  893. temp |= TRANS_DDI_MODE_SELECT_FDI;
  894. temp |= (intel_crtc->fdi_lanes - 1) << 1;
  895. } else if (type == INTEL_OUTPUT_DISPLAYPORT ||
  896. type == INTEL_OUTPUT_EDP) {
  897. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  898. temp |= TRANS_DDI_MODE_SELECT_DP_SST;
  899. switch (intel_dp->lane_count) {
  900. case 1:
  901. temp |= TRANS_DDI_PORT_WIDTH_X1;
  902. break;
  903. case 2:
  904. temp |= TRANS_DDI_PORT_WIDTH_X2;
  905. break;
  906. case 4:
  907. temp |= TRANS_DDI_PORT_WIDTH_X4;
  908. break;
  909. default:
  910. temp |= TRANS_DDI_PORT_WIDTH_X4;
  911. WARN(1, "Unsupported lane count %d\n",
  912. intel_dp->lane_count);
  913. }
  914. } else {
  915. WARN(1, "Invalid encoder type %d for pipe %d\n",
  916. intel_encoder->type, pipe);
  917. }
  918. I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
  919. }
  920. void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
  921. enum transcoder cpu_transcoder)
  922. {
  923. uint32_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
  924. uint32_t val = I915_READ(reg);
  925. val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK);
  926. val |= TRANS_DDI_PORT_NONE;
  927. I915_WRITE(reg, val);
  928. }
  929. bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
  930. {
  931. struct drm_device *dev = intel_connector->base.dev;
  932. struct drm_i915_private *dev_priv = dev->dev_private;
  933. struct intel_encoder *intel_encoder = intel_connector->encoder;
  934. int type = intel_connector->base.connector_type;
  935. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  936. enum pipe pipe = 0;
  937. enum transcoder cpu_transcoder;
  938. uint32_t tmp;
  939. if (!intel_encoder->get_hw_state(intel_encoder, &pipe))
  940. return false;
  941. if (port == PORT_A)
  942. cpu_transcoder = TRANSCODER_EDP;
  943. else
  944. cpu_transcoder = (enum transcoder) pipe;
  945. tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  946. switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
  947. case TRANS_DDI_MODE_SELECT_HDMI:
  948. case TRANS_DDI_MODE_SELECT_DVI:
  949. return (type == DRM_MODE_CONNECTOR_HDMIA);
  950. case TRANS_DDI_MODE_SELECT_DP_SST:
  951. if (type == DRM_MODE_CONNECTOR_eDP)
  952. return true;
  953. case TRANS_DDI_MODE_SELECT_DP_MST:
  954. return (type == DRM_MODE_CONNECTOR_DisplayPort);
  955. case TRANS_DDI_MODE_SELECT_FDI:
  956. return (type == DRM_MODE_CONNECTOR_VGA);
  957. default:
  958. return false;
  959. }
  960. }
  961. bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
  962. enum pipe *pipe)
  963. {
  964. struct drm_device *dev = encoder->base.dev;
  965. struct drm_i915_private *dev_priv = dev->dev_private;
  966. enum port port = intel_ddi_get_encoder_port(encoder);
  967. u32 tmp;
  968. int i;
  969. tmp = I915_READ(DDI_BUF_CTL(port));
  970. if (!(tmp & DDI_BUF_CTL_ENABLE))
  971. return false;
  972. if (port == PORT_A) {
  973. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  974. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  975. case TRANS_DDI_EDP_INPUT_A_ON:
  976. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  977. *pipe = PIPE_A;
  978. break;
  979. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  980. *pipe = PIPE_B;
  981. break;
  982. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  983. *pipe = PIPE_C;
  984. break;
  985. }
  986. return true;
  987. } else {
  988. for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
  989. tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
  990. if ((tmp & TRANS_DDI_PORT_MASK)
  991. == TRANS_DDI_SELECT_PORT(port)) {
  992. *pipe = i;
  993. return true;
  994. }
  995. }
  996. }
  997. DRM_DEBUG_KMS("No pipe for ddi port %i found\n", port);
  998. return true;
  999. }
  1000. static uint32_t intel_ddi_get_crtc_pll(struct drm_i915_private *dev_priv,
  1001. enum pipe pipe)
  1002. {
  1003. uint32_t temp, ret;
  1004. enum port port;
  1005. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1006. pipe);
  1007. int i;
  1008. if (cpu_transcoder == TRANSCODER_EDP) {
  1009. port = PORT_A;
  1010. } else {
  1011. temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  1012. temp &= TRANS_DDI_PORT_MASK;
  1013. for (i = PORT_B; i <= PORT_E; i++)
  1014. if (temp == TRANS_DDI_SELECT_PORT(i))
  1015. port = i;
  1016. }
  1017. ret = I915_READ(PORT_CLK_SEL(port));
  1018. DRM_DEBUG_KMS("Pipe %c connected to port %c using clock 0x%08x\n",
  1019. pipe_name(pipe), port_name(port), ret);
  1020. return ret;
  1021. }
  1022. void intel_ddi_setup_hw_pll_state(struct drm_device *dev)
  1023. {
  1024. struct drm_i915_private *dev_priv = dev->dev_private;
  1025. enum pipe pipe;
  1026. struct intel_crtc *intel_crtc;
  1027. for_each_pipe(pipe) {
  1028. intel_crtc =
  1029. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  1030. if (!intel_crtc->active)
  1031. continue;
  1032. intel_crtc->ddi_pll_sel = intel_ddi_get_crtc_pll(dev_priv,
  1033. pipe);
  1034. switch (intel_crtc->ddi_pll_sel) {
  1035. case PORT_CLK_SEL_SPLL:
  1036. dev_priv->ddi_plls.spll_refcount++;
  1037. break;
  1038. case PORT_CLK_SEL_WRPLL1:
  1039. dev_priv->ddi_plls.wrpll1_refcount++;
  1040. break;
  1041. case PORT_CLK_SEL_WRPLL2:
  1042. dev_priv->ddi_plls.wrpll2_refcount++;
  1043. break;
  1044. }
  1045. }
  1046. }
  1047. void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
  1048. {
  1049. struct drm_crtc *crtc = &intel_crtc->base;
  1050. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  1051. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  1052. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1053. enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
  1054. if (cpu_transcoder != TRANSCODER_EDP)
  1055. I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
  1056. TRANS_CLK_SEL_PORT(port));
  1057. }
  1058. void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
  1059. {
  1060. struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
  1061. enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
  1062. if (cpu_transcoder != TRANSCODER_EDP)
  1063. I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
  1064. TRANS_CLK_SEL_DISABLED);
  1065. }
  1066. static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder)
  1067. {
  1068. struct drm_encoder *encoder = &intel_encoder->base;
  1069. struct drm_crtc *crtc = encoder->crtc;
  1070. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  1071. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1072. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1073. int type = intel_encoder->type;
  1074. if (type == INTEL_OUTPUT_EDP) {
  1075. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1076. ironlake_edp_panel_vdd_on(intel_dp);
  1077. ironlake_edp_panel_on(intel_dp);
  1078. ironlake_edp_panel_vdd_off(intel_dp, true);
  1079. }
  1080. WARN_ON(intel_crtc->ddi_pll_sel == PORT_CLK_SEL_NONE);
  1081. I915_WRITE(PORT_CLK_SEL(port), intel_crtc->ddi_pll_sel);
  1082. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  1083. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1084. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
  1085. intel_dp_start_link_train(intel_dp);
  1086. intel_dp_complete_link_train(intel_dp);
  1087. }
  1088. }
  1089. static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
  1090. enum port port)
  1091. {
  1092. uint32_t reg = DDI_BUF_CTL(port);
  1093. int i;
  1094. for (i = 0; i < 8; i++) {
  1095. udelay(1);
  1096. if (I915_READ(reg) & DDI_BUF_IS_IDLE)
  1097. return;
  1098. }
  1099. DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
  1100. }
  1101. static void intel_ddi_post_disable(struct intel_encoder *intel_encoder)
  1102. {
  1103. struct drm_encoder *encoder = &intel_encoder->base;
  1104. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  1105. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1106. int type = intel_encoder->type;
  1107. uint32_t val;
  1108. bool wait = false;
  1109. val = I915_READ(DDI_BUF_CTL(port));
  1110. if (val & DDI_BUF_CTL_ENABLE) {
  1111. val &= ~DDI_BUF_CTL_ENABLE;
  1112. I915_WRITE(DDI_BUF_CTL(port), val);
  1113. wait = true;
  1114. }
  1115. val = I915_READ(DP_TP_CTL(port));
  1116. val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  1117. val |= DP_TP_CTL_LINK_TRAIN_PAT1;
  1118. I915_WRITE(DP_TP_CTL(port), val);
  1119. if (wait)
  1120. intel_wait_ddi_buf_idle(dev_priv, port);
  1121. if (type == INTEL_OUTPUT_EDP) {
  1122. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1123. ironlake_edp_panel_vdd_on(intel_dp);
  1124. ironlake_edp_panel_off(intel_dp);
  1125. }
  1126. I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
  1127. }
  1128. static void intel_enable_ddi(struct intel_encoder *intel_encoder)
  1129. {
  1130. struct drm_encoder *encoder = &intel_encoder->base;
  1131. struct drm_device *dev = encoder->dev;
  1132. struct drm_i915_private *dev_priv = dev->dev_private;
  1133. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1134. int type = intel_encoder->type;
  1135. if (type == INTEL_OUTPUT_HDMI) {
  1136. /* In HDMI/DVI mode, the port width, and swing/emphasis values
  1137. * are ignored so nothing special needs to be done besides
  1138. * enabling the port.
  1139. */
  1140. I915_WRITE(DDI_BUF_CTL(port), DDI_BUF_CTL_ENABLE);
  1141. } else if (type == INTEL_OUTPUT_EDP) {
  1142. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1143. ironlake_edp_backlight_on(intel_dp);
  1144. }
  1145. }
  1146. static void intel_disable_ddi(struct intel_encoder *intel_encoder)
  1147. {
  1148. struct drm_encoder *encoder = &intel_encoder->base;
  1149. int type = intel_encoder->type;
  1150. if (type == INTEL_OUTPUT_EDP) {
  1151. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1152. ironlake_edp_backlight_off(intel_dp);
  1153. }
  1154. }
  1155. int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv)
  1156. {
  1157. if (I915_READ(HSW_FUSE_STRAP) & HSW_CDCLK_LIMIT)
  1158. return 450;
  1159. else if ((I915_READ(LCPLL_CTL) & LCPLL_CLK_FREQ_MASK) ==
  1160. LCPLL_CLK_FREQ_450)
  1161. return 450;
  1162. else if (IS_ULT(dev_priv->dev))
  1163. return 338;
  1164. else
  1165. return 540;
  1166. }
  1167. void intel_ddi_pll_init(struct drm_device *dev)
  1168. {
  1169. struct drm_i915_private *dev_priv = dev->dev_private;
  1170. uint32_t val = I915_READ(LCPLL_CTL);
  1171. /* The LCPLL register should be turned on by the BIOS. For now let's
  1172. * just check its state and print errors in case something is wrong.
  1173. * Don't even try to turn it on.
  1174. */
  1175. DRM_DEBUG_KMS("CDCLK running at %dMHz\n",
  1176. intel_ddi_get_cdclk_freq(dev_priv));
  1177. if (val & LCPLL_CD_SOURCE_FCLK)
  1178. DRM_ERROR("CDCLK source is not LCPLL\n");
  1179. if (val & LCPLL_PLL_DISABLE)
  1180. DRM_ERROR("LCPLL is disabled\n");
  1181. }
  1182. void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder)
  1183. {
  1184. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  1185. struct intel_dp *intel_dp = &intel_dig_port->dp;
  1186. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  1187. enum port port = intel_dig_port->port;
  1188. bool wait;
  1189. uint32_t val;
  1190. if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
  1191. val = I915_READ(DDI_BUF_CTL(port));
  1192. if (val & DDI_BUF_CTL_ENABLE) {
  1193. val &= ~DDI_BUF_CTL_ENABLE;
  1194. I915_WRITE(DDI_BUF_CTL(port), val);
  1195. wait = true;
  1196. }
  1197. val = I915_READ(DP_TP_CTL(port));
  1198. val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  1199. val |= DP_TP_CTL_LINK_TRAIN_PAT1;
  1200. I915_WRITE(DP_TP_CTL(port), val);
  1201. POSTING_READ(DP_TP_CTL(port));
  1202. if (wait)
  1203. intel_wait_ddi_buf_idle(dev_priv, port);
  1204. }
  1205. val = DP_TP_CTL_ENABLE | DP_TP_CTL_MODE_SST |
  1206. DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
  1207. if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
  1208. val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
  1209. I915_WRITE(DP_TP_CTL(port), val);
  1210. POSTING_READ(DP_TP_CTL(port));
  1211. intel_dp->DP |= DDI_BUF_CTL_ENABLE;
  1212. I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
  1213. POSTING_READ(DDI_BUF_CTL(port));
  1214. udelay(600);
  1215. }
  1216. void intel_ddi_fdi_disable(struct drm_crtc *crtc)
  1217. {
  1218. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  1219. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  1220. uint32_t val;
  1221. intel_ddi_post_disable(intel_encoder);
  1222. val = I915_READ(_FDI_RXA_CTL);
  1223. val &= ~FDI_RX_ENABLE;
  1224. I915_WRITE(_FDI_RXA_CTL, val);
  1225. val = I915_READ(_FDI_RXA_MISC);
  1226. val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  1227. val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
  1228. I915_WRITE(_FDI_RXA_MISC, val);
  1229. val = I915_READ(_FDI_RXA_CTL);
  1230. val &= ~FDI_PCDCLK;
  1231. I915_WRITE(_FDI_RXA_CTL, val);
  1232. val = I915_READ(_FDI_RXA_CTL);
  1233. val &= ~FDI_RX_PLL_ENABLE;
  1234. I915_WRITE(_FDI_RXA_CTL, val);
  1235. }
  1236. static void intel_ddi_hot_plug(struct intel_encoder *intel_encoder)
  1237. {
  1238. struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
  1239. int type = intel_encoder->type;
  1240. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP)
  1241. intel_dp_check_link_status(intel_dp);
  1242. }
  1243. static void intel_ddi_destroy(struct drm_encoder *encoder)
  1244. {
  1245. /* HDMI has nothing special to destroy, so we can go with this. */
  1246. intel_dp_encoder_destroy(encoder);
  1247. }
  1248. static bool intel_ddi_mode_fixup(struct drm_encoder *encoder,
  1249. const struct drm_display_mode *mode,
  1250. struct drm_display_mode *adjusted_mode)
  1251. {
  1252. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  1253. int type = intel_encoder->type;
  1254. WARN(type == INTEL_OUTPUT_UNKNOWN, "mode_fixup() on unknown output!\n");
  1255. if (type == INTEL_OUTPUT_HDMI)
  1256. return intel_hdmi_mode_fixup(encoder, mode, adjusted_mode);
  1257. else
  1258. return intel_dp_mode_fixup(encoder, mode, adjusted_mode);
  1259. }
  1260. static const struct drm_encoder_funcs intel_ddi_funcs = {
  1261. .destroy = intel_ddi_destroy,
  1262. };
  1263. static const struct drm_encoder_helper_funcs intel_ddi_helper_funcs = {
  1264. .mode_fixup = intel_ddi_mode_fixup,
  1265. .mode_set = intel_ddi_mode_set,
  1266. .disable = intel_encoder_noop,
  1267. };
  1268. void intel_ddi_init(struct drm_device *dev, enum port port)
  1269. {
  1270. struct intel_digital_port *intel_dig_port;
  1271. struct intel_encoder *intel_encoder;
  1272. struct drm_encoder *encoder;
  1273. struct intel_connector *hdmi_connector = NULL;
  1274. struct intel_connector *dp_connector = NULL;
  1275. intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
  1276. if (!intel_dig_port)
  1277. return;
  1278. dp_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  1279. if (!dp_connector) {
  1280. kfree(intel_dig_port);
  1281. return;
  1282. }
  1283. if (port != PORT_A) {
  1284. hdmi_connector = kzalloc(sizeof(struct intel_connector),
  1285. GFP_KERNEL);
  1286. if (!hdmi_connector) {
  1287. kfree(dp_connector);
  1288. kfree(intel_dig_port);
  1289. return;
  1290. }
  1291. }
  1292. intel_encoder = &intel_dig_port->base;
  1293. encoder = &intel_encoder->base;
  1294. drm_encoder_init(dev, encoder, &intel_ddi_funcs,
  1295. DRM_MODE_ENCODER_TMDS);
  1296. drm_encoder_helper_add(encoder, &intel_ddi_helper_funcs);
  1297. intel_encoder->enable = intel_enable_ddi;
  1298. intel_encoder->pre_enable = intel_ddi_pre_enable;
  1299. intel_encoder->disable = intel_disable_ddi;
  1300. intel_encoder->post_disable = intel_ddi_post_disable;
  1301. intel_encoder->get_hw_state = intel_ddi_get_hw_state;
  1302. intel_dig_port->port = port;
  1303. if (hdmi_connector)
  1304. intel_dig_port->hdmi.sdvox_reg = DDI_BUF_CTL(port);
  1305. else
  1306. intel_dig_port->hdmi.sdvox_reg = 0;
  1307. intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
  1308. intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
  1309. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  1310. intel_encoder->cloneable = false;
  1311. intel_encoder->hot_plug = intel_ddi_hot_plug;
  1312. if (hdmi_connector)
  1313. intel_hdmi_init_connector(intel_dig_port, hdmi_connector);
  1314. intel_dp_init_connector(intel_dig_port, dp_connector);
  1315. }