amd_iommu.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940
  1. /*
  2. * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
  3. * Author: Joerg Roedel <joerg.roedel@amd.com>
  4. * Leo Duran <leo.duran@amd.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/pci.h>
  20. #include <linux/gfp.h>
  21. #include <linux/bitops.h>
  22. #include <linux/debugfs.h>
  23. #include <linux/scatterlist.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/iommu-helper.h>
  26. #ifdef CONFIG_IOMMU_API
  27. #include <linux/iommu.h>
  28. #endif
  29. #include <asm/proto.h>
  30. #include <asm/iommu.h>
  31. #include <asm/gart.h>
  32. #include <asm/amd_iommu_types.h>
  33. #include <asm/amd_iommu.h>
  34. #define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
  35. #define EXIT_LOOP_COUNT 10000000
  36. static DEFINE_RWLOCK(amd_iommu_devtable_lock);
  37. /* A list of preallocated protection domains */
  38. static LIST_HEAD(iommu_pd_list);
  39. static DEFINE_SPINLOCK(iommu_pd_list_lock);
  40. #ifdef CONFIG_IOMMU_API
  41. static struct iommu_ops amd_iommu_ops;
  42. #endif
  43. /*
  44. * general struct to manage commands send to an IOMMU
  45. */
  46. struct iommu_cmd {
  47. u32 data[4];
  48. };
  49. static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
  50. struct unity_map_entry *e);
  51. static struct dma_ops_domain *find_protection_domain(u16 devid);
  52. #ifdef CONFIG_AMD_IOMMU_STATS
  53. /*
  54. * Initialization code for statistics collection
  55. */
  56. DECLARE_STATS_COUNTER(compl_wait);
  57. DECLARE_STATS_COUNTER(cnt_map_single);
  58. DECLARE_STATS_COUNTER(cnt_unmap_single);
  59. DECLARE_STATS_COUNTER(cnt_map_sg);
  60. DECLARE_STATS_COUNTER(cnt_unmap_sg);
  61. DECLARE_STATS_COUNTER(cnt_alloc_coherent);
  62. DECLARE_STATS_COUNTER(cnt_free_coherent);
  63. DECLARE_STATS_COUNTER(cross_page);
  64. DECLARE_STATS_COUNTER(domain_flush_single);
  65. DECLARE_STATS_COUNTER(domain_flush_all);
  66. DECLARE_STATS_COUNTER(alloced_io_mem);
  67. DECLARE_STATS_COUNTER(total_map_requests);
  68. static struct dentry *stats_dir;
  69. static struct dentry *de_isolate;
  70. static struct dentry *de_fflush;
  71. static void amd_iommu_stats_add(struct __iommu_counter *cnt)
  72. {
  73. if (stats_dir == NULL)
  74. return;
  75. cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
  76. &cnt->value);
  77. }
  78. static void amd_iommu_stats_init(void)
  79. {
  80. stats_dir = debugfs_create_dir("amd-iommu", NULL);
  81. if (stats_dir == NULL)
  82. return;
  83. de_isolate = debugfs_create_bool("isolation", 0444, stats_dir,
  84. (u32 *)&amd_iommu_isolate);
  85. de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
  86. (u32 *)&amd_iommu_unmap_flush);
  87. amd_iommu_stats_add(&compl_wait);
  88. amd_iommu_stats_add(&cnt_map_single);
  89. amd_iommu_stats_add(&cnt_unmap_single);
  90. amd_iommu_stats_add(&cnt_map_sg);
  91. amd_iommu_stats_add(&cnt_unmap_sg);
  92. amd_iommu_stats_add(&cnt_alloc_coherent);
  93. amd_iommu_stats_add(&cnt_free_coherent);
  94. amd_iommu_stats_add(&cross_page);
  95. amd_iommu_stats_add(&domain_flush_single);
  96. amd_iommu_stats_add(&domain_flush_all);
  97. amd_iommu_stats_add(&alloced_io_mem);
  98. amd_iommu_stats_add(&total_map_requests);
  99. }
  100. #endif
  101. /* returns !0 if the IOMMU is caching non-present entries in its TLB */
  102. static int iommu_has_npcache(struct amd_iommu *iommu)
  103. {
  104. return iommu->cap & (1UL << IOMMU_CAP_NPCACHE);
  105. }
  106. /****************************************************************************
  107. *
  108. * Interrupt handling functions
  109. *
  110. ****************************************************************************/
  111. static void iommu_print_event(void *__evt)
  112. {
  113. u32 *event = __evt;
  114. int type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
  115. int devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
  116. int domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
  117. int flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
  118. u64 address = (u64)(((u64)event[3]) << 32) | event[2];
  119. printk(KERN_ERR "AMD IOMMU: Event logged [");
  120. switch (type) {
  121. case EVENT_TYPE_ILL_DEV:
  122. printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
  123. "address=0x%016llx flags=0x%04x]\n",
  124. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  125. address, flags);
  126. break;
  127. case EVENT_TYPE_IO_FAULT:
  128. printk("IO_PAGE_FAULT device=%02x:%02x.%x "
  129. "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
  130. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  131. domid, address, flags);
  132. break;
  133. case EVENT_TYPE_DEV_TAB_ERR:
  134. printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
  135. "address=0x%016llx flags=0x%04x]\n",
  136. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  137. address, flags);
  138. break;
  139. case EVENT_TYPE_PAGE_TAB_ERR:
  140. printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
  141. "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
  142. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  143. domid, address, flags);
  144. break;
  145. case EVENT_TYPE_ILL_CMD:
  146. printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
  147. break;
  148. case EVENT_TYPE_CMD_HARD_ERR:
  149. printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
  150. "flags=0x%04x]\n", address, flags);
  151. break;
  152. case EVENT_TYPE_IOTLB_INV_TO:
  153. printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
  154. "address=0x%016llx]\n",
  155. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  156. address);
  157. break;
  158. case EVENT_TYPE_INV_DEV_REQ:
  159. printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
  160. "address=0x%016llx flags=0x%04x]\n",
  161. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  162. address, flags);
  163. break;
  164. default:
  165. printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
  166. }
  167. }
  168. static void iommu_poll_events(struct amd_iommu *iommu)
  169. {
  170. u32 head, tail;
  171. unsigned long flags;
  172. spin_lock_irqsave(&iommu->lock, flags);
  173. head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
  174. tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
  175. while (head != tail) {
  176. iommu_print_event(iommu->evt_buf + head);
  177. head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
  178. }
  179. writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
  180. spin_unlock_irqrestore(&iommu->lock, flags);
  181. }
  182. irqreturn_t amd_iommu_int_handler(int irq, void *data)
  183. {
  184. struct amd_iommu *iommu;
  185. list_for_each_entry(iommu, &amd_iommu_list, list)
  186. iommu_poll_events(iommu);
  187. return IRQ_HANDLED;
  188. }
  189. /****************************************************************************
  190. *
  191. * IOMMU command queuing functions
  192. *
  193. ****************************************************************************/
  194. /*
  195. * Writes the command to the IOMMUs command buffer and informs the
  196. * hardware about the new command. Must be called with iommu->lock held.
  197. */
  198. static int __iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
  199. {
  200. u32 tail, head;
  201. u8 *target;
  202. tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
  203. target = iommu->cmd_buf + tail;
  204. memcpy_toio(target, cmd, sizeof(*cmd));
  205. tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
  206. head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
  207. if (tail == head)
  208. return -ENOMEM;
  209. writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
  210. return 0;
  211. }
  212. /*
  213. * General queuing function for commands. Takes iommu->lock and calls
  214. * __iommu_queue_command().
  215. */
  216. static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
  217. {
  218. unsigned long flags;
  219. int ret;
  220. spin_lock_irqsave(&iommu->lock, flags);
  221. ret = __iommu_queue_command(iommu, cmd);
  222. if (!ret)
  223. iommu->need_sync = true;
  224. spin_unlock_irqrestore(&iommu->lock, flags);
  225. return ret;
  226. }
  227. /*
  228. * This function waits until an IOMMU has completed a completion
  229. * wait command
  230. */
  231. static void __iommu_wait_for_completion(struct amd_iommu *iommu)
  232. {
  233. int ready = 0;
  234. unsigned status = 0;
  235. unsigned long i = 0;
  236. INC_STATS_COUNTER(compl_wait);
  237. while (!ready && (i < EXIT_LOOP_COUNT)) {
  238. ++i;
  239. /* wait for the bit to become one */
  240. status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
  241. ready = status & MMIO_STATUS_COM_WAIT_INT_MASK;
  242. }
  243. /* set bit back to zero */
  244. status &= ~MMIO_STATUS_COM_WAIT_INT_MASK;
  245. writel(status, iommu->mmio_base + MMIO_STATUS_OFFSET);
  246. if (unlikely(i == EXIT_LOOP_COUNT))
  247. panic("AMD IOMMU: Completion wait loop failed\n");
  248. }
  249. /*
  250. * This function queues a completion wait command into the command
  251. * buffer of an IOMMU
  252. */
  253. static int __iommu_completion_wait(struct amd_iommu *iommu)
  254. {
  255. struct iommu_cmd cmd;
  256. memset(&cmd, 0, sizeof(cmd));
  257. cmd.data[0] = CMD_COMPL_WAIT_INT_MASK;
  258. CMD_SET_TYPE(&cmd, CMD_COMPL_WAIT);
  259. return __iommu_queue_command(iommu, &cmd);
  260. }
  261. /*
  262. * This function is called whenever we need to ensure that the IOMMU has
  263. * completed execution of all commands we sent. It sends a
  264. * COMPLETION_WAIT command and waits for it to finish. The IOMMU informs
  265. * us about that by writing a value to a physical address we pass with
  266. * the command.
  267. */
  268. static int iommu_completion_wait(struct amd_iommu *iommu)
  269. {
  270. int ret = 0;
  271. unsigned long flags;
  272. spin_lock_irqsave(&iommu->lock, flags);
  273. if (!iommu->need_sync)
  274. goto out;
  275. ret = __iommu_completion_wait(iommu);
  276. iommu->need_sync = false;
  277. if (ret)
  278. goto out;
  279. __iommu_wait_for_completion(iommu);
  280. out:
  281. spin_unlock_irqrestore(&iommu->lock, flags);
  282. return 0;
  283. }
  284. /*
  285. * Command send function for invalidating a device table entry
  286. */
  287. static int iommu_queue_inv_dev_entry(struct amd_iommu *iommu, u16 devid)
  288. {
  289. struct iommu_cmd cmd;
  290. int ret;
  291. BUG_ON(iommu == NULL);
  292. memset(&cmd, 0, sizeof(cmd));
  293. CMD_SET_TYPE(&cmd, CMD_INV_DEV_ENTRY);
  294. cmd.data[0] = devid;
  295. ret = iommu_queue_command(iommu, &cmd);
  296. return ret;
  297. }
  298. static void __iommu_build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
  299. u16 domid, int pde, int s)
  300. {
  301. memset(cmd, 0, sizeof(*cmd));
  302. address &= PAGE_MASK;
  303. CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
  304. cmd->data[1] |= domid;
  305. cmd->data[2] = lower_32_bits(address);
  306. cmd->data[3] = upper_32_bits(address);
  307. if (s) /* size bit - we flush more than one 4kb page */
  308. cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
  309. if (pde) /* PDE bit - we wan't flush everything not only the PTEs */
  310. cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
  311. }
  312. /*
  313. * Generic command send function for invalidaing TLB entries
  314. */
  315. static int iommu_queue_inv_iommu_pages(struct amd_iommu *iommu,
  316. u64 address, u16 domid, int pde, int s)
  317. {
  318. struct iommu_cmd cmd;
  319. int ret;
  320. __iommu_build_inv_iommu_pages(&cmd, address, domid, pde, s);
  321. ret = iommu_queue_command(iommu, &cmd);
  322. return ret;
  323. }
  324. /*
  325. * TLB invalidation function which is called from the mapping functions.
  326. * It invalidates a single PTE if the range to flush is within a single
  327. * page. Otherwise it flushes the whole TLB of the IOMMU.
  328. */
  329. static int iommu_flush_pages(struct amd_iommu *iommu, u16 domid,
  330. u64 address, size_t size)
  331. {
  332. int s = 0;
  333. unsigned pages = iommu_num_pages(address, size, PAGE_SIZE);
  334. address &= PAGE_MASK;
  335. if (pages > 1) {
  336. /*
  337. * If we have to flush more than one page, flush all
  338. * TLB entries for this domain
  339. */
  340. address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
  341. s = 1;
  342. }
  343. iommu_queue_inv_iommu_pages(iommu, address, domid, 0, s);
  344. return 0;
  345. }
  346. /* Flush the whole IO/TLB for a given protection domain */
  347. static void iommu_flush_tlb(struct amd_iommu *iommu, u16 domid)
  348. {
  349. u64 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
  350. INC_STATS_COUNTER(domain_flush_single);
  351. iommu_queue_inv_iommu_pages(iommu, address, domid, 0, 1);
  352. }
  353. /*
  354. * This function is used to flush the IO/TLB for a given protection domain
  355. * on every IOMMU in the system
  356. */
  357. static void iommu_flush_domain(u16 domid)
  358. {
  359. unsigned long flags;
  360. struct amd_iommu *iommu;
  361. struct iommu_cmd cmd;
  362. INC_STATS_COUNTER(domain_flush_all);
  363. __iommu_build_inv_iommu_pages(&cmd, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
  364. domid, 1, 1);
  365. list_for_each_entry(iommu, &amd_iommu_list, list) {
  366. spin_lock_irqsave(&iommu->lock, flags);
  367. __iommu_queue_command(iommu, &cmd);
  368. __iommu_completion_wait(iommu);
  369. __iommu_wait_for_completion(iommu);
  370. spin_unlock_irqrestore(&iommu->lock, flags);
  371. }
  372. }
  373. /****************************************************************************
  374. *
  375. * The functions below are used the create the page table mappings for
  376. * unity mapped regions.
  377. *
  378. ****************************************************************************/
  379. /*
  380. * Generic mapping functions. It maps a physical address into a DMA
  381. * address space. It allocates the page table pages if necessary.
  382. * In the future it can be extended to a generic mapping function
  383. * supporting all features of AMD IOMMU page tables like level skipping
  384. * and full 64 bit address spaces.
  385. */
  386. static int iommu_map_page(struct protection_domain *dom,
  387. unsigned long bus_addr,
  388. unsigned long phys_addr,
  389. int prot)
  390. {
  391. u64 __pte, *pte, *page;
  392. bus_addr = PAGE_ALIGN(bus_addr);
  393. phys_addr = PAGE_ALIGN(phys_addr);
  394. /* only support 512GB address spaces for now */
  395. if (bus_addr > IOMMU_MAP_SIZE_L3 || !(prot & IOMMU_PROT_MASK))
  396. return -EINVAL;
  397. pte = &dom->pt_root[IOMMU_PTE_L2_INDEX(bus_addr)];
  398. if (!IOMMU_PTE_PRESENT(*pte)) {
  399. page = (u64 *)get_zeroed_page(GFP_KERNEL);
  400. if (!page)
  401. return -ENOMEM;
  402. *pte = IOMMU_L2_PDE(virt_to_phys(page));
  403. }
  404. pte = IOMMU_PTE_PAGE(*pte);
  405. pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
  406. if (!IOMMU_PTE_PRESENT(*pte)) {
  407. page = (u64 *)get_zeroed_page(GFP_KERNEL);
  408. if (!page)
  409. return -ENOMEM;
  410. *pte = IOMMU_L1_PDE(virt_to_phys(page));
  411. }
  412. pte = IOMMU_PTE_PAGE(*pte);
  413. pte = &pte[IOMMU_PTE_L0_INDEX(bus_addr)];
  414. if (IOMMU_PTE_PRESENT(*pte))
  415. return -EBUSY;
  416. __pte = phys_addr | IOMMU_PTE_P;
  417. if (prot & IOMMU_PROT_IR)
  418. __pte |= IOMMU_PTE_IR;
  419. if (prot & IOMMU_PROT_IW)
  420. __pte |= IOMMU_PTE_IW;
  421. *pte = __pte;
  422. return 0;
  423. }
  424. static void iommu_unmap_page(struct protection_domain *dom,
  425. unsigned long bus_addr)
  426. {
  427. u64 *pte;
  428. pte = &dom->pt_root[IOMMU_PTE_L2_INDEX(bus_addr)];
  429. if (!IOMMU_PTE_PRESENT(*pte))
  430. return;
  431. pte = IOMMU_PTE_PAGE(*pte);
  432. pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
  433. if (!IOMMU_PTE_PRESENT(*pte))
  434. return;
  435. pte = IOMMU_PTE_PAGE(*pte);
  436. pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
  437. *pte = 0;
  438. }
  439. /*
  440. * This function checks if a specific unity mapping entry is needed for
  441. * this specific IOMMU.
  442. */
  443. static int iommu_for_unity_map(struct amd_iommu *iommu,
  444. struct unity_map_entry *entry)
  445. {
  446. u16 bdf, i;
  447. for (i = entry->devid_start; i <= entry->devid_end; ++i) {
  448. bdf = amd_iommu_alias_table[i];
  449. if (amd_iommu_rlookup_table[bdf] == iommu)
  450. return 1;
  451. }
  452. return 0;
  453. }
  454. /*
  455. * Init the unity mappings for a specific IOMMU in the system
  456. *
  457. * Basically iterates over all unity mapping entries and applies them to
  458. * the default domain DMA of that IOMMU if necessary.
  459. */
  460. static int iommu_init_unity_mappings(struct amd_iommu *iommu)
  461. {
  462. struct unity_map_entry *entry;
  463. int ret;
  464. list_for_each_entry(entry, &amd_iommu_unity_map, list) {
  465. if (!iommu_for_unity_map(iommu, entry))
  466. continue;
  467. ret = dma_ops_unity_map(iommu->default_dom, entry);
  468. if (ret)
  469. return ret;
  470. }
  471. return 0;
  472. }
  473. /*
  474. * This function actually applies the mapping to the page table of the
  475. * dma_ops domain.
  476. */
  477. static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
  478. struct unity_map_entry *e)
  479. {
  480. u64 addr;
  481. int ret;
  482. for (addr = e->address_start; addr < e->address_end;
  483. addr += PAGE_SIZE) {
  484. ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot);
  485. if (ret)
  486. return ret;
  487. /*
  488. * if unity mapping is in aperture range mark the page
  489. * as allocated in the aperture
  490. */
  491. if (addr < dma_dom->aperture_size)
  492. __set_bit(addr >> PAGE_SHIFT, dma_dom->bitmap);
  493. }
  494. return 0;
  495. }
  496. /*
  497. * Inits the unity mappings required for a specific device
  498. */
  499. static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
  500. u16 devid)
  501. {
  502. struct unity_map_entry *e;
  503. int ret;
  504. list_for_each_entry(e, &amd_iommu_unity_map, list) {
  505. if (!(devid >= e->devid_start && devid <= e->devid_end))
  506. continue;
  507. ret = dma_ops_unity_map(dma_dom, e);
  508. if (ret)
  509. return ret;
  510. }
  511. return 0;
  512. }
  513. /****************************************************************************
  514. *
  515. * The next functions belong to the address allocator for the dma_ops
  516. * interface functions. They work like the allocators in the other IOMMU
  517. * drivers. Its basically a bitmap which marks the allocated pages in
  518. * the aperture. Maybe it could be enhanced in the future to a more
  519. * efficient allocator.
  520. *
  521. ****************************************************************************/
  522. /*
  523. * The address allocator core function.
  524. *
  525. * called with domain->lock held
  526. */
  527. static unsigned long dma_ops_alloc_addresses(struct device *dev,
  528. struct dma_ops_domain *dom,
  529. unsigned int pages,
  530. unsigned long align_mask,
  531. u64 dma_mask)
  532. {
  533. unsigned long limit;
  534. unsigned long address;
  535. unsigned long boundary_size;
  536. boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
  537. PAGE_SIZE) >> PAGE_SHIFT;
  538. limit = iommu_device_max_index(dom->aperture_size >> PAGE_SHIFT, 0,
  539. dma_mask >> PAGE_SHIFT);
  540. if (dom->next_bit >= limit) {
  541. dom->next_bit = 0;
  542. dom->need_flush = true;
  543. }
  544. address = iommu_area_alloc(dom->bitmap, limit, dom->next_bit, pages,
  545. 0 , boundary_size, align_mask);
  546. if (address == -1) {
  547. address = iommu_area_alloc(dom->bitmap, limit, 0, pages,
  548. 0, boundary_size, align_mask);
  549. dom->need_flush = true;
  550. }
  551. if (likely(address != -1)) {
  552. dom->next_bit = address + pages;
  553. address <<= PAGE_SHIFT;
  554. } else
  555. address = bad_dma_address;
  556. WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
  557. return address;
  558. }
  559. /*
  560. * The address free function.
  561. *
  562. * called with domain->lock held
  563. */
  564. static void dma_ops_free_addresses(struct dma_ops_domain *dom,
  565. unsigned long address,
  566. unsigned int pages)
  567. {
  568. address >>= PAGE_SHIFT;
  569. iommu_area_free(dom->bitmap, address, pages);
  570. if (address >= dom->next_bit)
  571. dom->need_flush = true;
  572. }
  573. /****************************************************************************
  574. *
  575. * The next functions belong to the domain allocation. A domain is
  576. * allocated for every IOMMU as the default domain. If device isolation
  577. * is enabled, every device get its own domain. The most important thing
  578. * about domains is the page table mapping the DMA address space they
  579. * contain.
  580. *
  581. ****************************************************************************/
  582. static u16 domain_id_alloc(void)
  583. {
  584. unsigned long flags;
  585. int id;
  586. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  587. id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
  588. BUG_ON(id == 0);
  589. if (id > 0 && id < MAX_DOMAIN_ID)
  590. __set_bit(id, amd_iommu_pd_alloc_bitmap);
  591. else
  592. id = 0;
  593. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  594. return id;
  595. }
  596. static void domain_id_free(int id)
  597. {
  598. unsigned long flags;
  599. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  600. if (id > 0 && id < MAX_DOMAIN_ID)
  601. __clear_bit(id, amd_iommu_pd_alloc_bitmap);
  602. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  603. }
  604. /*
  605. * Used to reserve address ranges in the aperture (e.g. for exclusion
  606. * ranges.
  607. */
  608. static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
  609. unsigned long start_page,
  610. unsigned int pages)
  611. {
  612. unsigned int last_page = dom->aperture_size >> PAGE_SHIFT;
  613. if (start_page + pages > last_page)
  614. pages = last_page - start_page;
  615. iommu_area_reserve(dom->bitmap, start_page, pages);
  616. }
  617. static void free_pagetable(struct protection_domain *domain)
  618. {
  619. int i, j;
  620. u64 *p1, *p2, *p3;
  621. p1 = domain->pt_root;
  622. if (!p1)
  623. return;
  624. for (i = 0; i < 512; ++i) {
  625. if (!IOMMU_PTE_PRESENT(p1[i]))
  626. continue;
  627. p2 = IOMMU_PTE_PAGE(p1[i]);
  628. for (j = 0; j < 512; ++j) {
  629. if (!IOMMU_PTE_PRESENT(p2[j]))
  630. continue;
  631. p3 = IOMMU_PTE_PAGE(p2[j]);
  632. free_page((unsigned long)p3);
  633. }
  634. free_page((unsigned long)p2);
  635. }
  636. free_page((unsigned long)p1);
  637. domain->pt_root = NULL;
  638. }
  639. /*
  640. * Free a domain, only used if something went wrong in the
  641. * allocation path and we need to free an already allocated page table
  642. */
  643. static void dma_ops_domain_free(struct dma_ops_domain *dom)
  644. {
  645. if (!dom)
  646. return;
  647. free_pagetable(&dom->domain);
  648. kfree(dom->pte_pages);
  649. kfree(dom->bitmap);
  650. kfree(dom);
  651. }
  652. /*
  653. * Allocates a new protection domain usable for the dma_ops functions.
  654. * It also intializes the page table and the address allocator data
  655. * structures required for the dma_ops interface
  656. */
  657. static struct dma_ops_domain *dma_ops_domain_alloc(struct amd_iommu *iommu,
  658. unsigned order)
  659. {
  660. struct dma_ops_domain *dma_dom;
  661. unsigned i, num_pte_pages;
  662. u64 *l2_pde;
  663. u64 address;
  664. /*
  665. * Currently the DMA aperture must be between 32 MB and 1GB in size
  666. */
  667. if ((order < 25) || (order > 30))
  668. return NULL;
  669. dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
  670. if (!dma_dom)
  671. return NULL;
  672. spin_lock_init(&dma_dom->domain.lock);
  673. dma_dom->domain.id = domain_id_alloc();
  674. if (dma_dom->domain.id == 0)
  675. goto free_dma_dom;
  676. dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
  677. dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
  678. dma_dom->domain.flags = PD_DMA_OPS_MASK;
  679. dma_dom->domain.priv = dma_dom;
  680. if (!dma_dom->domain.pt_root)
  681. goto free_dma_dom;
  682. dma_dom->aperture_size = (1ULL << order);
  683. dma_dom->bitmap = kzalloc(dma_dom->aperture_size / (PAGE_SIZE * 8),
  684. GFP_KERNEL);
  685. if (!dma_dom->bitmap)
  686. goto free_dma_dom;
  687. /*
  688. * mark the first page as allocated so we never return 0 as
  689. * a valid dma-address. So we can use 0 as error value
  690. */
  691. dma_dom->bitmap[0] = 1;
  692. dma_dom->next_bit = 0;
  693. dma_dom->need_flush = false;
  694. dma_dom->target_dev = 0xffff;
  695. /* Intialize the exclusion range if necessary */
  696. if (iommu->exclusion_start &&
  697. iommu->exclusion_start < dma_dom->aperture_size) {
  698. unsigned long startpage = iommu->exclusion_start >> PAGE_SHIFT;
  699. int pages = iommu_num_pages(iommu->exclusion_start,
  700. iommu->exclusion_length,
  701. PAGE_SIZE);
  702. dma_ops_reserve_addresses(dma_dom, startpage, pages);
  703. }
  704. /*
  705. * At the last step, build the page tables so we don't need to
  706. * allocate page table pages in the dma_ops mapping/unmapping
  707. * path.
  708. */
  709. num_pte_pages = dma_dom->aperture_size / (PAGE_SIZE * 512);
  710. dma_dom->pte_pages = kzalloc(num_pte_pages * sizeof(void *),
  711. GFP_KERNEL);
  712. if (!dma_dom->pte_pages)
  713. goto free_dma_dom;
  714. l2_pde = (u64 *)get_zeroed_page(GFP_KERNEL);
  715. if (l2_pde == NULL)
  716. goto free_dma_dom;
  717. dma_dom->domain.pt_root[0] = IOMMU_L2_PDE(virt_to_phys(l2_pde));
  718. for (i = 0; i < num_pte_pages; ++i) {
  719. dma_dom->pte_pages[i] = (u64 *)get_zeroed_page(GFP_KERNEL);
  720. if (!dma_dom->pte_pages[i])
  721. goto free_dma_dom;
  722. address = virt_to_phys(dma_dom->pte_pages[i]);
  723. l2_pde[i] = IOMMU_L1_PDE(address);
  724. }
  725. return dma_dom;
  726. free_dma_dom:
  727. dma_ops_domain_free(dma_dom);
  728. return NULL;
  729. }
  730. /*
  731. * little helper function to check whether a given protection domain is a
  732. * dma_ops domain
  733. */
  734. static bool dma_ops_domain(struct protection_domain *domain)
  735. {
  736. return domain->flags & PD_DMA_OPS_MASK;
  737. }
  738. /*
  739. * Find out the protection domain structure for a given PCI device. This
  740. * will give us the pointer to the page table root for example.
  741. */
  742. static struct protection_domain *domain_for_device(u16 devid)
  743. {
  744. struct protection_domain *dom;
  745. unsigned long flags;
  746. read_lock_irqsave(&amd_iommu_devtable_lock, flags);
  747. dom = amd_iommu_pd_table[devid];
  748. read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  749. return dom;
  750. }
  751. /*
  752. * If a device is not yet associated with a domain, this function does
  753. * assigns it visible for the hardware
  754. */
  755. static void attach_device(struct amd_iommu *iommu,
  756. struct protection_domain *domain,
  757. u16 devid)
  758. {
  759. unsigned long flags;
  760. u64 pte_root = virt_to_phys(domain->pt_root);
  761. domain->dev_cnt += 1;
  762. pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
  763. << DEV_ENTRY_MODE_SHIFT;
  764. pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
  765. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  766. amd_iommu_dev_table[devid].data[0] = lower_32_bits(pte_root);
  767. amd_iommu_dev_table[devid].data[1] = upper_32_bits(pte_root);
  768. amd_iommu_dev_table[devid].data[2] = domain->id;
  769. amd_iommu_pd_table[devid] = domain;
  770. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  771. iommu_queue_inv_dev_entry(iommu, devid);
  772. }
  773. /*
  774. * Removes a device from a protection domain (unlocked)
  775. */
  776. static void __detach_device(struct protection_domain *domain, u16 devid)
  777. {
  778. /* lock domain */
  779. spin_lock(&domain->lock);
  780. /* remove domain from the lookup table */
  781. amd_iommu_pd_table[devid] = NULL;
  782. /* remove entry from the device table seen by the hardware */
  783. amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
  784. amd_iommu_dev_table[devid].data[1] = 0;
  785. amd_iommu_dev_table[devid].data[2] = 0;
  786. /* decrease reference counter */
  787. domain->dev_cnt -= 1;
  788. /* ready */
  789. spin_unlock(&domain->lock);
  790. }
  791. /*
  792. * Removes a device from a protection domain (with devtable_lock held)
  793. */
  794. static void detach_device(struct protection_domain *domain, u16 devid)
  795. {
  796. unsigned long flags;
  797. /* lock device table */
  798. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  799. __detach_device(domain, devid);
  800. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  801. }
  802. static int device_change_notifier(struct notifier_block *nb,
  803. unsigned long action, void *data)
  804. {
  805. struct device *dev = data;
  806. struct pci_dev *pdev = to_pci_dev(dev);
  807. u16 devid = calc_devid(pdev->bus->number, pdev->devfn);
  808. struct protection_domain *domain;
  809. struct dma_ops_domain *dma_domain;
  810. struct amd_iommu *iommu;
  811. int order = amd_iommu_aperture_order;
  812. unsigned long flags;
  813. if (devid > amd_iommu_last_bdf)
  814. goto out;
  815. devid = amd_iommu_alias_table[devid];
  816. iommu = amd_iommu_rlookup_table[devid];
  817. if (iommu == NULL)
  818. goto out;
  819. domain = domain_for_device(devid);
  820. if (domain && !dma_ops_domain(domain))
  821. WARN_ONCE(1, "AMD IOMMU WARNING: device %s already bound "
  822. "to a non-dma-ops domain\n", dev_name(dev));
  823. switch (action) {
  824. case BUS_NOTIFY_BOUND_DRIVER:
  825. if (domain)
  826. goto out;
  827. dma_domain = find_protection_domain(devid);
  828. if (!dma_domain)
  829. dma_domain = iommu->default_dom;
  830. attach_device(iommu, &dma_domain->domain, devid);
  831. printk(KERN_INFO "AMD IOMMU: Using protection domain %d for "
  832. "device %s\n", dma_domain->domain.id, dev_name(dev));
  833. break;
  834. case BUS_NOTIFY_UNBIND_DRIVER:
  835. if (!domain)
  836. goto out;
  837. detach_device(domain, devid);
  838. break;
  839. case BUS_NOTIFY_ADD_DEVICE:
  840. /* allocate a protection domain if a device is added */
  841. dma_domain = find_protection_domain(devid);
  842. if (dma_domain)
  843. goto out;
  844. dma_domain = dma_ops_domain_alloc(iommu, order);
  845. if (!dma_domain)
  846. goto out;
  847. dma_domain->target_dev = devid;
  848. spin_lock_irqsave(&iommu_pd_list_lock, flags);
  849. list_add_tail(&dma_domain->list, &iommu_pd_list);
  850. spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
  851. break;
  852. default:
  853. goto out;
  854. }
  855. iommu_queue_inv_dev_entry(iommu, devid);
  856. iommu_completion_wait(iommu);
  857. out:
  858. return 0;
  859. }
  860. struct notifier_block device_nb = {
  861. .notifier_call = device_change_notifier,
  862. };
  863. /*****************************************************************************
  864. *
  865. * The next functions belong to the dma_ops mapping/unmapping code.
  866. *
  867. *****************************************************************************/
  868. /*
  869. * This function checks if the driver got a valid device from the caller to
  870. * avoid dereferencing invalid pointers.
  871. */
  872. static bool check_device(struct device *dev)
  873. {
  874. if (!dev || !dev->dma_mask)
  875. return false;
  876. return true;
  877. }
  878. /*
  879. * In this function the list of preallocated protection domains is traversed to
  880. * find the domain for a specific device
  881. */
  882. static struct dma_ops_domain *find_protection_domain(u16 devid)
  883. {
  884. struct dma_ops_domain *entry, *ret = NULL;
  885. unsigned long flags;
  886. if (list_empty(&iommu_pd_list))
  887. return NULL;
  888. spin_lock_irqsave(&iommu_pd_list_lock, flags);
  889. list_for_each_entry(entry, &iommu_pd_list, list) {
  890. if (entry->target_dev == devid) {
  891. ret = entry;
  892. break;
  893. }
  894. }
  895. spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
  896. return ret;
  897. }
  898. /*
  899. * In the dma_ops path we only have the struct device. This function
  900. * finds the corresponding IOMMU, the protection domain and the
  901. * requestor id for a given device.
  902. * If the device is not yet associated with a domain this is also done
  903. * in this function.
  904. */
  905. static int get_device_resources(struct device *dev,
  906. struct amd_iommu **iommu,
  907. struct protection_domain **domain,
  908. u16 *bdf)
  909. {
  910. struct dma_ops_domain *dma_dom;
  911. struct pci_dev *pcidev;
  912. u16 _bdf;
  913. *iommu = NULL;
  914. *domain = NULL;
  915. *bdf = 0xffff;
  916. if (dev->bus != &pci_bus_type)
  917. return 0;
  918. pcidev = to_pci_dev(dev);
  919. _bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
  920. /* device not translated by any IOMMU in the system? */
  921. if (_bdf > amd_iommu_last_bdf)
  922. return 0;
  923. *bdf = amd_iommu_alias_table[_bdf];
  924. *iommu = amd_iommu_rlookup_table[*bdf];
  925. if (*iommu == NULL)
  926. return 0;
  927. *domain = domain_for_device(*bdf);
  928. if (*domain == NULL) {
  929. dma_dom = find_protection_domain(*bdf);
  930. if (!dma_dom)
  931. dma_dom = (*iommu)->default_dom;
  932. *domain = &dma_dom->domain;
  933. attach_device(*iommu, *domain, *bdf);
  934. printk(KERN_INFO "AMD IOMMU: Using protection domain %d for "
  935. "device %s\n", (*domain)->id, dev_name(dev));
  936. }
  937. if (domain_for_device(_bdf) == NULL)
  938. attach_device(*iommu, *domain, _bdf);
  939. return 1;
  940. }
  941. /*
  942. * This is the generic map function. It maps one 4kb page at paddr to
  943. * the given address in the DMA address space for the domain.
  944. */
  945. static dma_addr_t dma_ops_domain_map(struct amd_iommu *iommu,
  946. struct dma_ops_domain *dom,
  947. unsigned long address,
  948. phys_addr_t paddr,
  949. int direction)
  950. {
  951. u64 *pte, __pte;
  952. WARN_ON(address > dom->aperture_size);
  953. paddr &= PAGE_MASK;
  954. pte = dom->pte_pages[IOMMU_PTE_L1_INDEX(address)];
  955. pte += IOMMU_PTE_L0_INDEX(address);
  956. __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
  957. if (direction == DMA_TO_DEVICE)
  958. __pte |= IOMMU_PTE_IR;
  959. else if (direction == DMA_FROM_DEVICE)
  960. __pte |= IOMMU_PTE_IW;
  961. else if (direction == DMA_BIDIRECTIONAL)
  962. __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
  963. WARN_ON(*pte);
  964. *pte = __pte;
  965. return (dma_addr_t)address;
  966. }
  967. /*
  968. * The generic unmapping function for on page in the DMA address space.
  969. */
  970. static void dma_ops_domain_unmap(struct amd_iommu *iommu,
  971. struct dma_ops_domain *dom,
  972. unsigned long address)
  973. {
  974. u64 *pte;
  975. if (address >= dom->aperture_size)
  976. return;
  977. WARN_ON(address & ~PAGE_MASK || address >= dom->aperture_size);
  978. pte = dom->pte_pages[IOMMU_PTE_L1_INDEX(address)];
  979. pte += IOMMU_PTE_L0_INDEX(address);
  980. WARN_ON(!*pte);
  981. *pte = 0ULL;
  982. }
  983. /*
  984. * This function contains common code for mapping of a physically
  985. * contiguous memory region into DMA address space. It is used by all
  986. * mapping functions provided with this IOMMU driver.
  987. * Must be called with the domain lock held.
  988. */
  989. static dma_addr_t __map_single(struct device *dev,
  990. struct amd_iommu *iommu,
  991. struct dma_ops_domain *dma_dom,
  992. phys_addr_t paddr,
  993. size_t size,
  994. int dir,
  995. bool align,
  996. u64 dma_mask)
  997. {
  998. dma_addr_t offset = paddr & ~PAGE_MASK;
  999. dma_addr_t address, start;
  1000. unsigned int pages;
  1001. unsigned long align_mask = 0;
  1002. int i;
  1003. pages = iommu_num_pages(paddr, size, PAGE_SIZE);
  1004. paddr &= PAGE_MASK;
  1005. INC_STATS_COUNTER(total_map_requests);
  1006. if (pages > 1)
  1007. INC_STATS_COUNTER(cross_page);
  1008. if (align)
  1009. align_mask = (1UL << get_order(size)) - 1;
  1010. address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
  1011. dma_mask);
  1012. if (unlikely(address == bad_dma_address))
  1013. goto out;
  1014. start = address;
  1015. for (i = 0; i < pages; ++i) {
  1016. dma_ops_domain_map(iommu, dma_dom, start, paddr, dir);
  1017. paddr += PAGE_SIZE;
  1018. start += PAGE_SIZE;
  1019. }
  1020. address += offset;
  1021. ADD_STATS_COUNTER(alloced_io_mem, size);
  1022. if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
  1023. iommu_flush_tlb(iommu, dma_dom->domain.id);
  1024. dma_dom->need_flush = false;
  1025. } else if (unlikely(iommu_has_npcache(iommu)))
  1026. iommu_flush_pages(iommu, dma_dom->domain.id, address, size);
  1027. out:
  1028. return address;
  1029. }
  1030. /*
  1031. * Does the reverse of the __map_single function. Must be called with
  1032. * the domain lock held too
  1033. */
  1034. static void __unmap_single(struct amd_iommu *iommu,
  1035. struct dma_ops_domain *dma_dom,
  1036. dma_addr_t dma_addr,
  1037. size_t size,
  1038. int dir)
  1039. {
  1040. dma_addr_t i, start;
  1041. unsigned int pages;
  1042. if ((dma_addr == bad_dma_address) ||
  1043. (dma_addr + size > dma_dom->aperture_size))
  1044. return;
  1045. pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
  1046. dma_addr &= PAGE_MASK;
  1047. start = dma_addr;
  1048. for (i = 0; i < pages; ++i) {
  1049. dma_ops_domain_unmap(iommu, dma_dom, start);
  1050. start += PAGE_SIZE;
  1051. }
  1052. SUB_STATS_COUNTER(alloced_io_mem, size);
  1053. dma_ops_free_addresses(dma_dom, dma_addr, pages);
  1054. if (amd_iommu_unmap_flush || dma_dom->need_flush) {
  1055. iommu_flush_pages(iommu, dma_dom->domain.id, dma_addr, size);
  1056. dma_dom->need_flush = false;
  1057. }
  1058. }
  1059. /*
  1060. * The exported map_single function for dma_ops.
  1061. */
  1062. static dma_addr_t map_page(struct device *dev, struct page *page,
  1063. unsigned long offset, size_t size,
  1064. enum dma_data_direction dir,
  1065. struct dma_attrs *attrs)
  1066. {
  1067. unsigned long flags;
  1068. struct amd_iommu *iommu;
  1069. struct protection_domain *domain;
  1070. u16 devid;
  1071. dma_addr_t addr;
  1072. u64 dma_mask;
  1073. phys_addr_t paddr = page_to_phys(page) + offset;
  1074. INC_STATS_COUNTER(cnt_map_single);
  1075. if (!check_device(dev))
  1076. return bad_dma_address;
  1077. dma_mask = *dev->dma_mask;
  1078. get_device_resources(dev, &iommu, &domain, &devid);
  1079. if (iommu == NULL || domain == NULL)
  1080. /* device not handled by any AMD IOMMU */
  1081. return (dma_addr_t)paddr;
  1082. if (!dma_ops_domain(domain))
  1083. return bad_dma_address;
  1084. spin_lock_irqsave(&domain->lock, flags);
  1085. addr = __map_single(dev, iommu, domain->priv, paddr, size, dir, false,
  1086. dma_mask);
  1087. if (addr == bad_dma_address)
  1088. goto out;
  1089. iommu_completion_wait(iommu);
  1090. out:
  1091. spin_unlock_irqrestore(&domain->lock, flags);
  1092. return addr;
  1093. }
  1094. /*
  1095. * The exported unmap_single function for dma_ops.
  1096. */
  1097. static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
  1098. enum dma_data_direction dir, struct dma_attrs *attrs)
  1099. {
  1100. unsigned long flags;
  1101. struct amd_iommu *iommu;
  1102. struct protection_domain *domain;
  1103. u16 devid;
  1104. INC_STATS_COUNTER(cnt_unmap_single);
  1105. if (!check_device(dev) ||
  1106. !get_device_resources(dev, &iommu, &domain, &devid))
  1107. /* device not handled by any AMD IOMMU */
  1108. return;
  1109. if (!dma_ops_domain(domain))
  1110. return;
  1111. spin_lock_irqsave(&domain->lock, flags);
  1112. __unmap_single(iommu, domain->priv, dma_addr, size, dir);
  1113. iommu_completion_wait(iommu);
  1114. spin_unlock_irqrestore(&domain->lock, flags);
  1115. }
  1116. /*
  1117. * This is a special map_sg function which is used if we should map a
  1118. * device which is not handled by an AMD IOMMU in the system.
  1119. */
  1120. static int map_sg_no_iommu(struct device *dev, struct scatterlist *sglist,
  1121. int nelems, int dir)
  1122. {
  1123. struct scatterlist *s;
  1124. int i;
  1125. for_each_sg(sglist, s, nelems, i) {
  1126. s->dma_address = (dma_addr_t)sg_phys(s);
  1127. s->dma_length = s->length;
  1128. }
  1129. return nelems;
  1130. }
  1131. /*
  1132. * The exported map_sg function for dma_ops (handles scatter-gather
  1133. * lists).
  1134. */
  1135. static int map_sg(struct device *dev, struct scatterlist *sglist,
  1136. int nelems, int dir)
  1137. {
  1138. unsigned long flags;
  1139. struct amd_iommu *iommu;
  1140. struct protection_domain *domain;
  1141. u16 devid;
  1142. int i;
  1143. struct scatterlist *s;
  1144. phys_addr_t paddr;
  1145. int mapped_elems = 0;
  1146. u64 dma_mask;
  1147. INC_STATS_COUNTER(cnt_map_sg);
  1148. if (!check_device(dev))
  1149. return 0;
  1150. dma_mask = *dev->dma_mask;
  1151. get_device_resources(dev, &iommu, &domain, &devid);
  1152. if (!iommu || !domain)
  1153. return map_sg_no_iommu(dev, sglist, nelems, dir);
  1154. if (!dma_ops_domain(domain))
  1155. return 0;
  1156. spin_lock_irqsave(&domain->lock, flags);
  1157. for_each_sg(sglist, s, nelems, i) {
  1158. paddr = sg_phys(s);
  1159. s->dma_address = __map_single(dev, iommu, domain->priv,
  1160. paddr, s->length, dir, false,
  1161. dma_mask);
  1162. if (s->dma_address) {
  1163. s->dma_length = s->length;
  1164. mapped_elems++;
  1165. } else
  1166. goto unmap;
  1167. }
  1168. iommu_completion_wait(iommu);
  1169. out:
  1170. spin_unlock_irqrestore(&domain->lock, flags);
  1171. return mapped_elems;
  1172. unmap:
  1173. for_each_sg(sglist, s, mapped_elems, i) {
  1174. if (s->dma_address)
  1175. __unmap_single(iommu, domain->priv, s->dma_address,
  1176. s->dma_length, dir);
  1177. s->dma_address = s->dma_length = 0;
  1178. }
  1179. mapped_elems = 0;
  1180. goto out;
  1181. }
  1182. /*
  1183. * The exported map_sg function for dma_ops (handles scatter-gather
  1184. * lists).
  1185. */
  1186. static void unmap_sg(struct device *dev, struct scatterlist *sglist,
  1187. int nelems, int dir)
  1188. {
  1189. unsigned long flags;
  1190. struct amd_iommu *iommu;
  1191. struct protection_domain *domain;
  1192. struct scatterlist *s;
  1193. u16 devid;
  1194. int i;
  1195. INC_STATS_COUNTER(cnt_unmap_sg);
  1196. if (!check_device(dev) ||
  1197. !get_device_resources(dev, &iommu, &domain, &devid))
  1198. return;
  1199. if (!dma_ops_domain(domain))
  1200. return;
  1201. spin_lock_irqsave(&domain->lock, flags);
  1202. for_each_sg(sglist, s, nelems, i) {
  1203. __unmap_single(iommu, domain->priv, s->dma_address,
  1204. s->dma_length, dir);
  1205. s->dma_address = s->dma_length = 0;
  1206. }
  1207. iommu_completion_wait(iommu);
  1208. spin_unlock_irqrestore(&domain->lock, flags);
  1209. }
  1210. /*
  1211. * The exported alloc_coherent function for dma_ops.
  1212. */
  1213. static void *alloc_coherent(struct device *dev, size_t size,
  1214. dma_addr_t *dma_addr, gfp_t flag)
  1215. {
  1216. unsigned long flags;
  1217. void *virt_addr;
  1218. struct amd_iommu *iommu;
  1219. struct protection_domain *domain;
  1220. u16 devid;
  1221. phys_addr_t paddr;
  1222. u64 dma_mask = dev->coherent_dma_mask;
  1223. INC_STATS_COUNTER(cnt_alloc_coherent);
  1224. if (!check_device(dev))
  1225. return NULL;
  1226. if (!get_device_resources(dev, &iommu, &domain, &devid))
  1227. flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
  1228. flag |= __GFP_ZERO;
  1229. virt_addr = (void *)__get_free_pages(flag, get_order(size));
  1230. if (!virt_addr)
  1231. return 0;
  1232. paddr = virt_to_phys(virt_addr);
  1233. if (!iommu || !domain) {
  1234. *dma_addr = (dma_addr_t)paddr;
  1235. return virt_addr;
  1236. }
  1237. if (!dma_ops_domain(domain))
  1238. goto out_free;
  1239. if (!dma_mask)
  1240. dma_mask = *dev->dma_mask;
  1241. spin_lock_irqsave(&domain->lock, flags);
  1242. *dma_addr = __map_single(dev, iommu, domain->priv, paddr,
  1243. size, DMA_BIDIRECTIONAL, true, dma_mask);
  1244. if (*dma_addr == bad_dma_address)
  1245. goto out_free;
  1246. iommu_completion_wait(iommu);
  1247. spin_unlock_irqrestore(&domain->lock, flags);
  1248. return virt_addr;
  1249. out_free:
  1250. free_pages((unsigned long)virt_addr, get_order(size));
  1251. return NULL;
  1252. }
  1253. /*
  1254. * The exported free_coherent function for dma_ops.
  1255. */
  1256. static void free_coherent(struct device *dev, size_t size,
  1257. void *virt_addr, dma_addr_t dma_addr)
  1258. {
  1259. unsigned long flags;
  1260. struct amd_iommu *iommu;
  1261. struct protection_domain *domain;
  1262. u16 devid;
  1263. INC_STATS_COUNTER(cnt_free_coherent);
  1264. if (!check_device(dev))
  1265. return;
  1266. get_device_resources(dev, &iommu, &domain, &devid);
  1267. if (!iommu || !domain)
  1268. goto free_mem;
  1269. if (!dma_ops_domain(domain))
  1270. goto free_mem;
  1271. spin_lock_irqsave(&domain->lock, flags);
  1272. __unmap_single(iommu, domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
  1273. iommu_completion_wait(iommu);
  1274. spin_unlock_irqrestore(&domain->lock, flags);
  1275. free_mem:
  1276. free_pages((unsigned long)virt_addr, get_order(size));
  1277. }
  1278. /*
  1279. * This function is called by the DMA layer to find out if we can handle a
  1280. * particular device. It is part of the dma_ops.
  1281. */
  1282. static int amd_iommu_dma_supported(struct device *dev, u64 mask)
  1283. {
  1284. u16 bdf;
  1285. struct pci_dev *pcidev;
  1286. /* No device or no PCI device */
  1287. if (!dev || dev->bus != &pci_bus_type)
  1288. return 0;
  1289. pcidev = to_pci_dev(dev);
  1290. bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
  1291. /* Out of our scope? */
  1292. if (bdf > amd_iommu_last_bdf)
  1293. return 0;
  1294. return 1;
  1295. }
  1296. /*
  1297. * The function for pre-allocating protection domains.
  1298. *
  1299. * If the driver core informs the DMA layer if a driver grabs a device
  1300. * we don't need to preallocate the protection domains anymore.
  1301. * For now we have to.
  1302. */
  1303. static void prealloc_protection_domains(void)
  1304. {
  1305. struct pci_dev *dev = NULL;
  1306. struct dma_ops_domain *dma_dom;
  1307. struct amd_iommu *iommu;
  1308. int order = amd_iommu_aperture_order;
  1309. u16 devid;
  1310. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  1311. devid = calc_devid(dev->bus->number, dev->devfn);
  1312. if (devid > amd_iommu_last_bdf)
  1313. continue;
  1314. devid = amd_iommu_alias_table[devid];
  1315. if (domain_for_device(devid))
  1316. continue;
  1317. iommu = amd_iommu_rlookup_table[devid];
  1318. if (!iommu)
  1319. continue;
  1320. dma_dom = dma_ops_domain_alloc(iommu, order);
  1321. if (!dma_dom)
  1322. continue;
  1323. init_unity_mappings_for_device(dma_dom, devid);
  1324. dma_dom->target_dev = devid;
  1325. list_add_tail(&dma_dom->list, &iommu_pd_list);
  1326. }
  1327. }
  1328. static struct dma_mapping_ops amd_iommu_dma_ops = {
  1329. .alloc_coherent = alloc_coherent,
  1330. .free_coherent = free_coherent,
  1331. .map_page = map_page,
  1332. .unmap_page = unmap_page,
  1333. .map_sg = map_sg,
  1334. .unmap_sg = unmap_sg,
  1335. .dma_supported = amd_iommu_dma_supported,
  1336. };
  1337. /*
  1338. * The function which clues the AMD IOMMU driver into dma_ops.
  1339. */
  1340. int __init amd_iommu_init_dma_ops(void)
  1341. {
  1342. struct amd_iommu *iommu;
  1343. int order = amd_iommu_aperture_order;
  1344. int ret;
  1345. /*
  1346. * first allocate a default protection domain for every IOMMU we
  1347. * found in the system. Devices not assigned to any other
  1348. * protection domain will be assigned to the default one.
  1349. */
  1350. list_for_each_entry(iommu, &amd_iommu_list, list) {
  1351. iommu->default_dom = dma_ops_domain_alloc(iommu, order);
  1352. if (iommu->default_dom == NULL)
  1353. return -ENOMEM;
  1354. iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
  1355. ret = iommu_init_unity_mappings(iommu);
  1356. if (ret)
  1357. goto free_domains;
  1358. }
  1359. /*
  1360. * If device isolation is enabled, pre-allocate the protection
  1361. * domains for each device.
  1362. */
  1363. if (amd_iommu_isolate)
  1364. prealloc_protection_domains();
  1365. iommu_detected = 1;
  1366. force_iommu = 1;
  1367. bad_dma_address = 0;
  1368. #ifdef CONFIG_GART_IOMMU
  1369. gart_iommu_aperture_disabled = 1;
  1370. gart_iommu_aperture = 0;
  1371. #endif
  1372. /* Make the driver finally visible to the drivers */
  1373. dma_ops = &amd_iommu_dma_ops;
  1374. register_iommu(&amd_iommu_ops);
  1375. bus_register_notifier(&pci_bus_type, &device_nb);
  1376. amd_iommu_stats_init();
  1377. return 0;
  1378. free_domains:
  1379. list_for_each_entry(iommu, &amd_iommu_list, list) {
  1380. if (iommu->default_dom)
  1381. dma_ops_domain_free(iommu->default_dom);
  1382. }
  1383. return ret;
  1384. }
  1385. /*****************************************************************************
  1386. *
  1387. * The following functions belong to the exported interface of AMD IOMMU
  1388. *
  1389. * This interface allows access to lower level functions of the IOMMU
  1390. * like protection domain handling and assignement of devices to domains
  1391. * which is not possible with the dma_ops interface.
  1392. *
  1393. *****************************************************************************/
  1394. static void cleanup_domain(struct protection_domain *domain)
  1395. {
  1396. unsigned long flags;
  1397. u16 devid;
  1398. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  1399. for (devid = 0; devid <= amd_iommu_last_bdf; ++devid)
  1400. if (amd_iommu_pd_table[devid] == domain)
  1401. __detach_device(domain, devid);
  1402. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  1403. }
  1404. static int amd_iommu_domain_init(struct iommu_domain *dom)
  1405. {
  1406. struct protection_domain *domain;
  1407. domain = kzalloc(sizeof(*domain), GFP_KERNEL);
  1408. if (!domain)
  1409. return -ENOMEM;
  1410. spin_lock_init(&domain->lock);
  1411. domain->mode = PAGE_MODE_3_LEVEL;
  1412. domain->id = domain_id_alloc();
  1413. if (!domain->id)
  1414. goto out_free;
  1415. domain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
  1416. if (!domain->pt_root)
  1417. goto out_free;
  1418. dom->priv = domain;
  1419. return 0;
  1420. out_free:
  1421. kfree(domain);
  1422. return -ENOMEM;
  1423. }
  1424. static void amd_iommu_domain_destroy(struct iommu_domain *dom)
  1425. {
  1426. struct protection_domain *domain = dom->priv;
  1427. if (!domain)
  1428. return;
  1429. if (domain->dev_cnt > 0)
  1430. cleanup_domain(domain);
  1431. BUG_ON(domain->dev_cnt != 0);
  1432. free_pagetable(domain);
  1433. domain_id_free(domain->id);
  1434. kfree(domain);
  1435. dom->priv = NULL;
  1436. }
  1437. static void amd_iommu_detach_device(struct iommu_domain *dom,
  1438. struct device *dev)
  1439. {
  1440. struct protection_domain *domain = dom->priv;
  1441. struct amd_iommu *iommu;
  1442. struct pci_dev *pdev;
  1443. u16 devid;
  1444. if (dev->bus != &pci_bus_type)
  1445. return;
  1446. pdev = to_pci_dev(dev);
  1447. devid = calc_devid(pdev->bus->number, pdev->devfn);
  1448. if (devid > 0)
  1449. detach_device(domain, devid);
  1450. iommu = amd_iommu_rlookup_table[devid];
  1451. if (!iommu)
  1452. return;
  1453. iommu_queue_inv_dev_entry(iommu, devid);
  1454. iommu_completion_wait(iommu);
  1455. }
  1456. static int amd_iommu_attach_device(struct iommu_domain *dom,
  1457. struct device *dev)
  1458. {
  1459. struct protection_domain *domain = dom->priv;
  1460. struct protection_domain *old_domain;
  1461. struct amd_iommu *iommu;
  1462. struct pci_dev *pdev;
  1463. u16 devid;
  1464. if (dev->bus != &pci_bus_type)
  1465. return -EINVAL;
  1466. pdev = to_pci_dev(dev);
  1467. devid = calc_devid(pdev->bus->number, pdev->devfn);
  1468. if (devid >= amd_iommu_last_bdf ||
  1469. devid != amd_iommu_alias_table[devid])
  1470. return -EINVAL;
  1471. iommu = amd_iommu_rlookup_table[devid];
  1472. if (!iommu)
  1473. return -EINVAL;
  1474. old_domain = domain_for_device(devid);
  1475. if (old_domain)
  1476. return -EBUSY;
  1477. attach_device(iommu, domain, devid);
  1478. iommu_completion_wait(iommu);
  1479. return 0;
  1480. }
  1481. static int amd_iommu_map_range(struct iommu_domain *dom,
  1482. unsigned long iova, phys_addr_t paddr,
  1483. size_t size, int iommu_prot)
  1484. {
  1485. struct protection_domain *domain = dom->priv;
  1486. unsigned long i, npages = iommu_num_pages(paddr, size, PAGE_SIZE);
  1487. int prot = 0;
  1488. int ret;
  1489. if (iommu_prot & IOMMU_READ)
  1490. prot |= IOMMU_PROT_IR;
  1491. if (iommu_prot & IOMMU_WRITE)
  1492. prot |= IOMMU_PROT_IW;
  1493. iova &= PAGE_MASK;
  1494. paddr &= PAGE_MASK;
  1495. for (i = 0; i < npages; ++i) {
  1496. ret = iommu_map_page(domain, iova, paddr, prot);
  1497. if (ret)
  1498. return ret;
  1499. iova += PAGE_SIZE;
  1500. paddr += PAGE_SIZE;
  1501. }
  1502. return 0;
  1503. }
  1504. static void amd_iommu_unmap_range(struct iommu_domain *dom,
  1505. unsigned long iova, size_t size)
  1506. {
  1507. struct protection_domain *domain = dom->priv;
  1508. unsigned long i, npages = iommu_num_pages(iova, size, PAGE_SIZE);
  1509. iova &= PAGE_MASK;
  1510. for (i = 0; i < npages; ++i) {
  1511. iommu_unmap_page(domain, iova);
  1512. iova += PAGE_SIZE;
  1513. }
  1514. iommu_flush_domain(domain->id);
  1515. }
  1516. static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
  1517. unsigned long iova)
  1518. {
  1519. struct protection_domain *domain = dom->priv;
  1520. unsigned long offset = iova & ~PAGE_MASK;
  1521. phys_addr_t paddr;
  1522. u64 *pte;
  1523. pte = &domain->pt_root[IOMMU_PTE_L2_INDEX(iova)];
  1524. if (!IOMMU_PTE_PRESENT(*pte))
  1525. return 0;
  1526. pte = IOMMU_PTE_PAGE(*pte);
  1527. pte = &pte[IOMMU_PTE_L1_INDEX(iova)];
  1528. if (!IOMMU_PTE_PRESENT(*pte))
  1529. return 0;
  1530. pte = IOMMU_PTE_PAGE(*pte);
  1531. pte = &pte[IOMMU_PTE_L0_INDEX(iova)];
  1532. if (!IOMMU_PTE_PRESENT(*pte))
  1533. return 0;
  1534. paddr = *pte & IOMMU_PAGE_MASK;
  1535. paddr |= offset;
  1536. return paddr;
  1537. }
  1538. static struct iommu_ops amd_iommu_ops = {
  1539. .domain_init = amd_iommu_domain_init,
  1540. .domain_destroy = amd_iommu_domain_destroy,
  1541. .attach_dev = amd_iommu_attach_device,
  1542. .detach_dev = amd_iommu_detach_device,
  1543. .map = amd_iommu_map_range,
  1544. .unmap = amd_iommu_unmap_range,
  1545. .iova_to_phys = amd_iommu_iova_to_phys,
  1546. };