intel-gtt.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <asm/smp.h>
  24. #include "agp.h"
  25. #include "intel-agp.h"
  26. #include <linux/intel-gtt.h>
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_DMAR).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_DMAR
  35. #define USE_PCI_DMA_API 1
  36. #endif
  37. /* Max amount of stolen space, anything above will be returned to Linux */
  38. int intel_max_stolen = 32 * 1024 * 1024;
  39. EXPORT_SYMBOL(intel_max_stolen);
  40. static const struct aper_size_info_fixed intel_i810_sizes[] =
  41. {
  42. {64, 16384, 4},
  43. /* The 32M mode still requires a 64k gatt */
  44. {32, 8192, 4}
  45. };
  46. #define AGP_DCACHE_MEMORY 1
  47. #define AGP_PHYS_MEMORY 2
  48. #define INTEL_AGP_CACHED_MEMORY 3
  49. static struct gatt_mask intel_i810_masks[] =
  50. {
  51. {.mask = I810_PTE_VALID, .type = 0},
  52. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  53. {.mask = I810_PTE_VALID, .type = 0},
  54. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  55. .type = INTEL_AGP_CACHED_MEMORY}
  56. };
  57. #define INTEL_AGP_UNCACHED_MEMORY 0
  58. #define INTEL_AGP_CACHED_MEMORY_LLC 1
  59. #define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
  60. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
  61. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
  62. static struct gatt_mask intel_gen6_masks[] =
  63. {
  64. {.mask = I810_PTE_VALID | GEN6_PTE_UNCACHED,
  65. .type = INTEL_AGP_UNCACHED_MEMORY },
  66. {.mask = I810_PTE_VALID | GEN6_PTE_LLC,
  67. .type = INTEL_AGP_CACHED_MEMORY_LLC },
  68. {.mask = I810_PTE_VALID | GEN6_PTE_LLC | GEN6_PTE_GFDT,
  69. .type = INTEL_AGP_CACHED_MEMORY_LLC_GFDT },
  70. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC,
  71. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC },
  72. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC | GEN6_PTE_GFDT,
  73. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT },
  74. };
  75. static struct _intel_private {
  76. struct intel_gtt base;
  77. struct pci_dev *pcidev; /* device one */
  78. struct pci_dev *bridge_dev;
  79. u8 __iomem *registers;
  80. u32 __iomem *gtt; /* I915G */
  81. int num_dcache_entries;
  82. union {
  83. void __iomem *i9xx_flush_page;
  84. void *i8xx_flush_page;
  85. };
  86. struct page *i8xx_page;
  87. struct resource ifp_resource;
  88. int resource_valid;
  89. } intel_private;
  90. #ifdef USE_PCI_DMA_API
  91. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  92. {
  93. *ret = pci_map_page(intel_private.pcidev, page, 0,
  94. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  95. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  96. return -EINVAL;
  97. return 0;
  98. }
  99. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  100. {
  101. pci_unmap_page(intel_private.pcidev, dma,
  102. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  103. }
  104. static void intel_agp_free_sglist(struct agp_memory *mem)
  105. {
  106. struct sg_table st;
  107. st.sgl = mem->sg_list;
  108. st.orig_nents = st.nents = mem->page_count;
  109. sg_free_table(&st);
  110. mem->sg_list = NULL;
  111. mem->num_sg = 0;
  112. }
  113. static int intel_agp_map_memory(struct agp_memory *mem)
  114. {
  115. struct sg_table st;
  116. struct scatterlist *sg;
  117. int i;
  118. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  119. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  120. goto err;
  121. mem->sg_list = sg = st.sgl;
  122. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  123. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  124. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  125. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  126. if (unlikely(!mem->num_sg))
  127. goto err;
  128. return 0;
  129. err:
  130. sg_free_table(&st);
  131. return -ENOMEM;
  132. }
  133. static void intel_agp_unmap_memory(struct agp_memory *mem)
  134. {
  135. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  136. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  137. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  138. intel_agp_free_sglist(mem);
  139. }
  140. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  141. off_t pg_start, int mask_type)
  142. {
  143. struct scatterlist *sg;
  144. int i, j;
  145. j = pg_start;
  146. WARN_ON(!mem->num_sg);
  147. if (mem->num_sg == mem->page_count) {
  148. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  149. writel(agp_bridge->driver->mask_memory(agp_bridge,
  150. sg_dma_address(sg), mask_type),
  151. intel_private.gtt+j);
  152. j++;
  153. }
  154. } else {
  155. /* sg may merge pages, but we have to separate
  156. * per-page addr for GTT */
  157. unsigned int len, m;
  158. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  159. len = sg_dma_len(sg) / PAGE_SIZE;
  160. for (m = 0; m < len; m++) {
  161. writel(agp_bridge->driver->mask_memory(agp_bridge,
  162. sg_dma_address(sg) + m * PAGE_SIZE,
  163. mask_type),
  164. intel_private.gtt+j);
  165. j++;
  166. }
  167. }
  168. }
  169. readl(intel_private.gtt+j-1);
  170. }
  171. #else
  172. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  173. off_t pg_start, int mask_type)
  174. {
  175. int i, j;
  176. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  177. writel(agp_bridge->driver->mask_memory(agp_bridge,
  178. page_to_phys(mem->pages[i]), mask_type),
  179. intel_private.gtt+j);
  180. }
  181. readl(intel_private.gtt+j-1);
  182. }
  183. #endif
  184. static int intel_i810_fetch_size(void)
  185. {
  186. u32 smram_miscc;
  187. struct aper_size_info_fixed *values;
  188. pci_read_config_dword(intel_private.bridge_dev,
  189. I810_SMRAM_MISCC, &smram_miscc);
  190. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  191. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  192. dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
  193. return 0;
  194. }
  195. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  196. agp_bridge->current_size = (void *) (values + 1);
  197. agp_bridge->aperture_size_idx = 1;
  198. return values[1].size;
  199. } else {
  200. agp_bridge->current_size = (void *) (values);
  201. agp_bridge->aperture_size_idx = 0;
  202. return values[0].size;
  203. }
  204. return 0;
  205. }
  206. static int intel_i810_configure(void)
  207. {
  208. struct aper_size_info_fixed *current_size;
  209. u32 temp;
  210. int i;
  211. current_size = A_SIZE_FIX(agp_bridge->current_size);
  212. if (!intel_private.registers) {
  213. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  214. temp &= 0xfff80000;
  215. intel_private.registers = ioremap(temp, 128 * 4096);
  216. if (!intel_private.registers) {
  217. dev_err(&intel_private.pcidev->dev,
  218. "can't remap memory\n");
  219. return -ENOMEM;
  220. }
  221. }
  222. if ((readl(intel_private.registers+I810_DRAM_CTL)
  223. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  224. /* This will need to be dynamically assigned */
  225. dev_info(&intel_private.pcidev->dev,
  226. "detected 4MB dedicated video ram\n");
  227. intel_private.num_dcache_entries = 1024;
  228. }
  229. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  230. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  231. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  232. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  233. if (agp_bridge->driver->needs_scratch_page) {
  234. for (i = 0; i < current_size->num_entries; i++) {
  235. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  236. }
  237. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  238. }
  239. global_cache_flush();
  240. return 0;
  241. }
  242. static void intel_i810_cleanup(void)
  243. {
  244. writel(0, intel_private.registers+I810_PGETBL_CTL);
  245. readl(intel_private.registers); /* PCI Posting. */
  246. iounmap(intel_private.registers);
  247. }
  248. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  249. {
  250. return;
  251. }
  252. /* Exists to support ARGB cursors */
  253. static struct page *i8xx_alloc_pages(void)
  254. {
  255. struct page *page;
  256. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  257. if (page == NULL)
  258. return NULL;
  259. if (set_pages_uc(page, 4) < 0) {
  260. set_pages_wb(page, 4);
  261. __free_pages(page, 2);
  262. return NULL;
  263. }
  264. get_page(page);
  265. atomic_inc(&agp_bridge->current_memory_agp);
  266. return page;
  267. }
  268. static void i8xx_destroy_pages(struct page *page)
  269. {
  270. if (page == NULL)
  271. return;
  272. set_pages_wb(page, 4);
  273. put_page(page);
  274. __free_pages(page, 2);
  275. atomic_dec(&agp_bridge->current_memory_agp);
  276. }
  277. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  278. int type)
  279. {
  280. if (type < AGP_USER_TYPES)
  281. return type;
  282. else if (type == AGP_USER_CACHED_MEMORY)
  283. return INTEL_AGP_CACHED_MEMORY;
  284. else
  285. return 0;
  286. }
  287. static int intel_gen6_type_to_mask_type(struct agp_bridge_data *bridge,
  288. int type)
  289. {
  290. unsigned int type_mask = type & ~AGP_USER_CACHED_MEMORY_GFDT;
  291. unsigned int gfdt = type & AGP_USER_CACHED_MEMORY_GFDT;
  292. if (type_mask == AGP_USER_UNCACHED_MEMORY)
  293. return INTEL_AGP_UNCACHED_MEMORY;
  294. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC)
  295. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT :
  296. INTEL_AGP_CACHED_MEMORY_LLC_MLC;
  297. else /* set 'normal'/'cached' to LLC by default */
  298. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_GFDT :
  299. INTEL_AGP_CACHED_MEMORY_LLC;
  300. }
  301. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  302. int type)
  303. {
  304. int i, j, num_entries;
  305. void *temp;
  306. int ret = -EINVAL;
  307. int mask_type;
  308. if (mem->page_count == 0)
  309. goto out;
  310. temp = agp_bridge->current_size;
  311. num_entries = A_SIZE_FIX(temp)->num_entries;
  312. if ((pg_start + mem->page_count) > num_entries)
  313. goto out_err;
  314. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  315. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  316. ret = -EBUSY;
  317. goto out_err;
  318. }
  319. }
  320. if (type != mem->type)
  321. goto out_err;
  322. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  323. switch (mask_type) {
  324. case AGP_DCACHE_MEMORY:
  325. if (!mem->is_flushed)
  326. global_cache_flush();
  327. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  328. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  329. intel_private.registers+I810_PTE_BASE+(i*4));
  330. }
  331. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  332. break;
  333. case AGP_PHYS_MEMORY:
  334. case AGP_NORMAL_MEMORY:
  335. if (!mem->is_flushed)
  336. global_cache_flush();
  337. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  338. writel(agp_bridge->driver->mask_memory(agp_bridge,
  339. page_to_phys(mem->pages[i]), mask_type),
  340. intel_private.registers+I810_PTE_BASE+(j*4));
  341. }
  342. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  343. break;
  344. default:
  345. goto out_err;
  346. }
  347. out:
  348. ret = 0;
  349. out_err:
  350. mem->is_flushed = true;
  351. return ret;
  352. }
  353. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  354. int type)
  355. {
  356. int i;
  357. if (mem->page_count == 0)
  358. return 0;
  359. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  360. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  361. }
  362. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  363. return 0;
  364. }
  365. /*
  366. * The i810/i830 requires a physical address to program its mouse
  367. * pointer into hardware.
  368. * However the Xserver still writes to it through the agp aperture.
  369. */
  370. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  371. {
  372. struct agp_memory *new;
  373. struct page *page;
  374. switch (pg_count) {
  375. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  376. break;
  377. case 4:
  378. /* kludge to get 4 physical pages for ARGB cursor */
  379. page = i8xx_alloc_pages();
  380. break;
  381. default:
  382. return NULL;
  383. }
  384. if (page == NULL)
  385. return NULL;
  386. new = agp_create_memory(pg_count);
  387. if (new == NULL)
  388. return NULL;
  389. new->pages[0] = page;
  390. if (pg_count == 4) {
  391. /* kludge to get 4 physical pages for ARGB cursor */
  392. new->pages[1] = new->pages[0] + 1;
  393. new->pages[2] = new->pages[1] + 1;
  394. new->pages[3] = new->pages[2] + 1;
  395. }
  396. new->page_count = pg_count;
  397. new->num_scratch_pages = pg_count;
  398. new->type = AGP_PHYS_MEMORY;
  399. new->physical = page_to_phys(new->pages[0]);
  400. return new;
  401. }
  402. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  403. {
  404. struct agp_memory *new;
  405. if (type == AGP_DCACHE_MEMORY) {
  406. if (pg_count != intel_private.num_dcache_entries)
  407. return NULL;
  408. new = agp_create_memory(1);
  409. if (new == NULL)
  410. return NULL;
  411. new->type = AGP_DCACHE_MEMORY;
  412. new->page_count = pg_count;
  413. new->num_scratch_pages = 0;
  414. agp_free_page_array(new);
  415. return new;
  416. }
  417. if (type == AGP_PHYS_MEMORY)
  418. return alloc_agpphysmem_i8xx(pg_count, type);
  419. return NULL;
  420. }
  421. static void intel_i810_free_by_type(struct agp_memory *curr)
  422. {
  423. agp_free_key(curr->key);
  424. if (curr->type == AGP_PHYS_MEMORY) {
  425. if (curr->page_count == 4)
  426. i8xx_destroy_pages(curr->pages[0]);
  427. else {
  428. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  429. AGP_PAGE_DESTROY_UNMAP);
  430. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  431. AGP_PAGE_DESTROY_FREE);
  432. }
  433. agp_free_page_array(curr);
  434. }
  435. kfree(curr);
  436. }
  437. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  438. dma_addr_t addr, int type)
  439. {
  440. /* Type checking must be done elsewhere */
  441. return addr | bridge->driver->masks[type].mask;
  442. }
  443. static struct aper_size_info_fixed intel_i830_sizes[] =
  444. {
  445. {128, 32768, 5},
  446. /* The 64M mode still requires a 128k gatt */
  447. {64, 16384, 5},
  448. {256, 65536, 6},
  449. {512, 131072, 7},
  450. };
  451. static void intel_i830_init_gtt_entries(void)
  452. {
  453. u16 gmch_ctrl;
  454. int gtt_entries = 0;
  455. u8 rdct;
  456. int local = 0;
  457. static const int ddt[4] = { 0, 16, 32, 64 };
  458. int size; /* reserved space (in kb) at the top of stolen memory */
  459. pci_read_config_word(intel_private.bridge_dev,
  460. I830_GMCH_CTRL, &gmch_ctrl);
  461. if (IS_I965) {
  462. u32 pgetbl_ctl;
  463. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  464. /* The 965 has a field telling us the size of the GTT,
  465. * which may be larger than what is necessary to map the
  466. * aperture.
  467. */
  468. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  469. case I965_PGETBL_SIZE_128KB:
  470. size = 128;
  471. break;
  472. case I965_PGETBL_SIZE_256KB:
  473. size = 256;
  474. break;
  475. case I965_PGETBL_SIZE_512KB:
  476. size = 512;
  477. break;
  478. case I965_PGETBL_SIZE_1MB:
  479. size = 1024;
  480. break;
  481. case I965_PGETBL_SIZE_2MB:
  482. size = 2048;
  483. break;
  484. case I965_PGETBL_SIZE_1_5MB:
  485. size = 1024 + 512;
  486. break;
  487. default:
  488. dev_info(&intel_private.pcidev->dev,
  489. "unknown page table size, assuming 512KB\n");
  490. size = 512;
  491. }
  492. size += 4; /* add in BIOS popup space */
  493. } else if (IS_G33 && !IS_PINEVIEW) {
  494. /* G33's GTT size defined in gmch_ctrl */
  495. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  496. case G33_PGETBL_SIZE_1M:
  497. size = 1024;
  498. break;
  499. case G33_PGETBL_SIZE_2M:
  500. size = 2048;
  501. break;
  502. default:
  503. dev_info(&intel_private.bridge_dev->dev,
  504. "unknown page table size 0x%x, assuming 512KB\n",
  505. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  506. size = 512;
  507. }
  508. size += 4;
  509. } else if (IS_G4X || IS_PINEVIEW) {
  510. /* On 4 series hardware, GTT stolen is separate from graphics
  511. * stolen, ignore it in stolen gtt entries counting. However,
  512. * 4KB of the stolen memory doesn't get mapped to the GTT.
  513. */
  514. size = 4;
  515. } else {
  516. /* On previous hardware, the GTT size was just what was
  517. * required to map the aperture.
  518. */
  519. size = agp_bridge->driver->fetch_size() + 4;
  520. }
  521. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  522. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  523. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  524. case I830_GMCH_GMS_STOLEN_512:
  525. gtt_entries = KB(512) - KB(size);
  526. break;
  527. case I830_GMCH_GMS_STOLEN_1024:
  528. gtt_entries = MB(1) - KB(size);
  529. break;
  530. case I830_GMCH_GMS_STOLEN_8192:
  531. gtt_entries = MB(8) - KB(size);
  532. break;
  533. case I830_GMCH_GMS_LOCAL:
  534. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  535. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  536. MB(ddt[I830_RDRAM_DDT(rdct)]);
  537. local = 1;
  538. break;
  539. default:
  540. gtt_entries = 0;
  541. break;
  542. }
  543. } else if (IS_SNB) {
  544. /*
  545. * SandyBridge has new memory control reg at 0x50.w
  546. */
  547. u16 snb_gmch_ctl;
  548. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  549. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  550. case SNB_GMCH_GMS_STOLEN_32M:
  551. gtt_entries = MB(32) - KB(size);
  552. break;
  553. case SNB_GMCH_GMS_STOLEN_64M:
  554. gtt_entries = MB(64) - KB(size);
  555. break;
  556. case SNB_GMCH_GMS_STOLEN_96M:
  557. gtt_entries = MB(96) - KB(size);
  558. break;
  559. case SNB_GMCH_GMS_STOLEN_128M:
  560. gtt_entries = MB(128) - KB(size);
  561. break;
  562. case SNB_GMCH_GMS_STOLEN_160M:
  563. gtt_entries = MB(160) - KB(size);
  564. break;
  565. case SNB_GMCH_GMS_STOLEN_192M:
  566. gtt_entries = MB(192) - KB(size);
  567. break;
  568. case SNB_GMCH_GMS_STOLEN_224M:
  569. gtt_entries = MB(224) - KB(size);
  570. break;
  571. case SNB_GMCH_GMS_STOLEN_256M:
  572. gtt_entries = MB(256) - KB(size);
  573. break;
  574. case SNB_GMCH_GMS_STOLEN_288M:
  575. gtt_entries = MB(288) - KB(size);
  576. break;
  577. case SNB_GMCH_GMS_STOLEN_320M:
  578. gtt_entries = MB(320) - KB(size);
  579. break;
  580. case SNB_GMCH_GMS_STOLEN_352M:
  581. gtt_entries = MB(352) - KB(size);
  582. break;
  583. case SNB_GMCH_GMS_STOLEN_384M:
  584. gtt_entries = MB(384) - KB(size);
  585. break;
  586. case SNB_GMCH_GMS_STOLEN_416M:
  587. gtt_entries = MB(416) - KB(size);
  588. break;
  589. case SNB_GMCH_GMS_STOLEN_448M:
  590. gtt_entries = MB(448) - KB(size);
  591. break;
  592. case SNB_GMCH_GMS_STOLEN_480M:
  593. gtt_entries = MB(480) - KB(size);
  594. break;
  595. case SNB_GMCH_GMS_STOLEN_512M:
  596. gtt_entries = MB(512) - KB(size);
  597. break;
  598. }
  599. } else {
  600. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  601. case I855_GMCH_GMS_STOLEN_1M:
  602. gtt_entries = MB(1) - KB(size);
  603. break;
  604. case I855_GMCH_GMS_STOLEN_4M:
  605. gtt_entries = MB(4) - KB(size);
  606. break;
  607. case I855_GMCH_GMS_STOLEN_8M:
  608. gtt_entries = MB(8) - KB(size);
  609. break;
  610. case I855_GMCH_GMS_STOLEN_16M:
  611. gtt_entries = MB(16) - KB(size);
  612. break;
  613. case I855_GMCH_GMS_STOLEN_32M:
  614. gtt_entries = MB(32) - KB(size);
  615. break;
  616. case I915_GMCH_GMS_STOLEN_48M:
  617. /* Check it's really I915G */
  618. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  619. gtt_entries = MB(48) - KB(size);
  620. else
  621. gtt_entries = 0;
  622. break;
  623. case I915_GMCH_GMS_STOLEN_64M:
  624. /* Check it's really I915G */
  625. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  626. gtt_entries = MB(64) - KB(size);
  627. else
  628. gtt_entries = 0;
  629. break;
  630. case G33_GMCH_GMS_STOLEN_128M:
  631. if (IS_G33 || IS_I965 || IS_G4X)
  632. gtt_entries = MB(128) - KB(size);
  633. else
  634. gtt_entries = 0;
  635. break;
  636. case G33_GMCH_GMS_STOLEN_256M:
  637. if (IS_G33 || IS_I965 || IS_G4X)
  638. gtt_entries = MB(256) - KB(size);
  639. else
  640. gtt_entries = 0;
  641. break;
  642. case INTEL_GMCH_GMS_STOLEN_96M:
  643. if (IS_I965 || IS_G4X)
  644. gtt_entries = MB(96) - KB(size);
  645. else
  646. gtt_entries = 0;
  647. break;
  648. case INTEL_GMCH_GMS_STOLEN_160M:
  649. if (IS_I965 || IS_G4X)
  650. gtt_entries = MB(160) - KB(size);
  651. else
  652. gtt_entries = 0;
  653. break;
  654. case INTEL_GMCH_GMS_STOLEN_224M:
  655. if (IS_I965 || IS_G4X)
  656. gtt_entries = MB(224) - KB(size);
  657. else
  658. gtt_entries = 0;
  659. break;
  660. case INTEL_GMCH_GMS_STOLEN_352M:
  661. if (IS_I965 || IS_G4X)
  662. gtt_entries = MB(352) - KB(size);
  663. else
  664. gtt_entries = 0;
  665. break;
  666. default:
  667. gtt_entries = 0;
  668. break;
  669. }
  670. }
  671. if (!local && gtt_entries > intel_max_stolen) {
  672. dev_info(&intel_private.bridge_dev->dev,
  673. "detected %dK stolen memory, trimming to %dK\n",
  674. gtt_entries / KB(1), intel_max_stolen / KB(1));
  675. gtt_entries = intel_max_stolen / KB(4);
  676. } else if (gtt_entries > 0) {
  677. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  678. gtt_entries / KB(1), local ? "local" : "stolen");
  679. gtt_entries /= KB(4);
  680. } else {
  681. dev_info(&intel_private.bridge_dev->dev,
  682. "no pre-allocated video memory detected\n");
  683. gtt_entries = 0;
  684. }
  685. intel_private.base.gtt_stolen_entries = gtt_entries;
  686. }
  687. static void intel_i830_fini_flush(void)
  688. {
  689. kunmap(intel_private.i8xx_page);
  690. intel_private.i8xx_flush_page = NULL;
  691. unmap_page_from_agp(intel_private.i8xx_page);
  692. __free_page(intel_private.i8xx_page);
  693. intel_private.i8xx_page = NULL;
  694. }
  695. static void intel_i830_setup_flush(void)
  696. {
  697. /* return if we've already set the flush mechanism up */
  698. if (intel_private.i8xx_page)
  699. return;
  700. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  701. if (!intel_private.i8xx_page)
  702. return;
  703. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  704. if (!intel_private.i8xx_flush_page)
  705. intel_i830_fini_flush();
  706. }
  707. /* The chipset_flush interface needs to get data that has already been
  708. * flushed out of the CPU all the way out to main memory, because the GPU
  709. * doesn't snoop those buffers.
  710. *
  711. * The 8xx series doesn't have the same lovely interface for flushing the
  712. * chipset write buffers that the later chips do. According to the 865
  713. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  714. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  715. * that it'll push whatever was in there out. It appears to work.
  716. */
  717. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  718. {
  719. unsigned int *pg = intel_private.i8xx_flush_page;
  720. memset(pg, 0, 1024);
  721. if (cpu_has_clflush)
  722. clflush_cache_range(pg, 1024);
  723. else if (wbinvd_on_all_cpus() != 0)
  724. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  725. }
  726. /* The intel i830 automatically initializes the agp aperture during POST.
  727. * Use the memory already set aside for in the GTT.
  728. */
  729. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  730. {
  731. int page_order;
  732. struct aper_size_info_fixed *size;
  733. int num_entries;
  734. u32 temp;
  735. size = agp_bridge->current_size;
  736. page_order = size->page_order;
  737. num_entries = size->num_entries;
  738. agp_bridge->gatt_table_real = NULL;
  739. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  740. temp &= 0xfff80000;
  741. intel_private.registers = ioremap(temp, 128 * 4096);
  742. if (!intel_private.registers)
  743. return -ENOMEM;
  744. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  745. global_cache_flush(); /* FIXME: ?? */
  746. /* we have to call this as early as possible after the MMIO base address is known */
  747. intel_i830_init_gtt_entries();
  748. if (intel_private.base.gtt_stolen_entries == 0) {
  749. iounmap(intel_private.registers);
  750. return -ENOMEM;
  751. }
  752. agp_bridge->gatt_table = NULL;
  753. agp_bridge->gatt_bus_addr = temp;
  754. return 0;
  755. }
  756. /* Return the gatt table to a sane state. Use the top of stolen
  757. * memory for the GTT.
  758. */
  759. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  760. {
  761. return 0;
  762. }
  763. static int intel_i830_fetch_size(void)
  764. {
  765. u16 gmch_ctrl;
  766. struct aper_size_info_fixed *values;
  767. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  768. if (intel_private.bridge_dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  769. intel_private.bridge_dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  770. /* 855GM/852GM/865G has 128MB aperture size */
  771. agp_bridge->current_size = (void *) values;
  772. agp_bridge->aperture_size_idx = 0;
  773. return values[0].size;
  774. }
  775. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  776. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  777. agp_bridge->current_size = (void *) values;
  778. agp_bridge->aperture_size_idx = 0;
  779. return values[0].size;
  780. } else {
  781. agp_bridge->current_size = (void *) (values + 1);
  782. agp_bridge->aperture_size_idx = 1;
  783. return values[1].size;
  784. }
  785. return 0;
  786. }
  787. static int intel_i830_configure(void)
  788. {
  789. struct aper_size_info_fixed *current_size;
  790. u32 temp;
  791. u16 gmch_ctrl;
  792. int i;
  793. current_size = A_SIZE_FIX(agp_bridge->current_size);
  794. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  795. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  796. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  797. gmch_ctrl |= I830_GMCH_ENABLED;
  798. pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
  799. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  800. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  801. if (agp_bridge->driver->needs_scratch_page) {
  802. for (i = intel_private.base.gtt_stolen_entries; i < current_size->num_entries; i++) {
  803. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  804. }
  805. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  806. }
  807. global_cache_flush();
  808. intel_i830_setup_flush();
  809. return 0;
  810. }
  811. static void intel_i830_cleanup(void)
  812. {
  813. iounmap(intel_private.registers);
  814. }
  815. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  816. int type)
  817. {
  818. int i, j, num_entries;
  819. void *temp;
  820. int ret = -EINVAL;
  821. int mask_type;
  822. if (mem->page_count == 0)
  823. goto out;
  824. temp = agp_bridge->current_size;
  825. num_entries = A_SIZE_FIX(temp)->num_entries;
  826. if (pg_start < intel_private.base.gtt_stolen_entries) {
  827. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  828. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  829. pg_start, intel_private.base.gtt_stolen_entries);
  830. dev_info(&intel_private.pcidev->dev,
  831. "trying to insert into local/stolen memory\n");
  832. goto out_err;
  833. }
  834. if ((pg_start + mem->page_count) > num_entries)
  835. goto out_err;
  836. /* The i830 can't check the GTT for entries since its read only,
  837. * depend on the caller to make the correct offset decisions.
  838. */
  839. if (type != mem->type)
  840. goto out_err;
  841. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  842. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  843. mask_type != INTEL_AGP_CACHED_MEMORY)
  844. goto out_err;
  845. if (!mem->is_flushed)
  846. global_cache_flush();
  847. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  848. writel(agp_bridge->driver->mask_memory(agp_bridge,
  849. page_to_phys(mem->pages[i]), mask_type),
  850. intel_private.registers+I810_PTE_BASE+(j*4));
  851. }
  852. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  853. out:
  854. ret = 0;
  855. out_err:
  856. mem->is_flushed = true;
  857. return ret;
  858. }
  859. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  860. int type)
  861. {
  862. int i;
  863. if (mem->page_count == 0)
  864. return 0;
  865. if (pg_start < intel_private.base.gtt_stolen_entries) {
  866. dev_info(&intel_private.pcidev->dev,
  867. "trying to disable local/stolen memory\n");
  868. return -EINVAL;
  869. }
  870. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  871. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  872. }
  873. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  874. return 0;
  875. }
  876. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  877. {
  878. if (type == AGP_PHYS_MEMORY)
  879. return alloc_agpphysmem_i8xx(pg_count, type);
  880. /* always return NULL for other allocation types for now */
  881. return NULL;
  882. }
  883. static int intel_alloc_chipset_flush_resource(void)
  884. {
  885. int ret;
  886. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  887. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  888. pcibios_align_resource, intel_private.bridge_dev);
  889. return ret;
  890. }
  891. static void intel_i915_setup_chipset_flush(void)
  892. {
  893. int ret;
  894. u32 temp;
  895. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  896. if (!(temp & 0x1)) {
  897. intel_alloc_chipset_flush_resource();
  898. intel_private.resource_valid = 1;
  899. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  900. } else {
  901. temp &= ~1;
  902. intel_private.resource_valid = 1;
  903. intel_private.ifp_resource.start = temp;
  904. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  905. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  906. /* some BIOSes reserve this area in a pnp some don't */
  907. if (ret)
  908. intel_private.resource_valid = 0;
  909. }
  910. }
  911. static void intel_i965_g33_setup_chipset_flush(void)
  912. {
  913. u32 temp_hi, temp_lo;
  914. int ret;
  915. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  916. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  917. if (!(temp_lo & 0x1)) {
  918. intel_alloc_chipset_flush_resource();
  919. intel_private.resource_valid = 1;
  920. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  921. upper_32_bits(intel_private.ifp_resource.start));
  922. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  923. } else {
  924. u64 l64;
  925. temp_lo &= ~0x1;
  926. l64 = ((u64)temp_hi << 32) | temp_lo;
  927. intel_private.resource_valid = 1;
  928. intel_private.ifp_resource.start = l64;
  929. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  930. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  931. /* some BIOSes reserve this area in a pnp some don't */
  932. if (ret)
  933. intel_private.resource_valid = 0;
  934. }
  935. }
  936. static void intel_i9xx_setup_flush(void)
  937. {
  938. /* return if already configured */
  939. if (intel_private.ifp_resource.start)
  940. return;
  941. if (IS_SNB)
  942. return;
  943. /* setup a resource for this object */
  944. intel_private.ifp_resource.name = "Intel Flush Page";
  945. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  946. /* Setup chipset flush for 915 */
  947. if (IS_I965 || IS_G33 || IS_G4X) {
  948. intel_i965_g33_setup_chipset_flush();
  949. } else {
  950. intel_i915_setup_chipset_flush();
  951. }
  952. if (intel_private.ifp_resource.start)
  953. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  954. if (!intel_private.i9xx_flush_page)
  955. dev_err(&intel_private.pcidev->dev,
  956. "can't ioremap flush page - no chipset flushing\n");
  957. }
  958. static int intel_i9xx_configure(void)
  959. {
  960. struct aper_size_info_fixed *current_size;
  961. u32 temp;
  962. u16 gmch_ctrl;
  963. int i;
  964. current_size = A_SIZE_FIX(agp_bridge->current_size);
  965. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  966. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  967. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  968. gmch_ctrl |= I830_GMCH_ENABLED;
  969. pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
  970. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  971. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  972. if (agp_bridge->driver->needs_scratch_page) {
  973. for (i = intel_private.base.gtt_stolen_entries; i <
  974. intel_private.base.gtt_total_entries; i++) {
  975. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  976. }
  977. readl(intel_private.gtt+i-1); /* PCI Posting. */
  978. }
  979. global_cache_flush();
  980. intel_i9xx_setup_flush();
  981. return 0;
  982. }
  983. static void intel_i915_cleanup(void)
  984. {
  985. if (intel_private.i9xx_flush_page)
  986. iounmap(intel_private.i9xx_flush_page);
  987. if (intel_private.resource_valid)
  988. release_resource(&intel_private.ifp_resource);
  989. intel_private.ifp_resource.start = 0;
  990. intel_private.resource_valid = 0;
  991. iounmap(intel_private.gtt);
  992. iounmap(intel_private.registers);
  993. }
  994. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  995. {
  996. if (intel_private.i9xx_flush_page)
  997. writel(1, intel_private.i9xx_flush_page);
  998. }
  999. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  1000. int type)
  1001. {
  1002. int num_entries;
  1003. void *temp;
  1004. int ret = -EINVAL;
  1005. int mask_type;
  1006. if (mem->page_count == 0)
  1007. goto out;
  1008. temp = agp_bridge->current_size;
  1009. num_entries = A_SIZE_FIX(temp)->num_entries;
  1010. if (pg_start < intel_private.base.gtt_stolen_entries) {
  1011. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1012. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  1013. pg_start, intel_private.base.gtt_stolen_entries);
  1014. dev_info(&intel_private.pcidev->dev,
  1015. "trying to insert into local/stolen memory\n");
  1016. goto out_err;
  1017. }
  1018. if ((pg_start + mem->page_count) > num_entries)
  1019. goto out_err;
  1020. /* The i915 can't check the GTT for entries since it's read only;
  1021. * depend on the caller to make the correct offset decisions.
  1022. */
  1023. if (type != mem->type)
  1024. goto out_err;
  1025. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1026. if (!IS_SNB && mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1027. mask_type != INTEL_AGP_CACHED_MEMORY)
  1028. goto out_err;
  1029. if (!mem->is_flushed)
  1030. global_cache_flush();
  1031. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1032. out:
  1033. ret = 0;
  1034. out_err:
  1035. mem->is_flushed = true;
  1036. return ret;
  1037. }
  1038. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1039. int type)
  1040. {
  1041. int i;
  1042. if (mem->page_count == 0)
  1043. return 0;
  1044. if (pg_start < intel_private.base.gtt_stolen_entries) {
  1045. dev_info(&intel_private.pcidev->dev,
  1046. "trying to disable local/stolen memory\n");
  1047. return -EINVAL;
  1048. }
  1049. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1050. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1051. readl(intel_private.gtt+i-1);
  1052. return 0;
  1053. }
  1054. /* Return the aperture size by just checking the resource length. The effect
  1055. * described in the spec of the MSAC registers is just changing of the
  1056. * resource size.
  1057. */
  1058. static int intel_i9xx_fetch_size(void)
  1059. {
  1060. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1061. int aper_size; /* size in megabytes */
  1062. int i;
  1063. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1064. for (i = 0; i < num_sizes; i++) {
  1065. if (aper_size == intel_i830_sizes[i].size) {
  1066. agp_bridge->current_size = intel_i830_sizes + i;
  1067. return aper_size;
  1068. }
  1069. }
  1070. return 0;
  1071. }
  1072. static int intel_i915_get_gtt_size(void)
  1073. {
  1074. int size;
  1075. if (IS_G33) {
  1076. u16 gmch_ctrl;
  1077. /* G33's GTT size defined in gmch_ctrl */
  1078. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  1079. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  1080. case I830_GMCH_GMS_STOLEN_512:
  1081. size = 512;
  1082. break;
  1083. case I830_GMCH_GMS_STOLEN_1024:
  1084. size = 1024;
  1085. break;
  1086. case I830_GMCH_GMS_STOLEN_8192:
  1087. size = 8*1024;
  1088. break;
  1089. default:
  1090. dev_info(&intel_private.bridge_dev->dev,
  1091. "unknown page table size 0x%x, assuming 512KB\n",
  1092. (gmch_ctrl & I830_GMCH_GMS_MASK));
  1093. size = 512;
  1094. }
  1095. } else {
  1096. /* On previous hardware, the GTT size was just what was
  1097. * required to map the aperture.
  1098. */
  1099. size = agp_bridge->driver->fetch_size();
  1100. }
  1101. return KB(size);
  1102. }
  1103. /* The intel i915 automatically initializes the agp aperture during POST.
  1104. * Use the memory already set aside for in the GTT.
  1105. */
  1106. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1107. {
  1108. int page_order;
  1109. struct aper_size_info_fixed *size;
  1110. int num_entries;
  1111. u32 temp, temp2;
  1112. int gtt_map_size;
  1113. size = agp_bridge->current_size;
  1114. page_order = size->page_order;
  1115. num_entries = size->num_entries;
  1116. agp_bridge->gatt_table_real = NULL;
  1117. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1118. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1119. gtt_map_size = intel_i915_get_gtt_size();
  1120. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1121. if (!intel_private.gtt)
  1122. return -ENOMEM;
  1123. intel_private.base.gtt_total_entries = gtt_map_size / 4;
  1124. temp &= 0xfff80000;
  1125. intel_private.registers = ioremap(temp, 128 * 4096);
  1126. if (!intel_private.registers) {
  1127. iounmap(intel_private.gtt);
  1128. return -ENOMEM;
  1129. }
  1130. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1131. global_cache_flush(); /* FIXME: ? */
  1132. /* we have to call this as early as possible after the MMIO base address is known */
  1133. intel_i830_init_gtt_entries();
  1134. if (intel_private.base.gtt_stolen_entries == 0) {
  1135. iounmap(intel_private.gtt);
  1136. iounmap(intel_private.registers);
  1137. return -ENOMEM;
  1138. }
  1139. agp_bridge->gatt_table = NULL;
  1140. agp_bridge->gatt_bus_addr = temp;
  1141. return 0;
  1142. }
  1143. /*
  1144. * The i965 supports 36-bit physical addresses, but to keep
  1145. * the format of the GTT the same, the bits that don't fit
  1146. * in a 32-bit word are shifted down to bits 4..7.
  1147. *
  1148. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1149. * is always zero on 32-bit architectures, so no need to make
  1150. * this conditional.
  1151. */
  1152. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1153. dma_addr_t addr, int type)
  1154. {
  1155. /* Shift high bits down */
  1156. addr |= (addr >> 28) & 0xf0;
  1157. /* Type checking must be done elsewhere */
  1158. return addr | bridge->driver->masks[type].mask;
  1159. }
  1160. static unsigned long intel_gen6_mask_memory(struct agp_bridge_data *bridge,
  1161. dma_addr_t addr, int type)
  1162. {
  1163. /* gen6 has bit11-4 for physical addr bit39-32 */
  1164. addr |= (addr >> 28) & 0xff0;
  1165. /* Type checking must be done elsewhere */
  1166. return addr | bridge->driver->masks[type].mask;
  1167. }
  1168. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1169. {
  1170. u16 snb_gmch_ctl;
  1171. switch (intel_private.bridge_dev->device) {
  1172. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1173. case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
  1174. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1175. case PCI_DEVICE_ID_INTEL_G45_HB:
  1176. case PCI_DEVICE_ID_INTEL_G41_HB:
  1177. case PCI_DEVICE_ID_INTEL_B43_HB:
  1178. case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
  1179. case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
  1180. case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
  1181. case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
  1182. *gtt_offset = *gtt_size = MB(2);
  1183. break;
  1184. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB:
  1185. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB:
  1186. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_HB:
  1187. *gtt_offset = MB(2);
  1188. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  1189. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  1190. default:
  1191. case SNB_GTT_SIZE_0M:
  1192. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  1193. *gtt_size = MB(0);
  1194. break;
  1195. case SNB_GTT_SIZE_1M:
  1196. *gtt_size = MB(1);
  1197. break;
  1198. case SNB_GTT_SIZE_2M:
  1199. *gtt_size = MB(2);
  1200. break;
  1201. }
  1202. break;
  1203. default:
  1204. *gtt_offset = *gtt_size = KB(512);
  1205. }
  1206. }
  1207. /* The intel i965 automatically initializes the agp aperture during POST.
  1208. * Use the memory already set aside for in the GTT.
  1209. */
  1210. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1211. {
  1212. int page_order;
  1213. struct aper_size_info_fixed *size;
  1214. int num_entries;
  1215. u32 temp;
  1216. int gtt_offset, gtt_size;
  1217. size = agp_bridge->current_size;
  1218. page_order = size->page_order;
  1219. num_entries = size->num_entries;
  1220. agp_bridge->gatt_table_real = NULL;
  1221. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1222. temp &= 0xfff00000;
  1223. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1224. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1225. if (!intel_private.gtt)
  1226. return -ENOMEM;
  1227. intel_private.base.gtt_total_entries = gtt_size / 4;
  1228. intel_private.registers = ioremap(temp, 128 * 4096);
  1229. if (!intel_private.registers) {
  1230. iounmap(intel_private.gtt);
  1231. return -ENOMEM;
  1232. }
  1233. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1234. global_cache_flush(); /* FIXME: ? */
  1235. /* we have to call this as early as possible after the MMIO base address is known */
  1236. intel_i830_init_gtt_entries();
  1237. if (intel_private.base.gtt_stolen_entries == 0) {
  1238. iounmap(intel_private.gtt);
  1239. iounmap(intel_private.registers);
  1240. return -ENOMEM;
  1241. }
  1242. agp_bridge->gatt_table = NULL;
  1243. agp_bridge->gatt_bus_addr = temp;
  1244. return 0;
  1245. }
  1246. static const struct agp_bridge_driver intel_810_driver = {
  1247. .owner = THIS_MODULE,
  1248. .aperture_sizes = intel_i810_sizes,
  1249. .size_type = FIXED_APER_SIZE,
  1250. .num_aperture_sizes = 2,
  1251. .needs_scratch_page = true,
  1252. .configure = intel_i810_configure,
  1253. .fetch_size = intel_i810_fetch_size,
  1254. .cleanup = intel_i810_cleanup,
  1255. .mask_memory = intel_i810_mask_memory,
  1256. .masks = intel_i810_masks,
  1257. .agp_enable = intel_i810_agp_enable,
  1258. .cache_flush = global_cache_flush,
  1259. .create_gatt_table = agp_generic_create_gatt_table,
  1260. .free_gatt_table = agp_generic_free_gatt_table,
  1261. .insert_memory = intel_i810_insert_entries,
  1262. .remove_memory = intel_i810_remove_entries,
  1263. .alloc_by_type = intel_i810_alloc_by_type,
  1264. .free_by_type = intel_i810_free_by_type,
  1265. .agp_alloc_page = agp_generic_alloc_page,
  1266. .agp_alloc_pages = agp_generic_alloc_pages,
  1267. .agp_destroy_page = agp_generic_destroy_page,
  1268. .agp_destroy_pages = agp_generic_destroy_pages,
  1269. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1270. };
  1271. static const struct agp_bridge_driver intel_830_driver = {
  1272. .owner = THIS_MODULE,
  1273. .aperture_sizes = intel_i830_sizes,
  1274. .size_type = FIXED_APER_SIZE,
  1275. .num_aperture_sizes = 4,
  1276. .needs_scratch_page = true,
  1277. .configure = intel_i830_configure,
  1278. .fetch_size = intel_i830_fetch_size,
  1279. .cleanup = intel_i830_cleanup,
  1280. .mask_memory = intel_i810_mask_memory,
  1281. .masks = intel_i810_masks,
  1282. .agp_enable = intel_i810_agp_enable,
  1283. .cache_flush = global_cache_flush,
  1284. .create_gatt_table = intel_i830_create_gatt_table,
  1285. .free_gatt_table = intel_i830_free_gatt_table,
  1286. .insert_memory = intel_i830_insert_entries,
  1287. .remove_memory = intel_i830_remove_entries,
  1288. .alloc_by_type = intel_i830_alloc_by_type,
  1289. .free_by_type = intel_i810_free_by_type,
  1290. .agp_alloc_page = agp_generic_alloc_page,
  1291. .agp_alloc_pages = agp_generic_alloc_pages,
  1292. .agp_destroy_page = agp_generic_destroy_page,
  1293. .agp_destroy_pages = agp_generic_destroy_pages,
  1294. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1295. .chipset_flush = intel_i830_chipset_flush,
  1296. };
  1297. static const struct agp_bridge_driver intel_915_driver = {
  1298. .owner = THIS_MODULE,
  1299. .aperture_sizes = intel_i830_sizes,
  1300. .size_type = FIXED_APER_SIZE,
  1301. .num_aperture_sizes = 4,
  1302. .needs_scratch_page = true,
  1303. .configure = intel_i9xx_configure,
  1304. .fetch_size = intel_i9xx_fetch_size,
  1305. .cleanup = intel_i915_cleanup,
  1306. .mask_memory = intel_i810_mask_memory,
  1307. .masks = intel_i810_masks,
  1308. .agp_enable = intel_i810_agp_enable,
  1309. .cache_flush = global_cache_flush,
  1310. .create_gatt_table = intel_i915_create_gatt_table,
  1311. .free_gatt_table = intel_i830_free_gatt_table,
  1312. .insert_memory = intel_i915_insert_entries,
  1313. .remove_memory = intel_i915_remove_entries,
  1314. .alloc_by_type = intel_i830_alloc_by_type,
  1315. .free_by_type = intel_i810_free_by_type,
  1316. .agp_alloc_page = agp_generic_alloc_page,
  1317. .agp_alloc_pages = agp_generic_alloc_pages,
  1318. .agp_destroy_page = agp_generic_destroy_page,
  1319. .agp_destroy_pages = agp_generic_destroy_pages,
  1320. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1321. .chipset_flush = intel_i915_chipset_flush,
  1322. #ifdef USE_PCI_DMA_API
  1323. .agp_map_page = intel_agp_map_page,
  1324. .agp_unmap_page = intel_agp_unmap_page,
  1325. .agp_map_memory = intel_agp_map_memory,
  1326. .agp_unmap_memory = intel_agp_unmap_memory,
  1327. #endif
  1328. };
  1329. static const struct agp_bridge_driver intel_i965_driver = {
  1330. .owner = THIS_MODULE,
  1331. .aperture_sizes = intel_i830_sizes,
  1332. .size_type = FIXED_APER_SIZE,
  1333. .num_aperture_sizes = 4,
  1334. .needs_scratch_page = true,
  1335. .configure = intel_i9xx_configure,
  1336. .fetch_size = intel_i9xx_fetch_size,
  1337. .cleanup = intel_i915_cleanup,
  1338. .mask_memory = intel_i965_mask_memory,
  1339. .masks = intel_i810_masks,
  1340. .agp_enable = intel_i810_agp_enable,
  1341. .cache_flush = global_cache_flush,
  1342. .create_gatt_table = intel_i965_create_gatt_table,
  1343. .free_gatt_table = intel_i830_free_gatt_table,
  1344. .insert_memory = intel_i915_insert_entries,
  1345. .remove_memory = intel_i915_remove_entries,
  1346. .alloc_by_type = intel_i830_alloc_by_type,
  1347. .free_by_type = intel_i810_free_by_type,
  1348. .agp_alloc_page = agp_generic_alloc_page,
  1349. .agp_alloc_pages = agp_generic_alloc_pages,
  1350. .agp_destroy_page = agp_generic_destroy_page,
  1351. .agp_destroy_pages = agp_generic_destroy_pages,
  1352. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1353. .chipset_flush = intel_i915_chipset_flush,
  1354. #ifdef USE_PCI_DMA_API
  1355. .agp_map_page = intel_agp_map_page,
  1356. .agp_unmap_page = intel_agp_unmap_page,
  1357. .agp_map_memory = intel_agp_map_memory,
  1358. .agp_unmap_memory = intel_agp_unmap_memory,
  1359. #endif
  1360. };
  1361. static const struct agp_bridge_driver intel_gen6_driver = {
  1362. .owner = THIS_MODULE,
  1363. .aperture_sizes = intel_i830_sizes,
  1364. .size_type = FIXED_APER_SIZE,
  1365. .num_aperture_sizes = 4,
  1366. .needs_scratch_page = true,
  1367. .configure = intel_i9xx_configure,
  1368. .fetch_size = intel_i9xx_fetch_size,
  1369. .cleanup = intel_i915_cleanup,
  1370. .mask_memory = intel_gen6_mask_memory,
  1371. .masks = intel_gen6_masks,
  1372. .agp_enable = intel_i810_agp_enable,
  1373. .cache_flush = global_cache_flush,
  1374. .create_gatt_table = intel_i965_create_gatt_table,
  1375. .free_gatt_table = intel_i830_free_gatt_table,
  1376. .insert_memory = intel_i915_insert_entries,
  1377. .remove_memory = intel_i915_remove_entries,
  1378. .alloc_by_type = intel_i830_alloc_by_type,
  1379. .free_by_type = intel_i810_free_by_type,
  1380. .agp_alloc_page = agp_generic_alloc_page,
  1381. .agp_alloc_pages = agp_generic_alloc_pages,
  1382. .agp_destroy_page = agp_generic_destroy_page,
  1383. .agp_destroy_pages = agp_generic_destroy_pages,
  1384. .agp_type_to_mask_type = intel_gen6_type_to_mask_type,
  1385. .chipset_flush = intel_i915_chipset_flush,
  1386. #ifdef USE_PCI_DMA_API
  1387. .agp_map_page = intel_agp_map_page,
  1388. .agp_unmap_page = intel_agp_unmap_page,
  1389. .agp_map_memory = intel_agp_map_memory,
  1390. .agp_unmap_memory = intel_agp_unmap_memory,
  1391. #endif
  1392. };
  1393. static const struct agp_bridge_driver intel_g33_driver = {
  1394. .owner = THIS_MODULE,
  1395. .aperture_sizes = intel_i830_sizes,
  1396. .size_type = FIXED_APER_SIZE,
  1397. .num_aperture_sizes = 4,
  1398. .needs_scratch_page = true,
  1399. .configure = intel_i9xx_configure,
  1400. .fetch_size = intel_i9xx_fetch_size,
  1401. .cleanup = intel_i915_cleanup,
  1402. .mask_memory = intel_i965_mask_memory,
  1403. .masks = intel_i810_masks,
  1404. .agp_enable = intel_i810_agp_enable,
  1405. .cache_flush = global_cache_flush,
  1406. .create_gatt_table = intel_i915_create_gatt_table,
  1407. .free_gatt_table = intel_i830_free_gatt_table,
  1408. .insert_memory = intel_i915_insert_entries,
  1409. .remove_memory = intel_i915_remove_entries,
  1410. .alloc_by_type = intel_i830_alloc_by_type,
  1411. .free_by_type = intel_i810_free_by_type,
  1412. .agp_alloc_page = agp_generic_alloc_page,
  1413. .agp_alloc_pages = agp_generic_alloc_pages,
  1414. .agp_destroy_page = agp_generic_destroy_page,
  1415. .agp_destroy_pages = agp_generic_destroy_pages,
  1416. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1417. .chipset_flush = intel_i915_chipset_flush,
  1418. #ifdef USE_PCI_DMA_API
  1419. .agp_map_page = intel_agp_map_page,
  1420. .agp_unmap_page = intel_agp_unmap_page,
  1421. .agp_map_memory = intel_agp_map_memory,
  1422. .agp_unmap_memory = intel_agp_unmap_memory,
  1423. #endif
  1424. };
  1425. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1426. * driver and gmch_driver must be non-null, and find_gmch will determine
  1427. * which one should be used if a gmch_chip_id is present.
  1428. */
  1429. static const struct intel_gtt_driver_description {
  1430. unsigned int gmch_chip_id;
  1431. char *name;
  1432. const struct agp_bridge_driver *gmch_driver;
  1433. } intel_gtt_chipsets[] = {
  1434. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver },
  1435. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver },
  1436. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver },
  1437. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver },
  1438. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M", &intel_830_driver },
  1439. { PCI_DEVICE_ID_INTEL_82845G_IG, "830M", &intel_830_driver },
  1440. { PCI_DEVICE_ID_INTEL_82854_IG, "854", &intel_830_driver },
  1441. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM", &intel_830_driver },
  1442. { PCI_DEVICE_ID_INTEL_82865_IG, "865", &intel_830_driver },
  1443. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)", &intel_915_driver },
  1444. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G", &intel_915_driver },
  1445. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM", &intel_915_driver },
  1446. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G", &intel_915_driver },
  1447. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM", &intel_915_driver },
  1448. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME", &intel_915_driver },
  1449. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ", &intel_i965_driver },
  1450. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35", &intel_i965_driver },
  1451. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q", &intel_i965_driver },
  1452. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G", &intel_i965_driver },
  1453. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM", &intel_i965_driver },
  1454. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE", &intel_i965_driver },
  1455. { PCI_DEVICE_ID_INTEL_G33_IG, "G33", &intel_g33_driver },
  1456. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35", &intel_g33_driver },
  1457. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33", &intel_g33_driver },
  1458. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150", &intel_g33_driver },
  1459. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150", &intel_g33_driver },
  1460. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45", &intel_i965_driver },
  1461. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake", &intel_i965_driver },
  1462. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43", &intel_i965_driver },
  1463. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43", &intel_i965_driver },
  1464. { PCI_DEVICE_ID_INTEL_B43_IG, "B43", &intel_i965_driver },
  1465. { PCI_DEVICE_ID_INTEL_G41_IG, "G41", &intel_i965_driver },
  1466. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1467. "HD Graphics", &intel_i965_driver },
  1468. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1469. "HD Graphics", &intel_i965_driver },
  1470. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1471. "Sandybridge", &intel_gen6_driver },
  1472. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1473. "Sandybridge", &intel_gen6_driver },
  1474. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1475. "Sandybridge", &intel_gen6_driver },
  1476. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1477. "Sandybridge", &intel_gen6_driver },
  1478. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1479. "Sandybridge", &intel_gen6_driver },
  1480. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1481. "Sandybridge", &intel_gen6_driver },
  1482. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1483. "Sandybridge", &intel_gen6_driver },
  1484. { 0, NULL, NULL }
  1485. };
  1486. static int find_gmch(u16 device)
  1487. {
  1488. struct pci_dev *gmch_device;
  1489. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1490. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1491. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1492. device, gmch_device);
  1493. }
  1494. if (!gmch_device)
  1495. return 0;
  1496. intel_private.pcidev = gmch_device;
  1497. return 1;
  1498. }
  1499. int intel_gmch_probe(struct pci_dev *pdev,
  1500. struct agp_bridge_data *bridge)
  1501. {
  1502. int i, mask;
  1503. bridge->driver = NULL;
  1504. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1505. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1506. bridge->driver =
  1507. intel_gtt_chipsets[i].gmch_driver;
  1508. break;
  1509. }
  1510. }
  1511. if (!bridge->driver)
  1512. return 0;
  1513. bridge->dev_private_data = &intel_private;
  1514. bridge->dev = pdev;
  1515. intel_private.bridge_dev = pci_dev_get(pdev);
  1516. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1517. if (bridge->driver->mask_memory == intel_gen6_mask_memory)
  1518. mask = 40;
  1519. else if (bridge->driver->mask_memory == intel_i965_mask_memory)
  1520. mask = 36;
  1521. else
  1522. mask = 32;
  1523. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1524. dev_err(&intel_private.pcidev->dev,
  1525. "set gfx device dma mask %d-bit failed!\n", mask);
  1526. else
  1527. pci_set_consistent_dma_mask(intel_private.pcidev,
  1528. DMA_BIT_MASK(mask));
  1529. return 1;
  1530. }
  1531. EXPORT_SYMBOL(intel_gmch_probe);
  1532. void intel_gmch_remove(struct pci_dev *pdev)
  1533. {
  1534. if (intel_private.pcidev)
  1535. pci_dev_put(intel_private.pcidev);
  1536. if (intel_private.bridge_dev)
  1537. pci_dev_put(intel_private.bridge_dev);
  1538. }
  1539. EXPORT_SYMBOL(intel_gmch_remove);
  1540. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1541. MODULE_LICENSE("GPL and additional rights");