iwl-agn-lib.c 70 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 - 2010 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/etherdevice.h>
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/sched.h>
  34. #include "iwl-dev.h"
  35. #include "iwl-core.h"
  36. #include "iwl-io.h"
  37. #include "iwl-helpers.h"
  38. #include "iwl-agn-hw.h"
  39. #include "iwl-agn.h"
  40. #include "iwl-sta.h"
  41. static inline u32 iwlagn_get_scd_ssn(struct iwlagn_tx_resp *tx_resp)
  42. {
  43. return le32_to_cpup((__le32 *)&tx_resp->status +
  44. tx_resp->frame_count) & MAX_SN;
  45. }
  46. static void iwlagn_count_tx_err_status(struct iwl_priv *priv, u16 status)
  47. {
  48. status &= TX_STATUS_MSK;
  49. switch (status) {
  50. case TX_STATUS_POSTPONE_DELAY:
  51. priv->_agn.reply_tx_stats.pp_delay++;
  52. break;
  53. case TX_STATUS_POSTPONE_FEW_BYTES:
  54. priv->_agn.reply_tx_stats.pp_few_bytes++;
  55. break;
  56. case TX_STATUS_POSTPONE_BT_PRIO:
  57. priv->_agn.reply_tx_stats.pp_bt_prio++;
  58. break;
  59. case TX_STATUS_POSTPONE_QUIET_PERIOD:
  60. priv->_agn.reply_tx_stats.pp_quiet_period++;
  61. break;
  62. case TX_STATUS_POSTPONE_CALC_TTAK:
  63. priv->_agn.reply_tx_stats.pp_calc_ttak++;
  64. break;
  65. case TX_STATUS_FAIL_INTERNAL_CROSSED_RETRY:
  66. priv->_agn.reply_tx_stats.int_crossed_retry++;
  67. break;
  68. case TX_STATUS_FAIL_SHORT_LIMIT:
  69. priv->_agn.reply_tx_stats.short_limit++;
  70. break;
  71. case TX_STATUS_FAIL_LONG_LIMIT:
  72. priv->_agn.reply_tx_stats.long_limit++;
  73. break;
  74. case TX_STATUS_FAIL_FIFO_UNDERRUN:
  75. priv->_agn.reply_tx_stats.fifo_underrun++;
  76. break;
  77. case TX_STATUS_FAIL_DRAIN_FLOW:
  78. priv->_agn.reply_tx_stats.drain_flow++;
  79. break;
  80. case TX_STATUS_FAIL_RFKILL_FLUSH:
  81. priv->_agn.reply_tx_stats.rfkill_flush++;
  82. break;
  83. case TX_STATUS_FAIL_LIFE_EXPIRE:
  84. priv->_agn.reply_tx_stats.life_expire++;
  85. break;
  86. case TX_STATUS_FAIL_DEST_PS:
  87. priv->_agn.reply_tx_stats.dest_ps++;
  88. break;
  89. case TX_STATUS_FAIL_HOST_ABORTED:
  90. priv->_agn.reply_tx_stats.host_abort++;
  91. break;
  92. case TX_STATUS_FAIL_BT_RETRY:
  93. priv->_agn.reply_tx_stats.bt_retry++;
  94. break;
  95. case TX_STATUS_FAIL_STA_INVALID:
  96. priv->_agn.reply_tx_stats.sta_invalid++;
  97. break;
  98. case TX_STATUS_FAIL_FRAG_DROPPED:
  99. priv->_agn.reply_tx_stats.frag_drop++;
  100. break;
  101. case TX_STATUS_FAIL_TID_DISABLE:
  102. priv->_agn.reply_tx_stats.tid_disable++;
  103. break;
  104. case TX_STATUS_FAIL_FIFO_FLUSHED:
  105. priv->_agn.reply_tx_stats.fifo_flush++;
  106. break;
  107. case TX_STATUS_FAIL_INSUFFICIENT_CF_POLL:
  108. priv->_agn.reply_tx_stats.insuff_cf_poll++;
  109. break;
  110. case TX_STATUS_FAIL_PASSIVE_NO_RX:
  111. priv->_agn.reply_tx_stats.fail_hw_drop++;
  112. break;
  113. case TX_STATUS_FAIL_NO_BEACON_ON_RADAR:
  114. priv->_agn.reply_tx_stats.sta_color_mismatch++;
  115. break;
  116. default:
  117. priv->_agn.reply_tx_stats.unknown++;
  118. break;
  119. }
  120. }
  121. static void iwlagn_count_agg_tx_err_status(struct iwl_priv *priv, u16 status)
  122. {
  123. status &= AGG_TX_STATUS_MSK;
  124. switch (status) {
  125. case AGG_TX_STATE_UNDERRUN_MSK:
  126. priv->_agn.reply_agg_tx_stats.underrun++;
  127. break;
  128. case AGG_TX_STATE_BT_PRIO_MSK:
  129. priv->_agn.reply_agg_tx_stats.bt_prio++;
  130. break;
  131. case AGG_TX_STATE_FEW_BYTES_MSK:
  132. priv->_agn.reply_agg_tx_stats.few_bytes++;
  133. break;
  134. case AGG_TX_STATE_ABORT_MSK:
  135. priv->_agn.reply_agg_tx_stats.abort++;
  136. break;
  137. case AGG_TX_STATE_LAST_SENT_TTL_MSK:
  138. priv->_agn.reply_agg_tx_stats.last_sent_ttl++;
  139. break;
  140. case AGG_TX_STATE_LAST_SENT_TRY_CNT_MSK:
  141. priv->_agn.reply_agg_tx_stats.last_sent_try++;
  142. break;
  143. case AGG_TX_STATE_LAST_SENT_BT_KILL_MSK:
  144. priv->_agn.reply_agg_tx_stats.last_sent_bt_kill++;
  145. break;
  146. case AGG_TX_STATE_SCD_QUERY_MSK:
  147. priv->_agn.reply_agg_tx_stats.scd_query++;
  148. break;
  149. case AGG_TX_STATE_TEST_BAD_CRC32_MSK:
  150. priv->_agn.reply_agg_tx_stats.bad_crc32++;
  151. break;
  152. case AGG_TX_STATE_RESPONSE_MSK:
  153. priv->_agn.reply_agg_tx_stats.response++;
  154. break;
  155. case AGG_TX_STATE_DUMP_TX_MSK:
  156. priv->_agn.reply_agg_tx_stats.dump_tx++;
  157. break;
  158. case AGG_TX_STATE_DELAY_TX_MSK:
  159. priv->_agn.reply_agg_tx_stats.delay_tx++;
  160. break;
  161. default:
  162. priv->_agn.reply_agg_tx_stats.unknown++;
  163. break;
  164. }
  165. }
  166. static void iwlagn_set_tx_status(struct iwl_priv *priv,
  167. struct ieee80211_tx_info *info,
  168. struct iwlagn_tx_resp *tx_resp,
  169. int txq_id, bool is_agg)
  170. {
  171. u16 status = le16_to_cpu(tx_resp->status.status);
  172. info->status.rates[0].count = tx_resp->failure_frame + 1;
  173. if (is_agg)
  174. info->flags &= ~IEEE80211_TX_CTL_AMPDU;
  175. info->flags |= iwl_tx_status_to_mac80211(status);
  176. iwlagn_hwrate_to_tx_control(priv, le32_to_cpu(tx_resp->rate_n_flags),
  177. info);
  178. if (!iwl_is_tx_success(status))
  179. iwlagn_count_tx_err_status(priv, status);
  180. IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
  181. "0x%x retries %d\n",
  182. txq_id,
  183. iwl_get_tx_fail_reason(status), status,
  184. le32_to_cpu(tx_resp->rate_n_flags),
  185. tx_resp->failure_frame);
  186. }
  187. #ifdef CONFIG_IWLWIFI_DEBUG
  188. #define AGG_TX_STATE_FAIL(x) case AGG_TX_STATE_ ## x: return #x
  189. const char *iwl_get_agg_tx_fail_reason(u16 status)
  190. {
  191. status &= AGG_TX_STATUS_MSK;
  192. switch (status) {
  193. case AGG_TX_STATE_TRANSMITTED:
  194. return "SUCCESS";
  195. AGG_TX_STATE_FAIL(UNDERRUN_MSK);
  196. AGG_TX_STATE_FAIL(BT_PRIO_MSK);
  197. AGG_TX_STATE_FAIL(FEW_BYTES_MSK);
  198. AGG_TX_STATE_FAIL(ABORT_MSK);
  199. AGG_TX_STATE_FAIL(LAST_SENT_TTL_MSK);
  200. AGG_TX_STATE_FAIL(LAST_SENT_TRY_CNT_MSK);
  201. AGG_TX_STATE_FAIL(LAST_SENT_BT_KILL_MSK);
  202. AGG_TX_STATE_FAIL(SCD_QUERY_MSK);
  203. AGG_TX_STATE_FAIL(TEST_BAD_CRC32_MSK);
  204. AGG_TX_STATE_FAIL(RESPONSE_MSK);
  205. AGG_TX_STATE_FAIL(DUMP_TX_MSK);
  206. AGG_TX_STATE_FAIL(DELAY_TX_MSK);
  207. }
  208. return "UNKNOWN";
  209. }
  210. #endif /* CONFIG_IWLWIFI_DEBUG */
  211. static int iwlagn_tx_status_reply_tx(struct iwl_priv *priv,
  212. struct iwl_ht_agg *agg,
  213. struct iwlagn_tx_resp *tx_resp,
  214. int txq_id, u16 start_idx)
  215. {
  216. u16 status;
  217. struct agg_tx_status *frame_status = &tx_resp->status;
  218. struct ieee80211_hdr *hdr = NULL;
  219. int i, sh, idx;
  220. u16 seq;
  221. if (agg->wait_for_ba)
  222. IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
  223. agg->frame_count = tx_resp->frame_count;
  224. agg->start_idx = start_idx;
  225. agg->rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
  226. agg->bitmap = 0;
  227. /* # frames attempted by Tx command */
  228. if (agg->frame_count == 1) {
  229. /* Only one frame was attempted; no block-ack will arrive */
  230. idx = start_idx;
  231. IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
  232. agg->frame_count, agg->start_idx, idx);
  233. iwlagn_set_tx_status(priv,
  234. IEEE80211_SKB_CB(
  235. priv->txq[txq_id].txb[idx].skb),
  236. tx_resp, txq_id, true);
  237. agg->wait_for_ba = 0;
  238. } else {
  239. /* Two or more frames were attempted; expect block-ack */
  240. u64 bitmap = 0;
  241. /*
  242. * Start is the lowest frame sent. It may not be the first
  243. * frame in the batch; we figure this out dynamically during
  244. * the following loop.
  245. */
  246. int start = agg->start_idx;
  247. /* Construct bit-map of pending frames within Tx window */
  248. for (i = 0; i < agg->frame_count; i++) {
  249. u16 sc;
  250. status = le16_to_cpu(frame_status[i].status);
  251. seq = le16_to_cpu(frame_status[i].sequence);
  252. idx = SEQ_TO_INDEX(seq);
  253. txq_id = SEQ_TO_QUEUE(seq);
  254. if (status & AGG_TX_STATUS_MSK)
  255. iwlagn_count_agg_tx_err_status(priv, status);
  256. if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
  257. AGG_TX_STATE_ABORT_MSK))
  258. continue;
  259. IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
  260. agg->frame_count, txq_id, idx);
  261. IWL_DEBUG_TX_REPLY(priv, "status %s (0x%08x), "
  262. "try-count (0x%08x)\n",
  263. iwl_get_agg_tx_fail_reason(status),
  264. status & AGG_TX_STATUS_MSK,
  265. status & AGG_TX_TRY_MSK);
  266. hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
  267. if (!hdr) {
  268. IWL_ERR(priv,
  269. "BUG_ON idx doesn't point to valid skb"
  270. " idx=%d, txq_id=%d\n", idx, txq_id);
  271. return -1;
  272. }
  273. sc = le16_to_cpu(hdr->seq_ctrl);
  274. if (idx != (SEQ_TO_SN(sc) & 0xff)) {
  275. IWL_ERR(priv,
  276. "BUG_ON idx doesn't match seq control"
  277. " idx=%d, seq_idx=%d, seq=%d\n",
  278. idx, SEQ_TO_SN(sc),
  279. hdr->seq_ctrl);
  280. return -1;
  281. }
  282. IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
  283. i, idx, SEQ_TO_SN(sc));
  284. /*
  285. * sh -> how many frames ahead of the starting frame is
  286. * the current one?
  287. *
  288. * Note that all frames sent in the batch must be in a
  289. * 64-frame window, so this number should be in [0,63].
  290. * If outside of this window, then we've found a new
  291. * "first" frame in the batch and need to change start.
  292. */
  293. sh = idx - start;
  294. /*
  295. * If >= 64, out of window. start must be at the front
  296. * of the circular buffer, idx must be near the end of
  297. * the buffer, and idx is the new "first" frame. Shift
  298. * the indices around.
  299. */
  300. if (sh >= 64) {
  301. /* Shift bitmap by start - idx, wrapped */
  302. sh = 0x100 - idx + start;
  303. bitmap = bitmap << sh;
  304. /* Now idx is the new start so sh = 0 */
  305. sh = 0;
  306. start = idx;
  307. /*
  308. * If <= -64 then wraps the 256-pkt circular buffer
  309. * (e.g., start = 255 and idx = 0, sh should be 1)
  310. */
  311. } else if (sh <= -64) {
  312. sh = 0x100 - start + idx;
  313. /*
  314. * If < 0 but > -64, out of window. idx is before start
  315. * but not wrapped. Shift the indices around.
  316. */
  317. } else if (sh < 0) {
  318. /* Shift by how far start is ahead of idx */
  319. sh = start - idx;
  320. bitmap = bitmap << sh;
  321. /* Now idx is the new start so sh = 0 */
  322. start = idx;
  323. sh = 0;
  324. }
  325. /* Sequence number start + sh was sent in this batch */
  326. bitmap |= 1ULL << sh;
  327. IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
  328. start, (unsigned long long)bitmap);
  329. }
  330. /*
  331. * Store the bitmap and possibly the new start, if we wrapped
  332. * the buffer above
  333. */
  334. agg->bitmap = bitmap;
  335. agg->start_idx = start;
  336. IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
  337. agg->frame_count, agg->start_idx,
  338. (unsigned long long)agg->bitmap);
  339. if (bitmap)
  340. agg->wait_for_ba = 1;
  341. }
  342. return 0;
  343. }
  344. void iwl_check_abort_status(struct iwl_priv *priv,
  345. u8 frame_count, u32 status)
  346. {
  347. if (frame_count == 1 && status == TX_STATUS_FAIL_RFKILL_FLUSH) {
  348. IWL_ERR(priv, "Tx flush command to flush out all frames\n");
  349. if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
  350. queue_work(priv->workqueue, &priv->tx_flush);
  351. }
  352. }
  353. static void iwlagn_rx_reply_tx(struct iwl_priv *priv,
  354. struct iwl_rx_mem_buffer *rxb)
  355. {
  356. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  357. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  358. int txq_id = SEQ_TO_QUEUE(sequence);
  359. int index = SEQ_TO_INDEX(sequence);
  360. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  361. struct ieee80211_tx_info *info;
  362. struct iwlagn_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  363. u32 status = le16_to_cpu(tx_resp->status.status);
  364. int tid;
  365. int sta_id;
  366. int freed;
  367. unsigned long flags;
  368. if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
  369. IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
  370. "is out of range [0-%d] %d %d\n", txq_id,
  371. index, txq->q.n_bd, txq->q.write_ptr,
  372. txq->q.read_ptr);
  373. return;
  374. }
  375. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb);
  376. memset(&info->status, 0, sizeof(info->status));
  377. tid = (tx_resp->ra_tid & IWLAGN_TX_RES_TID_MSK) >>
  378. IWLAGN_TX_RES_TID_POS;
  379. sta_id = (tx_resp->ra_tid & IWLAGN_TX_RES_RA_MSK) >>
  380. IWLAGN_TX_RES_RA_POS;
  381. spin_lock_irqsave(&priv->sta_lock, flags);
  382. if (txq->sched_retry) {
  383. const u32 scd_ssn = iwlagn_get_scd_ssn(tx_resp);
  384. struct iwl_ht_agg *agg;
  385. agg = &priv->stations[sta_id].tid[tid].agg;
  386. /*
  387. * If the BT kill count is non-zero, we'll get this
  388. * notification again.
  389. */
  390. if (tx_resp->bt_kill_count && tx_resp->frame_count == 1 &&
  391. priv->cfg->bt_params &&
  392. priv->cfg->bt_params->advanced_bt_coexist) {
  393. IWL_WARN(priv, "receive reply tx with bt_kill\n");
  394. }
  395. iwlagn_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
  396. /* check if BAR is needed */
  397. if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
  398. info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
  399. if (txq->q.read_ptr != (scd_ssn & 0xff)) {
  400. index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
  401. IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
  402. "scd_ssn=%d idx=%d txq=%d swq=%d\n",
  403. scd_ssn , index, txq_id, txq->swq_id);
  404. freed = iwlagn_tx_queue_reclaim(priv, txq_id, index);
  405. iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
  406. if (priv->mac80211_registered &&
  407. (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
  408. (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
  409. if (agg->state == IWL_AGG_OFF)
  410. iwl_wake_queue(priv, txq_id);
  411. else
  412. iwl_wake_queue(priv, txq->swq_id);
  413. }
  414. }
  415. } else {
  416. BUG_ON(txq_id != txq->swq_id);
  417. iwlagn_set_tx_status(priv, info, tx_resp, txq_id, false);
  418. freed = iwlagn_tx_queue_reclaim(priv, txq_id, index);
  419. iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
  420. if (priv->mac80211_registered &&
  421. (iwl_queue_space(&txq->q) > txq->q.low_mark))
  422. iwl_wake_queue(priv, txq_id);
  423. }
  424. iwlagn_txq_check_empty(priv, sta_id, tid, txq_id);
  425. iwl_check_abort_status(priv, tx_resp->frame_count, status);
  426. spin_unlock_irqrestore(&priv->sta_lock, flags);
  427. }
  428. void iwlagn_rx_handler_setup(struct iwl_priv *priv)
  429. {
  430. /* init calibration handlers */
  431. priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
  432. iwlagn_rx_calib_result;
  433. priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
  434. iwlagn_rx_calib_complete;
  435. priv->rx_handlers[REPLY_TX] = iwlagn_rx_reply_tx;
  436. }
  437. void iwlagn_setup_deferred_work(struct iwl_priv *priv)
  438. {
  439. /* in agn, the tx power calibration is done in uCode */
  440. priv->disable_tx_power_cal = 1;
  441. }
  442. int iwlagn_hw_valid_rtc_data_addr(u32 addr)
  443. {
  444. return (addr >= IWLAGN_RTC_DATA_LOWER_BOUND) &&
  445. (addr < IWLAGN_RTC_DATA_UPPER_BOUND);
  446. }
  447. int iwlagn_send_tx_power(struct iwl_priv *priv)
  448. {
  449. struct iwlagn_tx_power_dbm_cmd tx_power_cmd;
  450. u8 tx_ant_cfg_cmd;
  451. /* half dBm need to multiply */
  452. tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
  453. if (priv->tx_power_lmt_in_half_dbm &&
  454. priv->tx_power_lmt_in_half_dbm < tx_power_cmd.global_lmt) {
  455. /*
  456. * For the newer devices which using enhanced/extend tx power
  457. * table in EEPROM, the format is in half dBm. driver need to
  458. * convert to dBm format before report to mac80211.
  459. * By doing so, there is a possibility of 1/2 dBm resolution
  460. * lost. driver will perform "round-up" operation before
  461. * reporting, but it will cause 1/2 dBm tx power over the
  462. * regulatory limit. Perform the checking here, if the
  463. * "tx_power_user_lmt" is higher than EEPROM value (in
  464. * half-dBm format), lower the tx power based on EEPROM
  465. */
  466. tx_power_cmd.global_lmt = priv->tx_power_lmt_in_half_dbm;
  467. }
  468. tx_power_cmd.flags = IWLAGN_TX_POWER_NO_CLOSED;
  469. tx_power_cmd.srv_chan_lmt = IWLAGN_TX_POWER_AUTO;
  470. if (IWL_UCODE_API(priv->ucode_ver) == 1)
  471. tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD_V1;
  472. else
  473. tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD;
  474. return iwl_send_cmd_pdu_async(priv, tx_ant_cfg_cmd,
  475. sizeof(tx_power_cmd), &tx_power_cmd,
  476. NULL);
  477. }
  478. void iwlagn_temperature(struct iwl_priv *priv)
  479. {
  480. /* store temperature from statistics (in Celsius) */
  481. priv->temperature =
  482. le32_to_cpu(priv->_agn.statistics.general.common.temperature);
  483. iwl_tt_handler(priv);
  484. }
  485. u16 iwlagn_eeprom_calib_version(struct iwl_priv *priv)
  486. {
  487. struct iwl_eeprom_calib_hdr {
  488. u8 version;
  489. u8 pa_type;
  490. u16 voltage;
  491. } *hdr;
  492. hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
  493. EEPROM_CALIB_ALL);
  494. return hdr->version;
  495. }
  496. /*
  497. * EEPROM
  498. */
  499. static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
  500. {
  501. u16 offset = 0;
  502. if ((address & INDIRECT_ADDRESS) == 0)
  503. return address;
  504. switch (address & INDIRECT_TYPE_MSK) {
  505. case INDIRECT_HOST:
  506. offset = iwl_eeprom_query16(priv, EEPROM_LINK_HOST);
  507. break;
  508. case INDIRECT_GENERAL:
  509. offset = iwl_eeprom_query16(priv, EEPROM_LINK_GENERAL);
  510. break;
  511. case INDIRECT_REGULATORY:
  512. offset = iwl_eeprom_query16(priv, EEPROM_LINK_REGULATORY);
  513. break;
  514. case INDIRECT_TXP_LIMIT:
  515. offset = iwl_eeprom_query16(priv, EEPROM_LINK_TXP_LIMIT);
  516. break;
  517. case INDIRECT_TXP_LIMIT_SIZE:
  518. offset = iwl_eeprom_query16(priv, EEPROM_LINK_TXP_LIMIT_SIZE);
  519. break;
  520. case INDIRECT_CALIBRATION:
  521. offset = iwl_eeprom_query16(priv, EEPROM_LINK_CALIBRATION);
  522. break;
  523. case INDIRECT_PROCESS_ADJST:
  524. offset = iwl_eeprom_query16(priv, EEPROM_LINK_PROCESS_ADJST);
  525. break;
  526. case INDIRECT_OTHERS:
  527. offset = iwl_eeprom_query16(priv, EEPROM_LINK_OTHERS);
  528. break;
  529. default:
  530. IWL_ERR(priv, "illegal indirect type: 0x%X\n",
  531. address & INDIRECT_TYPE_MSK);
  532. break;
  533. }
  534. /* translate the offset from words to byte */
  535. return (address & ADDRESS_MSK) + (offset << 1);
  536. }
  537. const u8 *iwlagn_eeprom_query_addr(const struct iwl_priv *priv,
  538. size_t offset)
  539. {
  540. u32 address = eeprom_indirect_address(priv, offset);
  541. BUG_ON(address >= priv->cfg->base_params->eeprom_size);
  542. return &priv->eeprom[address];
  543. }
  544. struct iwl_mod_params iwlagn_mod_params = {
  545. .amsdu_size_8K = 1,
  546. .restart_fw = 1,
  547. /* the rest are 0 by default */
  548. };
  549. void iwlagn_rx_queue_reset(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  550. {
  551. unsigned long flags;
  552. int i;
  553. spin_lock_irqsave(&rxq->lock, flags);
  554. INIT_LIST_HEAD(&rxq->rx_free);
  555. INIT_LIST_HEAD(&rxq->rx_used);
  556. /* Fill the rx_used queue with _all_ of the Rx buffers */
  557. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
  558. /* In the reset function, these buffers may have been allocated
  559. * to an SKB, so we need to unmap and free potential storage */
  560. if (rxq->pool[i].page != NULL) {
  561. pci_unmap_page(priv->pci_dev, rxq->pool[i].page_dma,
  562. PAGE_SIZE << priv->hw_params.rx_page_order,
  563. PCI_DMA_FROMDEVICE);
  564. __iwl_free_pages(priv, rxq->pool[i].page);
  565. rxq->pool[i].page = NULL;
  566. }
  567. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  568. }
  569. for (i = 0; i < RX_QUEUE_SIZE; i++)
  570. rxq->queue[i] = NULL;
  571. /* Set us so that we have processed and used all buffers, but have
  572. * not restocked the Rx queue with fresh buffers */
  573. rxq->read = rxq->write = 0;
  574. rxq->write_actual = 0;
  575. rxq->free_count = 0;
  576. spin_unlock_irqrestore(&rxq->lock, flags);
  577. }
  578. int iwlagn_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  579. {
  580. u32 rb_size;
  581. const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
  582. u32 rb_timeout = 0; /* FIXME: RX_RB_TIMEOUT for all devices? */
  583. if (!priv->cfg->base_params->use_isr_legacy)
  584. rb_timeout = RX_RB_TIMEOUT;
  585. if (priv->cfg->mod_params->amsdu_size_8K)
  586. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
  587. else
  588. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
  589. /* Stop Rx DMA */
  590. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  591. /* Reset driver's Rx queue write index */
  592. iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
  593. /* Tell device where to find RBD circular buffer in DRAM */
  594. iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  595. (u32)(rxq->bd_dma >> 8));
  596. /* Tell device where in DRAM to update its Rx status */
  597. iwl_write_direct32(priv, FH_RSCSR_CHNL0_STTS_WPTR_REG,
  598. rxq->rb_stts_dma >> 4);
  599. /* Enable Rx DMA
  600. * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
  601. * the credit mechanism in 5000 HW RX FIFO
  602. * Direct rx interrupts to hosts
  603. * Rx buffer size 4 or 8k
  604. * RB timeout 0x10
  605. * 256 RBDs
  606. */
  607. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG,
  608. FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
  609. FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
  610. FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
  611. FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
  612. rb_size|
  613. (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
  614. (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
  615. /* Set interrupt coalescing timer to default (2048 usecs) */
  616. iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
  617. return 0;
  618. }
  619. static void iwlagn_set_pwr_vmain(struct iwl_priv *priv)
  620. {
  621. /*
  622. * (for documentation purposes)
  623. * to set power to V_AUX, do:
  624. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  625. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  626. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  627. ~APMG_PS_CTRL_MSK_PWR_SRC);
  628. */
  629. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  630. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  631. ~APMG_PS_CTRL_MSK_PWR_SRC);
  632. }
  633. int iwlagn_hw_nic_init(struct iwl_priv *priv)
  634. {
  635. unsigned long flags;
  636. struct iwl_rx_queue *rxq = &priv->rxq;
  637. int ret;
  638. /* nic_init */
  639. spin_lock_irqsave(&priv->lock, flags);
  640. priv->cfg->ops->lib->apm_ops.init(priv);
  641. /* Set interrupt coalescing calibration timer to default (512 usecs) */
  642. iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
  643. spin_unlock_irqrestore(&priv->lock, flags);
  644. iwlagn_set_pwr_vmain(priv);
  645. priv->cfg->ops->lib->apm_ops.config(priv);
  646. /* Allocate the RX queue, or reset if it is already allocated */
  647. if (!rxq->bd) {
  648. ret = iwl_rx_queue_alloc(priv);
  649. if (ret) {
  650. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  651. return -ENOMEM;
  652. }
  653. } else
  654. iwlagn_rx_queue_reset(priv, rxq);
  655. iwlagn_rx_replenish(priv);
  656. iwlagn_rx_init(priv, rxq);
  657. spin_lock_irqsave(&priv->lock, flags);
  658. rxq->need_update = 1;
  659. iwl_rx_queue_update_write_ptr(priv, rxq);
  660. spin_unlock_irqrestore(&priv->lock, flags);
  661. /* Allocate or reset and init all Tx and Command queues */
  662. if (!priv->txq) {
  663. ret = iwlagn_txq_ctx_alloc(priv);
  664. if (ret)
  665. return ret;
  666. } else
  667. iwlagn_txq_ctx_reset(priv);
  668. set_bit(STATUS_INIT, &priv->status);
  669. return 0;
  670. }
  671. /**
  672. * iwlagn_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
  673. */
  674. static inline __le32 iwlagn_dma_addr2rbd_ptr(struct iwl_priv *priv,
  675. dma_addr_t dma_addr)
  676. {
  677. return cpu_to_le32((u32)(dma_addr >> 8));
  678. }
  679. /**
  680. * iwlagn_rx_queue_restock - refill RX queue from pre-allocated pool
  681. *
  682. * If there are slots in the RX queue that need to be restocked,
  683. * and we have free pre-allocated buffers, fill the ranks as much
  684. * as we can, pulling from rx_free.
  685. *
  686. * This moves the 'write' index forward to catch up with 'processed', and
  687. * also updates the memory address in the firmware to reference the new
  688. * target buffer.
  689. */
  690. void iwlagn_rx_queue_restock(struct iwl_priv *priv)
  691. {
  692. struct iwl_rx_queue *rxq = &priv->rxq;
  693. struct list_head *element;
  694. struct iwl_rx_mem_buffer *rxb;
  695. unsigned long flags;
  696. spin_lock_irqsave(&rxq->lock, flags);
  697. while ((iwl_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
  698. /* The overwritten rxb must be a used one */
  699. rxb = rxq->queue[rxq->write];
  700. BUG_ON(rxb && rxb->page);
  701. /* Get next free Rx buffer, remove from free list */
  702. element = rxq->rx_free.next;
  703. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  704. list_del(element);
  705. /* Point to Rx buffer via next RBD in circular buffer */
  706. rxq->bd[rxq->write] = iwlagn_dma_addr2rbd_ptr(priv,
  707. rxb->page_dma);
  708. rxq->queue[rxq->write] = rxb;
  709. rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
  710. rxq->free_count--;
  711. }
  712. spin_unlock_irqrestore(&rxq->lock, flags);
  713. /* If the pre-allocated buffer pool is dropping low, schedule to
  714. * refill it */
  715. if (rxq->free_count <= RX_LOW_WATERMARK)
  716. queue_work(priv->workqueue, &priv->rx_replenish);
  717. /* If we've added more space for the firmware to place data, tell it.
  718. * Increment device's write pointer in multiples of 8. */
  719. if (rxq->write_actual != (rxq->write & ~0x7)) {
  720. spin_lock_irqsave(&rxq->lock, flags);
  721. rxq->need_update = 1;
  722. spin_unlock_irqrestore(&rxq->lock, flags);
  723. iwl_rx_queue_update_write_ptr(priv, rxq);
  724. }
  725. }
  726. /**
  727. * iwlagn_rx_replenish - Move all used packet from rx_used to rx_free
  728. *
  729. * When moving to rx_free an SKB is allocated for the slot.
  730. *
  731. * Also restock the Rx queue via iwl_rx_queue_restock.
  732. * This is called as a scheduled work item (except for during initialization)
  733. */
  734. void iwlagn_rx_allocate(struct iwl_priv *priv, gfp_t priority)
  735. {
  736. struct iwl_rx_queue *rxq = &priv->rxq;
  737. struct list_head *element;
  738. struct iwl_rx_mem_buffer *rxb;
  739. struct page *page;
  740. unsigned long flags;
  741. gfp_t gfp_mask = priority;
  742. while (1) {
  743. spin_lock_irqsave(&rxq->lock, flags);
  744. if (list_empty(&rxq->rx_used)) {
  745. spin_unlock_irqrestore(&rxq->lock, flags);
  746. return;
  747. }
  748. spin_unlock_irqrestore(&rxq->lock, flags);
  749. if (rxq->free_count > RX_LOW_WATERMARK)
  750. gfp_mask |= __GFP_NOWARN;
  751. if (priv->hw_params.rx_page_order > 0)
  752. gfp_mask |= __GFP_COMP;
  753. /* Alloc a new receive buffer */
  754. page = alloc_pages(gfp_mask, priv->hw_params.rx_page_order);
  755. if (!page) {
  756. if (net_ratelimit())
  757. IWL_DEBUG_INFO(priv, "alloc_pages failed, "
  758. "order: %d\n",
  759. priv->hw_params.rx_page_order);
  760. if ((rxq->free_count <= RX_LOW_WATERMARK) &&
  761. net_ratelimit())
  762. IWL_CRIT(priv, "Failed to alloc_pages with %s. Only %u free buffers remaining.\n",
  763. priority == GFP_ATOMIC ? "GFP_ATOMIC" : "GFP_KERNEL",
  764. rxq->free_count);
  765. /* We don't reschedule replenish work here -- we will
  766. * call the restock method and if it still needs
  767. * more buffers it will schedule replenish */
  768. return;
  769. }
  770. spin_lock_irqsave(&rxq->lock, flags);
  771. if (list_empty(&rxq->rx_used)) {
  772. spin_unlock_irqrestore(&rxq->lock, flags);
  773. __free_pages(page, priv->hw_params.rx_page_order);
  774. return;
  775. }
  776. element = rxq->rx_used.next;
  777. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  778. list_del(element);
  779. spin_unlock_irqrestore(&rxq->lock, flags);
  780. BUG_ON(rxb->page);
  781. rxb->page = page;
  782. /* Get physical address of the RB */
  783. rxb->page_dma = pci_map_page(priv->pci_dev, page, 0,
  784. PAGE_SIZE << priv->hw_params.rx_page_order,
  785. PCI_DMA_FROMDEVICE);
  786. /* dma address must be no more than 36 bits */
  787. BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
  788. /* and also 256 byte aligned! */
  789. BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
  790. spin_lock_irqsave(&rxq->lock, flags);
  791. list_add_tail(&rxb->list, &rxq->rx_free);
  792. rxq->free_count++;
  793. priv->alloc_rxb_page++;
  794. spin_unlock_irqrestore(&rxq->lock, flags);
  795. }
  796. }
  797. void iwlagn_rx_replenish(struct iwl_priv *priv)
  798. {
  799. unsigned long flags;
  800. iwlagn_rx_allocate(priv, GFP_KERNEL);
  801. spin_lock_irqsave(&priv->lock, flags);
  802. iwlagn_rx_queue_restock(priv);
  803. spin_unlock_irqrestore(&priv->lock, flags);
  804. }
  805. void iwlagn_rx_replenish_now(struct iwl_priv *priv)
  806. {
  807. iwlagn_rx_allocate(priv, GFP_ATOMIC);
  808. iwlagn_rx_queue_restock(priv);
  809. }
  810. /* Assumes that the skb field of the buffers in 'pool' is kept accurate.
  811. * If an SKB has been detached, the POOL needs to have its SKB set to NULL
  812. * This free routine walks the list of POOL entries and if SKB is set to
  813. * non NULL it is unmapped and freed
  814. */
  815. void iwlagn_rx_queue_free(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  816. {
  817. int i;
  818. for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
  819. if (rxq->pool[i].page != NULL) {
  820. pci_unmap_page(priv->pci_dev, rxq->pool[i].page_dma,
  821. PAGE_SIZE << priv->hw_params.rx_page_order,
  822. PCI_DMA_FROMDEVICE);
  823. __iwl_free_pages(priv, rxq->pool[i].page);
  824. rxq->pool[i].page = NULL;
  825. }
  826. }
  827. dma_free_coherent(&priv->pci_dev->dev, 4 * RX_QUEUE_SIZE, rxq->bd,
  828. rxq->bd_dma);
  829. dma_free_coherent(&priv->pci_dev->dev, sizeof(struct iwl_rb_status),
  830. rxq->rb_stts, rxq->rb_stts_dma);
  831. rxq->bd = NULL;
  832. rxq->rb_stts = NULL;
  833. }
  834. int iwlagn_rxq_stop(struct iwl_priv *priv)
  835. {
  836. /* stop Rx DMA */
  837. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  838. iwl_poll_direct_bit(priv, FH_MEM_RSSR_RX_STATUS_REG,
  839. FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  840. return 0;
  841. }
  842. int iwlagn_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
  843. {
  844. int idx = 0;
  845. int band_offset = 0;
  846. /* HT rate format: mac80211 wants an MCS number, which is just LSB */
  847. if (rate_n_flags & RATE_MCS_HT_MSK) {
  848. idx = (rate_n_flags & 0xff);
  849. return idx;
  850. /* Legacy rate format, search for match in table */
  851. } else {
  852. if (band == IEEE80211_BAND_5GHZ)
  853. band_offset = IWL_FIRST_OFDM_RATE;
  854. for (idx = band_offset; idx < IWL_RATE_COUNT_LEGACY; idx++)
  855. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  856. return idx - band_offset;
  857. }
  858. return -1;
  859. }
  860. /* Calc max signal level (dBm) among 3 possible receivers */
  861. static inline int iwlagn_calc_rssi(struct iwl_priv *priv,
  862. struct iwl_rx_phy_res *rx_resp)
  863. {
  864. return priv->cfg->ops->utils->calc_rssi(priv, rx_resp);
  865. }
  866. static u32 iwlagn_translate_rx_status(struct iwl_priv *priv, u32 decrypt_in)
  867. {
  868. u32 decrypt_out = 0;
  869. if ((decrypt_in & RX_RES_STATUS_STATION_FOUND) ==
  870. RX_RES_STATUS_STATION_FOUND)
  871. decrypt_out |= (RX_RES_STATUS_STATION_FOUND |
  872. RX_RES_STATUS_NO_STATION_INFO_MISMATCH);
  873. decrypt_out |= (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK);
  874. /* packet was not encrypted */
  875. if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
  876. RX_RES_STATUS_SEC_TYPE_NONE)
  877. return decrypt_out;
  878. /* packet was encrypted with unknown alg */
  879. if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
  880. RX_RES_STATUS_SEC_TYPE_ERR)
  881. return decrypt_out;
  882. /* decryption was not done in HW */
  883. if ((decrypt_in & RX_MPDU_RES_STATUS_DEC_DONE_MSK) !=
  884. RX_MPDU_RES_STATUS_DEC_DONE_MSK)
  885. return decrypt_out;
  886. switch (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) {
  887. case RX_RES_STATUS_SEC_TYPE_CCMP:
  888. /* alg is CCM: check MIC only */
  889. if (!(decrypt_in & RX_MPDU_RES_STATUS_MIC_OK))
  890. /* Bad MIC */
  891. decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
  892. else
  893. decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
  894. break;
  895. case RX_RES_STATUS_SEC_TYPE_TKIP:
  896. if (!(decrypt_in & RX_MPDU_RES_STATUS_TTAK_OK)) {
  897. /* Bad TTAK */
  898. decrypt_out |= RX_RES_STATUS_BAD_KEY_TTAK;
  899. break;
  900. }
  901. /* fall through if TTAK OK */
  902. default:
  903. if (!(decrypt_in & RX_MPDU_RES_STATUS_ICV_OK))
  904. decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
  905. else
  906. decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
  907. break;
  908. }
  909. IWL_DEBUG_RX(priv, "decrypt_in:0x%x decrypt_out = 0x%x\n",
  910. decrypt_in, decrypt_out);
  911. return decrypt_out;
  912. }
  913. static void iwlagn_pass_packet_to_mac80211(struct iwl_priv *priv,
  914. struct ieee80211_hdr *hdr,
  915. u16 len,
  916. u32 ampdu_status,
  917. struct iwl_rx_mem_buffer *rxb,
  918. struct ieee80211_rx_status *stats)
  919. {
  920. struct sk_buff *skb;
  921. __le16 fc = hdr->frame_control;
  922. /* We only process data packets if the interface is open */
  923. if (unlikely(!priv->is_open)) {
  924. IWL_DEBUG_DROP_LIMIT(priv,
  925. "Dropping packet while interface is not open.\n");
  926. return;
  927. }
  928. /* In case of HW accelerated crypto and bad decryption, drop */
  929. if (!priv->cfg->mod_params->sw_crypto &&
  930. iwl_set_decrypted_flag(priv, hdr, ampdu_status, stats))
  931. return;
  932. skb = dev_alloc_skb(128);
  933. if (!skb) {
  934. IWL_ERR(priv, "dev_alloc_skb failed\n");
  935. return;
  936. }
  937. skb_add_rx_frag(skb, 0, rxb->page, (void *)hdr - rxb_addr(rxb), len);
  938. iwl_update_stats(priv, false, fc, len);
  939. memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
  940. ieee80211_rx(priv->hw, skb);
  941. priv->alloc_rxb_page--;
  942. rxb->page = NULL;
  943. }
  944. /* Called for REPLY_RX (legacy ABG frames), or
  945. * REPLY_RX_MPDU_CMD (HT high-throughput N frames). */
  946. void iwlagn_rx_reply_rx(struct iwl_priv *priv,
  947. struct iwl_rx_mem_buffer *rxb)
  948. {
  949. struct ieee80211_hdr *header;
  950. struct ieee80211_rx_status rx_status;
  951. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  952. struct iwl_rx_phy_res *phy_res;
  953. __le32 rx_pkt_status;
  954. struct iwl_rx_mpdu_res_start *amsdu;
  955. u32 len;
  956. u32 ampdu_status;
  957. u32 rate_n_flags;
  958. /**
  959. * REPLY_RX and REPLY_RX_MPDU_CMD are handled differently.
  960. * REPLY_RX: physical layer info is in this buffer
  961. * REPLY_RX_MPDU_CMD: physical layer info was sent in separate
  962. * command and cached in priv->last_phy_res
  963. *
  964. * Here we set up local variables depending on which command is
  965. * received.
  966. */
  967. if (pkt->hdr.cmd == REPLY_RX) {
  968. phy_res = (struct iwl_rx_phy_res *)pkt->u.raw;
  969. header = (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*phy_res)
  970. + phy_res->cfg_phy_cnt);
  971. len = le16_to_cpu(phy_res->byte_count);
  972. rx_pkt_status = *(__le32 *)(pkt->u.raw + sizeof(*phy_res) +
  973. phy_res->cfg_phy_cnt + len);
  974. ampdu_status = le32_to_cpu(rx_pkt_status);
  975. } else {
  976. if (!priv->_agn.last_phy_res_valid) {
  977. IWL_ERR(priv, "MPDU frame without cached PHY data\n");
  978. return;
  979. }
  980. phy_res = &priv->_agn.last_phy_res;
  981. amsdu = (struct iwl_rx_mpdu_res_start *)pkt->u.raw;
  982. header = (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*amsdu));
  983. len = le16_to_cpu(amsdu->byte_count);
  984. rx_pkt_status = *(__le32 *)(pkt->u.raw + sizeof(*amsdu) + len);
  985. ampdu_status = iwlagn_translate_rx_status(priv,
  986. le32_to_cpu(rx_pkt_status));
  987. }
  988. if ((unlikely(phy_res->cfg_phy_cnt > 20))) {
  989. IWL_DEBUG_DROP(priv, "dsp size out of range [0,20]: %d/n",
  990. phy_res->cfg_phy_cnt);
  991. return;
  992. }
  993. if (!(rx_pkt_status & RX_RES_STATUS_NO_CRC32_ERROR) ||
  994. !(rx_pkt_status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  995. IWL_DEBUG_RX(priv, "Bad CRC or FIFO: 0x%08X.\n",
  996. le32_to_cpu(rx_pkt_status));
  997. return;
  998. }
  999. /* This will be used in several places later */
  1000. rate_n_flags = le32_to_cpu(phy_res->rate_n_flags);
  1001. /* rx_status carries information about the packet to mac80211 */
  1002. rx_status.mactime = le64_to_cpu(phy_res->timestamp);
  1003. rx_status.freq =
  1004. ieee80211_channel_to_frequency(le16_to_cpu(phy_res->channel));
  1005. rx_status.band = (phy_res->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  1006. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  1007. rx_status.rate_idx =
  1008. iwlagn_hwrate_to_mac80211_idx(rate_n_flags, rx_status.band);
  1009. rx_status.flag = 0;
  1010. /* TSF isn't reliable. In order to allow smooth user experience,
  1011. * this W/A doesn't propagate it to the mac80211 */
  1012. /*rx_status.flag |= RX_FLAG_TSFT;*/
  1013. priv->ucode_beacon_time = le32_to_cpu(phy_res->beacon_time_stamp);
  1014. /* Find max signal strength (dBm) among 3 antenna/receiver chains */
  1015. rx_status.signal = iwlagn_calc_rssi(priv, phy_res);
  1016. iwl_dbg_log_rx_data_frame(priv, len, header);
  1017. IWL_DEBUG_STATS_LIMIT(priv, "Rssi %d, TSF %llu\n",
  1018. rx_status.signal, (unsigned long long)rx_status.mactime);
  1019. /*
  1020. * "antenna number"
  1021. *
  1022. * It seems that the antenna field in the phy flags value
  1023. * is actually a bit field. This is undefined by radiotap,
  1024. * it wants an actual antenna number but I always get "7"
  1025. * for most legacy frames I receive indicating that the
  1026. * same frame was received on all three RX chains.
  1027. *
  1028. * I think this field should be removed in favor of a
  1029. * new 802.11n radiotap field "RX chains" that is defined
  1030. * as a bitmask.
  1031. */
  1032. rx_status.antenna =
  1033. (le16_to_cpu(phy_res->phy_flags) & RX_RES_PHY_FLAGS_ANTENNA_MSK)
  1034. >> RX_RES_PHY_FLAGS_ANTENNA_POS;
  1035. /* set the preamble flag if appropriate */
  1036. if (phy_res->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  1037. rx_status.flag |= RX_FLAG_SHORTPRE;
  1038. /* Set up the HT phy flags */
  1039. if (rate_n_flags & RATE_MCS_HT_MSK)
  1040. rx_status.flag |= RX_FLAG_HT;
  1041. if (rate_n_flags & RATE_MCS_HT40_MSK)
  1042. rx_status.flag |= RX_FLAG_40MHZ;
  1043. if (rate_n_flags & RATE_MCS_SGI_MSK)
  1044. rx_status.flag |= RX_FLAG_SHORT_GI;
  1045. iwlagn_pass_packet_to_mac80211(priv, header, len, ampdu_status,
  1046. rxb, &rx_status);
  1047. }
  1048. /* Cache phy data (Rx signal strength, etc) for HT frame (REPLY_RX_PHY_CMD).
  1049. * This will be used later in iwl_rx_reply_rx() for REPLY_RX_MPDU_CMD. */
  1050. void iwlagn_rx_reply_rx_phy(struct iwl_priv *priv,
  1051. struct iwl_rx_mem_buffer *rxb)
  1052. {
  1053. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1054. priv->_agn.last_phy_res_valid = true;
  1055. memcpy(&priv->_agn.last_phy_res, pkt->u.raw,
  1056. sizeof(struct iwl_rx_phy_res));
  1057. }
  1058. static int iwl_get_single_channel_for_scan(struct iwl_priv *priv,
  1059. struct ieee80211_vif *vif,
  1060. enum ieee80211_band band,
  1061. struct iwl_scan_channel *scan_ch)
  1062. {
  1063. const struct ieee80211_supported_band *sband;
  1064. u16 passive_dwell = 0;
  1065. u16 active_dwell = 0;
  1066. int added = 0;
  1067. u16 channel = 0;
  1068. sband = iwl_get_hw_mode(priv, band);
  1069. if (!sband) {
  1070. IWL_ERR(priv, "invalid band\n");
  1071. return added;
  1072. }
  1073. active_dwell = iwl_get_active_dwell_time(priv, band, 0);
  1074. passive_dwell = iwl_get_passive_dwell_time(priv, band, vif);
  1075. if (passive_dwell <= active_dwell)
  1076. passive_dwell = active_dwell + 1;
  1077. channel = iwl_get_single_channel_number(priv, band);
  1078. if (channel) {
  1079. scan_ch->channel = cpu_to_le16(channel);
  1080. scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
  1081. scan_ch->active_dwell = cpu_to_le16(active_dwell);
  1082. scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
  1083. /* Set txpower levels to defaults */
  1084. scan_ch->dsp_atten = 110;
  1085. if (band == IEEE80211_BAND_5GHZ)
  1086. scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
  1087. else
  1088. scan_ch->tx_gain = ((1 << 5) | (5 << 3));
  1089. added++;
  1090. } else
  1091. IWL_ERR(priv, "no valid channel found\n");
  1092. return added;
  1093. }
  1094. static int iwl_get_channels_for_scan(struct iwl_priv *priv,
  1095. struct ieee80211_vif *vif,
  1096. enum ieee80211_band band,
  1097. u8 is_active, u8 n_probes,
  1098. struct iwl_scan_channel *scan_ch)
  1099. {
  1100. struct ieee80211_channel *chan;
  1101. const struct ieee80211_supported_band *sband;
  1102. const struct iwl_channel_info *ch_info;
  1103. u16 passive_dwell = 0;
  1104. u16 active_dwell = 0;
  1105. int added, i;
  1106. u16 channel;
  1107. sband = iwl_get_hw_mode(priv, band);
  1108. if (!sband)
  1109. return 0;
  1110. active_dwell = iwl_get_active_dwell_time(priv, band, n_probes);
  1111. passive_dwell = iwl_get_passive_dwell_time(priv, band, vif);
  1112. if (passive_dwell <= active_dwell)
  1113. passive_dwell = active_dwell + 1;
  1114. for (i = 0, added = 0; i < priv->scan_request->n_channels; i++) {
  1115. chan = priv->scan_request->channels[i];
  1116. if (chan->band != band)
  1117. continue;
  1118. channel = chan->hw_value;
  1119. scan_ch->channel = cpu_to_le16(channel);
  1120. ch_info = iwl_get_channel_info(priv, band, channel);
  1121. if (!is_channel_valid(ch_info)) {
  1122. IWL_DEBUG_SCAN(priv, "Channel %d is INVALID for this band.\n",
  1123. channel);
  1124. continue;
  1125. }
  1126. if (!is_active || is_channel_passive(ch_info) ||
  1127. (chan->flags & IEEE80211_CHAN_PASSIVE_SCAN))
  1128. scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
  1129. else
  1130. scan_ch->type = SCAN_CHANNEL_TYPE_ACTIVE;
  1131. if (n_probes)
  1132. scan_ch->type |= IWL_SCAN_PROBE_MASK(n_probes);
  1133. scan_ch->active_dwell = cpu_to_le16(active_dwell);
  1134. scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
  1135. /* Set txpower levels to defaults */
  1136. scan_ch->dsp_atten = 110;
  1137. /* NOTE: if we were doing 6Mb OFDM for scans we'd use
  1138. * power level:
  1139. * scan_ch->tx_gain = ((1 << 5) | (2 << 3)) | 3;
  1140. */
  1141. if (band == IEEE80211_BAND_5GHZ)
  1142. scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
  1143. else
  1144. scan_ch->tx_gain = ((1 << 5) | (5 << 3));
  1145. IWL_DEBUG_SCAN(priv, "Scanning ch=%d prob=0x%X [%s %d]\n",
  1146. channel, le32_to_cpu(scan_ch->type),
  1147. (scan_ch->type & SCAN_CHANNEL_TYPE_ACTIVE) ?
  1148. "ACTIVE" : "PASSIVE",
  1149. (scan_ch->type & SCAN_CHANNEL_TYPE_ACTIVE) ?
  1150. active_dwell : passive_dwell);
  1151. scan_ch++;
  1152. added++;
  1153. }
  1154. IWL_DEBUG_SCAN(priv, "total channels to scan %d\n", added);
  1155. return added;
  1156. }
  1157. int iwlagn_request_scan(struct iwl_priv *priv, struct ieee80211_vif *vif)
  1158. {
  1159. struct iwl_host_cmd cmd = {
  1160. .id = REPLY_SCAN_CMD,
  1161. .len = sizeof(struct iwl_scan_cmd),
  1162. .flags = CMD_SIZE_HUGE,
  1163. };
  1164. struct iwl_scan_cmd *scan;
  1165. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  1166. u32 rate_flags = 0;
  1167. u16 cmd_len;
  1168. u16 rx_chain = 0;
  1169. enum ieee80211_band band;
  1170. u8 n_probes = 0;
  1171. u8 rx_ant = priv->hw_params.valid_rx_ant;
  1172. u8 rate;
  1173. bool is_active = false;
  1174. int chan_mod;
  1175. u8 active_chains;
  1176. u8 scan_tx_antennas = priv->hw_params.valid_tx_ant;
  1177. int ret;
  1178. lockdep_assert_held(&priv->mutex);
  1179. if (vif)
  1180. ctx = iwl_rxon_ctx_from_vif(vif);
  1181. if (!priv->scan_cmd) {
  1182. priv->scan_cmd = kmalloc(sizeof(struct iwl_scan_cmd) +
  1183. IWL_MAX_SCAN_SIZE, GFP_KERNEL);
  1184. if (!priv->scan_cmd) {
  1185. IWL_DEBUG_SCAN(priv,
  1186. "fail to allocate memory for scan\n");
  1187. return -ENOMEM;
  1188. }
  1189. }
  1190. scan = priv->scan_cmd;
  1191. memset(scan, 0, sizeof(struct iwl_scan_cmd) + IWL_MAX_SCAN_SIZE);
  1192. scan->quiet_plcp_th = IWL_PLCP_QUIET_THRESH;
  1193. scan->quiet_time = IWL_ACTIVE_QUIET_TIME;
  1194. if (iwl_is_any_associated(priv)) {
  1195. u16 interval = 0;
  1196. u32 extra;
  1197. u32 suspend_time = 100;
  1198. u32 scan_suspend_time = 100;
  1199. unsigned long flags;
  1200. IWL_DEBUG_INFO(priv, "Scanning while associated...\n");
  1201. spin_lock_irqsave(&priv->lock, flags);
  1202. if (priv->is_internal_short_scan)
  1203. interval = 0;
  1204. else
  1205. interval = vif->bss_conf.beacon_int;
  1206. spin_unlock_irqrestore(&priv->lock, flags);
  1207. scan->suspend_time = 0;
  1208. scan->max_out_time = cpu_to_le32(200 * 1024);
  1209. if (!interval)
  1210. interval = suspend_time;
  1211. extra = (suspend_time / interval) << 22;
  1212. scan_suspend_time = (extra |
  1213. ((suspend_time % interval) * 1024));
  1214. scan->suspend_time = cpu_to_le32(scan_suspend_time);
  1215. IWL_DEBUG_SCAN(priv, "suspend_time 0x%X beacon interval %d\n",
  1216. scan_suspend_time, interval);
  1217. }
  1218. if (priv->is_internal_short_scan) {
  1219. IWL_DEBUG_SCAN(priv, "Start internal passive scan.\n");
  1220. } else if (priv->scan_request->n_ssids) {
  1221. int i, p = 0;
  1222. IWL_DEBUG_SCAN(priv, "Kicking off active scan\n");
  1223. for (i = 0; i < priv->scan_request->n_ssids; i++) {
  1224. /* always does wildcard anyway */
  1225. if (!priv->scan_request->ssids[i].ssid_len)
  1226. continue;
  1227. scan->direct_scan[p].id = WLAN_EID_SSID;
  1228. scan->direct_scan[p].len =
  1229. priv->scan_request->ssids[i].ssid_len;
  1230. memcpy(scan->direct_scan[p].ssid,
  1231. priv->scan_request->ssids[i].ssid,
  1232. priv->scan_request->ssids[i].ssid_len);
  1233. n_probes++;
  1234. p++;
  1235. }
  1236. is_active = true;
  1237. } else
  1238. IWL_DEBUG_SCAN(priv, "Start passive scan.\n");
  1239. scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
  1240. scan->tx_cmd.sta_id = ctx->bcast_sta_id;
  1241. scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  1242. switch (priv->scan_band) {
  1243. case IEEE80211_BAND_2GHZ:
  1244. scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
  1245. chan_mod = le32_to_cpu(
  1246. priv->contexts[IWL_RXON_CTX_BSS].active.flags &
  1247. RXON_FLG_CHANNEL_MODE_MSK)
  1248. >> RXON_FLG_CHANNEL_MODE_POS;
  1249. if (chan_mod == CHANNEL_MODE_PURE_40) {
  1250. rate = IWL_RATE_6M_PLCP;
  1251. } else {
  1252. rate = IWL_RATE_1M_PLCP;
  1253. rate_flags = RATE_MCS_CCK_MSK;
  1254. }
  1255. /*
  1256. * Internal scans are passive, so we can indiscriminately set
  1257. * the BT ignore flag on 2.4 GHz since it applies to TX only.
  1258. */
  1259. if (priv->cfg->bt_params &&
  1260. priv->cfg->bt_params->advanced_bt_coexist)
  1261. scan->tx_cmd.tx_flags |= TX_CMD_FLG_IGNORE_BT;
  1262. break;
  1263. case IEEE80211_BAND_5GHZ:
  1264. rate = IWL_RATE_6M_PLCP;
  1265. break;
  1266. default:
  1267. IWL_WARN(priv, "Invalid scan band\n");
  1268. return -EIO;
  1269. }
  1270. /*
  1271. * If active scanning is requested but a certain channel is
  1272. * marked passive, we can do active scanning if we detect
  1273. * transmissions.
  1274. *
  1275. * There is an issue with some firmware versions that triggers
  1276. * a sysassert on a "good CRC threshold" of zero (== disabled),
  1277. * on a radar channel even though this means that we should NOT
  1278. * send probes.
  1279. *
  1280. * The "good CRC threshold" is the number of frames that we
  1281. * need to receive during our dwell time on a channel before
  1282. * sending out probes -- setting this to a huge value will
  1283. * mean we never reach it, but at the same time work around
  1284. * the aforementioned issue. Thus use IWL_GOOD_CRC_TH_NEVER
  1285. * here instead of IWL_GOOD_CRC_TH_DISABLED.
  1286. */
  1287. scan->good_CRC_th = is_active ? IWL_GOOD_CRC_TH_DEFAULT :
  1288. IWL_GOOD_CRC_TH_NEVER;
  1289. band = priv->scan_band;
  1290. if (priv->cfg->scan_rx_antennas[band])
  1291. rx_ant = priv->cfg->scan_rx_antennas[band];
  1292. if (priv->cfg->scan_tx_antennas[band])
  1293. scan_tx_antennas = priv->cfg->scan_tx_antennas[band];
  1294. if (priv->cfg->bt_params &&
  1295. priv->cfg->bt_params->advanced_bt_coexist &&
  1296. priv->bt_full_concurrent) {
  1297. /* operated as 1x1 in full concurrency mode */
  1298. scan_tx_antennas = first_antenna(
  1299. priv->cfg->scan_tx_antennas[band]);
  1300. }
  1301. priv->scan_tx_ant[band] = iwl_toggle_tx_ant(priv, priv->scan_tx_ant[band],
  1302. scan_tx_antennas);
  1303. rate_flags |= iwl_ant_idx_to_flags(priv->scan_tx_ant[band]);
  1304. scan->tx_cmd.rate_n_flags = iwl_hw_set_rate_n_flags(rate, rate_flags);
  1305. /* In power save mode use one chain, otherwise use all chains */
  1306. if (test_bit(STATUS_POWER_PMI, &priv->status)) {
  1307. /* rx_ant has been set to all valid chains previously */
  1308. active_chains = rx_ant &
  1309. ((u8)(priv->chain_noise_data.active_chains));
  1310. if (!active_chains)
  1311. active_chains = rx_ant;
  1312. IWL_DEBUG_SCAN(priv, "chain_noise_data.active_chains: %u\n",
  1313. priv->chain_noise_data.active_chains);
  1314. rx_ant = first_antenna(active_chains);
  1315. }
  1316. if (priv->cfg->bt_params &&
  1317. priv->cfg->bt_params->advanced_bt_coexist &&
  1318. priv->bt_full_concurrent) {
  1319. /* operated as 1x1 in full concurrency mode */
  1320. rx_ant = first_antenna(rx_ant);
  1321. }
  1322. /* MIMO is not used here, but value is required */
  1323. rx_chain |= priv->hw_params.valid_rx_ant << RXON_RX_CHAIN_VALID_POS;
  1324. rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
  1325. rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_SEL_POS;
  1326. rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
  1327. scan->rx_chain = cpu_to_le16(rx_chain);
  1328. if (!priv->is_internal_short_scan) {
  1329. cmd_len = iwl_fill_probe_req(priv,
  1330. (struct ieee80211_mgmt *)scan->data,
  1331. vif->addr,
  1332. priv->scan_request->ie,
  1333. priv->scan_request->ie_len,
  1334. IWL_MAX_SCAN_SIZE - sizeof(*scan));
  1335. } else {
  1336. /* use bcast addr, will not be transmitted but must be valid */
  1337. cmd_len = iwl_fill_probe_req(priv,
  1338. (struct ieee80211_mgmt *)scan->data,
  1339. iwl_bcast_addr, NULL, 0,
  1340. IWL_MAX_SCAN_SIZE - sizeof(*scan));
  1341. }
  1342. scan->tx_cmd.len = cpu_to_le16(cmd_len);
  1343. scan->filter_flags |= (RXON_FILTER_ACCEPT_GRP_MSK |
  1344. RXON_FILTER_BCON_AWARE_MSK);
  1345. if (priv->is_internal_short_scan) {
  1346. scan->channel_count =
  1347. iwl_get_single_channel_for_scan(priv, vif, band,
  1348. (void *)&scan->data[le16_to_cpu(
  1349. scan->tx_cmd.len)]);
  1350. } else {
  1351. scan->channel_count =
  1352. iwl_get_channels_for_scan(priv, vif, band,
  1353. is_active, n_probes,
  1354. (void *)&scan->data[le16_to_cpu(
  1355. scan->tx_cmd.len)]);
  1356. }
  1357. if (scan->channel_count == 0) {
  1358. IWL_DEBUG_SCAN(priv, "channel count %d\n", scan->channel_count);
  1359. return -EIO;
  1360. }
  1361. cmd.len += le16_to_cpu(scan->tx_cmd.len) +
  1362. scan->channel_count * sizeof(struct iwl_scan_channel);
  1363. cmd.data = scan;
  1364. scan->len = cpu_to_le16(cmd.len);
  1365. /* set scan bit here for PAN params */
  1366. set_bit(STATUS_SCAN_HW, &priv->status);
  1367. if (priv->cfg->ops->hcmd->set_pan_params) {
  1368. ret = priv->cfg->ops->hcmd->set_pan_params(priv);
  1369. if (ret)
  1370. return ret;
  1371. }
  1372. ret = iwl_send_cmd_sync(priv, &cmd);
  1373. if (ret) {
  1374. clear_bit(STATUS_SCAN_HW, &priv->status);
  1375. if (priv->cfg->ops->hcmd->set_pan_params)
  1376. priv->cfg->ops->hcmd->set_pan_params(priv);
  1377. }
  1378. return ret;
  1379. }
  1380. void iwlagn_post_scan(struct iwl_priv *priv)
  1381. {
  1382. struct iwl_rxon_context *ctx;
  1383. /*
  1384. * Since setting the RXON may have been deferred while
  1385. * performing the scan, fire one off if needed
  1386. */
  1387. for_each_context(priv, ctx)
  1388. if (memcmp(&ctx->staging, &ctx->active, sizeof(ctx->staging)))
  1389. iwlagn_commit_rxon(priv, ctx);
  1390. if (priv->cfg->ops->hcmd->set_pan_params)
  1391. priv->cfg->ops->hcmd->set_pan_params(priv);
  1392. }
  1393. int iwlagn_manage_ibss_station(struct iwl_priv *priv,
  1394. struct ieee80211_vif *vif, bool add)
  1395. {
  1396. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  1397. if (add)
  1398. return iwlagn_add_bssid_station(priv, vif_priv->ctx,
  1399. vif->bss_conf.bssid,
  1400. &vif_priv->ibss_bssid_sta_id);
  1401. return iwl_remove_station(priv, vif_priv->ibss_bssid_sta_id,
  1402. vif->bss_conf.bssid);
  1403. }
  1404. void iwl_free_tfds_in_queue(struct iwl_priv *priv,
  1405. int sta_id, int tid, int freed)
  1406. {
  1407. lockdep_assert_held(&priv->sta_lock);
  1408. if (priv->stations[sta_id].tid[tid].tfds_in_queue >= freed)
  1409. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1410. else {
  1411. IWL_DEBUG_TX(priv, "free more than tfds_in_queue (%u:%d)\n",
  1412. priv->stations[sta_id].tid[tid].tfds_in_queue,
  1413. freed);
  1414. priv->stations[sta_id].tid[tid].tfds_in_queue = 0;
  1415. }
  1416. }
  1417. #define IWL_FLUSH_WAIT_MS 2000
  1418. int iwlagn_wait_tx_queue_empty(struct iwl_priv *priv)
  1419. {
  1420. struct iwl_tx_queue *txq;
  1421. struct iwl_queue *q;
  1422. int cnt;
  1423. unsigned long now = jiffies;
  1424. int ret = 0;
  1425. /* waiting for all the tx frames complete might take a while */
  1426. for (cnt = 0; cnt < priv->hw_params.max_txq_num; cnt++) {
  1427. if (cnt == priv->cmd_queue)
  1428. continue;
  1429. txq = &priv->txq[cnt];
  1430. q = &txq->q;
  1431. while (q->read_ptr != q->write_ptr && !time_after(jiffies,
  1432. now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
  1433. msleep(1);
  1434. if (q->read_ptr != q->write_ptr) {
  1435. IWL_ERR(priv, "fail to flush all tx fifo queues\n");
  1436. ret = -ETIMEDOUT;
  1437. break;
  1438. }
  1439. }
  1440. return ret;
  1441. }
  1442. #define IWL_TX_QUEUE_MSK 0xfffff
  1443. /**
  1444. * iwlagn_txfifo_flush: send REPLY_TXFIFO_FLUSH command to uCode
  1445. *
  1446. * pre-requirements:
  1447. * 1. acquire mutex before calling
  1448. * 2. make sure rf is on and not in exit state
  1449. */
  1450. int iwlagn_txfifo_flush(struct iwl_priv *priv, u16 flush_control)
  1451. {
  1452. struct iwl_txfifo_flush_cmd flush_cmd;
  1453. struct iwl_host_cmd cmd = {
  1454. .id = REPLY_TXFIFO_FLUSH,
  1455. .len = sizeof(struct iwl_txfifo_flush_cmd),
  1456. .flags = CMD_SYNC,
  1457. .data = &flush_cmd,
  1458. };
  1459. might_sleep();
  1460. memset(&flush_cmd, 0, sizeof(flush_cmd));
  1461. flush_cmd.fifo_control = IWL_TX_FIFO_VO_MSK | IWL_TX_FIFO_VI_MSK |
  1462. IWL_TX_FIFO_BE_MSK | IWL_TX_FIFO_BK_MSK;
  1463. if (priv->cfg->sku & IWL_SKU_N)
  1464. flush_cmd.fifo_control |= IWL_AGG_TX_QUEUE_MSK;
  1465. IWL_DEBUG_INFO(priv, "fifo queue control: 0X%x\n",
  1466. flush_cmd.fifo_control);
  1467. flush_cmd.flush_control = cpu_to_le16(flush_control);
  1468. return iwl_send_cmd(priv, &cmd);
  1469. }
  1470. void iwlagn_dev_txfifo_flush(struct iwl_priv *priv, u16 flush_control)
  1471. {
  1472. mutex_lock(&priv->mutex);
  1473. ieee80211_stop_queues(priv->hw);
  1474. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  1475. IWL_ERR(priv, "flush request fail\n");
  1476. goto done;
  1477. }
  1478. IWL_DEBUG_INFO(priv, "wait transmit/flush all frames\n");
  1479. iwlagn_wait_tx_queue_empty(priv);
  1480. done:
  1481. ieee80211_wake_queues(priv->hw);
  1482. mutex_unlock(&priv->mutex);
  1483. }
  1484. /*
  1485. * BT coex
  1486. */
  1487. /*
  1488. * Macros to access the lookup table.
  1489. *
  1490. * The lookup table has 7 inputs: bt3_prio, bt3_txrx, bt_rf_act, wifi_req,
  1491. * wifi_prio, wifi_txrx and wifi_sh_ant_req.
  1492. *
  1493. * It has three outputs: WLAN_ACTIVE, WLAN_KILL and ANT_SWITCH
  1494. *
  1495. * The format is that "registers" 8 through 11 contain the WLAN_ACTIVE bits
  1496. * one after another in 32-bit registers, and "registers" 0 through 7 contain
  1497. * the WLAN_KILL and ANT_SWITCH bits interleaved (in that order).
  1498. *
  1499. * These macros encode that format.
  1500. */
  1501. #define LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, wifi_req, wifi_prio, \
  1502. wifi_txrx, wifi_sh_ant_req) \
  1503. (bt3_prio | (bt3_txrx << 1) | (bt_rf_act << 2) | (wifi_req << 3) | \
  1504. (wifi_prio << 4) | (wifi_txrx << 5) | (wifi_sh_ant_req << 6))
  1505. #define LUT_PTA_WLAN_ACTIVE_OP(lut, op, val) \
  1506. lut[8 + ((val) >> 5)] op (cpu_to_le32(BIT((val) & 0x1f)))
  1507. #define LUT_TEST_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1508. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1509. (!!(LUT_PTA_WLAN_ACTIVE_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, \
  1510. bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
  1511. wifi_sh_ant_req))))
  1512. #define LUT_SET_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1513. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1514. LUT_PTA_WLAN_ACTIVE_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, \
  1515. bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
  1516. wifi_sh_ant_req))
  1517. #define LUT_CLEAR_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, \
  1518. wifi_req, wifi_prio, wifi_txrx, \
  1519. wifi_sh_ant_req) \
  1520. LUT_PTA_WLAN_ACTIVE_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, \
  1521. bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
  1522. wifi_sh_ant_req))
  1523. #define LUT_WLAN_KILL_OP(lut, op, val) \
  1524. lut[(val) >> 4] op (cpu_to_le32(BIT(((val) << 1) & 0x1e)))
  1525. #define LUT_TEST_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1526. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1527. (!!(LUT_WLAN_KILL_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1528. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))))
  1529. #define LUT_SET_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1530. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1531. LUT_WLAN_KILL_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1532. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1533. #define LUT_CLEAR_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1534. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1535. LUT_WLAN_KILL_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1536. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1537. #define LUT_ANT_SWITCH_OP(lut, op, val) \
  1538. lut[(val) >> 4] op (cpu_to_le32(BIT((((val) << 1) & 0x1e) + 1)))
  1539. #define LUT_TEST_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1540. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1541. (!!(LUT_ANT_SWITCH_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1542. wifi_req, wifi_prio, wifi_txrx, \
  1543. wifi_sh_ant_req))))
  1544. #define LUT_SET_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1545. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1546. LUT_ANT_SWITCH_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1547. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1548. #define LUT_CLEAR_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1549. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1550. LUT_ANT_SWITCH_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1551. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1552. static const __le32 iwlagn_def_3w_lookup[12] = {
  1553. cpu_to_le32(0xaaaaaaaa),
  1554. cpu_to_le32(0xaaaaaaaa),
  1555. cpu_to_le32(0xaeaaaaaa),
  1556. cpu_to_le32(0xaaaaaaaa),
  1557. cpu_to_le32(0xcc00ff28),
  1558. cpu_to_le32(0x0000aaaa),
  1559. cpu_to_le32(0xcc00aaaa),
  1560. cpu_to_le32(0x0000aaaa),
  1561. cpu_to_le32(0xc0004000),
  1562. cpu_to_le32(0x00004000),
  1563. cpu_to_le32(0xf0005000),
  1564. cpu_to_le32(0xf0004000),
  1565. };
  1566. static const __le32 iwlagn_concurrent_lookup[12] = {
  1567. cpu_to_le32(0xaaaaaaaa),
  1568. cpu_to_le32(0xaaaaaaaa),
  1569. cpu_to_le32(0xaaaaaaaa),
  1570. cpu_to_le32(0xaaaaaaaa),
  1571. cpu_to_le32(0xaaaaaaaa),
  1572. cpu_to_le32(0xaaaaaaaa),
  1573. cpu_to_le32(0xaaaaaaaa),
  1574. cpu_to_le32(0xaaaaaaaa),
  1575. cpu_to_le32(0x00000000),
  1576. cpu_to_le32(0x00000000),
  1577. cpu_to_le32(0x00000000),
  1578. cpu_to_le32(0x00000000),
  1579. };
  1580. void iwlagn_send_advance_bt_config(struct iwl_priv *priv)
  1581. {
  1582. struct iwlagn_bt_cmd bt_cmd = {
  1583. .max_kill = IWLAGN_BT_MAX_KILL_DEFAULT,
  1584. .bt3_timer_t7_value = IWLAGN_BT3_T7_DEFAULT,
  1585. .bt3_prio_sample_time = IWLAGN_BT3_PRIO_SAMPLE_DEFAULT,
  1586. .bt3_timer_t2_value = IWLAGN_BT3_T2_DEFAULT,
  1587. };
  1588. BUILD_BUG_ON(sizeof(iwlagn_def_3w_lookup) !=
  1589. sizeof(bt_cmd.bt3_lookup_table));
  1590. if (priv->cfg->bt_params)
  1591. bt_cmd.prio_boost = priv->cfg->bt_params->bt_prio_boost;
  1592. else
  1593. bt_cmd.prio_boost = 0;
  1594. bt_cmd.kill_ack_mask = priv->kill_ack_mask;
  1595. bt_cmd.kill_cts_mask = priv->kill_cts_mask;
  1596. bt_cmd.valid = priv->bt_valid;
  1597. bt_cmd.tx_prio_boost = 0;
  1598. bt_cmd.rx_prio_boost = 0;
  1599. /*
  1600. * Configure BT coex mode to "no coexistence" when the
  1601. * user disabled BT coexistence, we have no interface
  1602. * (might be in monitor mode), or the interface is in
  1603. * IBSS mode (no proper uCode support for coex then).
  1604. */
  1605. if (!bt_coex_active || priv->iw_mode == NL80211_IFTYPE_ADHOC) {
  1606. bt_cmd.flags = 0;
  1607. } else {
  1608. bt_cmd.flags = IWLAGN_BT_FLAG_COEX_MODE_3W <<
  1609. IWLAGN_BT_FLAG_COEX_MODE_SHIFT;
  1610. if (priv->bt_ch_announce)
  1611. bt_cmd.flags |= IWLAGN_BT_FLAG_CHANNEL_INHIBITION;
  1612. IWL_DEBUG_INFO(priv, "BT coex flag: 0X%x\n", bt_cmd.flags);
  1613. }
  1614. if (priv->bt_full_concurrent)
  1615. memcpy(bt_cmd.bt3_lookup_table, iwlagn_concurrent_lookup,
  1616. sizeof(iwlagn_concurrent_lookup));
  1617. else
  1618. memcpy(bt_cmd.bt3_lookup_table, iwlagn_def_3w_lookup,
  1619. sizeof(iwlagn_def_3w_lookup));
  1620. IWL_DEBUG_INFO(priv, "BT coex %s in %s mode\n",
  1621. bt_cmd.flags ? "active" : "disabled",
  1622. priv->bt_full_concurrent ?
  1623. "full concurrency" : "3-wire");
  1624. if (iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG, sizeof(bt_cmd), &bt_cmd))
  1625. IWL_ERR(priv, "failed to send BT Coex Config\n");
  1626. /*
  1627. * When we are doing a restart, need to also reconfigure BT
  1628. * SCO to the device. If not doing a restart, bt_sco_active
  1629. * will always be false, so there's no need to have an extra
  1630. * variable to check for it.
  1631. */
  1632. if (priv->bt_sco_active) {
  1633. struct iwlagn_bt_sco_cmd sco_cmd = { .flags = 0 };
  1634. if (priv->bt_sco_active)
  1635. sco_cmd.flags |= IWLAGN_BT_SCO_ACTIVE;
  1636. if (iwl_send_cmd_pdu(priv, REPLY_BT_COEX_SCO,
  1637. sizeof(sco_cmd), &sco_cmd))
  1638. IWL_ERR(priv, "failed to send BT SCO command\n");
  1639. }
  1640. }
  1641. static void iwlagn_bt_traffic_change_work(struct work_struct *work)
  1642. {
  1643. struct iwl_priv *priv =
  1644. container_of(work, struct iwl_priv, bt_traffic_change_work);
  1645. struct iwl_rxon_context *ctx;
  1646. int smps_request = -1;
  1647. IWL_DEBUG_INFO(priv, "BT traffic load changes: %d\n",
  1648. priv->bt_traffic_load);
  1649. switch (priv->bt_traffic_load) {
  1650. case IWL_BT_COEX_TRAFFIC_LOAD_NONE:
  1651. smps_request = IEEE80211_SMPS_AUTOMATIC;
  1652. break;
  1653. case IWL_BT_COEX_TRAFFIC_LOAD_LOW:
  1654. smps_request = IEEE80211_SMPS_DYNAMIC;
  1655. break;
  1656. case IWL_BT_COEX_TRAFFIC_LOAD_HIGH:
  1657. case IWL_BT_COEX_TRAFFIC_LOAD_CONTINUOUS:
  1658. smps_request = IEEE80211_SMPS_STATIC;
  1659. break;
  1660. default:
  1661. IWL_ERR(priv, "Invalid BT traffic load: %d\n",
  1662. priv->bt_traffic_load);
  1663. break;
  1664. }
  1665. mutex_lock(&priv->mutex);
  1666. if (priv->cfg->ops->lib->update_chain_flags)
  1667. priv->cfg->ops->lib->update_chain_flags(priv);
  1668. if (smps_request != -1) {
  1669. for_each_context(priv, ctx) {
  1670. if (ctx->vif && ctx->vif->type == NL80211_IFTYPE_STATION)
  1671. ieee80211_request_smps(ctx->vif, smps_request);
  1672. }
  1673. }
  1674. mutex_unlock(&priv->mutex);
  1675. }
  1676. static void iwlagn_print_uartmsg(struct iwl_priv *priv,
  1677. struct iwl_bt_uart_msg *uart_msg)
  1678. {
  1679. IWL_DEBUG_NOTIF(priv, "Message Type = 0x%X, SSN = 0x%X, "
  1680. "Update Req = 0x%X",
  1681. (BT_UART_MSG_FRAME1MSGTYPE_MSK & uart_msg->frame1) >>
  1682. BT_UART_MSG_FRAME1MSGTYPE_POS,
  1683. (BT_UART_MSG_FRAME1SSN_MSK & uart_msg->frame1) >>
  1684. BT_UART_MSG_FRAME1SSN_POS,
  1685. (BT_UART_MSG_FRAME1UPDATEREQ_MSK & uart_msg->frame1) >>
  1686. BT_UART_MSG_FRAME1UPDATEREQ_POS);
  1687. IWL_DEBUG_NOTIF(priv, "Open connections = 0x%X, Traffic load = 0x%X, "
  1688. "Chl_SeqN = 0x%X, In band = 0x%X",
  1689. (BT_UART_MSG_FRAME2OPENCONNECTIONS_MSK & uart_msg->frame2) >>
  1690. BT_UART_MSG_FRAME2OPENCONNECTIONS_POS,
  1691. (BT_UART_MSG_FRAME2TRAFFICLOAD_MSK & uart_msg->frame2) >>
  1692. BT_UART_MSG_FRAME2TRAFFICLOAD_POS,
  1693. (BT_UART_MSG_FRAME2CHLSEQN_MSK & uart_msg->frame2) >>
  1694. BT_UART_MSG_FRAME2CHLSEQN_POS,
  1695. (BT_UART_MSG_FRAME2INBAND_MSK & uart_msg->frame2) >>
  1696. BT_UART_MSG_FRAME2INBAND_POS);
  1697. IWL_DEBUG_NOTIF(priv, "SCO/eSCO = 0x%X, Sniff = 0x%X, A2DP = 0x%X, "
  1698. "ACL = 0x%X, Master = 0x%X, OBEX = 0x%X",
  1699. (BT_UART_MSG_FRAME3SCOESCO_MSK & uart_msg->frame3) >>
  1700. BT_UART_MSG_FRAME3SCOESCO_POS,
  1701. (BT_UART_MSG_FRAME3SNIFF_MSK & uart_msg->frame3) >>
  1702. BT_UART_MSG_FRAME3SNIFF_POS,
  1703. (BT_UART_MSG_FRAME3A2DP_MSK & uart_msg->frame3) >>
  1704. BT_UART_MSG_FRAME3A2DP_POS,
  1705. (BT_UART_MSG_FRAME3ACL_MSK & uart_msg->frame3) >>
  1706. BT_UART_MSG_FRAME3ACL_POS,
  1707. (BT_UART_MSG_FRAME3MASTER_MSK & uart_msg->frame3) >>
  1708. BT_UART_MSG_FRAME3MASTER_POS,
  1709. (BT_UART_MSG_FRAME3OBEX_MSK & uart_msg->frame3) >>
  1710. BT_UART_MSG_FRAME3OBEX_POS);
  1711. IWL_DEBUG_NOTIF(priv, "Idle duration = 0x%X",
  1712. (BT_UART_MSG_FRAME4IDLEDURATION_MSK & uart_msg->frame4) >>
  1713. BT_UART_MSG_FRAME4IDLEDURATION_POS);
  1714. IWL_DEBUG_NOTIF(priv, "Tx Activity = 0x%X, Rx Activity = 0x%X, "
  1715. "eSCO Retransmissions = 0x%X",
  1716. (BT_UART_MSG_FRAME5TXACTIVITY_MSK & uart_msg->frame5) >>
  1717. BT_UART_MSG_FRAME5TXACTIVITY_POS,
  1718. (BT_UART_MSG_FRAME5RXACTIVITY_MSK & uart_msg->frame5) >>
  1719. BT_UART_MSG_FRAME5RXACTIVITY_POS,
  1720. (BT_UART_MSG_FRAME5ESCORETRANSMIT_MSK & uart_msg->frame5) >>
  1721. BT_UART_MSG_FRAME5ESCORETRANSMIT_POS);
  1722. IWL_DEBUG_NOTIF(priv, "Sniff Interval = 0x%X, Discoverable = 0x%X",
  1723. (BT_UART_MSG_FRAME6SNIFFINTERVAL_MSK & uart_msg->frame6) >>
  1724. BT_UART_MSG_FRAME6SNIFFINTERVAL_POS,
  1725. (BT_UART_MSG_FRAME6DISCOVERABLE_MSK & uart_msg->frame6) >>
  1726. BT_UART_MSG_FRAME6DISCOVERABLE_POS);
  1727. IWL_DEBUG_NOTIF(priv, "Sniff Activity = 0x%X, Inquiry/Page SR Mode = "
  1728. "0x%X, Connectable = 0x%X",
  1729. (BT_UART_MSG_FRAME7SNIFFACTIVITY_MSK & uart_msg->frame7) >>
  1730. BT_UART_MSG_FRAME7SNIFFACTIVITY_POS,
  1731. (BT_UART_MSG_FRAME7INQUIRYPAGESRMODE_MSK & uart_msg->frame7) >>
  1732. BT_UART_MSG_FRAME7INQUIRYPAGESRMODE_POS,
  1733. (BT_UART_MSG_FRAME7CONNECTABLE_MSK & uart_msg->frame7) >>
  1734. BT_UART_MSG_FRAME7CONNECTABLE_POS);
  1735. }
  1736. static void iwlagn_set_kill_ack_msk(struct iwl_priv *priv,
  1737. struct iwl_bt_uart_msg *uart_msg)
  1738. {
  1739. u8 kill_ack_msk;
  1740. __le32 bt_kill_ack_msg[2] = {
  1741. cpu_to_le32(0xFFFFFFF), cpu_to_le32(0xFFFFFC00) };
  1742. kill_ack_msk = (((BT_UART_MSG_FRAME3A2DP_MSK |
  1743. BT_UART_MSG_FRAME3SNIFF_MSK |
  1744. BT_UART_MSG_FRAME3SCOESCO_MSK) &
  1745. uart_msg->frame3) == 0) ? 1 : 0;
  1746. if (priv->kill_ack_mask != bt_kill_ack_msg[kill_ack_msk]) {
  1747. priv->bt_valid |= IWLAGN_BT_VALID_KILL_ACK_MASK;
  1748. priv->kill_ack_mask = bt_kill_ack_msg[kill_ack_msk];
  1749. /* schedule to send runtime bt_config */
  1750. queue_work(priv->workqueue, &priv->bt_runtime_config);
  1751. }
  1752. }
  1753. void iwlagn_bt_coex_profile_notif(struct iwl_priv *priv,
  1754. struct iwl_rx_mem_buffer *rxb)
  1755. {
  1756. unsigned long flags;
  1757. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1758. struct iwl_bt_coex_profile_notif *coex = &pkt->u.bt_coex_profile_notif;
  1759. struct iwlagn_bt_sco_cmd sco_cmd = { .flags = 0 };
  1760. struct iwl_bt_uart_msg *uart_msg = &coex->last_bt_uart_msg;
  1761. u8 last_traffic_load;
  1762. IWL_DEBUG_NOTIF(priv, "BT Coex notification:\n");
  1763. IWL_DEBUG_NOTIF(priv, " status: %d\n", coex->bt_status);
  1764. IWL_DEBUG_NOTIF(priv, " traffic load: %d\n", coex->bt_traffic_load);
  1765. IWL_DEBUG_NOTIF(priv, " CI compliance: %d\n",
  1766. coex->bt_ci_compliance);
  1767. iwlagn_print_uartmsg(priv, uart_msg);
  1768. last_traffic_load = priv->notif_bt_traffic_load;
  1769. priv->notif_bt_traffic_load = coex->bt_traffic_load;
  1770. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  1771. if (priv->bt_status != coex->bt_status ||
  1772. last_traffic_load != coex->bt_traffic_load) {
  1773. if (coex->bt_status) {
  1774. /* BT on */
  1775. if (!priv->bt_ch_announce)
  1776. priv->bt_traffic_load =
  1777. IWL_BT_COEX_TRAFFIC_LOAD_HIGH;
  1778. else
  1779. priv->bt_traffic_load =
  1780. coex->bt_traffic_load;
  1781. } else {
  1782. /* BT off */
  1783. priv->bt_traffic_load =
  1784. IWL_BT_COEX_TRAFFIC_LOAD_NONE;
  1785. }
  1786. priv->bt_status = coex->bt_status;
  1787. queue_work(priv->workqueue,
  1788. &priv->bt_traffic_change_work);
  1789. }
  1790. if (priv->bt_sco_active !=
  1791. (uart_msg->frame3 & BT_UART_MSG_FRAME3SCOESCO_MSK)) {
  1792. priv->bt_sco_active = uart_msg->frame3 &
  1793. BT_UART_MSG_FRAME3SCOESCO_MSK;
  1794. if (priv->bt_sco_active)
  1795. sco_cmd.flags |= IWLAGN_BT_SCO_ACTIVE;
  1796. iwl_send_cmd_pdu_async(priv, REPLY_BT_COEX_SCO,
  1797. sizeof(sco_cmd), &sco_cmd, NULL);
  1798. }
  1799. }
  1800. iwlagn_set_kill_ack_msk(priv, uart_msg);
  1801. /* FIXME: based on notification, adjust the prio_boost */
  1802. spin_lock_irqsave(&priv->lock, flags);
  1803. priv->bt_ci_compliance = coex->bt_ci_compliance;
  1804. spin_unlock_irqrestore(&priv->lock, flags);
  1805. }
  1806. void iwlagn_bt_rx_handler_setup(struct iwl_priv *priv)
  1807. {
  1808. iwlagn_rx_handler_setup(priv);
  1809. priv->rx_handlers[REPLY_BT_COEX_PROFILE_NOTIF] =
  1810. iwlagn_bt_coex_profile_notif;
  1811. }
  1812. void iwlagn_bt_setup_deferred_work(struct iwl_priv *priv)
  1813. {
  1814. iwlagn_setup_deferred_work(priv);
  1815. INIT_WORK(&priv->bt_traffic_change_work,
  1816. iwlagn_bt_traffic_change_work);
  1817. }
  1818. void iwlagn_bt_cancel_deferred_work(struct iwl_priv *priv)
  1819. {
  1820. cancel_work_sync(&priv->bt_traffic_change_work);
  1821. }
  1822. static bool is_single_rx_stream(struct iwl_priv *priv)
  1823. {
  1824. return priv->current_ht_config.smps == IEEE80211_SMPS_STATIC ||
  1825. priv->current_ht_config.single_chain_sufficient;
  1826. }
  1827. #define IWL_NUM_RX_CHAINS_MULTIPLE 3
  1828. #define IWL_NUM_RX_CHAINS_SINGLE 2
  1829. #define IWL_NUM_IDLE_CHAINS_DUAL 2
  1830. #define IWL_NUM_IDLE_CHAINS_SINGLE 1
  1831. /*
  1832. * Determine how many receiver/antenna chains to use.
  1833. *
  1834. * More provides better reception via diversity. Fewer saves power
  1835. * at the expense of throughput, but only when not in powersave to
  1836. * start with.
  1837. *
  1838. * MIMO (dual stream) requires at least 2, but works better with 3.
  1839. * This does not determine *which* chains to use, just how many.
  1840. */
  1841. static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
  1842. {
  1843. if (priv->cfg->bt_params &&
  1844. priv->cfg->bt_params->advanced_bt_coexist &&
  1845. (priv->bt_full_concurrent ||
  1846. priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)) {
  1847. /*
  1848. * only use chain 'A' in bt high traffic load or
  1849. * full concurrency mode
  1850. */
  1851. return IWL_NUM_RX_CHAINS_SINGLE;
  1852. }
  1853. /* # of Rx chains to use when expecting MIMO. */
  1854. if (is_single_rx_stream(priv))
  1855. return IWL_NUM_RX_CHAINS_SINGLE;
  1856. else
  1857. return IWL_NUM_RX_CHAINS_MULTIPLE;
  1858. }
  1859. /*
  1860. * When we are in power saving mode, unless device support spatial
  1861. * multiplexing power save, use the active count for rx chain count.
  1862. */
  1863. static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
  1864. {
  1865. /* # Rx chains when idling, depending on SMPS mode */
  1866. switch (priv->current_ht_config.smps) {
  1867. case IEEE80211_SMPS_STATIC:
  1868. case IEEE80211_SMPS_DYNAMIC:
  1869. return IWL_NUM_IDLE_CHAINS_SINGLE;
  1870. case IEEE80211_SMPS_OFF:
  1871. return active_cnt;
  1872. default:
  1873. WARN(1, "invalid SMPS mode %d",
  1874. priv->current_ht_config.smps);
  1875. return active_cnt;
  1876. }
  1877. }
  1878. /* up to 4 chains */
  1879. static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
  1880. {
  1881. u8 res;
  1882. res = (chain_bitmap & BIT(0)) >> 0;
  1883. res += (chain_bitmap & BIT(1)) >> 1;
  1884. res += (chain_bitmap & BIT(2)) >> 2;
  1885. res += (chain_bitmap & BIT(3)) >> 3;
  1886. return res;
  1887. }
  1888. /**
  1889. * iwlagn_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  1890. *
  1891. * Selects how many and which Rx receivers/antennas/chains to use.
  1892. * This should not be used for scan command ... it puts data in wrong place.
  1893. */
  1894. void iwlagn_set_rxon_chain(struct iwl_priv *priv, struct iwl_rxon_context *ctx)
  1895. {
  1896. bool is_single = is_single_rx_stream(priv);
  1897. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  1898. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  1899. u32 active_chains;
  1900. u16 rx_chain;
  1901. /* Tell uCode which antennas are actually connected.
  1902. * Before first association, we assume all antennas are connected.
  1903. * Just after first association, iwl_chain_noise_calibration()
  1904. * checks which antennas actually *are* connected. */
  1905. if (priv->chain_noise_data.active_chains)
  1906. active_chains = priv->chain_noise_data.active_chains;
  1907. else
  1908. active_chains = priv->hw_params.valid_rx_ant;
  1909. if (priv->cfg->bt_params &&
  1910. priv->cfg->bt_params->advanced_bt_coexist &&
  1911. (priv->bt_full_concurrent ||
  1912. priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)) {
  1913. /*
  1914. * only use chain 'A' in bt high traffic load or
  1915. * full concurrency mode
  1916. */
  1917. active_chains = first_antenna(active_chains);
  1918. }
  1919. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  1920. /* How many receivers should we use? */
  1921. active_rx_cnt = iwl_get_active_rx_chain_count(priv);
  1922. idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
  1923. /* correct rx chain count according hw settings
  1924. * and chain noise calibration
  1925. */
  1926. valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
  1927. if (valid_rx_cnt < active_rx_cnt)
  1928. active_rx_cnt = valid_rx_cnt;
  1929. if (valid_rx_cnt < idle_rx_cnt)
  1930. idle_rx_cnt = valid_rx_cnt;
  1931. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  1932. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  1933. ctx->staging.rx_chain = cpu_to_le16(rx_chain);
  1934. if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
  1935. ctx->staging.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  1936. else
  1937. ctx->staging.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  1938. IWL_DEBUG_ASSOC(priv, "rx_chain=0x%X active=%d idle=%d\n",
  1939. ctx->staging.rx_chain,
  1940. active_rx_cnt, idle_rx_cnt);
  1941. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  1942. active_rx_cnt < idle_rx_cnt);
  1943. }
  1944. u8 iwl_toggle_tx_ant(struct iwl_priv *priv, u8 ant, u8 valid)
  1945. {
  1946. int i;
  1947. u8 ind = ant;
  1948. if (priv->band == IEEE80211_BAND_2GHZ &&
  1949. priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)
  1950. return 0;
  1951. for (i = 0; i < RATE_ANT_NUM - 1; i++) {
  1952. ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
  1953. if (valid & BIT(ind))
  1954. return ind;
  1955. }
  1956. return ant;
  1957. }
  1958. static const char *get_csr_string(int cmd)
  1959. {
  1960. switch (cmd) {
  1961. IWL_CMD(CSR_HW_IF_CONFIG_REG);
  1962. IWL_CMD(CSR_INT_COALESCING);
  1963. IWL_CMD(CSR_INT);
  1964. IWL_CMD(CSR_INT_MASK);
  1965. IWL_CMD(CSR_FH_INT_STATUS);
  1966. IWL_CMD(CSR_GPIO_IN);
  1967. IWL_CMD(CSR_RESET);
  1968. IWL_CMD(CSR_GP_CNTRL);
  1969. IWL_CMD(CSR_HW_REV);
  1970. IWL_CMD(CSR_EEPROM_REG);
  1971. IWL_CMD(CSR_EEPROM_GP);
  1972. IWL_CMD(CSR_OTP_GP_REG);
  1973. IWL_CMD(CSR_GIO_REG);
  1974. IWL_CMD(CSR_GP_UCODE_REG);
  1975. IWL_CMD(CSR_GP_DRIVER_REG);
  1976. IWL_CMD(CSR_UCODE_DRV_GP1);
  1977. IWL_CMD(CSR_UCODE_DRV_GP2);
  1978. IWL_CMD(CSR_LED_REG);
  1979. IWL_CMD(CSR_DRAM_INT_TBL_REG);
  1980. IWL_CMD(CSR_GIO_CHICKEN_BITS);
  1981. IWL_CMD(CSR_ANA_PLL_CFG);
  1982. IWL_CMD(CSR_HW_REV_WA_REG);
  1983. IWL_CMD(CSR_DBG_HPET_MEM_REG);
  1984. default:
  1985. return "UNKNOWN";
  1986. }
  1987. }
  1988. void iwl_dump_csr(struct iwl_priv *priv)
  1989. {
  1990. int i;
  1991. u32 csr_tbl[] = {
  1992. CSR_HW_IF_CONFIG_REG,
  1993. CSR_INT_COALESCING,
  1994. CSR_INT,
  1995. CSR_INT_MASK,
  1996. CSR_FH_INT_STATUS,
  1997. CSR_GPIO_IN,
  1998. CSR_RESET,
  1999. CSR_GP_CNTRL,
  2000. CSR_HW_REV,
  2001. CSR_EEPROM_REG,
  2002. CSR_EEPROM_GP,
  2003. CSR_OTP_GP_REG,
  2004. CSR_GIO_REG,
  2005. CSR_GP_UCODE_REG,
  2006. CSR_GP_DRIVER_REG,
  2007. CSR_UCODE_DRV_GP1,
  2008. CSR_UCODE_DRV_GP2,
  2009. CSR_LED_REG,
  2010. CSR_DRAM_INT_TBL_REG,
  2011. CSR_GIO_CHICKEN_BITS,
  2012. CSR_ANA_PLL_CFG,
  2013. CSR_HW_REV_WA_REG,
  2014. CSR_DBG_HPET_MEM_REG
  2015. };
  2016. IWL_ERR(priv, "CSR values:\n");
  2017. IWL_ERR(priv, "(2nd byte of CSR_INT_COALESCING is "
  2018. "CSR_INT_PERIODIC_REG)\n");
  2019. for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
  2020. IWL_ERR(priv, " %25s: 0X%08x\n",
  2021. get_csr_string(csr_tbl[i]),
  2022. iwl_read32(priv, csr_tbl[i]));
  2023. }
  2024. }
  2025. static const char *get_fh_string(int cmd)
  2026. {
  2027. switch (cmd) {
  2028. IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
  2029. IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
  2030. IWL_CMD(FH_RSCSR_CHNL0_WPTR);
  2031. IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
  2032. IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
  2033. IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
  2034. IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
  2035. IWL_CMD(FH_TSSR_TX_STATUS_REG);
  2036. IWL_CMD(FH_TSSR_TX_ERROR_REG);
  2037. default:
  2038. return "UNKNOWN";
  2039. }
  2040. }
  2041. int iwl_dump_fh(struct iwl_priv *priv, char **buf, bool display)
  2042. {
  2043. int i;
  2044. #ifdef CONFIG_IWLWIFI_DEBUG
  2045. int pos = 0;
  2046. size_t bufsz = 0;
  2047. #endif
  2048. u32 fh_tbl[] = {
  2049. FH_RSCSR_CHNL0_STTS_WPTR_REG,
  2050. FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  2051. FH_RSCSR_CHNL0_WPTR,
  2052. FH_MEM_RCSR_CHNL0_CONFIG_REG,
  2053. FH_MEM_RSSR_SHARED_CTRL_REG,
  2054. FH_MEM_RSSR_RX_STATUS_REG,
  2055. FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
  2056. FH_TSSR_TX_STATUS_REG,
  2057. FH_TSSR_TX_ERROR_REG
  2058. };
  2059. #ifdef CONFIG_IWLWIFI_DEBUG
  2060. if (display) {
  2061. bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
  2062. *buf = kmalloc(bufsz, GFP_KERNEL);
  2063. if (!*buf)
  2064. return -ENOMEM;
  2065. pos += scnprintf(*buf + pos, bufsz - pos,
  2066. "FH register values:\n");
  2067. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  2068. pos += scnprintf(*buf + pos, bufsz - pos,
  2069. " %34s: 0X%08x\n",
  2070. get_fh_string(fh_tbl[i]),
  2071. iwl_read_direct32(priv, fh_tbl[i]));
  2072. }
  2073. return pos;
  2074. }
  2075. #endif
  2076. IWL_ERR(priv, "FH register values:\n");
  2077. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  2078. IWL_ERR(priv, " %34s: 0X%08x\n",
  2079. get_fh_string(fh_tbl[i]),
  2080. iwl_read_direct32(priv, fh_tbl[i]));
  2081. }
  2082. return 0;
  2083. }