m5mols_controls.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515
  1. /*
  2. * Controls for M-5MOLS 8M Pixel camera sensor with ISP
  3. *
  4. * Copyright (C) 2011 Samsung Electronics Co., Ltd.
  5. * Author: HeungJun Kim <riverful.kim@samsung.com>
  6. *
  7. * Copyright (C) 2009 Samsung Electronics Co., Ltd.
  8. * Author: Dongsoo Nathaniel Kim <dongsoo45.kim@samsung.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. */
  15. #include <linux/i2c.h>
  16. #include <linux/delay.h>
  17. #include <linux/videodev2.h>
  18. #include <media/v4l2-ctrls.h>
  19. #include "m5mols.h"
  20. #include "m5mols_reg.h"
  21. static struct m5mols_scenemode m5mols_default_scenemode[] = {
  22. [REG_SCENE_NORMAL] = {
  23. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_AUTO, 0,
  24. REG_CHROMA_ON, 3, REG_EDGE_ON, 5,
  25. REG_AF_NORMAL, REG_FD_OFF,
  26. REG_MCC_NORMAL, REG_LIGHT_OFF, REG_FLASH_OFF,
  27. 5, REG_ISO_AUTO, REG_CAP_NONE, REG_WDR_OFF,
  28. },
  29. [REG_SCENE_PORTRAIT] = {
  30. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_AUTO, 0,
  31. REG_CHROMA_ON, 3, REG_EDGE_ON, 4,
  32. REG_AF_NORMAL, BIT_FD_EN | BIT_FD_DRAW_FACE_FRAME,
  33. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  34. 6, REG_ISO_AUTO, REG_CAP_NONE, REG_WDR_OFF,
  35. },
  36. [REG_SCENE_LANDSCAPE] = {
  37. REG_AE_ALL, REG_AE_INDEX_00, REG_AWB_AUTO, 0,
  38. REG_CHROMA_ON, 4, REG_EDGE_ON, 6,
  39. REG_AF_NORMAL, REG_FD_OFF,
  40. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  41. 6, REG_ISO_AUTO, REG_CAP_NONE, REG_WDR_OFF,
  42. },
  43. [REG_SCENE_SPORTS] = {
  44. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_AUTO, 0,
  45. REG_CHROMA_ON, 3, REG_EDGE_ON, 5,
  46. REG_AF_NORMAL, REG_FD_OFF,
  47. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  48. 6, REG_ISO_AUTO, REG_CAP_NONE, REG_WDR_OFF,
  49. },
  50. [REG_SCENE_PARTY_INDOOR] = {
  51. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_AUTO, 0,
  52. REG_CHROMA_ON, 4, REG_EDGE_ON, 5,
  53. REG_AF_NORMAL, REG_FD_OFF,
  54. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  55. 6, REG_ISO_200, REG_CAP_NONE, REG_WDR_OFF,
  56. },
  57. [REG_SCENE_BEACH_SNOW] = {
  58. REG_AE_CENTER, REG_AE_INDEX_10_POS, REG_AWB_AUTO, 0,
  59. REG_CHROMA_ON, 4, REG_EDGE_ON, 5,
  60. REG_AF_NORMAL, REG_FD_OFF,
  61. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  62. 6, REG_ISO_50, REG_CAP_NONE, REG_WDR_OFF,
  63. },
  64. [REG_SCENE_SUNSET] = {
  65. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_PRESET,
  66. REG_AWB_DAYLIGHT,
  67. REG_CHROMA_ON, 3, REG_EDGE_ON, 5,
  68. REG_AF_NORMAL, REG_FD_OFF,
  69. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  70. 6, REG_ISO_AUTO, REG_CAP_NONE, REG_WDR_OFF,
  71. },
  72. [REG_SCENE_DAWN_DUSK] = {
  73. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_PRESET,
  74. REG_AWB_FLUORESCENT_1,
  75. REG_CHROMA_ON, 3, REG_EDGE_ON, 5,
  76. REG_AF_NORMAL, REG_FD_OFF,
  77. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  78. 6, REG_ISO_AUTO, REG_CAP_NONE, REG_WDR_OFF,
  79. },
  80. [REG_SCENE_FALL] = {
  81. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_AUTO, 0,
  82. REG_CHROMA_ON, 5, REG_EDGE_ON, 5,
  83. REG_AF_NORMAL, REG_FD_OFF,
  84. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  85. 6, REG_ISO_AUTO, REG_CAP_NONE, REG_WDR_OFF,
  86. },
  87. [REG_SCENE_NIGHT] = {
  88. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_AUTO, 0,
  89. REG_CHROMA_ON, 3, REG_EDGE_ON, 5,
  90. REG_AF_NORMAL, REG_FD_OFF,
  91. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  92. 6, REG_ISO_AUTO, REG_CAP_NONE, REG_WDR_OFF,
  93. },
  94. [REG_SCENE_AGAINST_LIGHT] = {
  95. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_AUTO, 0,
  96. REG_CHROMA_ON, 3, REG_EDGE_ON, 5,
  97. REG_AF_NORMAL, REG_FD_OFF,
  98. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  99. 6, REG_ISO_AUTO, REG_CAP_NONE, REG_WDR_OFF,
  100. },
  101. [REG_SCENE_FIRE] = {
  102. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_AUTO, 0,
  103. REG_CHROMA_ON, 3, REG_EDGE_ON, 5,
  104. REG_AF_NORMAL, REG_FD_OFF,
  105. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  106. 6, REG_ISO_50, REG_CAP_NONE, REG_WDR_OFF,
  107. },
  108. [REG_SCENE_TEXT] = {
  109. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_AUTO, 0,
  110. REG_CHROMA_ON, 3, REG_EDGE_ON, 7,
  111. REG_AF_MACRO, REG_FD_OFF,
  112. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  113. 6, REG_ISO_AUTO, REG_CAP_ANTI_SHAKE, REG_WDR_ON,
  114. },
  115. [REG_SCENE_CANDLE] = {
  116. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_AUTO, 0,
  117. REG_CHROMA_ON, 3, REG_EDGE_ON, 5,
  118. REG_AF_NORMAL, REG_FD_OFF,
  119. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  120. 6, REG_ISO_AUTO, REG_CAP_NONE, REG_WDR_OFF,
  121. },
  122. };
  123. /**
  124. * m5mols_do_scenemode() - Change current scenemode
  125. * @mode: Desired mode of the scenemode
  126. *
  127. * WARNING: The execution order is important. Do not change the order.
  128. */
  129. int m5mols_do_scenemode(struct m5mols_info *info, u8 mode)
  130. {
  131. struct v4l2_subdev *sd = &info->sd;
  132. struct m5mols_scenemode scenemode = m5mols_default_scenemode[mode];
  133. int ret;
  134. if (mode > REG_SCENE_CANDLE)
  135. return -EINVAL;
  136. ret = m5mols_lock_3a(info, false);
  137. if (!ret)
  138. ret = m5mols_write(sd, AE_EV_PRESET_MONITOR, mode);
  139. if (!ret)
  140. ret = m5mols_write(sd, AE_EV_PRESET_CAPTURE, mode);
  141. if (!ret)
  142. ret = m5mols_write(sd, AE_MODE, scenemode.metering);
  143. if (!ret)
  144. ret = m5mols_write(sd, AE_INDEX, scenemode.ev_bias);
  145. if (!ret)
  146. ret = m5mols_write(sd, AWB_MODE, scenemode.wb_mode);
  147. if (!ret)
  148. ret = m5mols_write(sd, AWB_MANUAL, scenemode.wb_preset);
  149. if (!ret)
  150. ret = m5mols_write(sd, MON_CHROMA_EN, scenemode.chroma_en);
  151. if (!ret)
  152. ret = m5mols_write(sd, MON_CHROMA_LVL, scenemode.chroma_lvl);
  153. if (!ret)
  154. ret = m5mols_write(sd, MON_EDGE_EN, scenemode.edge_en);
  155. if (!ret)
  156. ret = m5mols_write(sd, MON_EDGE_LVL, scenemode.edge_lvl);
  157. if (!ret && is_available_af(info))
  158. ret = m5mols_write(sd, AF_MODE, scenemode.af_range);
  159. if (!ret && is_available_af(info))
  160. ret = m5mols_write(sd, FD_CTL, scenemode.fd_mode);
  161. if (!ret)
  162. ret = m5mols_write(sd, MON_TONE_CTL, scenemode.tone);
  163. if (!ret)
  164. ret = m5mols_write(sd, AE_ISO, scenemode.iso);
  165. if (!ret)
  166. ret = m5mols_set_mode(info, REG_CAPTURE);
  167. if (!ret)
  168. ret = m5mols_write(sd, CAPP_WDR_EN, scenemode.wdr);
  169. if (!ret)
  170. ret = m5mols_write(sd, CAPP_MCC_MODE, scenemode.mcc);
  171. if (!ret)
  172. ret = m5mols_write(sd, CAPP_LIGHT_CTRL, scenemode.light);
  173. if (!ret)
  174. ret = m5mols_write(sd, CAPP_FLASH_CTRL, scenemode.flash);
  175. if (!ret)
  176. ret = m5mols_write(sd, CAPC_MODE, scenemode.capt_mode);
  177. if (!ret)
  178. ret = m5mols_set_mode(info, REG_MONITOR);
  179. return ret;
  180. }
  181. static int m5mols_lock_ae(struct m5mols_info *info, bool lock)
  182. {
  183. int ret = 0;
  184. if (info->lock_ae != lock)
  185. ret = m5mols_write(&info->sd, AE_LOCK,
  186. lock ? REG_AE_LOCK : REG_AE_UNLOCK);
  187. if (!ret)
  188. info->lock_ae = lock;
  189. return ret;
  190. }
  191. static int m5mols_lock_awb(struct m5mols_info *info, bool lock)
  192. {
  193. int ret = 0;
  194. if (info->lock_awb != lock)
  195. ret = m5mols_write(&info->sd, AWB_LOCK,
  196. lock ? REG_AWB_LOCK : REG_AWB_UNLOCK);
  197. if (!ret)
  198. info->lock_awb = lock;
  199. return ret;
  200. }
  201. /* m5mols_lock_3a() - Lock 3A(Auto Exposure, Auto Whitebalance, Auto Focus) */
  202. int m5mols_lock_3a(struct m5mols_info *info, bool lock)
  203. {
  204. int ret;
  205. ret = m5mols_lock_ae(info, lock);
  206. if (!ret)
  207. ret = m5mols_lock_awb(info, lock);
  208. /* Don't need to handle unlocking AF */
  209. if (!ret && is_available_af(info) && lock)
  210. ret = m5mols_write(&info->sd, AF_EXECUTE, REG_AF_STOP);
  211. return ret;
  212. }
  213. /* Set exposure/auto exposure cluster */
  214. static int m5mols_set_exposure(struct m5mols_info *info, int exposure)
  215. {
  216. struct v4l2_subdev *sd = &info->sd;
  217. int ret;
  218. ret = m5mols_lock_ae(info, exposure != V4L2_EXPOSURE_AUTO);
  219. if (ret < 0)
  220. return ret;
  221. if (exposure == V4L2_EXPOSURE_AUTO) {
  222. ret = m5mols_write(sd, AE_MODE, REG_AE_ALL);
  223. if (ret < 0)
  224. return ret;
  225. }
  226. if (exposure == V4L2_EXPOSURE_MANUAL) {
  227. ret = m5mols_write(sd, AE_MODE, REG_AE_OFF);
  228. if (ret == 0)
  229. ret = m5mols_write(sd, AE_MAN_GAIN_MON,
  230. info->exposure->val);
  231. if (ret == 0)
  232. ret = m5mols_write(sd, AE_MAN_GAIN_CAP,
  233. info->exposure->val);
  234. }
  235. return ret;
  236. }
  237. static int m5mols_set_white_balance(struct m5mols_info *info, int val)
  238. {
  239. static const unsigned short wb[][2] = {
  240. { V4L2_WHITE_BALANCE_INCANDESCENT, REG_AWB_INCANDESCENT },
  241. { V4L2_WHITE_BALANCE_FLUORESCENT, REG_AWB_FLUORESCENT_1 },
  242. { V4L2_WHITE_BALANCE_FLUORESCENT_H, REG_AWB_FLUORESCENT_2 },
  243. { V4L2_WHITE_BALANCE_HORIZON, REG_AWB_HORIZON },
  244. { V4L2_WHITE_BALANCE_DAYLIGHT, REG_AWB_DAYLIGHT },
  245. { V4L2_WHITE_BALANCE_FLASH, REG_AWB_LEDLIGHT },
  246. { V4L2_WHITE_BALANCE_CLOUDY, REG_AWB_CLOUDY },
  247. { V4L2_WHITE_BALANCE_SHADE, REG_AWB_SHADE },
  248. { V4L2_WHITE_BALANCE_AUTO, REG_AWB_AUTO },
  249. };
  250. int i;
  251. struct v4l2_subdev *sd = &info->sd;
  252. int ret = -EINVAL;
  253. for (i = 0; i < ARRAY_SIZE(wb); i++) {
  254. int awb;
  255. if (wb[i][0] != val)
  256. continue;
  257. v4l2_dbg(1, m5mols_debug, sd,
  258. "Setting white balance to: %#x\n", wb[i][0]);
  259. awb = wb[i][0] == V4L2_WHITE_BALANCE_AUTO;
  260. ret = m5mols_write(sd, AWB_MODE, awb ? REG_AWB_AUTO :
  261. REG_AWB_PRESET);
  262. if (ret < 0)
  263. return ret;
  264. if (!awb)
  265. ret = m5mols_write(sd, AWB_MANUAL, wb[i][1]);
  266. }
  267. return ret;
  268. }
  269. static int m5mols_set_saturation(struct m5mols_info *info, int val)
  270. {
  271. int ret = m5mols_write(&info->sd, MON_CHROMA_LVL, val);
  272. if (ret < 0)
  273. return ret;
  274. return m5mols_write(&info->sd, MON_CHROMA_EN, REG_CHROMA_ON);
  275. }
  276. static int m5mols_set_color_effect(struct m5mols_info *info, int val)
  277. {
  278. unsigned int m_effect = REG_COLOR_EFFECT_OFF;
  279. unsigned int p_effect = REG_EFFECT_OFF;
  280. unsigned int cfix_r = 0, cfix_b = 0;
  281. struct v4l2_subdev *sd = &info->sd;
  282. int ret = 0;
  283. switch (val) {
  284. case V4L2_COLORFX_BW:
  285. m_effect = REG_COLOR_EFFECT_ON;
  286. break;
  287. case V4L2_COLORFX_NEGATIVE:
  288. p_effect = REG_EFFECT_NEGA;
  289. break;
  290. case V4L2_COLORFX_EMBOSS:
  291. p_effect = REG_EFFECT_EMBOSS;
  292. break;
  293. case V4L2_COLORFX_SEPIA:
  294. m_effect = REG_COLOR_EFFECT_ON;
  295. cfix_r = REG_CFIXR_SEPIA;
  296. cfix_b = REG_CFIXB_SEPIA;
  297. break;
  298. }
  299. ret = m5mols_write(sd, PARM_EFFECT, p_effect);
  300. if (!ret)
  301. ret = m5mols_write(sd, MON_EFFECT, m_effect);
  302. if (ret == 0 && m_effect == REG_COLOR_EFFECT_ON) {
  303. ret = m5mols_write(sd, MON_CFIXR, cfix_r);
  304. if (!ret)
  305. ret = m5mols_write(sd, MON_CFIXB, cfix_b);
  306. }
  307. v4l2_dbg(1, m5mols_debug, sd,
  308. "p_effect: %#x, m_effect: %#x, r: %#x, b: %#x (%d)\n",
  309. p_effect, m_effect, cfix_r, cfix_b, ret);
  310. return ret;
  311. }
  312. static int m5mols_set_iso(struct m5mols_info *info, int auto_iso)
  313. {
  314. u32 iso = auto_iso ? 0 : info->iso->val + 1;
  315. return m5mols_write(&info->sd, AE_ISO, iso);
  316. }
  317. static int m5mols_g_volatile_ctrl(struct v4l2_ctrl *ctrl)
  318. {
  319. struct v4l2_subdev *sd = to_sd(ctrl);
  320. struct m5mols_info *info = to_m5mols(sd);
  321. int ret = 0;
  322. u8 status;
  323. v4l2_dbg(1, m5mols_debug, sd, "%s: ctrl: %s (%d)\n",
  324. __func__, ctrl->name, info->isp_ready);
  325. if (!info->isp_ready)
  326. return -EBUSY;
  327. switch (ctrl->id) {
  328. case V4L2_CID_ISO_SENSITIVITY_AUTO:
  329. ret = m5mols_read_u8(sd, AE_ISO, &status);
  330. if (ret == 0)
  331. ctrl->val = !status;
  332. if (status != REG_ISO_AUTO)
  333. info->iso->val = status - 1;
  334. break;
  335. }
  336. return ret;
  337. }
  338. static int m5mols_s_ctrl(struct v4l2_ctrl *ctrl)
  339. {
  340. unsigned int ctrl_mode = m5mols_get_ctrl_mode(ctrl);
  341. struct v4l2_subdev *sd = to_sd(ctrl);
  342. struct m5mols_info *info = to_m5mols(sd);
  343. int last_mode = info->mode;
  344. int ret = 0;
  345. /*
  346. * If needed, defer restoring the controls until
  347. * the device is fully initialized.
  348. */
  349. if (!info->isp_ready) {
  350. info->ctrl_sync = 0;
  351. return 0;
  352. }
  353. v4l2_dbg(1, m5mols_debug, sd, "%s: %s, val: %d, priv: %#x\n",
  354. __func__, ctrl->name, ctrl->val, (int)ctrl->priv);
  355. if (ctrl_mode && ctrl_mode != info->mode) {
  356. ret = m5mols_set_mode(info, ctrl_mode);
  357. if (ret < 0)
  358. return ret;
  359. }
  360. switch (ctrl->id) {
  361. case V4L2_CID_ZOOM_ABSOLUTE:
  362. ret = m5mols_write(sd, MON_ZOOM, ctrl->val);
  363. break;
  364. case V4L2_CID_EXPOSURE_AUTO:
  365. ret = m5mols_set_exposure(info, ctrl->val);
  366. break;
  367. case V4L2_CID_ISO_SENSITIVITY:
  368. ret = m5mols_set_iso(info, ctrl->val);
  369. break;
  370. case V4L2_CID_AUTO_N_PRESET_WHITE_BALANCE:
  371. ret = m5mols_set_white_balance(info, ctrl->val);
  372. break;
  373. case V4L2_CID_SATURATION:
  374. ret = m5mols_set_saturation(info, ctrl->val);
  375. break;
  376. case V4L2_CID_COLORFX:
  377. ret = m5mols_set_color_effect(info, ctrl->val);
  378. break;
  379. }
  380. if (ret == 0 && info->mode != last_mode)
  381. ret = m5mols_set_mode(info, last_mode);
  382. return ret;
  383. }
  384. static const struct v4l2_ctrl_ops m5mols_ctrl_ops = {
  385. .g_volatile_ctrl = m5mols_g_volatile_ctrl,
  386. .s_ctrl = m5mols_s_ctrl,
  387. };
  388. /* Supported manual ISO values */
  389. static const s64 iso_qmenu[] = {
  390. /* AE_ISO: 0x01...0x07 */
  391. 50, 100, 200, 400, 800, 1600, 3200
  392. };
  393. int m5mols_init_controls(struct v4l2_subdev *sd)
  394. {
  395. struct m5mols_info *info = to_m5mols(sd);
  396. u16 exposure_max;
  397. u16 zoom_step;
  398. int ret;
  399. /* Determine the firmware dependant control range and step values */
  400. ret = m5mols_read_u16(sd, AE_MAX_GAIN_MON, &exposure_max);
  401. if (ret < 0)
  402. return ret;
  403. zoom_step = is_manufacturer(info, REG_SAMSUNG_OPTICS) ? 31 : 1;
  404. v4l2_ctrl_handler_init(&info->handle, 6);
  405. info->auto_wb = v4l2_ctrl_new_std_menu(&info->handle,
  406. &m5mols_ctrl_ops, V4L2_CID_AUTO_N_PRESET_WHITE_BALANCE,
  407. 9, ~0x3fe, V4L2_WHITE_BALANCE_AUTO);
  408. info->auto_exposure = v4l2_ctrl_new_std_menu(&info->handle,
  409. &m5mols_ctrl_ops, V4L2_CID_EXPOSURE_AUTO,
  410. 1, ~0x03, V4L2_EXPOSURE_AUTO);
  411. info->exposure = v4l2_ctrl_new_std(&info->handle,
  412. &m5mols_ctrl_ops, V4L2_CID_EXPOSURE,
  413. 0, exposure_max, 1, exposure_max / 2);
  414. /* ISO control cluster */
  415. info->auto_iso = v4l2_ctrl_new_std_menu(&info->handle, &m5mols_ctrl_ops,
  416. V4L2_CID_ISO_SENSITIVITY_AUTO, 1, ~0x03, 1);
  417. info->iso = v4l2_ctrl_new_int_menu(&info->handle, &m5mols_ctrl_ops,
  418. V4L2_CID_ISO_SENSITIVITY, ARRAY_SIZE(iso_qmenu) - 1,
  419. ARRAY_SIZE(iso_qmenu)/2 - 1, iso_qmenu);
  420. info->saturation = v4l2_ctrl_new_std(&info->handle, &m5mols_ctrl_ops,
  421. V4L2_CID_SATURATION, 1, 5, 1, 3);
  422. info->zoom = v4l2_ctrl_new_std(&info->handle, &m5mols_ctrl_ops,
  423. V4L2_CID_ZOOM_ABSOLUTE, 1, 70, zoom_step, 1);
  424. info->colorfx = v4l2_ctrl_new_std_menu(&info->handle, &m5mols_ctrl_ops,
  425. V4L2_CID_COLORFX, 4, 0, V4L2_COLORFX_NONE);
  426. if (info->handle.error) {
  427. int ret = info->handle.error;
  428. v4l2_err(sd, "Failed to initialize controls: %d\n", ret);
  429. v4l2_ctrl_handler_free(&info->handle);
  430. return ret;
  431. }
  432. v4l2_ctrl_auto_cluster(2, &info->auto_exposure, 1, false);
  433. info->auto_iso->flags |= V4L2_CTRL_FLAG_VOLATILE |
  434. V4L2_CTRL_FLAG_UPDATE;
  435. v4l2_ctrl_auto_cluster(2, &info->auto_iso, 0, false);
  436. m5mols_set_ctrl_mode(info->auto_exposure, REG_PARAMETER);
  437. m5mols_set_ctrl_mode(info->auto_wb, REG_PARAMETER);
  438. m5mols_set_ctrl_mode(info->colorfx, REG_MONITOR);
  439. sd->ctrl_handler = &info->handle;
  440. return 0;
  441. }