xhci.h 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #ifndef __LINUX_XHCI_HCD_H
  23. #define __LINUX_XHCI_HCD_H
  24. #include <linux/usb.h>
  25. #include <linux/timer.h>
  26. #include <linux/kernel.h>
  27. #include <linux/usb/hcd.h>
  28. /* Code sharing between pci-quirks and xhci hcd */
  29. #include "xhci-ext-caps.h"
  30. #include "pci-quirks.h"
  31. /* xHCI PCI Configuration Registers */
  32. #define XHCI_SBRN_OFFSET (0x60)
  33. /* Max number of USB devices for any host controller - limit in section 6.1 */
  34. #define MAX_HC_SLOTS 256
  35. /* Section 5.3.3 - MaxPorts */
  36. #define MAX_HC_PORTS 127
  37. /*
  38. * xHCI register interface.
  39. * This corresponds to the eXtensible Host Controller Interface (xHCI)
  40. * Revision 0.95 specification
  41. */
  42. /**
  43. * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
  44. * @hc_capbase: length of the capabilities register and HC version number
  45. * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
  46. * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
  47. * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
  48. * @hcc_params: HCCPARAMS - Capability Parameters
  49. * @db_off: DBOFF - Doorbell array offset
  50. * @run_regs_off: RTSOFF - Runtime register space offset
  51. */
  52. struct xhci_cap_regs {
  53. __le32 hc_capbase;
  54. __le32 hcs_params1;
  55. __le32 hcs_params2;
  56. __le32 hcs_params3;
  57. __le32 hcc_params;
  58. __le32 db_off;
  59. __le32 run_regs_off;
  60. /* Reserved up to (CAPLENGTH - 0x1C) */
  61. };
  62. /* hc_capbase bitmasks */
  63. /* bits 7:0 - how long is the Capabilities register */
  64. #define HC_LENGTH(p) XHCI_HC_LENGTH(p)
  65. /* bits 31:16 */
  66. #define HC_VERSION(p) (((p) >> 16) & 0xffff)
  67. /* HCSPARAMS1 - hcs_params1 - bitmasks */
  68. /* bits 0:7, Max Device Slots */
  69. #define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
  70. #define HCS_SLOTS_MASK 0xff
  71. /* bits 8:18, Max Interrupters */
  72. #define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
  73. /* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
  74. #define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
  75. /* HCSPARAMS2 - hcs_params2 - bitmasks */
  76. /* bits 0:3, frames or uframes that SW needs to queue transactions
  77. * ahead of the HW to meet periodic deadlines */
  78. #define HCS_IST(p) (((p) >> 0) & 0xf)
  79. /* bits 4:7, max number of Event Ring segments */
  80. #define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
  81. /* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
  82. /* bits 27:31 number of Scratchpad buffers SW must allocate for the HW */
  83. #define HCS_MAX_SCRATCHPAD(p) (((p) >> 27) & 0x1f)
  84. /* HCSPARAMS3 - hcs_params3 - bitmasks */
  85. /* bits 0:7, Max U1 to U0 latency for the roothub ports */
  86. #define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
  87. /* bits 16:31, Max U2 to U0 latency for the roothub ports */
  88. #define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
  89. /* HCCPARAMS - hcc_params - bitmasks */
  90. /* true: HC can use 64-bit address pointers */
  91. #define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
  92. /* true: HC can do bandwidth negotiation */
  93. #define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
  94. /* true: HC uses 64-byte Device Context structures
  95. * FIXME 64-byte context structures aren't supported yet.
  96. */
  97. #define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
  98. /* true: HC has port power switches */
  99. #define HCC_PPC(p) ((p) & (1 << 3))
  100. /* true: HC has port indicators */
  101. #define HCS_INDICATOR(p) ((p) & (1 << 4))
  102. /* true: HC has Light HC Reset Capability */
  103. #define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
  104. /* true: HC supports latency tolerance messaging */
  105. #define HCC_LTC(p) ((p) & (1 << 6))
  106. /* true: no secondary Stream ID Support */
  107. #define HCC_NSS(p) ((p) & (1 << 7))
  108. /* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
  109. #define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
  110. /* Extended Capabilities pointer from PCI base - section 5.3.6 */
  111. #define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
  112. /* db_off bitmask - bits 0:1 reserved */
  113. #define DBOFF_MASK (~0x3)
  114. /* run_regs_off bitmask - bits 0:4 reserved */
  115. #define RTSOFF_MASK (~0x1f)
  116. /* Number of registers per port */
  117. #define NUM_PORT_REGS 4
  118. /**
  119. * struct xhci_op_regs - xHCI Host Controller Operational Registers.
  120. * @command: USBCMD - xHC command register
  121. * @status: USBSTS - xHC status register
  122. * @page_size: This indicates the page size that the host controller
  123. * supports. If bit n is set, the HC supports a page size
  124. * of 2^(n+12), up to a 128MB page size.
  125. * 4K is the minimum page size.
  126. * @cmd_ring: CRP - 64-bit Command Ring Pointer
  127. * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
  128. * @config_reg: CONFIG - Configure Register
  129. * @port_status_base: PORTSCn - base address for Port Status and Control
  130. * Each port has a Port Status and Control register,
  131. * followed by a Port Power Management Status and Control
  132. * register, a Port Link Info register, and a reserved
  133. * register.
  134. * @port_power_base: PORTPMSCn - base address for
  135. * Port Power Management Status and Control
  136. * @port_link_base: PORTLIn - base address for Port Link Info (current
  137. * Link PM state and control) for USB 2.1 and USB 3.0
  138. * devices.
  139. */
  140. struct xhci_op_regs {
  141. __le32 command;
  142. __le32 status;
  143. __le32 page_size;
  144. __le32 reserved1;
  145. __le32 reserved2;
  146. __le32 dev_notification;
  147. __le64 cmd_ring;
  148. /* rsvd: offset 0x20-2F */
  149. __le32 reserved3[4];
  150. __le64 dcbaa_ptr;
  151. __le32 config_reg;
  152. /* rsvd: offset 0x3C-3FF */
  153. __le32 reserved4[241];
  154. /* port 1 registers, which serve as a base address for other ports */
  155. __le32 port_status_base;
  156. __le32 port_power_base;
  157. __le32 port_link_base;
  158. __le32 reserved5;
  159. /* registers for ports 2-255 */
  160. __le32 reserved6[NUM_PORT_REGS*254];
  161. };
  162. /* USBCMD - USB command - command bitmasks */
  163. /* start/stop HC execution - do not write unless HC is halted*/
  164. #define CMD_RUN XHCI_CMD_RUN
  165. /* Reset HC - resets internal HC state machine and all registers (except
  166. * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
  167. * The xHCI driver must reinitialize the xHC after setting this bit.
  168. */
  169. #define CMD_RESET (1 << 1)
  170. /* Event Interrupt Enable - a '1' allows interrupts from the host controller */
  171. #define CMD_EIE XHCI_CMD_EIE
  172. /* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
  173. #define CMD_HSEIE XHCI_CMD_HSEIE
  174. /* bits 4:6 are reserved (and should be preserved on writes). */
  175. /* light reset (port status stays unchanged) - reset completed when this is 0 */
  176. #define CMD_LRESET (1 << 7)
  177. /* host controller save/restore state. */
  178. #define CMD_CSS (1 << 8)
  179. #define CMD_CRS (1 << 9)
  180. /* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
  181. #define CMD_EWE XHCI_CMD_EWE
  182. /* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
  183. * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
  184. * '0' means the xHC can power it off if all ports are in the disconnect,
  185. * disabled, or powered-off state.
  186. */
  187. #define CMD_PM_INDEX (1 << 11)
  188. /* bits 12:31 are reserved (and should be preserved on writes). */
  189. /* USBSTS - USB status - status bitmasks */
  190. /* HC not running - set to 1 when run/stop bit is cleared. */
  191. #define STS_HALT XHCI_STS_HALT
  192. /* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
  193. #define STS_FATAL (1 << 2)
  194. /* event interrupt - clear this prior to clearing any IP flags in IR set*/
  195. #define STS_EINT (1 << 3)
  196. /* port change detect */
  197. #define STS_PORT (1 << 4)
  198. /* bits 5:7 reserved and zeroed */
  199. /* save state status - '1' means xHC is saving state */
  200. #define STS_SAVE (1 << 8)
  201. /* restore state status - '1' means xHC is restoring state */
  202. #define STS_RESTORE (1 << 9)
  203. /* true: save or restore error */
  204. #define STS_SRE (1 << 10)
  205. /* true: Controller Not Ready to accept doorbell or op reg writes after reset */
  206. #define STS_CNR XHCI_STS_CNR
  207. /* true: internal Host Controller Error - SW needs to reset and reinitialize */
  208. #define STS_HCE (1 << 12)
  209. /* bits 13:31 reserved and should be preserved */
  210. /*
  211. * DNCTRL - Device Notification Control Register - dev_notification bitmasks
  212. * Generate a device notification event when the HC sees a transaction with a
  213. * notification type that matches a bit set in this bit field.
  214. */
  215. #define DEV_NOTE_MASK (0xffff)
  216. #define ENABLE_DEV_NOTE(x) (1 << (x))
  217. /* Most of the device notification types should only be used for debug.
  218. * SW does need to pay attention to function wake notifications.
  219. */
  220. #define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
  221. /* CRCR - Command Ring Control Register - cmd_ring bitmasks */
  222. /* bit 0 is the command ring cycle state */
  223. /* stop ring operation after completion of the currently executing command */
  224. #define CMD_RING_PAUSE (1 << 1)
  225. /* stop ring immediately - abort the currently executing command */
  226. #define CMD_RING_ABORT (1 << 2)
  227. /* true: command ring is running */
  228. #define CMD_RING_RUNNING (1 << 3)
  229. /* bits 4:5 reserved and should be preserved */
  230. /* Command Ring pointer - bit mask for the lower 32 bits. */
  231. #define CMD_RING_RSVD_BITS (0x3f)
  232. /* CONFIG - Configure Register - config_reg bitmasks */
  233. /* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
  234. #define MAX_DEVS(p) ((p) & 0xff)
  235. /* bits 8:31 - reserved and should be preserved */
  236. /* PORTSC - Port Status and Control Register - port_status_base bitmasks */
  237. /* true: device connected */
  238. #define PORT_CONNECT (1 << 0)
  239. /* true: port enabled */
  240. #define PORT_PE (1 << 1)
  241. /* bit 2 reserved and zeroed */
  242. /* true: port has an over-current condition */
  243. #define PORT_OC (1 << 3)
  244. /* true: port reset signaling asserted */
  245. #define PORT_RESET (1 << 4)
  246. /* Port Link State - bits 5:8
  247. * A read gives the current link PM state of the port,
  248. * a write with Link State Write Strobe set sets the link state.
  249. */
  250. #define PORT_PLS_MASK (0xf << 5)
  251. #define XDEV_U0 (0x0 << 5)
  252. #define XDEV_U3 (0x3 << 5)
  253. #define XDEV_RESUME (0xf << 5)
  254. /* true: port has power (see HCC_PPC) */
  255. #define PORT_POWER (1 << 9)
  256. /* bits 10:13 indicate device speed:
  257. * 0 - undefined speed - port hasn't be initialized by a reset yet
  258. * 1 - full speed
  259. * 2 - low speed
  260. * 3 - high speed
  261. * 4 - super speed
  262. * 5-15 reserved
  263. */
  264. #define DEV_SPEED_MASK (0xf << 10)
  265. #define XDEV_FS (0x1 << 10)
  266. #define XDEV_LS (0x2 << 10)
  267. #define XDEV_HS (0x3 << 10)
  268. #define XDEV_SS (0x4 << 10)
  269. #define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
  270. #define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
  271. #define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
  272. #define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
  273. #define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
  274. /* Bits 20:23 in the Slot Context are the speed for the device */
  275. #define SLOT_SPEED_FS (XDEV_FS << 10)
  276. #define SLOT_SPEED_LS (XDEV_LS << 10)
  277. #define SLOT_SPEED_HS (XDEV_HS << 10)
  278. #define SLOT_SPEED_SS (XDEV_SS << 10)
  279. /* Port Indicator Control */
  280. #define PORT_LED_OFF (0 << 14)
  281. #define PORT_LED_AMBER (1 << 14)
  282. #define PORT_LED_GREEN (2 << 14)
  283. #define PORT_LED_MASK (3 << 14)
  284. /* Port Link State Write Strobe - set this when changing link state */
  285. #define PORT_LINK_STROBE (1 << 16)
  286. /* true: connect status change */
  287. #define PORT_CSC (1 << 17)
  288. /* true: port enable change */
  289. #define PORT_PEC (1 << 18)
  290. /* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
  291. * into an enabled state, and the device into the default state. A "warm" reset
  292. * also resets the link, forcing the device through the link training sequence.
  293. * SW can also look at the Port Reset register to see when warm reset is done.
  294. */
  295. #define PORT_WRC (1 << 19)
  296. /* true: over-current change */
  297. #define PORT_OCC (1 << 20)
  298. /* true: reset change - 1 to 0 transition of PORT_RESET */
  299. #define PORT_RC (1 << 21)
  300. /* port link status change - set on some port link state transitions:
  301. * Transition Reason
  302. * ------------------------------------------------------------------------------
  303. * - U3 to Resume Wakeup signaling from a device
  304. * - Resume to Recovery to U0 USB 3.0 device resume
  305. * - Resume to U0 USB 2.0 device resume
  306. * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
  307. * - U3 to U0 Software resume of USB 2.0 device complete
  308. * - U2 to U0 L1 resume of USB 2.1 device complete
  309. * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
  310. * - U0 to disabled L1 entry error with USB 2.1 device
  311. * - Any state to inactive Error on USB 3.0 port
  312. */
  313. #define PORT_PLC (1 << 22)
  314. /* port configure error change - port failed to configure its link partner */
  315. #define PORT_CEC (1 << 23)
  316. /* bit 24 reserved */
  317. /* wake on connect (enable) */
  318. #define PORT_WKCONN_E (1 << 25)
  319. /* wake on disconnect (enable) */
  320. #define PORT_WKDISC_E (1 << 26)
  321. /* wake on over-current (enable) */
  322. #define PORT_WKOC_E (1 << 27)
  323. /* bits 28:29 reserved */
  324. /* true: device is removable - for USB 3.0 roothub emulation */
  325. #define PORT_DEV_REMOVE (1 << 30)
  326. /* Initiate a warm port reset - complete when PORT_WRC is '1' */
  327. #define PORT_WR (1 << 31)
  328. /* We mark duplicate entries with -1 */
  329. #define DUPLICATE_ENTRY ((u8)(-1))
  330. /* Port Power Management Status and Control - port_power_base bitmasks */
  331. /* Inactivity timer value for transitions into U1, in microseconds.
  332. * Timeout can be up to 127us. 0xFF means an infinite timeout.
  333. */
  334. #define PORT_U1_TIMEOUT(p) ((p) & 0xff)
  335. /* Inactivity timer value for transitions into U2 */
  336. #define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
  337. /* Bits 24:31 for port testing */
  338. /* USB2 Protocol PORTSPMSC */
  339. #define PORT_RWE (1 << 0x3)
  340. /**
  341. * struct xhci_intr_reg - Interrupt Register Set
  342. * @irq_pending: IMAN - Interrupt Management Register. Used to enable
  343. * interrupts and check for pending interrupts.
  344. * @irq_control: IMOD - Interrupt Moderation Register.
  345. * Used to throttle interrupts.
  346. * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
  347. * @erst_base: ERST base address.
  348. * @erst_dequeue: Event ring dequeue pointer.
  349. *
  350. * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
  351. * Ring Segment Table (ERST) associated with it. The event ring is comprised of
  352. * multiple segments of the same size. The HC places events on the ring and
  353. * "updates the Cycle bit in the TRBs to indicate to software the current
  354. * position of the Enqueue Pointer." The HCD (Linux) processes those events and
  355. * updates the dequeue pointer.
  356. */
  357. struct xhci_intr_reg {
  358. __le32 irq_pending;
  359. __le32 irq_control;
  360. __le32 erst_size;
  361. __le32 rsvd;
  362. __le64 erst_base;
  363. __le64 erst_dequeue;
  364. };
  365. /* irq_pending bitmasks */
  366. #define ER_IRQ_PENDING(p) ((p) & 0x1)
  367. /* bits 2:31 need to be preserved */
  368. /* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
  369. #define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
  370. #define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
  371. #define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
  372. /* irq_control bitmasks */
  373. /* Minimum interval between interrupts (in 250ns intervals). The interval
  374. * between interrupts will be longer if there are no events on the event ring.
  375. * Default is 4000 (1 ms).
  376. */
  377. #define ER_IRQ_INTERVAL_MASK (0xffff)
  378. /* Counter used to count down the time to the next interrupt - HW use only */
  379. #define ER_IRQ_COUNTER_MASK (0xffff << 16)
  380. /* erst_size bitmasks */
  381. /* Preserve bits 16:31 of erst_size */
  382. #define ERST_SIZE_MASK (0xffff << 16)
  383. /* erst_dequeue bitmasks */
  384. /* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
  385. * where the current dequeue pointer lies. This is an optional HW hint.
  386. */
  387. #define ERST_DESI_MASK (0x7)
  388. /* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
  389. * a work queue (or delayed service routine)?
  390. */
  391. #define ERST_EHB (1 << 3)
  392. #define ERST_PTR_MASK (0xf)
  393. /**
  394. * struct xhci_run_regs
  395. * @microframe_index:
  396. * MFINDEX - current microframe number
  397. *
  398. * Section 5.5 Host Controller Runtime Registers:
  399. * "Software should read and write these registers using only Dword (32 bit)
  400. * or larger accesses"
  401. */
  402. struct xhci_run_regs {
  403. __le32 microframe_index;
  404. __le32 rsvd[7];
  405. struct xhci_intr_reg ir_set[128];
  406. };
  407. /**
  408. * struct doorbell_array
  409. *
  410. * Bits 0 - 7: Endpoint target
  411. * Bits 8 - 15: RsvdZ
  412. * Bits 16 - 31: Stream ID
  413. *
  414. * Section 5.6
  415. */
  416. struct xhci_doorbell_array {
  417. __le32 doorbell[256];
  418. };
  419. #define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
  420. #define DB_VALUE_HOST 0x00000000
  421. /**
  422. * struct xhci_protocol_caps
  423. * @revision: major revision, minor revision, capability ID,
  424. * and next capability pointer.
  425. * @name_string: Four ASCII characters to say which spec this xHC
  426. * follows, typically "USB ".
  427. * @port_info: Port offset, count, and protocol-defined information.
  428. */
  429. struct xhci_protocol_caps {
  430. u32 revision;
  431. u32 name_string;
  432. u32 port_info;
  433. };
  434. #define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
  435. #define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
  436. #define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
  437. /**
  438. * struct xhci_container_ctx
  439. * @type: Type of context. Used to calculated offsets to contained contexts.
  440. * @size: Size of the context data
  441. * @bytes: The raw context data given to HW
  442. * @dma: dma address of the bytes
  443. *
  444. * Represents either a Device or Input context. Holds a pointer to the raw
  445. * memory used for the context (bytes) and dma address of it (dma).
  446. */
  447. struct xhci_container_ctx {
  448. unsigned type;
  449. #define XHCI_CTX_TYPE_DEVICE 0x1
  450. #define XHCI_CTX_TYPE_INPUT 0x2
  451. int size;
  452. u8 *bytes;
  453. dma_addr_t dma;
  454. };
  455. /**
  456. * struct xhci_slot_ctx
  457. * @dev_info: Route string, device speed, hub info, and last valid endpoint
  458. * @dev_info2: Max exit latency for device number, root hub port number
  459. * @tt_info: tt_info is used to construct split transaction tokens
  460. * @dev_state: slot state and device address
  461. *
  462. * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
  463. * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
  464. * reserved at the end of the slot context for HC internal use.
  465. */
  466. struct xhci_slot_ctx {
  467. __le32 dev_info;
  468. __le32 dev_info2;
  469. __le32 tt_info;
  470. __le32 dev_state;
  471. /* offset 0x10 to 0x1f reserved for HC internal use */
  472. __le32 reserved[4];
  473. };
  474. /* dev_info bitmasks */
  475. /* Route String - 0:19 */
  476. #define ROUTE_STRING_MASK (0xfffff)
  477. /* Device speed - values defined by PORTSC Device Speed field - 20:23 */
  478. #define DEV_SPEED (0xf << 20)
  479. /* bit 24 reserved */
  480. /* Is this LS/FS device connected through a HS hub? - bit 25 */
  481. #define DEV_MTT (0x1 << 25)
  482. /* Set if the device is a hub - bit 26 */
  483. #define DEV_HUB (0x1 << 26)
  484. /* Index of the last valid endpoint context in this device context - 27:31 */
  485. #define LAST_CTX_MASK (0x1f << 27)
  486. #define LAST_CTX(p) ((p) << 27)
  487. #define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
  488. #define SLOT_FLAG (1 << 0)
  489. #define EP0_FLAG (1 << 1)
  490. /* dev_info2 bitmasks */
  491. /* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
  492. #define MAX_EXIT (0xffff)
  493. /* Root hub port number that is needed to access the USB device */
  494. #define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
  495. #define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
  496. /* Maximum number of ports under a hub device */
  497. #define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
  498. /* tt_info bitmasks */
  499. /*
  500. * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
  501. * The Slot ID of the hub that isolates the high speed signaling from
  502. * this low or full-speed device. '0' if attached to root hub port.
  503. */
  504. #define TT_SLOT (0xff)
  505. /*
  506. * The number of the downstream facing port of the high-speed hub
  507. * '0' if the device is not low or full speed.
  508. */
  509. #define TT_PORT (0xff << 8)
  510. #define TT_THINK_TIME(p) (((p) & 0x3) << 16)
  511. /* dev_state bitmasks */
  512. /* USB device address - assigned by the HC */
  513. #define DEV_ADDR_MASK (0xff)
  514. /* bits 8:26 reserved */
  515. /* Slot state */
  516. #define SLOT_STATE (0x1f << 27)
  517. #define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
  518. #define SLOT_STATE_DISABLED 0
  519. #define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
  520. #define SLOT_STATE_DEFAULT 1
  521. #define SLOT_STATE_ADDRESSED 2
  522. #define SLOT_STATE_CONFIGURED 3
  523. /**
  524. * struct xhci_ep_ctx
  525. * @ep_info: endpoint state, streams, mult, and interval information.
  526. * @ep_info2: information on endpoint type, max packet size, max burst size,
  527. * error count, and whether the HC will force an event for all
  528. * transactions.
  529. * @deq: 64-bit ring dequeue pointer address. If the endpoint only
  530. * defines one stream, this points to the endpoint transfer ring.
  531. * Otherwise, it points to a stream context array, which has a
  532. * ring pointer for each flow.
  533. * @tx_info:
  534. * Average TRB lengths for the endpoint ring and
  535. * max payload within an Endpoint Service Interval Time (ESIT).
  536. *
  537. * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
  538. * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
  539. * reserved at the end of the endpoint context for HC internal use.
  540. */
  541. struct xhci_ep_ctx {
  542. __le32 ep_info;
  543. __le32 ep_info2;
  544. __le64 deq;
  545. __le32 tx_info;
  546. /* offset 0x14 - 0x1f reserved for HC internal use */
  547. __le32 reserved[3];
  548. };
  549. /* ep_info bitmasks */
  550. /*
  551. * Endpoint State - bits 0:2
  552. * 0 - disabled
  553. * 1 - running
  554. * 2 - halted due to halt condition - ok to manipulate endpoint ring
  555. * 3 - stopped
  556. * 4 - TRB error
  557. * 5-7 - reserved
  558. */
  559. #define EP_STATE_MASK (0xf)
  560. #define EP_STATE_DISABLED 0
  561. #define EP_STATE_RUNNING 1
  562. #define EP_STATE_HALTED 2
  563. #define EP_STATE_STOPPED 3
  564. #define EP_STATE_ERROR 4
  565. /* Mult - Max number of burtst within an interval, in EP companion desc. */
  566. #define EP_MULT(p) (((p) & 0x3) << 8)
  567. #define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
  568. /* bits 10:14 are Max Primary Streams */
  569. /* bit 15 is Linear Stream Array */
  570. /* Interval - period between requests to an endpoint - 125u increments. */
  571. #define EP_INTERVAL(p) (((p) & 0xff) << 16)
  572. #define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
  573. #define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
  574. #define EP_MAXPSTREAMS_MASK (0x1f << 10)
  575. #define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
  576. /* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
  577. #define EP_HAS_LSA (1 << 15)
  578. /* ep_info2 bitmasks */
  579. /*
  580. * Force Event - generate transfer events for all TRBs for this endpoint
  581. * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
  582. */
  583. #define FORCE_EVENT (0x1)
  584. #define ERROR_COUNT(p) (((p) & 0x3) << 1)
  585. #define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
  586. #define EP_TYPE(p) ((p) << 3)
  587. #define ISOC_OUT_EP 1
  588. #define BULK_OUT_EP 2
  589. #define INT_OUT_EP 3
  590. #define CTRL_EP 4
  591. #define ISOC_IN_EP 5
  592. #define BULK_IN_EP 6
  593. #define INT_IN_EP 7
  594. /* bit 6 reserved */
  595. /* bit 7 is Host Initiate Disable - for disabling stream selection */
  596. #define MAX_BURST(p) (((p)&0xff) << 8)
  597. #define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
  598. #define MAX_PACKET(p) (((p)&0xffff) << 16)
  599. #define MAX_PACKET_MASK (0xffff << 16)
  600. #define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
  601. /* Get max packet size from ep desc. Bit 10..0 specify the max packet size.
  602. * USB2.0 spec 9.6.6.
  603. */
  604. #define GET_MAX_PACKET(p) ((p) & 0x7ff)
  605. /* tx_info bitmasks */
  606. #define AVG_TRB_LENGTH_FOR_EP(p) ((p) & 0xffff)
  607. #define MAX_ESIT_PAYLOAD_FOR_EP(p) (((p) & 0xffff) << 16)
  608. #define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
  609. /* deq bitmasks */
  610. #define EP_CTX_CYCLE_MASK (1 << 0)
  611. /**
  612. * struct xhci_input_control_context
  613. * Input control context; see section 6.2.5.
  614. *
  615. * @drop_context: set the bit of the endpoint context you want to disable
  616. * @add_context: set the bit of the endpoint context you want to enable
  617. */
  618. struct xhci_input_control_ctx {
  619. __le32 drop_flags;
  620. __le32 add_flags;
  621. __le32 rsvd2[6];
  622. };
  623. #define EP_IS_ADDED(ctrl_ctx, i) \
  624. (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
  625. #define EP_IS_DROPPED(ctrl_ctx, i) \
  626. (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
  627. /* Represents everything that is needed to issue a command on the command ring.
  628. * It's useful to pre-allocate these for commands that cannot fail due to
  629. * out-of-memory errors, like freeing streams.
  630. */
  631. struct xhci_command {
  632. /* Input context for changing device state */
  633. struct xhci_container_ctx *in_ctx;
  634. u32 status;
  635. /* If completion is null, no one is waiting on this command
  636. * and the structure can be freed after the command completes.
  637. */
  638. struct completion *completion;
  639. union xhci_trb *command_trb;
  640. struct list_head cmd_list;
  641. };
  642. /* drop context bitmasks */
  643. #define DROP_EP(x) (0x1 << x)
  644. /* add context bitmasks */
  645. #define ADD_EP(x) (0x1 << x)
  646. struct xhci_stream_ctx {
  647. /* 64-bit stream ring address, cycle state, and stream type */
  648. __le64 stream_ring;
  649. /* offset 0x14 - 0x1f reserved for HC internal use */
  650. __le32 reserved[2];
  651. };
  652. /* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
  653. #define SCT_FOR_CTX(p) (((p) << 1) & 0x7)
  654. /* Secondary stream array type, dequeue pointer is to a transfer ring */
  655. #define SCT_SEC_TR 0
  656. /* Primary stream array type, dequeue pointer is to a transfer ring */
  657. #define SCT_PRI_TR 1
  658. /* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
  659. #define SCT_SSA_8 2
  660. #define SCT_SSA_16 3
  661. #define SCT_SSA_32 4
  662. #define SCT_SSA_64 5
  663. #define SCT_SSA_128 6
  664. #define SCT_SSA_256 7
  665. /* Assume no secondary streams for now */
  666. struct xhci_stream_info {
  667. struct xhci_ring **stream_rings;
  668. /* Number of streams, including stream 0 (which drivers can't use) */
  669. unsigned int num_streams;
  670. /* The stream context array may be bigger than
  671. * the number of streams the driver asked for
  672. */
  673. struct xhci_stream_ctx *stream_ctx_array;
  674. unsigned int num_stream_ctxs;
  675. dma_addr_t ctx_array_dma;
  676. /* For mapping physical TRB addresses to segments in stream rings */
  677. struct radix_tree_root trb_address_map;
  678. struct xhci_command *free_streams_command;
  679. };
  680. #define SMALL_STREAM_ARRAY_SIZE 256
  681. #define MEDIUM_STREAM_ARRAY_SIZE 1024
  682. /* Some Intel xHCI host controllers need software to keep track of the bus
  683. * bandwidth. Keep track of endpoint info here. Each root port is allocated
  684. * the full bus bandwidth. We must also treat TTs (including each port under a
  685. * multi-TT hub) as a separate bandwidth domain. The direct memory interface
  686. * (DMI) also limits the total bandwidth (across all domains) that can be used.
  687. */
  688. struct xhci_bw_info {
  689. unsigned int ep_interval;
  690. /* mult and num_packets are zero-based */
  691. unsigned int mult;
  692. unsigned int num_packets;
  693. unsigned int max_packet_size;
  694. unsigned int max_esit_payload;
  695. unsigned int type;
  696. };
  697. /* "Block" sizes in bytes the hardware uses for different device speeds.
  698. * The logic in this part of the hardware limits the number of bits the hardware
  699. * can use, so must represent bandwidth in a less precise manner to mimic what
  700. * the scheduler hardware computes.
  701. */
  702. #define FS_BLOCK 1
  703. #define HS_BLOCK 4
  704. #define SS_BLOCK 16
  705. #define DMI_BLOCK 32
  706. /* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
  707. * with each byte transferred. SuperSpeed devices have an initial overhead to
  708. * set up bursts. These are in blocks, see above. LS overhead has already been
  709. * translated into FS blocks.
  710. */
  711. #define DMI_OVERHEAD 8
  712. #define DMI_OVERHEAD_BURST 4
  713. #define SS_OVERHEAD 8
  714. #define SS_OVERHEAD_BURST 32
  715. #define HS_OVERHEAD 26
  716. #define FS_OVERHEAD 20
  717. #define LS_OVERHEAD 128
  718. /* The TTs need to claim roughly twice as much bandwidth (94 bytes per
  719. * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
  720. * of overhead associated with split transfers crossing microframe boundaries.
  721. * 31 blocks is pure protocol overhead.
  722. */
  723. #define TT_HS_OVERHEAD (31 + 94)
  724. #define TT_DMI_OVERHEAD (25 + 12)
  725. /* Bandwidth limits in blocks */
  726. #define FS_BW_LIMIT 1285
  727. #define TT_BW_LIMIT 1320
  728. #define HS_BW_LIMIT 1607
  729. #define SS_BW_LIMIT_IN 3906
  730. #define DMI_BW_LIMIT_IN 3906
  731. #define SS_BW_LIMIT_OUT 3906
  732. #define DMI_BW_LIMIT_OUT 3906
  733. /* Percentage of bus bandwidth reserved for non-periodic transfers */
  734. #define FS_BW_RESERVED 10
  735. #define HS_BW_RESERVED 20
  736. struct xhci_virt_ep {
  737. struct xhci_ring *ring;
  738. /* Related to endpoints that are configured to use stream IDs only */
  739. struct xhci_stream_info *stream_info;
  740. /* Temporary storage in case the configure endpoint command fails and we
  741. * have to restore the device state to the previous state
  742. */
  743. struct xhci_ring *new_ring;
  744. unsigned int ep_state;
  745. #define SET_DEQ_PENDING (1 << 0)
  746. #define EP_HALTED (1 << 1) /* For stall handling */
  747. #define EP_HALT_PENDING (1 << 2) /* For URB cancellation */
  748. /* Transitioning the endpoint to using streams, don't enqueue URBs */
  749. #define EP_GETTING_STREAMS (1 << 3)
  750. #define EP_HAS_STREAMS (1 << 4)
  751. /* Transitioning the endpoint to not using streams, don't enqueue URBs */
  752. #define EP_GETTING_NO_STREAMS (1 << 5)
  753. /* ---- Related to URB cancellation ---- */
  754. struct list_head cancelled_td_list;
  755. /* The TRB that was last reported in a stopped endpoint ring */
  756. union xhci_trb *stopped_trb;
  757. struct xhci_td *stopped_td;
  758. unsigned int stopped_stream;
  759. /* Watchdog timer for stop endpoint command to cancel URBs */
  760. struct timer_list stop_cmd_timer;
  761. int stop_cmds_pending;
  762. struct xhci_hcd *xhci;
  763. /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
  764. * command. We'll need to update the ring's dequeue segment and dequeue
  765. * pointer after the command completes.
  766. */
  767. struct xhci_segment *queued_deq_seg;
  768. union xhci_trb *queued_deq_ptr;
  769. /*
  770. * Sometimes the xHC can not process isochronous endpoint ring quickly
  771. * enough, and it will miss some isoc tds on the ring and generate
  772. * a Missed Service Error Event.
  773. * Set skip flag when receive a Missed Service Error Event and
  774. * process the missed tds on the endpoint ring.
  775. */
  776. bool skip;
  777. /* Bandwidth checking storage */
  778. struct xhci_bw_info bw_info;
  779. struct list_head bw_endpoint_list;
  780. };
  781. enum xhci_overhead_type {
  782. LS_OVERHEAD_TYPE = 0,
  783. FS_OVERHEAD_TYPE,
  784. HS_OVERHEAD_TYPE,
  785. };
  786. struct xhci_interval_bw {
  787. unsigned int num_packets;
  788. /* Sorted by max packet size.
  789. * Head of the list is the greatest max packet size.
  790. */
  791. struct list_head endpoints;
  792. /* How many endpoints of each speed are present. */
  793. unsigned int overhead[3];
  794. };
  795. #define XHCI_MAX_INTERVAL 16
  796. struct xhci_interval_bw_table {
  797. unsigned int interval0_esit_payload;
  798. struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
  799. /* Includes reserved bandwidth for async endpoints */
  800. unsigned int bw_used;
  801. };
  802. struct xhci_virt_device {
  803. struct usb_device *udev;
  804. /*
  805. * Commands to the hardware are passed an "input context" that
  806. * tells the hardware what to change in its data structures.
  807. * The hardware will return changes in an "output context" that
  808. * software must allocate for the hardware. We need to keep
  809. * track of input and output contexts separately because
  810. * these commands might fail and we don't trust the hardware.
  811. */
  812. struct xhci_container_ctx *out_ctx;
  813. /* Used for addressing devices and configuration changes */
  814. struct xhci_container_ctx *in_ctx;
  815. /* Rings saved to ensure old alt settings can be re-instated */
  816. struct xhci_ring **ring_cache;
  817. int num_rings_cached;
  818. /* Store xHC assigned device address */
  819. int address;
  820. #define XHCI_MAX_RINGS_CACHED 31
  821. struct xhci_virt_ep eps[31];
  822. struct completion cmd_completion;
  823. /* Status of the last command issued for this device */
  824. u32 cmd_status;
  825. struct list_head cmd_list;
  826. u8 fake_port;
  827. u8 real_port;
  828. struct xhci_interval_bw_table *bw_table;
  829. struct xhci_tt_bw_info *tt_info;
  830. };
  831. /*
  832. * For each roothub, keep track of the bandwidth information for each periodic
  833. * interval.
  834. *
  835. * If a high speed hub is attached to the roothub, each TT associated with that
  836. * hub is a separate bandwidth domain. The interval information for the
  837. * endpoints on the devices under that TT will appear in the TT structure.
  838. */
  839. struct xhci_root_port_bw_info {
  840. struct list_head tts;
  841. unsigned int num_active_tts;
  842. struct xhci_interval_bw_table bw_table;
  843. };
  844. struct xhci_tt_bw_info {
  845. struct list_head tt_list;
  846. int slot_id;
  847. int ttport;
  848. struct xhci_interval_bw_table bw_table;
  849. int active_eps;
  850. };
  851. /**
  852. * struct xhci_device_context_array
  853. * @dev_context_ptr array of 64-bit DMA addresses for device contexts
  854. */
  855. struct xhci_device_context_array {
  856. /* 64-bit device addresses; we only write 32-bit addresses */
  857. __le64 dev_context_ptrs[MAX_HC_SLOTS];
  858. /* private xHCD pointers */
  859. dma_addr_t dma;
  860. };
  861. /* TODO: write function to set the 64-bit device DMA address */
  862. /*
  863. * TODO: change this to be dynamically sized at HC mem init time since the HC
  864. * might not be able to handle the maximum number of devices possible.
  865. */
  866. struct xhci_transfer_event {
  867. /* 64-bit buffer address, or immediate data */
  868. __le64 buffer;
  869. __le32 transfer_len;
  870. /* This field is interpreted differently based on the type of TRB */
  871. __le32 flags;
  872. };
  873. /** Transfer Event bit fields **/
  874. #define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
  875. /* Completion Code - only applicable for some types of TRBs */
  876. #define COMP_CODE_MASK (0xff << 24)
  877. #define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
  878. #define COMP_SUCCESS 1
  879. /* Data Buffer Error */
  880. #define COMP_DB_ERR 2
  881. /* Babble Detected Error */
  882. #define COMP_BABBLE 3
  883. /* USB Transaction Error */
  884. #define COMP_TX_ERR 4
  885. /* TRB Error - some TRB field is invalid */
  886. #define COMP_TRB_ERR 5
  887. /* Stall Error - USB device is stalled */
  888. #define COMP_STALL 6
  889. /* Resource Error - HC doesn't have memory for that device configuration */
  890. #define COMP_ENOMEM 7
  891. /* Bandwidth Error - not enough room in schedule for this dev config */
  892. #define COMP_BW_ERR 8
  893. /* No Slots Available Error - HC ran out of device slots */
  894. #define COMP_ENOSLOTS 9
  895. /* Invalid Stream Type Error */
  896. #define COMP_STREAM_ERR 10
  897. /* Slot Not Enabled Error - doorbell rung for disabled device slot */
  898. #define COMP_EBADSLT 11
  899. /* Endpoint Not Enabled Error */
  900. #define COMP_EBADEP 12
  901. /* Short Packet */
  902. #define COMP_SHORT_TX 13
  903. /* Ring Underrun - doorbell rung for an empty isoc OUT ep ring */
  904. #define COMP_UNDERRUN 14
  905. /* Ring Overrun - isoc IN ep ring is empty when ep is scheduled to RX */
  906. #define COMP_OVERRUN 15
  907. /* Virtual Function Event Ring Full Error */
  908. #define COMP_VF_FULL 16
  909. /* Parameter Error - Context parameter is invalid */
  910. #define COMP_EINVAL 17
  911. /* Bandwidth Overrun Error - isoc ep exceeded its allocated bandwidth */
  912. #define COMP_BW_OVER 18
  913. /* Context State Error - illegal context state transition requested */
  914. #define COMP_CTX_STATE 19
  915. /* No Ping Response Error - HC didn't get PING_RESPONSE in time to TX */
  916. #define COMP_PING_ERR 20
  917. /* Event Ring is full */
  918. #define COMP_ER_FULL 21
  919. /* Incompatible Device Error */
  920. #define COMP_DEV_ERR 22
  921. /* Missed Service Error - HC couldn't service an isoc ep within interval */
  922. #define COMP_MISSED_INT 23
  923. /* Successfully stopped command ring */
  924. #define COMP_CMD_STOP 24
  925. /* Successfully aborted current command and stopped command ring */
  926. #define COMP_CMD_ABORT 25
  927. /* Stopped - transfer was terminated by a stop endpoint command */
  928. #define COMP_STOP 26
  929. /* Same as COMP_EP_STOPPED, but the transferred length in the event is invalid */
  930. #define COMP_STOP_INVAL 27
  931. /* Control Abort Error - Debug Capability - control pipe aborted */
  932. #define COMP_DBG_ABORT 28
  933. /* Max Exit Latency Too Large Error */
  934. #define COMP_MEL_ERR 29
  935. /* TRB type 30 reserved */
  936. /* Isoc Buffer Overrun - an isoc IN ep sent more data than could fit in TD */
  937. #define COMP_BUFF_OVER 31
  938. /* Event Lost Error - xHC has an "internal event overrun condition" */
  939. #define COMP_ISSUES 32
  940. /* Undefined Error - reported when other error codes don't apply */
  941. #define COMP_UNKNOWN 33
  942. /* Invalid Stream ID Error */
  943. #define COMP_STRID_ERR 34
  944. /* Secondary Bandwidth Error - may be returned by a Configure Endpoint cmd */
  945. /* FIXME - check for this */
  946. #define COMP_2ND_BW_ERR 35
  947. /* Split Transaction Error */
  948. #define COMP_SPLIT_ERR 36
  949. struct xhci_link_trb {
  950. /* 64-bit segment pointer*/
  951. __le64 segment_ptr;
  952. __le32 intr_target;
  953. __le32 control;
  954. };
  955. /* control bitfields */
  956. #define LINK_TOGGLE (0x1<<1)
  957. /* Command completion event TRB */
  958. struct xhci_event_cmd {
  959. /* Pointer to command TRB, or the value passed by the event data trb */
  960. __le64 cmd_trb;
  961. __le32 status;
  962. __le32 flags;
  963. };
  964. /* flags bitmasks */
  965. /* bits 16:23 are the virtual function ID */
  966. /* bits 24:31 are the slot ID */
  967. #define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
  968. #define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
  969. /* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
  970. #define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
  971. #define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
  972. #define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
  973. #define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
  974. #define LAST_EP_INDEX 30
  975. /* Set TR Dequeue Pointer command TRB fields */
  976. #define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
  977. #define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
  978. /* Port Status Change Event TRB fields */
  979. /* Port ID - bits 31:24 */
  980. #define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
  981. /* Normal TRB fields */
  982. /* transfer_len bitmasks - bits 0:16 */
  983. #define TRB_LEN(p) ((p) & 0x1ffff)
  984. /* Interrupter Target - which MSI-X vector to target the completion event at */
  985. #define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
  986. #define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
  987. #define TRB_TBC(p) (((p) & 0x3) << 7)
  988. #define TRB_TLBPC(p) (((p) & 0xf) << 16)
  989. /* Cycle bit - indicates TRB ownership by HC or HCD */
  990. #define TRB_CYCLE (1<<0)
  991. /*
  992. * Force next event data TRB to be evaluated before task switch.
  993. * Used to pass OS data back after a TD completes.
  994. */
  995. #define TRB_ENT (1<<1)
  996. /* Interrupt on short packet */
  997. #define TRB_ISP (1<<2)
  998. /* Set PCIe no snoop attribute */
  999. #define TRB_NO_SNOOP (1<<3)
  1000. /* Chain multiple TRBs into a TD */
  1001. #define TRB_CHAIN (1<<4)
  1002. /* Interrupt on completion */
  1003. #define TRB_IOC (1<<5)
  1004. /* The buffer pointer contains immediate data */
  1005. #define TRB_IDT (1<<6)
  1006. /* Block Event Interrupt */
  1007. #define TRB_BEI (1<<9)
  1008. /* Control transfer TRB specific fields */
  1009. #define TRB_DIR_IN (1<<16)
  1010. #define TRB_TX_TYPE(p) ((p) << 16)
  1011. #define TRB_DATA_OUT 2
  1012. #define TRB_DATA_IN 3
  1013. /* Isochronous TRB specific fields */
  1014. #define TRB_SIA (1<<31)
  1015. struct xhci_generic_trb {
  1016. __le32 field[4];
  1017. };
  1018. union xhci_trb {
  1019. struct xhci_link_trb link;
  1020. struct xhci_transfer_event trans_event;
  1021. struct xhci_event_cmd event_cmd;
  1022. struct xhci_generic_trb generic;
  1023. };
  1024. /* TRB bit mask */
  1025. #define TRB_TYPE_BITMASK (0xfc00)
  1026. #define TRB_TYPE(p) ((p) << 10)
  1027. #define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
  1028. /* TRB type IDs */
  1029. /* bulk, interrupt, isoc scatter/gather, and control data stage */
  1030. #define TRB_NORMAL 1
  1031. /* setup stage for control transfers */
  1032. #define TRB_SETUP 2
  1033. /* data stage for control transfers */
  1034. #define TRB_DATA 3
  1035. /* status stage for control transfers */
  1036. #define TRB_STATUS 4
  1037. /* isoc transfers */
  1038. #define TRB_ISOC 5
  1039. /* TRB for linking ring segments */
  1040. #define TRB_LINK 6
  1041. #define TRB_EVENT_DATA 7
  1042. /* Transfer Ring No-op (not for the command ring) */
  1043. #define TRB_TR_NOOP 8
  1044. /* Command TRBs */
  1045. /* Enable Slot Command */
  1046. #define TRB_ENABLE_SLOT 9
  1047. /* Disable Slot Command */
  1048. #define TRB_DISABLE_SLOT 10
  1049. /* Address Device Command */
  1050. #define TRB_ADDR_DEV 11
  1051. /* Configure Endpoint Command */
  1052. #define TRB_CONFIG_EP 12
  1053. /* Evaluate Context Command */
  1054. #define TRB_EVAL_CONTEXT 13
  1055. /* Reset Endpoint Command */
  1056. #define TRB_RESET_EP 14
  1057. /* Stop Transfer Ring Command */
  1058. #define TRB_STOP_RING 15
  1059. /* Set Transfer Ring Dequeue Pointer Command */
  1060. #define TRB_SET_DEQ 16
  1061. /* Reset Device Command */
  1062. #define TRB_RESET_DEV 17
  1063. /* Force Event Command (opt) */
  1064. #define TRB_FORCE_EVENT 18
  1065. /* Negotiate Bandwidth Command (opt) */
  1066. #define TRB_NEG_BANDWIDTH 19
  1067. /* Set Latency Tolerance Value Command (opt) */
  1068. #define TRB_SET_LT 20
  1069. /* Get port bandwidth Command */
  1070. #define TRB_GET_BW 21
  1071. /* Force Header Command - generate a transaction or link management packet */
  1072. #define TRB_FORCE_HEADER 22
  1073. /* No-op Command - not for transfer rings */
  1074. #define TRB_CMD_NOOP 23
  1075. /* TRB IDs 24-31 reserved */
  1076. /* Event TRBS */
  1077. /* Transfer Event */
  1078. #define TRB_TRANSFER 32
  1079. /* Command Completion Event */
  1080. #define TRB_COMPLETION 33
  1081. /* Port Status Change Event */
  1082. #define TRB_PORT_STATUS 34
  1083. /* Bandwidth Request Event (opt) */
  1084. #define TRB_BANDWIDTH_EVENT 35
  1085. /* Doorbell Event (opt) */
  1086. #define TRB_DOORBELL 36
  1087. /* Host Controller Event */
  1088. #define TRB_HC_EVENT 37
  1089. /* Device Notification Event - device sent function wake notification */
  1090. #define TRB_DEV_NOTE 38
  1091. /* MFINDEX Wrap Event - microframe counter wrapped */
  1092. #define TRB_MFINDEX_WRAP 39
  1093. /* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
  1094. /* Nec vendor-specific command completion event. */
  1095. #define TRB_NEC_CMD_COMP 48
  1096. /* Get NEC firmware revision. */
  1097. #define TRB_NEC_GET_FW 49
  1098. #define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
  1099. /* Above, but for __le32 types -- can avoid work by swapping constants: */
  1100. #define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
  1101. cpu_to_le32(TRB_TYPE(TRB_LINK)))
  1102. #define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
  1103. cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
  1104. #define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
  1105. #define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
  1106. /*
  1107. * TRBS_PER_SEGMENT must be a multiple of 4,
  1108. * since the command ring is 64-byte aligned.
  1109. * It must also be greater than 16.
  1110. */
  1111. #define TRBS_PER_SEGMENT 64
  1112. /* Allow two commands + a link TRB, along with any reserved command TRBs */
  1113. #define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
  1114. #define SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
  1115. /* SEGMENT_SHIFT should be log2(SEGMENT_SIZE).
  1116. * Change this if you change TRBS_PER_SEGMENT!
  1117. */
  1118. #define SEGMENT_SHIFT 10
  1119. /* TRB buffer pointers can't cross 64KB boundaries */
  1120. #define TRB_MAX_BUFF_SHIFT 16
  1121. #define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
  1122. struct xhci_segment {
  1123. union xhci_trb *trbs;
  1124. /* private to HCD */
  1125. struct xhci_segment *next;
  1126. dma_addr_t dma;
  1127. };
  1128. struct xhci_td {
  1129. struct list_head td_list;
  1130. struct list_head cancelled_td_list;
  1131. struct urb *urb;
  1132. struct xhci_segment *start_seg;
  1133. union xhci_trb *first_trb;
  1134. union xhci_trb *last_trb;
  1135. };
  1136. struct xhci_dequeue_state {
  1137. struct xhci_segment *new_deq_seg;
  1138. union xhci_trb *new_deq_ptr;
  1139. int new_cycle_state;
  1140. };
  1141. struct xhci_ring {
  1142. struct xhci_segment *first_seg;
  1143. union xhci_trb *enqueue;
  1144. struct xhci_segment *enq_seg;
  1145. unsigned int enq_updates;
  1146. union xhci_trb *dequeue;
  1147. struct xhci_segment *deq_seg;
  1148. unsigned int deq_updates;
  1149. struct list_head td_list;
  1150. /*
  1151. * Write the cycle state into the TRB cycle field to give ownership of
  1152. * the TRB to the host controller (if we are the producer), or to check
  1153. * if we own the TRB (if we are the consumer). See section 4.9.1.
  1154. */
  1155. u32 cycle_state;
  1156. unsigned int stream_id;
  1157. bool last_td_was_short;
  1158. };
  1159. struct xhci_erst_entry {
  1160. /* 64-bit event ring segment address */
  1161. __le64 seg_addr;
  1162. __le32 seg_size;
  1163. /* Set to zero */
  1164. __le32 rsvd;
  1165. };
  1166. struct xhci_erst {
  1167. struct xhci_erst_entry *entries;
  1168. unsigned int num_entries;
  1169. /* xhci->event_ring keeps track of segment dma addresses */
  1170. dma_addr_t erst_dma_addr;
  1171. /* Num entries the ERST can contain */
  1172. unsigned int erst_size;
  1173. };
  1174. struct xhci_scratchpad {
  1175. u64 *sp_array;
  1176. dma_addr_t sp_dma;
  1177. void **sp_buffers;
  1178. dma_addr_t *sp_dma_buffers;
  1179. };
  1180. struct urb_priv {
  1181. int length;
  1182. int td_cnt;
  1183. struct xhci_td *td[0];
  1184. };
  1185. /*
  1186. * Each segment table entry is 4*32bits long. 1K seems like an ok size:
  1187. * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
  1188. * meaning 64 ring segments.
  1189. * Initial allocated size of the ERST, in number of entries */
  1190. #define ERST_NUM_SEGS 1
  1191. /* Initial allocated size of the ERST, in number of entries */
  1192. #define ERST_SIZE 64
  1193. /* Initial number of event segment rings allocated */
  1194. #define ERST_ENTRIES 1
  1195. /* Poll every 60 seconds */
  1196. #define POLL_TIMEOUT 60
  1197. /* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
  1198. #define XHCI_STOP_EP_CMD_TIMEOUT 5
  1199. /* XXX: Make these module parameters */
  1200. struct s3_save {
  1201. u32 command;
  1202. u32 dev_nt;
  1203. u64 dcbaa_ptr;
  1204. u32 config_reg;
  1205. u32 irq_pending;
  1206. u32 irq_control;
  1207. u32 erst_size;
  1208. u64 erst_base;
  1209. u64 erst_dequeue;
  1210. };
  1211. struct xhci_bus_state {
  1212. unsigned long bus_suspended;
  1213. unsigned long next_statechange;
  1214. /* Port suspend arrays are indexed by the portnum of the fake roothub */
  1215. /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
  1216. u32 port_c_suspend;
  1217. u32 suspended_ports;
  1218. unsigned long resume_done[USB_MAXCHILDREN];
  1219. };
  1220. static inline unsigned int hcd_index(struct usb_hcd *hcd)
  1221. {
  1222. if (hcd->speed == HCD_USB3)
  1223. return 0;
  1224. else
  1225. return 1;
  1226. }
  1227. /* There is one ehci_hci structure per controller */
  1228. struct xhci_hcd {
  1229. struct usb_hcd *main_hcd;
  1230. struct usb_hcd *shared_hcd;
  1231. /* glue to PCI and HCD framework */
  1232. struct xhci_cap_regs __iomem *cap_regs;
  1233. struct xhci_op_regs __iomem *op_regs;
  1234. struct xhci_run_regs __iomem *run_regs;
  1235. struct xhci_doorbell_array __iomem *dba;
  1236. /* Our HCD's current interrupter register set */
  1237. struct xhci_intr_reg __iomem *ir_set;
  1238. /* Cached register copies of read-only HC data */
  1239. __u32 hcs_params1;
  1240. __u32 hcs_params2;
  1241. __u32 hcs_params3;
  1242. __u32 hcc_params;
  1243. spinlock_t lock;
  1244. /* packed release number */
  1245. u8 sbrn;
  1246. u16 hci_version;
  1247. u8 max_slots;
  1248. u8 max_interrupters;
  1249. u8 max_ports;
  1250. u8 isoc_threshold;
  1251. int event_ring_max;
  1252. int addr_64;
  1253. /* 4KB min, 128MB max */
  1254. int page_size;
  1255. /* Valid values are 12 to 20, inclusive */
  1256. int page_shift;
  1257. /* msi-x vectors */
  1258. int msix_count;
  1259. struct msix_entry *msix_entries;
  1260. /* data structures */
  1261. struct xhci_device_context_array *dcbaa;
  1262. struct xhci_ring *cmd_ring;
  1263. unsigned int cmd_ring_reserved_trbs;
  1264. struct xhci_ring *event_ring;
  1265. struct xhci_erst erst;
  1266. /* Scratchpad */
  1267. struct xhci_scratchpad *scratchpad;
  1268. /* slot enabling and address device helpers */
  1269. struct completion addr_dev;
  1270. int slot_id;
  1271. /* Internal mirror of the HW's dcbaa */
  1272. struct xhci_virt_device *devs[MAX_HC_SLOTS];
  1273. /* For keeping track of bandwidth domains per roothub. */
  1274. struct xhci_root_port_bw_info *rh_bw;
  1275. /* DMA pools */
  1276. struct dma_pool *device_pool;
  1277. struct dma_pool *segment_pool;
  1278. struct dma_pool *small_streams_pool;
  1279. struct dma_pool *medium_streams_pool;
  1280. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  1281. /* Poll the rings - for debugging */
  1282. struct timer_list event_ring_timer;
  1283. int zombie;
  1284. #endif
  1285. /* Host controller watchdog timer structures */
  1286. unsigned int xhc_state;
  1287. u32 command;
  1288. struct s3_save s3;
  1289. /* Host controller is dying - not responding to commands. "I'm not dead yet!"
  1290. *
  1291. * xHC interrupts have been disabled and a watchdog timer will (or has already)
  1292. * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
  1293. * that sees this status (other than the timer that set it) should stop touching
  1294. * hardware immediately. Interrupt handlers should return immediately when
  1295. * they see this status (any time they drop and re-acquire xhci->lock).
  1296. * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
  1297. * putting the TD on the canceled list, etc.
  1298. *
  1299. * There are no reports of xHCI host controllers that display this issue.
  1300. */
  1301. #define XHCI_STATE_DYING (1 << 0)
  1302. #define XHCI_STATE_HALTED (1 << 1)
  1303. /* Statistics */
  1304. int error_bitmask;
  1305. unsigned int quirks;
  1306. #define XHCI_LINK_TRB_QUIRK (1 << 0)
  1307. #define XHCI_RESET_EP_QUIRK (1 << 1)
  1308. #define XHCI_NEC_HOST (1 << 2)
  1309. #define XHCI_AMD_PLL_FIX (1 << 3)
  1310. #define XHCI_SPURIOUS_SUCCESS (1 << 4)
  1311. /*
  1312. * Certain Intel host controllers have a limit to the number of endpoint
  1313. * contexts they can handle. Ideally, they would signal that they can't handle
  1314. * anymore endpoint contexts by returning a Resource Error for the Configure
  1315. * Endpoint command, but they don't. Instead they expect software to keep track
  1316. * of the number of active endpoints for them, across configure endpoint
  1317. * commands, reset device commands, disable slot commands, and address device
  1318. * commands.
  1319. */
  1320. #define XHCI_EP_LIMIT_QUIRK (1 << 5)
  1321. #define XHCI_BROKEN_MSI (1 << 6)
  1322. #define XHCI_RESET_ON_RESUME (1 << 7)
  1323. #define XHCI_SW_BW_CHECKING (1 << 8)
  1324. unsigned int num_active_eps;
  1325. unsigned int limit_active_eps;
  1326. /* There are two roothubs to keep track of bus suspend info for */
  1327. struct xhci_bus_state bus_state[2];
  1328. /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
  1329. u8 *port_array;
  1330. /* Array of pointers to USB 3.0 PORTSC registers */
  1331. __le32 __iomem **usb3_ports;
  1332. unsigned int num_usb3_ports;
  1333. /* Array of pointers to USB 2.0 PORTSC registers */
  1334. __le32 __iomem **usb2_ports;
  1335. unsigned int num_usb2_ports;
  1336. };
  1337. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  1338. static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
  1339. {
  1340. return *((struct xhci_hcd **) (hcd->hcd_priv));
  1341. }
  1342. static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
  1343. {
  1344. return xhci->main_hcd;
  1345. }
  1346. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  1347. #define XHCI_DEBUG 1
  1348. #else
  1349. #define XHCI_DEBUG 0
  1350. #endif
  1351. #define xhci_dbg(xhci, fmt, args...) \
  1352. do { if (XHCI_DEBUG) dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args); } while (0)
  1353. #define xhci_info(xhci, fmt, args...) \
  1354. do { if (XHCI_DEBUG) dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args); } while (0)
  1355. #define xhci_err(xhci, fmt, args...) \
  1356. dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1357. #define xhci_warn(xhci, fmt, args...) \
  1358. dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1359. /* TODO: copied from ehci.h - can be refactored? */
  1360. /* xHCI spec says all registers are little endian */
  1361. static inline unsigned int xhci_readl(const struct xhci_hcd *xhci,
  1362. __le32 __iomem *regs)
  1363. {
  1364. return readl(regs);
  1365. }
  1366. static inline void xhci_writel(struct xhci_hcd *xhci,
  1367. const unsigned int val, __le32 __iomem *regs)
  1368. {
  1369. writel(val, regs);
  1370. }
  1371. /*
  1372. * Registers should always be accessed with double word or quad word accesses.
  1373. *
  1374. * Some xHCI implementations may support 64-bit address pointers. Registers
  1375. * with 64-bit address pointers should be written to with dword accesses by
  1376. * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
  1377. * xHCI implementations that do not support 64-bit address pointers will ignore
  1378. * the high dword, and write order is irrelevant.
  1379. */
  1380. static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
  1381. __le64 __iomem *regs)
  1382. {
  1383. __u32 __iomem *ptr = (__u32 __iomem *) regs;
  1384. u64 val_lo = readl(ptr);
  1385. u64 val_hi = readl(ptr + 1);
  1386. return val_lo + (val_hi << 32);
  1387. }
  1388. static inline void xhci_write_64(struct xhci_hcd *xhci,
  1389. const u64 val, __le64 __iomem *regs)
  1390. {
  1391. __u32 __iomem *ptr = (__u32 __iomem *) regs;
  1392. u32 val_lo = lower_32_bits(val);
  1393. u32 val_hi = upper_32_bits(val);
  1394. writel(val_lo, ptr);
  1395. writel(val_hi, ptr + 1);
  1396. }
  1397. static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
  1398. {
  1399. return xhci->quirks & XHCI_LINK_TRB_QUIRK;
  1400. }
  1401. /* xHCI debugging */
  1402. void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
  1403. void xhci_print_registers(struct xhci_hcd *xhci);
  1404. void xhci_dbg_regs(struct xhci_hcd *xhci);
  1405. void xhci_print_run_regs(struct xhci_hcd *xhci);
  1406. void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb);
  1407. void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb);
  1408. void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg);
  1409. void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1410. void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
  1411. void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
  1412. void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1413. void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int last_ep);
  1414. char *xhci_get_slot_state(struct xhci_hcd *xhci,
  1415. struct xhci_container_ctx *ctx);
  1416. void xhci_dbg_ep_rings(struct xhci_hcd *xhci,
  1417. unsigned int slot_id, unsigned int ep_index,
  1418. struct xhci_virt_ep *ep);
  1419. /* xHCI memory management */
  1420. void xhci_mem_cleanup(struct xhci_hcd *xhci);
  1421. int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
  1422. void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
  1423. int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
  1424. int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
  1425. void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
  1426. struct usb_device *udev);
  1427. unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
  1428. unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc);
  1429. unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index);
  1430. unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
  1431. void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
  1432. void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
  1433. struct xhci_bw_info *ep_bw,
  1434. struct xhci_interval_bw_table *bw_table,
  1435. struct usb_device *udev,
  1436. struct xhci_virt_ep *virt_ep,
  1437. struct xhci_tt_bw_info *tt_info);
  1438. void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
  1439. struct xhci_virt_device *virt_dev,
  1440. int old_active_eps);
  1441. void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
  1442. void xhci_update_bw_info(struct xhci_hcd *xhci,
  1443. struct xhci_container_ctx *in_ctx,
  1444. struct xhci_input_control_ctx *ctrl_ctx,
  1445. struct xhci_virt_device *virt_dev);
  1446. void xhci_endpoint_copy(struct xhci_hcd *xhci,
  1447. struct xhci_container_ctx *in_ctx,
  1448. struct xhci_container_ctx *out_ctx,
  1449. unsigned int ep_index);
  1450. void xhci_slot_copy(struct xhci_hcd *xhci,
  1451. struct xhci_container_ctx *in_ctx,
  1452. struct xhci_container_ctx *out_ctx);
  1453. int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
  1454. struct usb_device *udev, struct usb_host_endpoint *ep,
  1455. gfp_t mem_flags);
  1456. void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1457. void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
  1458. struct xhci_virt_device *virt_dev,
  1459. unsigned int ep_index);
  1460. struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
  1461. unsigned int num_stream_ctxs,
  1462. unsigned int num_streams, gfp_t flags);
  1463. void xhci_free_stream_info(struct xhci_hcd *xhci,
  1464. struct xhci_stream_info *stream_info);
  1465. void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
  1466. struct xhci_ep_ctx *ep_ctx,
  1467. struct xhci_stream_info *stream_info);
  1468. void xhci_setup_no_streams_ep_input_ctx(struct xhci_hcd *xhci,
  1469. struct xhci_ep_ctx *ep_ctx,
  1470. struct xhci_virt_ep *ep);
  1471. void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
  1472. struct xhci_virt_device *virt_dev, bool drop_control_ep);
  1473. struct xhci_ring *xhci_dma_to_transfer_ring(
  1474. struct xhci_virt_ep *ep,
  1475. u64 address);
  1476. struct xhci_ring *xhci_stream_id_to_ring(
  1477. struct xhci_virt_device *dev,
  1478. unsigned int ep_index,
  1479. unsigned int stream_id);
  1480. struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
  1481. bool allocate_in_ctx, bool allocate_completion,
  1482. gfp_t mem_flags);
  1483. void xhci_urb_free_priv(struct xhci_hcd *xhci, struct urb_priv *urb_priv);
  1484. void xhci_free_command(struct xhci_hcd *xhci,
  1485. struct xhci_command *command);
  1486. #ifdef CONFIG_PCI
  1487. /* xHCI PCI glue */
  1488. int xhci_register_pci(void);
  1489. void xhci_unregister_pci(void);
  1490. #endif
  1491. /* xHCI host controller glue */
  1492. void xhci_quiesce(struct xhci_hcd *xhci);
  1493. int xhci_halt(struct xhci_hcd *xhci);
  1494. int xhci_reset(struct xhci_hcd *xhci);
  1495. int xhci_init(struct usb_hcd *hcd);
  1496. int xhci_run(struct usb_hcd *hcd);
  1497. void xhci_stop(struct usb_hcd *hcd);
  1498. void xhci_shutdown(struct usb_hcd *hcd);
  1499. #ifdef CONFIG_PM
  1500. int xhci_suspend(struct xhci_hcd *xhci);
  1501. int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
  1502. #else
  1503. #define xhci_suspend NULL
  1504. #define xhci_resume NULL
  1505. #endif
  1506. int xhci_get_frame(struct usb_hcd *hcd);
  1507. irqreturn_t xhci_irq(struct usb_hcd *hcd);
  1508. irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd);
  1509. int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
  1510. void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev);
  1511. int xhci_alloc_tt_info(struct xhci_hcd *xhci,
  1512. struct xhci_virt_device *virt_dev,
  1513. struct usb_device *hdev,
  1514. struct usb_tt *tt, gfp_t mem_flags);
  1515. int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
  1516. struct usb_host_endpoint **eps, unsigned int num_eps,
  1517. unsigned int num_streams, gfp_t mem_flags);
  1518. int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
  1519. struct usb_host_endpoint **eps, unsigned int num_eps,
  1520. gfp_t mem_flags);
  1521. int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
  1522. int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
  1523. struct usb_tt *tt, gfp_t mem_flags);
  1524. int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags);
  1525. int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status);
  1526. int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
  1527. int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
  1528. void xhci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep);
  1529. int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev);
  1530. int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
  1531. void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
  1532. /* xHCI ring, segment, TRB, and TD functions */
  1533. dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
  1534. struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
  1535. union xhci_trb *start_trb, union xhci_trb *end_trb,
  1536. dma_addr_t suspect_dma);
  1537. int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
  1538. void xhci_ring_cmd_db(struct xhci_hcd *xhci);
  1539. int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id);
  1540. int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  1541. u32 slot_id);
  1542. int xhci_queue_vendor_command(struct xhci_hcd *xhci,
  1543. u32 field1, u32 field2, u32 field3, u32 field4);
  1544. int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
  1545. unsigned int ep_index, int suspend);
  1546. int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1547. int slot_id, unsigned int ep_index);
  1548. int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1549. int slot_id, unsigned int ep_index);
  1550. int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1551. int slot_id, unsigned int ep_index);
  1552. int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
  1553. struct urb *urb, int slot_id, unsigned int ep_index);
  1554. int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  1555. u32 slot_id, bool command_must_succeed);
  1556. int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  1557. u32 slot_id);
  1558. int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
  1559. unsigned int ep_index);
  1560. int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id);
  1561. void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
  1562. unsigned int slot_id, unsigned int ep_index,
  1563. unsigned int stream_id, struct xhci_td *cur_td,
  1564. struct xhci_dequeue_state *state);
  1565. void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
  1566. unsigned int slot_id, unsigned int ep_index,
  1567. unsigned int stream_id,
  1568. struct xhci_dequeue_state *deq_state);
  1569. void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
  1570. struct usb_device *udev, unsigned int ep_index);
  1571. void xhci_queue_config_ep_quirk(struct xhci_hcd *xhci,
  1572. unsigned int slot_id, unsigned int ep_index,
  1573. struct xhci_dequeue_state *deq_state);
  1574. void xhci_stop_endpoint_command_watchdog(unsigned long arg);
  1575. void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
  1576. unsigned int ep_index, unsigned int stream_id);
  1577. /* xHCI roothub code */
  1578. int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
  1579. char *buf, u16 wLength);
  1580. int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
  1581. #ifdef CONFIG_PM
  1582. int xhci_bus_suspend(struct usb_hcd *hcd);
  1583. int xhci_bus_resume(struct usb_hcd *hcd);
  1584. #else
  1585. #define xhci_bus_suspend NULL
  1586. #define xhci_bus_resume NULL
  1587. #endif /* CONFIG_PM */
  1588. u32 xhci_port_state_to_neutral(u32 state);
  1589. int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  1590. u16 port);
  1591. void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
  1592. /* xHCI contexts */
  1593. struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
  1594. struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
  1595. struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
  1596. #endif /* __LINUX_XHCI_HCD_H */