board-mop500-sdi.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2010
  3. *
  4. * Author: Hanumath Prasad <hanumath.prasad@stericsson.com>
  5. * License terms: GNU General Public License (GPL) version 2
  6. */
  7. #include <linux/kernel.h>
  8. #include <linux/gpio.h>
  9. #include <linux/amba/bus.h>
  10. #include <linux/amba/mmci.h>
  11. #include <linux/mmc/host.h>
  12. #include <linux/platform_device.h>
  13. #include <asm/mach-types.h>
  14. #include <plat/ste_dma40.h>
  15. #include <mach/devices.h>
  16. #include <mach/hardware.h>
  17. #include "devices-db8500.h"
  18. #include "board-mop500.h"
  19. #include "ste-dma40-db8500.h"
  20. /*
  21. * SDI 0 (MicroSD slot)
  22. */
  23. /* MMCIPOWER bits */
  24. #define MCI_DATA2DIREN (1 << 2)
  25. #define MCI_CMDDIREN (1 << 3)
  26. #define MCI_DATA0DIREN (1 << 4)
  27. #define MCI_DATA31DIREN (1 << 5)
  28. #define MCI_FBCLKEN (1 << 7)
  29. static u32 mop500_sdi0_vdd_handler(struct device *dev, unsigned int vdd,
  30. unsigned char power_mode)
  31. {
  32. if (power_mode == MMC_POWER_UP)
  33. gpio_set_value_cansleep(GPIO_SDMMC_EN, 1);
  34. else if (power_mode == MMC_POWER_OFF)
  35. gpio_set_value_cansleep(GPIO_SDMMC_EN, 0);
  36. return MCI_FBCLKEN | MCI_CMDDIREN | MCI_DATA0DIREN |
  37. MCI_DATA2DIREN | MCI_DATA31DIREN;
  38. }
  39. #ifdef CONFIG_STE_DMA40
  40. struct stedma40_chan_cfg mop500_sdi0_dma_cfg_rx = {
  41. .mode = STEDMA40_MODE_LOGICAL,
  42. .dir = STEDMA40_PERIPH_TO_MEM,
  43. .src_dev_type = DB8500_DMA_DEV29_SD_MM0_RX,
  44. .dst_dev_type = STEDMA40_DEV_DST_MEMORY,
  45. .src_info.data_width = STEDMA40_WORD_WIDTH,
  46. .dst_info.data_width = STEDMA40_WORD_WIDTH,
  47. };
  48. static struct stedma40_chan_cfg mop500_sdi0_dma_cfg_tx = {
  49. .mode = STEDMA40_MODE_LOGICAL,
  50. .dir = STEDMA40_MEM_TO_PERIPH,
  51. .src_dev_type = STEDMA40_DEV_SRC_MEMORY,
  52. .dst_dev_type = DB8500_DMA_DEV29_SD_MM0_TX,
  53. .src_info.data_width = STEDMA40_WORD_WIDTH,
  54. .dst_info.data_width = STEDMA40_WORD_WIDTH,
  55. };
  56. #endif
  57. static struct mmci_platform_data mop500_sdi0_data = {
  58. .vdd_handler = mop500_sdi0_vdd_handler,
  59. .ocr_mask = MMC_VDD_29_30,
  60. .f_max = 100000000,
  61. .capabilities = MMC_CAP_4_BIT_DATA,
  62. .gpio_wp = -1,
  63. #ifdef CONFIG_STE_DMA40
  64. .dma_filter = stedma40_filter,
  65. .dma_rx_param = &mop500_sdi0_dma_cfg_rx,
  66. .dma_tx_param = &mop500_sdi0_dma_cfg_tx,
  67. #endif
  68. };
  69. /* GPIO pins used by the sdi0 level shifter */
  70. static int sdi0_en = -1;
  71. static int sdi0_vsel = -1;
  72. static void sdi0_configure(void)
  73. {
  74. int ret;
  75. ret = gpio_request(sdi0_en, "level shifter enable");
  76. if (!ret)
  77. ret = gpio_request(sdi0_vsel,
  78. "level shifter 1v8-3v select");
  79. if (ret) {
  80. pr_warning("unable to config sdi0 gpios for level shifter.\n");
  81. return;
  82. }
  83. /* Select the default 2.9V and enable level shifter */
  84. gpio_direction_output(sdi0_vsel, 0);
  85. gpio_direction_output(sdi0_en, 1);
  86. /* Add the device, force v2 to subrevision 1 */
  87. if (cpu_is_u8500v2())
  88. db8500_add_sdi0(&mop500_sdi0_data, 0x10480180);
  89. else
  90. db8500_add_sdi0(&mop500_sdi0_data, 0);
  91. }
  92. void mop500_sdi_tc35892_init(void)
  93. {
  94. mop500_sdi0_data.gpio_cd = GPIO_SDMMC_CD;
  95. sdi0_en = GPIO_SDMMC_EN;
  96. sdi0_vsel = GPIO_SDMMC_1V8_3V_SEL;
  97. sdi0_configure();
  98. }
  99. /*
  100. * SDI 2 (POP eMMC, not on DB8500ed)
  101. */
  102. #ifdef CONFIG_STE_DMA40
  103. struct stedma40_chan_cfg mop500_sdi2_dma_cfg_rx = {
  104. .mode = STEDMA40_MODE_LOGICAL,
  105. .dir = STEDMA40_PERIPH_TO_MEM,
  106. .src_dev_type = DB8500_DMA_DEV28_SD_MM2_RX,
  107. .dst_dev_type = STEDMA40_DEV_DST_MEMORY,
  108. .src_info.data_width = STEDMA40_WORD_WIDTH,
  109. .dst_info.data_width = STEDMA40_WORD_WIDTH,
  110. };
  111. static struct stedma40_chan_cfg mop500_sdi2_dma_cfg_tx = {
  112. .mode = STEDMA40_MODE_LOGICAL,
  113. .dir = STEDMA40_MEM_TO_PERIPH,
  114. .src_dev_type = STEDMA40_DEV_SRC_MEMORY,
  115. .dst_dev_type = DB8500_DMA_DEV28_SD_MM2_TX,
  116. .src_info.data_width = STEDMA40_WORD_WIDTH,
  117. .dst_info.data_width = STEDMA40_WORD_WIDTH,
  118. };
  119. #endif
  120. static struct mmci_platform_data mop500_sdi2_data = {
  121. .ocr_mask = MMC_VDD_165_195,
  122. .f_max = 100000000,
  123. .capabilities = MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA,
  124. .gpio_cd = -1,
  125. .gpio_wp = -1,
  126. #ifdef CONFIG_STE_DMA40
  127. .dma_filter = stedma40_filter,
  128. .dma_rx_param = &mop500_sdi2_dma_cfg_rx,
  129. .dma_tx_param = &mop500_sdi2_dma_cfg_tx,
  130. #endif
  131. };
  132. /*
  133. * SDI 4 (on-board eMMC)
  134. */
  135. #ifdef CONFIG_STE_DMA40
  136. struct stedma40_chan_cfg mop500_sdi4_dma_cfg_rx = {
  137. .mode = STEDMA40_MODE_LOGICAL,
  138. .dir = STEDMA40_PERIPH_TO_MEM,
  139. .src_dev_type = DB8500_DMA_DEV42_SD_MM4_RX,
  140. .dst_dev_type = STEDMA40_DEV_DST_MEMORY,
  141. .src_info.data_width = STEDMA40_WORD_WIDTH,
  142. .dst_info.data_width = STEDMA40_WORD_WIDTH,
  143. };
  144. static struct stedma40_chan_cfg mop500_sdi4_dma_cfg_tx = {
  145. .mode = STEDMA40_MODE_LOGICAL,
  146. .dir = STEDMA40_MEM_TO_PERIPH,
  147. .src_dev_type = STEDMA40_DEV_SRC_MEMORY,
  148. .dst_dev_type = DB8500_DMA_DEV42_SD_MM4_TX,
  149. .src_info.data_width = STEDMA40_WORD_WIDTH,
  150. .dst_info.data_width = STEDMA40_WORD_WIDTH,
  151. };
  152. #endif
  153. static struct mmci_platform_data mop500_sdi4_data = {
  154. .ocr_mask = MMC_VDD_29_30,
  155. .f_max = 100000000,
  156. .capabilities = MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA |
  157. MMC_CAP_MMC_HIGHSPEED,
  158. .gpio_cd = -1,
  159. .gpio_wp = -1,
  160. #ifdef CONFIG_STE_DMA40
  161. .dma_filter = stedma40_filter,
  162. .dma_rx_param = &mop500_sdi4_dma_cfg_rx,
  163. .dma_tx_param = &mop500_sdi4_dma_cfg_tx,
  164. #endif
  165. };
  166. void __init mop500_sdi_init(void)
  167. {
  168. u32 periphid = 0;
  169. /* v2 has a new version of this block that need to be forced */
  170. if (cpu_is_u8500v2())
  171. periphid = 0x10480180;
  172. /* PoP:ed eMMC on top of DB8500 v1.0 has problems with high speed */
  173. if (!cpu_is_u8500v10())
  174. mop500_sdi2_data.capabilities |= MMC_CAP_MMC_HIGHSPEED;
  175. db8500_add_sdi2(&mop500_sdi2_data, periphid);
  176. /* On-board eMMC */
  177. db8500_add_sdi4(&mop500_sdi4_data, periphid);
  178. if (machine_is_hrefv60()) {
  179. mop500_sdi0_data.gpio_cd = HREFV60_SDMMC_CD_GPIO;
  180. sdi0_en = HREFV60_SDMMC_EN_GPIO;
  181. sdi0_vsel = HREFV60_SDMMC_1V8_3V_GPIO;
  182. sdi0_configure();
  183. }
  184. /*
  185. * On boards with the TC35892 GPIO expander, sdi0 will finally
  186. * be added when the TC35892 initializes and calls
  187. * mop500_sdi_tc35892_init() above.
  188. */
  189. }