cpu.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220
  1. /* linux/arch/arm/mach-exynos4/cpu.c
  2. *
  3. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/sched.h>
  11. #include <linux/sysdev.h>
  12. #include <asm/mach/map.h>
  13. #include <asm/mach/irq.h>
  14. #include <asm/proc-fns.h>
  15. #include <asm/hardware/cache-l2x0.h>
  16. #include <plat/cpu.h>
  17. #include <plat/clock.h>
  18. #include <plat/exynos4.h>
  19. #include <plat/sdhci.h>
  20. #include <plat/devs.h>
  21. #include <plat/fimc-core.h>
  22. #include <mach/regs-irq.h>
  23. extern int combiner_init(unsigned int combiner_nr, void __iomem *base,
  24. unsigned int irq_start);
  25. extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq);
  26. /* Initial IO mappings */
  27. static struct map_desc exynos4_iodesc[] __initdata = {
  28. {
  29. .virtual = (unsigned long)S5P_VA_SYSTIMER,
  30. .pfn = __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
  31. .length = SZ_4K,
  32. .type = MT_DEVICE,
  33. }, {
  34. .virtual = (unsigned long)S5P_VA_SYSRAM,
  35. .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM),
  36. .length = SZ_4K,
  37. .type = MT_DEVICE,
  38. }, {
  39. .virtual = (unsigned long)S5P_VA_CMU,
  40. .pfn = __phys_to_pfn(EXYNOS4_PA_CMU),
  41. .length = SZ_128K,
  42. .type = MT_DEVICE,
  43. }, {
  44. .virtual = (unsigned long)S5P_VA_PMU,
  45. .pfn = __phys_to_pfn(EXYNOS4_PA_PMU),
  46. .length = SZ_64K,
  47. .type = MT_DEVICE,
  48. }, {
  49. .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
  50. .pfn = __phys_to_pfn(EXYNOS4_PA_COMBINER),
  51. .length = SZ_4K,
  52. .type = MT_DEVICE,
  53. }, {
  54. .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
  55. .pfn = __phys_to_pfn(EXYNOS4_PA_COREPERI),
  56. .length = SZ_8K,
  57. .type = MT_DEVICE,
  58. }, {
  59. .virtual = (unsigned long)S5P_VA_L2CC,
  60. .pfn = __phys_to_pfn(EXYNOS4_PA_L2CC),
  61. .length = SZ_4K,
  62. .type = MT_DEVICE,
  63. }, {
  64. .virtual = (unsigned long)S5P_VA_GPIO1,
  65. .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO1),
  66. .length = SZ_4K,
  67. .type = MT_DEVICE,
  68. }, {
  69. .virtual = (unsigned long)S5P_VA_GPIO2,
  70. .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO2),
  71. .length = SZ_4K,
  72. .type = MT_DEVICE,
  73. }, {
  74. .virtual = (unsigned long)S5P_VA_GPIO3,
  75. .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO3),
  76. .length = SZ_256,
  77. .type = MT_DEVICE,
  78. }, {
  79. .virtual = (unsigned long)S5P_VA_DMC0,
  80. .pfn = __phys_to_pfn(EXYNOS4_PA_DMC0),
  81. .length = SZ_4K,
  82. .type = MT_DEVICE,
  83. }, {
  84. .virtual = (unsigned long)S3C_VA_UART,
  85. .pfn = __phys_to_pfn(S3C_PA_UART),
  86. .length = SZ_512K,
  87. .type = MT_DEVICE,
  88. }, {
  89. .virtual = (unsigned long)S5P_VA_SROMC,
  90. .pfn = __phys_to_pfn(EXYNOS4_PA_SROMC),
  91. .length = SZ_4K,
  92. .type = MT_DEVICE,
  93. }, {
  94. .virtual = (unsigned long)S5P_VA_USB_HSPHY,
  95. .pfn = __phys_to_pfn(EXYNOS4_PA_HSPHY),
  96. .length = SZ_4K,
  97. .type = MT_DEVICE,
  98. }
  99. };
  100. static void exynos4_idle(void)
  101. {
  102. if (!need_resched())
  103. cpu_do_idle();
  104. local_irq_enable();
  105. }
  106. /*
  107. * exynos4_map_io
  108. *
  109. * register the standard cpu IO areas
  110. */
  111. void __init exynos4_map_io(void)
  112. {
  113. iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
  114. /* initialize device information early */
  115. exynos4_default_sdhci0();
  116. exynos4_default_sdhci1();
  117. exynos4_default_sdhci2();
  118. exynos4_default_sdhci3();
  119. s3c_fimc_setname(0, "exynos4-fimc");
  120. s3c_fimc_setname(1, "exynos4-fimc");
  121. s3c_fimc_setname(2, "exynos4-fimc");
  122. s3c_fimc_setname(3, "exynos4-fimc");
  123. }
  124. void __init exynos4_init_clocks(int xtal)
  125. {
  126. printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
  127. s3c24xx_register_baseclocks(xtal);
  128. s5p_register_clocks(xtal);
  129. exynos4_register_clocks();
  130. exynos4_setup_clocks();
  131. }
  132. void __init exynos4_init_irq(void)
  133. {
  134. int irq;
  135. gic_init(0, IRQ_LOCALTIMER, S5P_VA_GIC_DIST, S5P_VA_GIC_CPU);
  136. for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
  137. /*
  138. * From SPI(0) to SPI(39) and SPI(51), SPI(53) are
  139. * connected to the interrupt combiner. These irqs
  140. * should be initialized to support cascade interrupt.
  141. */
  142. if ((irq >= 40) && !(irq == 51) && !(irq == 53))
  143. continue;
  144. combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
  145. COMBINER_IRQ(irq, 0));
  146. combiner_cascade_irq(irq, IRQ_SPI(irq));
  147. }
  148. /* The parameters of s5p_init_irq() are for VIC init.
  149. * Theses parameters should be NULL and 0 because EXYNOS4
  150. * uses GIC instead of VIC.
  151. */
  152. s5p_init_irq(NULL, 0);
  153. }
  154. struct sysdev_class exynos4_sysclass = {
  155. .name = "exynos4-core",
  156. };
  157. static struct sys_device exynos4_sysdev = {
  158. .cls = &exynos4_sysclass,
  159. };
  160. static int __init exynos4_core_init(void)
  161. {
  162. return sysdev_class_register(&exynos4_sysclass);
  163. }
  164. core_initcall(exynos4_core_init);
  165. #ifdef CONFIG_CACHE_L2X0
  166. static int __init exynos4_l2x0_cache_init(void)
  167. {
  168. /* TAG, Data Latency Control: 2cycle */
  169. __raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
  170. __raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
  171. /* L2X0 Prefetch Control */
  172. __raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL);
  173. /* L2X0 Power Control */
  174. __raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN,
  175. S5P_VA_L2CC + L2X0_POWER_CTRL);
  176. l2x0_init(S5P_VA_L2CC, 0x7C470001, 0xC200ffff);
  177. return 0;
  178. }
  179. early_initcall(exynos4_l2x0_cache_init);
  180. #endif
  181. int __init exynos4_init(void)
  182. {
  183. printk(KERN_INFO "EXYNOS4: Initializing architecture\n");
  184. /* set idle function */
  185. pm_idle = exynos4_idle;
  186. return sysdev_register(&exynos4_sysdev);
  187. }