pch_udc.c 82 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004
  1. /*
  2. * Copyright (C) 2010 OKI SEMICONDUCTOR CO., LTD.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; version 2 of the License.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/pci.h>
  21. #include <linux/delay.h>
  22. #include <linux/errno.h>
  23. #include <linux/list.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/usb/ch9.h>
  26. #include <linux/usb/gadget.h>
  27. /* Address offset of Registers */
  28. #define UDC_EP_REG_SHIFT 0x20 /* Offset to next EP */
  29. #define UDC_EPCTL_ADDR 0x00 /* Endpoint control */
  30. #define UDC_EPSTS_ADDR 0x04 /* Endpoint status */
  31. #define UDC_BUFIN_FRAMENUM_ADDR 0x08 /* buffer size in / frame number out */
  32. #define UDC_BUFOUT_MAXPKT_ADDR 0x0C /* buffer size out / maxpkt in */
  33. #define UDC_SUBPTR_ADDR 0x10 /* setup buffer pointer */
  34. #define UDC_DESPTR_ADDR 0x14 /* Data descriptor pointer */
  35. #define UDC_CONFIRM_ADDR 0x18 /* Write/Read confirmation */
  36. #define UDC_DEVCFG_ADDR 0x400 /* Device configuration */
  37. #define UDC_DEVCTL_ADDR 0x404 /* Device control */
  38. #define UDC_DEVSTS_ADDR 0x408 /* Device status */
  39. #define UDC_DEVIRQSTS_ADDR 0x40C /* Device irq status */
  40. #define UDC_DEVIRQMSK_ADDR 0x410 /* Device irq mask */
  41. #define UDC_EPIRQSTS_ADDR 0x414 /* Endpoint irq status */
  42. #define UDC_EPIRQMSK_ADDR 0x418 /* Endpoint irq mask */
  43. #define UDC_DEVLPM_ADDR 0x41C /* LPM control / status */
  44. #define UDC_CSR_BUSY_ADDR 0x4f0 /* UDC_CSR_BUSY Status register */
  45. #define UDC_SRST_ADDR 0x4fc /* SOFT RESET register */
  46. #define UDC_CSR_ADDR 0x500 /* USB_DEVICE endpoint register */
  47. /* Endpoint control register */
  48. /* Bit position */
  49. #define UDC_EPCTL_MRXFLUSH (1 << 12)
  50. #define UDC_EPCTL_RRDY (1 << 9)
  51. #define UDC_EPCTL_CNAK (1 << 8)
  52. #define UDC_EPCTL_SNAK (1 << 7)
  53. #define UDC_EPCTL_NAK (1 << 6)
  54. #define UDC_EPCTL_P (1 << 3)
  55. #define UDC_EPCTL_F (1 << 1)
  56. #define UDC_EPCTL_S (1 << 0)
  57. #define UDC_EPCTL_ET_SHIFT 4
  58. /* Mask patern */
  59. #define UDC_EPCTL_ET_MASK 0x00000030
  60. /* Value for ET field */
  61. #define UDC_EPCTL_ET_CONTROL 0
  62. #define UDC_EPCTL_ET_ISO 1
  63. #define UDC_EPCTL_ET_BULK 2
  64. #define UDC_EPCTL_ET_INTERRUPT 3
  65. /* Endpoint status register */
  66. /* Bit position */
  67. #define UDC_EPSTS_XFERDONE (1 << 27)
  68. #define UDC_EPSTS_RSS (1 << 26)
  69. #define UDC_EPSTS_RCS (1 << 25)
  70. #define UDC_EPSTS_TXEMPTY (1 << 24)
  71. #define UDC_EPSTS_TDC (1 << 10)
  72. #define UDC_EPSTS_HE (1 << 9)
  73. #define UDC_EPSTS_MRXFIFO_EMP (1 << 8)
  74. #define UDC_EPSTS_BNA (1 << 7)
  75. #define UDC_EPSTS_IN (1 << 6)
  76. #define UDC_EPSTS_OUT_SHIFT 4
  77. /* Mask patern */
  78. #define UDC_EPSTS_OUT_MASK 0x00000030
  79. #define UDC_EPSTS_ALL_CLR_MASK 0x1F0006F0
  80. /* Value for OUT field */
  81. #define UDC_EPSTS_OUT_SETUP 2
  82. #define UDC_EPSTS_OUT_DATA 1
  83. /* Device configuration register */
  84. /* Bit position */
  85. #define UDC_DEVCFG_CSR_PRG (1 << 17)
  86. #define UDC_DEVCFG_SP (1 << 3)
  87. /* SPD Valee */
  88. #define UDC_DEVCFG_SPD_HS 0x0
  89. #define UDC_DEVCFG_SPD_FS 0x1
  90. #define UDC_DEVCFG_SPD_LS 0x2
  91. /* Device control register */
  92. /* Bit position */
  93. #define UDC_DEVCTL_THLEN_SHIFT 24
  94. #define UDC_DEVCTL_BRLEN_SHIFT 16
  95. #define UDC_DEVCTL_CSR_DONE (1 << 13)
  96. #define UDC_DEVCTL_SD (1 << 10)
  97. #define UDC_DEVCTL_MODE (1 << 9)
  98. #define UDC_DEVCTL_BREN (1 << 8)
  99. #define UDC_DEVCTL_THE (1 << 7)
  100. #define UDC_DEVCTL_DU (1 << 4)
  101. #define UDC_DEVCTL_TDE (1 << 3)
  102. #define UDC_DEVCTL_RDE (1 << 2)
  103. #define UDC_DEVCTL_RES (1 << 0)
  104. /* Device status register */
  105. /* Bit position */
  106. #define UDC_DEVSTS_TS_SHIFT 18
  107. #define UDC_DEVSTS_ENUM_SPEED_SHIFT 13
  108. #define UDC_DEVSTS_ALT_SHIFT 8
  109. #define UDC_DEVSTS_INTF_SHIFT 4
  110. #define UDC_DEVSTS_CFG_SHIFT 0
  111. /* Mask patern */
  112. #define UDC_DEVSTS_TS_MASK 0xfffc0000
  113. #define UDC_DEVSTS_ENUM_SPEED_MASK 0x00006000
  114. #define UDC_DEVSTS_ALT_MASK 0x00000f00
  115. #define UDC_DEVSTS_INTF_MASK 0x000000f0
  116. #define UDC_DEVSTS_CFG_MASK 0x0000000f
  117. /* value for maximum speed for SPEED field */
  118. #define UDC_DEVSTS_ENUM_SPEED_FULL 1
  119. #define UDC_DEVSTS_ENUM_SPEED_HIGH 0
  120. #define UDC_DEVSTS_ENUM_SPEED_LOW 2
  121. #define UDC_DEVSTS_ENUM_SPEED_FULLX 3
  122. /* Device irq register */
  123. /* Bit position */
  124. #define UDC_DEVINT_RWKP (1 << 7)
  125. #define UDC_DEVINT_ENUM (1 << 6)
  126. #define UDC_DEVINT_SOF (1 << 5)
  127. #define UDC_DEVINT_US (1 << 4)
  128. #define UDC_DEVINT_UR (1 << 3)
  129. #define UDC_DEVINT_ES (1 << 2)
  130. #define UDC_DEVINT_SI (1 << 1)
  131. #define UDC_DEVINT_SC (1 << 0)
  132. /* Mask patern */
  133. #define UDC_DEVINT_MSK 0x7f
  134. /* Endpoint irq register */
  135. /* Bit position */
  136. #define UDC_EPINT_IN_SHIFT 0
  137. #define UDC_EPINT_OUT_SHIFT 16
  138. #define UDC_EPINT_IN_EP0 (1 << 0)
  139. #define UDC_EPINT_OUT_EP0 (1 << 16)
  140. /* Mask patern */
  141. #define UDC_EPINT_MSK_DISABLE_ALL 0xffffffff
  142. /* UDC_CSR_BUSY Status register */
  143. /* Bit position */
  144. #define UDC_CSR_BUSY (1 << 0)
  145. /* SOFT RESET register */
  146. /* Bit position */
  147. #define UDC_PSRST (1 << 1)
  148. #define UDC_SRST (1 << 0)
  149. /* USB_DEVICE endpoint register */
  150. /* Bit position */
  151. #define UDC_CSR_NE_NUM_SHIFT 0
  152. #define UDC_CSR_NE_DIR_SHIFT 4
  153. #define UDC_CSR_NE_TYPE_SHIFT 5
  154. #define UDC_CSR_NE_CFG_SHIFT 7
  155. #define UDC_CSR_NE_INTF_SHIFT 11
  156. #define UDC_CSR_NE_ALT_SHIFT 15
  157. #define UDC_CSR_NE_MAX_PKT_SHIFT 19
  158. /* Mask patern */
  159. #define UDC_CSR_NE_NUM_MASK 0x0000000f
  160. #define UDC_CSR_NE_DIR_MASK 0x00000010
  161. #define UDC_CSR_NE_TYPE_MASK 0x00000060
  162. #define UDC_CSR_NE_CFG_MASK 0x00000780
  163. #define UDC_CSR_NE_INTF_MASK 0x00007800
  164. #define UDC_CSR_NE_ALT_MASK 0x00078000
  165. #define UDC_CSR_NE_MAX_PKT_MASK 0x3ff80000
  166. #define PCH_UDC_CSR(ep) (UDC_CSR_ADDR + ep*4)
  167. #define PCH_UDC_EPINT(in, num)\
  168. (1 << (num + (in ? UDC_EPINT_IN_SHIFT : UDC_EPINT_OUT_SHIFT)))
  169. /* Index of endpoint */
  170. #define UDC_EP0IN_IDX 0
  171. #define UDC_EP0OUT_IDX 1
  172. #define UDC_EPIN_IDX(ep) (ep * 2)
  173. #define UDC_EPOUT_IDX(ep) (ep * 2 + 1)
  174. #define PCH_UDC_EP0 0
  175. #define PCH_UDC_EP1 1
  176. #define PCH_UDC_EP2 2
  177. #define PCH_UDC_EP3 3
  178. /* Number of endpoint */
  179. #define PCH_UDC_EP_NUM 32 /* Total number of EPs (16 IN,16 OUT) */
  180. #define PCH_UDC_USED_EP_NUM 4 /* EP number of EP's really used */
  181. /* Length Value */
  182. #define PCH_UDC_BRLEN 0x0F /* Burst length */
  183. #define PCH_UDC_THLEN 0x1F /* Threshold length */
  184. /* Value of EP Buffer Size */
  185. #define UDC_EP0IN_BUFF_SIZE 16
  186. #define UDC_EPIN_BUFF_SIZE 256
  187. #define UDC_EP0OUT_BUFF_SIZE 16
  188. #define UDC_EPOUT_BUFF_SIZE 256
  189. /* Value of EP maximum packet size */
  190. #define UDC_EP0IN_MAX_PKT_SIZE 64
  191. #define UDC_EP0OUT_MAX_PKT_SIZE 64
  192. #define UDC_BULK_MAX_PKT_SIZE 512
  193. /* DMA */
  194. #define DMA_DIR_RX 1 /* DMA for data receive */
  195. #define DMA_DIR_TX 2 /* DMA for data transmit */
  196. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  197. #define UDC_DMA_MAXPACKET 65536 /* maximum packet size for DMA */
  198. /**
  199. * struct pch_udc_data_dma_desc - Structure to hold DMA descriptor information
  200. * for data
  201. * @status: Status quadlet
  202. * @reserved: Reserved
  203. * @dataptr: Buffer descriptor
  204. * @next: Next descriptor
  205. */
  206. struct pch_udc_data_dma_desc {
  207. u32 status;
  208. u32 reserved;
  209. u32 dataptr;
  210. u32 next;
  211. };
  212. /**
  213. * struct pch_udc_stp_dma_desc - Structure to hold DMA descriptor information
  214. * for control data
  215. * @status: Status
  216. * @reserved: Reserved
  217. * @data12: First setup word
  218. * @data34: Second setup word
  219. */
  220. struct pch_udc_stp_dma_desc {
  221. u32 status;
  222. u32 reserved;
  223. struct usb_ctrlrequest request;
  224. } __attribute((packed));
  225. /* DMA status definitions */
  226. /* Buffer status */
  227. #define PCH_UDC_BUFF_STS 0xC0000000
  228. #define PCH_UDC_BS_HST_RDY 0x00000000
  229. #define PCH_UDC_BS_DMA_BSY 0x40000000
  230. #define PCH_UDC_BS_DMA_DONE 0x80000000
  231. #define PCH_UDC_BS_HST_BSY 0xC0000000
  232. /* Rx/Tx Status */
  233. #define PCH_UDC_RXTX_STS 0x30000000
  234. #define PCH_UDC_RTS_SUCC 0x00000000
  235. #define PCH_UDC_RTS_DESERR 0x10000000
  236. #define PCH_UDC_RTS_BUFERR 0x30000000
  237. /* Last Descriptor Indication */
  238. #define PCH_UDC_DMA_LAST 0x08000000
  239. /* Number of Rx/Tx Bytes Mask */
  240. #define PCH_UDC_RXTX_BYTES 0x0000ffff
  241. /**
  242. * struct pch_udc_cfg_data - Structure to hold current configuration
  243. * and interface information
  244. * @cur_cfg: current configuration in use
  245. * @cur_intf: current interface in use
  246. * @cur_alt: current alt interface in use
  247. */
  248. struct pch_udc_cfg_data {
  249. u16 cur_cfg;
  250. u16 cur_intf;
  251. u16 cur_alt;
  252. };
  253. /**
  254. * struct pch_udc_ep - Structure holding a PCH USB device Endpoint information
  255. * @ep: embedded ep request
  256. * @td_stp_phys: for setup request
  257. * @td_data_phys: for data request
  258. * @td_stp: for setup request
  259. * @td_data: for data request
  260. * @dev: reference to device struct
  261. * @offset_addr: offset address of ep register
  262. * @desc: for this ep
  263. * @queue: queue for requests
  264. * @num: endpoint number
  265. * @in: endpoint is IN
  266. * @halted: endpoint halted?
  267. * @epsts: Endpoint status
  268. */
  269. struct pch_udc_ep {
  270. struct usb_ep ep;
  271. dma_addr_t td_stp_phys;
  272. dma_addr_t td_data_phys;
  273. struct pch_udc_stp_dma_desc *td_stp;
  274. struct pch_udc_data_dma_desc *td_data;
  275. struct pch_udc_dev *dev;
  276. unsigned long offset_addr;
  277. const struct usb_endpoint_descriptor *desc;
  278. struct list_head queue;
  279. unsigned num:5,
  280. in:1,
  281. halted:1;
  282. unsigned long epsts;
  283. };
  284. /**
  285. * struct pch_udc_dev - Structure holding complete information
  286. * of the PCH USB device
  287. * @gadget: gadget driver data
  288. * @driver: reference to gadget driver bound
  289. * @pdev: reference to the PCI device
  290. * @ep: array of endpoints
  291. * @lock: protects all state
  292. * @active: enabled the PCI device
  293. * @stall: stall requested
  294. * @prot_stall: protcol stall requested
  295. * @irq_registered: irq registered with system
  296. * @mem_region: device memory mapped
  297. * @registered: driver regsitered with system
  298. * @suspended: driver in suspended state
  299. * @connected: gadget driver associated
  300. * @set_cfg_not_acked: pending acknowledgement 4 setup
  301. * @waiting_zlp_ack: pending acknowledgement 4 ZLP
  302. * @data_requests: DMA pool for data requests
  303. * @stp_requests: DMA pool for setup requests
  304. * @dma_addr: DMA pool for received
  305. * @ep0out_buf: Buffer for DMA
  306. * @setup_data: Received setup data
  307. * @phys_addr: of device memory
  308. * @base_addr: for mapped device memory
  309. * @irq: IRQ line for the device
  310. * @cfg_data: current cfg, intf, and alt in use
  311. */
  312. struct pch_udc_dev {
  313. struct usb_gadget gadget;
  314. struct usb_gadget_driver *driver;
  315. struct pci_dev *pdev;
  316. struct pch_udc_ep ep[PCH_UDC_EP_NUM];
  317. spinlock_t lock; /* protects all state */
  318. unsigned active:1,
  319. stall:1,
  320. prot_stall:1,
  321. irq_registered:1,
  322. mem_region:1,
  323. registered:1,
  324. suspended:1,
  325. connected:1,
  326. set_cfg_not_acked:1,
  327. waiting_zlp_ack:1;
  328. struct pci_pool *data_requests;
  329. struct pci_pool *stp_requests;
  330. dma_addr_t dma_addr;
  331. void *ep0out_buf;
  332. struct usb_ctrlrequest setup_data;
  333. unsigned long phys_addr;
  334. void __iomem *base_addr;
  335. unsigned irq;
  336. struct pch_udc_cfg_data cfg_data;
  337. };
  338. #define PCH_UDC_PCI_BAR 1
  339. #define PCI_DEVICE_ID_INTEL_EG20T_UDC 0x8808
  340. #define PCI_VENDOR_ID_ROHM 0x10DB
  341. #define PCI_DEVICE_ID_ML7213_IOH_UDC 0x801D
  342. static const char ep0_string[] = "ep0in";
  343. static DEFINE_SPINLOCK(udc_stall_spinlock); /* stall spin lock */
  344. struct pch_udc_dev *pch_udc; /* pointer to device object */
  345. static int speed_fs;
  346. module_param_named(speed_fs, speed_fs, bool, S_IRUGO);
  347. MODULE_PARM_DESC(speed_fs, "true for Full speed operation");
  348. /**
  349. * struct pch_udc_request - Structure holding a PCH USB device request packet
  350. * @req: embedded ep request
  351. * @td_data_phys: phys. address
  352. * @td_data: first dma desc. of chain
  353. * @td_data_last: last dma desc. of chain
  354. * @queue: associated queue
  355. * @dma_going: DMA in progress for request
  356. * @dma_mapped: DMA memory mapped for request
  357. * @dma_done: DMA completed for request
  358. * @chain_len: chain length
  359. * @buf: Buffer memory for align adjustment
  360. * @dma: DMA memory for align adjustment
  361. */
  362. struct pch_udc_request {
  363. struct usb_request req;
  364. dma_addr_t td_data_phys;
  365. struct pch_udc_data_dma_desc *td_data;
  366. struct pch_udc_data_dma_desc *td_data_last;
  367. struct list_head queue;
  368. unsigned dma_going:1,
  369. dma_mapped:1,
  370. dma_done:1;
  371. unsigned chain_len;
  372. void *buf;
  373. dma_addr_t dma;
  374. };
  375. static inline u32 pch_udc_readl(struct pch_udc_dev *dev, unsigned long reg)
  376. {
  377. return ioread32(dev->base_addr + reg);
  378. }
  379. static inline void pch_udc_writel(struct pch_udc_dev *dev,
  380. unsigned long val, unsigned long reg)
  381. {
  382. iowrite32(val, dev->base_addr + reg);
  383. }
  384. static inline void pch_udc_bit_set(struct pch_udc_dev *dev,
  385. unsigned long reg,
  386. unsigned long bitmask)
  387. {
  388. pch_udc_writel(dev, pch_udc_readl(dev, reg) | bitmask, reg);
  389. }
  390. static inline void pch_udc_bit_clr(struct pch_udc_dev *dev,
  391. unsigned long reg,
  392. unsigned long bitmask)
  393. {
  394. pch_udc_writel(dev, pch_udc_readl(dev, reg) & ~(bitmask), reg);
  395. }
  396. static inline u32 pch_udc_ep_readl(struct pch_udc_ep *ep, unsigned long reg)
  397. {
  398. return ioread32(ep->dev->base_addr + ep->offset_addr + reg);
  399. }
  400. static inline void pch_udc_ep_writel(struct pch_udc_ep *ep,
  401. unsigned long val, unsigned long reg)
  402. {
  403. iowrite32(val, ep->dev->base_addr + ep->offset_addr + reg);
  404. }
  405. static inline void pch_udc_ep_bit_set(struct pch_udc_ep *ep,
  406. unsigned long reg,
  407. unsigned long bitmask)
  408. {
  409. pch_udc_ep_writel(ep, pch_udc_ep_readl(ep, reg) | bitmask, reg);
  410. }
  411. static inline void pch_udc_ep_bit_clr(struct pch_udc_ep *ep,
  412. unsigned long reg,
  413. unsigned long bitmask)
  414. {
  415. pch_udc_ep_writel(ep, pch_udc_ep_readl(ep, reg) & ~(bitmask), reg);
  416. }
  417. /**
  418. * pch_udc_csr_busy() - Wait till idle.
  419. * @dev: Reference to pch_udc_dev structure
  420. */
  421. static void pch_udc_csr_busy(struct pch_udc_dev *dev)
  422. {
  423. unsigned int count = 200;
  424. /* Wait till idle */
  425. while ((pch_udc_readl(dev, UDC_CSR_BUSY_ADDR) & UDC_CSR_BUSY)
  426. && --count)
  427. cpu_relax();
  428. if (!count)
  429. dev_err(&dev->pdev->dev, "%s: wait error\n", __func__);
  430. }
  431. /**
  432. * pch_udc_write_csr() - Write the command and status registers.
  433. * @dev: Reference to pch_udc_dev structure
  434. * @val: value to be written to CSR register
  435. * @addr: address of CSR register
  436. */
  437. static void pch_udc_write_csr(struct pch_udc_dev *dev, unsigned long val,
  438. unsigned int ep)
  439. {
  440. unsigned long reg = PCH_UDC_CSR(ep);
  441. pch_udc_csr_busy(dev); /* Wait till idle */
  442. pch_udc_writel(dev, val, reg);
  443. pch_udc_csr_busy(dev); /* Wait till idle */
  444. }
  445. /**
  446. * pch_udc_read_csr() - Read the command and status registers.
  447. * @dev: Reference to pch_udc_dev structure
  448. * @addr: address of CSR register
  449. *
  450. * Return codes: content of CSR register
  451. */
  452. static u32 pch_udc_read_csr(struct pch_udc_dev *dev, unsigned int ep)
  453. {
  454. unsigned long reg = PCH_UDC_CSR(ep);
  455. pch_udc_csr_busy(dev); /* Wait till idle */
  456. pch_udc_readl(dev, reg); /* Dummy read */
  457. pch_udc_csr_busy(dev); /* Wait till idle */
  458. return pch_udc_readl(dev, reg);
  459. }
  460. /**
  461. * pch_udc_rmt_wakeup() - Initiate for remote wakeup
  462. * @dev: Reference to pch_udc_dev structure
  463. */
  464. static inline void pch_udc_rmt_wakeup(struct pch_udc_dev *dev)
  465. {
  466. pch_udc_bit_set(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_RES);
  467. mdelay(1);
  468. pch_udc_bit_clr(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_RES);
  469. }
  470. /**
  471. * pch_udc_get_frame() - Get the current frame from device status register
  472. * @dev: Reference to pch_udc_dev structure
  473. * Retern current frame
  474. */
  475. static inline int pch_udc_get_frame(struct pch_udc_dev *dev)
  476. {
  477. u32 frame = pch_udc_readl(dev, UDC_DEVSTS_ADDR);
  478. return (frame & UDC_DEVSTS_TS_MASK) >> UDC_DEVSTS_TS_SHIFT;
  479. }
  480. /**
  481. * pch_udc_clear_selfpowered() - Clear the self power control
  482. * @dev: Reference to pch_udc_regs structure
  483. */
  484. static inline void pch_udc_clear_selfpowered(struct pch_udc_dev *dev)
  485. {
  486. pch_udc_bit_clr(dev, UDC_DEVCFG_ADDR, UDC_DEVCFG_SP);
  487. }
  488. /**
  489. * pch_udc_set_selfpowered() - Set the self power control
  490. * @dev: Reference to pch_udc_regs structure
  491. */
  492. static inline void pch_udc_set_selfpowered(struct pch_udc_dev *dev)
  493. {
  494. pch_udc_bit_set(dev, UDC_DEVCFG_ADDR, UDC_DEVCFG_SP);
  495. }
  496. /**
  497. * pch_udc_set_disconnect() - Set the disconnect status.
  498. * @dev: Reference to pch_udc_regs structure
  499. */
  500. static inline void pch_udc_set_disconnect(struct pch_udc_dev *dev)
  501. {
  502. pch_udc_bit_set(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_SD);
  503. }
  504. /**
  505. * pch_udc_clear_disconnect() - Clear the disconnect status.
  506. * @dev: Reference to pch_udc_regs structure
  507. */
  508. static void pch_udc_clear_disconnect(struct pch_udc_dev *dev)
  509. {
  510. /* Clear the disconnect */
  511. pch_udc_bit_set(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_RES);
  512. pch_udc_bit_clr(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_SD);
  513. mdelay(1);
  514. /* Resume USB signalling */
  515. pch_udc_bit_clr(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_RES);
  516. }
  517. /**
  518. * pch_udc_vbus_session() - set or clearr the disconnect status.
  519. * @dev: Reference to pch_udc_regs structure
  520. * @is_active: Parameter specifying the action
  521. * 0: indicating VBUS power is ending
  522. * !0: indicating VBUS power is starting
  523. */
  524. static inline void pch_udc_vbus_session(struct pch_udc_dev *dev,
  525. int is_active)
  526. {
  527. if (is_active)
  528. pch_udc_clear_disconnect(dev);
  529. else
  530. pch_udc_set_disconnect(dev);
  531. }
  532. /**
  533. * pch_udc_ep_set_stall() - Set the stall of endpoint
  534. * @ep: Reference to structure of type pch_udc_ep_regs
  535. */
  536. static void pch_udc_ep_set_stall(struct pch_udc_ep *ep)
  537. {
  538. if (ep->in) {
  539. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_F);
  540. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_S);
  541. } else {
  542. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_S);
  543. }
  544. }
  545. /**
  546. * pch_udc_ep_clear_stall() - Clear the stall of endpoint
  547. * @ep: Reference to structure of type pch_udc_ep_regs
  548. */
  549. static inline void pch_udc_ep_clear_stall(struct pch_udc_ep *ep)
  550. {
  551. /* Clear the stall */
  552. pch_udc_ep_bit_clr(ep, UDC_EPCTL_ADDR, UDC_EPCTL_S);
  553. /* Clear NAK by writing CNAK */
  554. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_CNAK);
  555. }
  556. /**
  557. * pch_udc_ep_set_trfr_type() - Set the transfer type of endpoint
  558. * @ep: Reference to structure of type pch_udc_ep_regs
  559. * @type: Type of endpoint
  560. */
  561. static inline void pch_udc_ep_set_trfr_type(struct pch_udc_ep *ep,
  562. u8 type)
  563. {
  564. pch_udc_ep_writel(ep, ((type << UDC_EPCTL_ET_SHIFT) &
  565. UDC_EPCTL_ET_MASK), UDC_EPCTL_ADDR);
  566. }
  567. /**
  568. * pch_udc_ep_set_bufsz() - Set the maximum packet size for the endpoint
  569. * @ep: Reference to structure of type pch_udc_ep_regs
  570. * @buf_size: The buffer word size
  571. */
  572. static void pch_udc_ep_set_bufsz(struct pch_udc_ep *ep,
  573. u32 buf_size, u32 ep_in)
  574. {
  575. u32 data;
  576. if (ep_in) {
  577. data = pch_udc_ep_readl(ep, UDC_BUFIN_FRAMENUM_ADDR);
  578. data = (data & 0xffff0000) | (buf_size & 0xffff);
  579. pch_udc_ep_writel(ep, data, UDC_BUFIN_FRAMENUM_ADDR);
  580. } else {
  581. data = pch_udc_ep_readl(ep, UDC_BUFOUT_MAXPKT_ADDR);
  582. data = (buf_size << 16) | (data & 0xffff);
  583. pch_udc_ep_writel(ep, data, UDC_BUFOUT_MAXPKT_ADDR);
  584. }
  585. }
  586. /**
  587. * pch_udc_ep_set_maxpkt() - Set the Max packet size for the endpoint
  588. * @ep: Reference to structure of type pch_udc_ep_regs
  589. * @pkt_size: The packet byte size
  590. */
  591. static void pch_udc_ep_set_maxpkt(struct pch_udc_ep *ep, u32 pkt_size)
  592. {
  593. u32 data = pch_udc_ep_readl(ep, UDC_BUFOUT_MAXPKT_ADDR);
  594. data = (data & 0xffff0000) | (pkt_size & 0xffff);
  595. pch_udc_ep_writel(ep, data, UDC_BUFOUT_MAXPKT_ADDR);
  596. }
  597. /**
  598. * pch_udc_ep_set_subptr() - Set the Setup buffer pointer for the endpoint
  599. * @ep: Reference to structure of type pch_udc_ep_regs
  600. * @addr: Address of the register
  601. */
  602. static inline void pch_udc_ep_set_subptr(struct pch_udc_ep *ep, u32 addr)
  603. {
  604. pch_udc_ep_writel(ep, addr, UDC_SUBPTR_ADDR);
  605. }
  606. /**
  607. * pch_udc_ep_set_ddptr() - Set the Data descriptor pointer for the endpoint
  608. * @ep: Reference to structure of type pch_udc_ep_regs
  609. * @addr: Address of the register
  610. */
  611. static inline void pch_udc_ep_set_ddptr(struct pch_udc_ep *ep, u32 addr)
  612. {
  613. pch_udc_ep_writel(ep, addr, UDC_DESPTR_ADDR);
  614. }
  615. /**
  616. * pch_udc_ep_set_pd() - Set the poll demand bit for the endpoint
  617. * @ep: Reference to structure of type pch_udc_ep_regs
  618. */
  619. static inline void pch_udc_ep_set_pd(struct pch_udc_ep *ep)
  620. {
  621. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_P);
  622. }
  623. /**
  624. * pch_udc_ep_set_rrdy() - Set the receive ready bit for the endpoint
  625. * @ep: Reference to structure of type pch_udc_ep_regs
  626. */
  627. static inline void pch_udc_ep_set_rrdy(struct pch_udc_ep *ep)
  628. {
  629. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_RRDY);
  630. }
  631. /**
  632. * pch_udc_ep_clear_rrdy() - Clear the receive ready bit for the endpoint
  633. * @ep: Reference to structure of type pch_udc_ep_regs
  634. */
  635. static inline void pch_udc_ep_clear_rrdy(struct pch_udc_ep *ep)
  636. {
  637. pch_udc_ep_bit_clr(ep, UDC_EPCTL_ADDR, UDC_EPCTL_RRDY);
  638. }
  639. /**
  640. * pch_udc_set_dma() - Set the 'TDE' or RDE bit of device control
  641. * register depending on the direction specified
  642. * @dev: Reference to structure of type pch_udc_regs
  643. * @dir: whether Tx or Rx
  644. * DMA_DIR_RX: Receive
  645. * DMA_DIR_TX: Transmit
  646. */
  647. static inline void pch_udc_set_dma(struct pch_udc_dev *dev, int dir)
  648. {
  649. if (dir == DMA_DIR_RX)
  650. pch_udc_bit_set(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_RDE);
  651. else if (dir == DMA_DIR_TX)
  652. pch_udc_bit_set(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_TDE);
  653. }
  654. /**
  655. * pch_udc_clear_dma() - Clear the 'TDE' or RDE bit of device control
  656. * register depending on the direction specified
  657. * @dev: Reference to structure of type pch_udc_regs
  658. * @dir: Whether Tx or Rx
  659. * DMA_DIR_RX: Receive
  660. * DMA_DIR_TX: Transmit
  661. */
  662. static inline void pch_udc_clear_dma(struct pch_udc_dev *dev, int dir)
  663. {
  664. if (dir == DMA_DIR_RX)
  665. pch_udc_bit_clr(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_RDE);
  666. else if (dir == DMA_DIR_TX)
  667. pch_udc_bit_clr(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_TDE);
  668. }
  669. /**
  670. * pch_udc_set_csr_done() - Set the device control register
  671. * CSR done field (bit 13)
  672. * @dev: reference to structure of type pch_udc_regs
  673. */
  674. static inline void pch_udc_set_csr_done(struct pch_udc_dev *dev)
  675. {
  676. pch_udc_bit_set(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_CSR_DONE);
  677. }
  678. /**
  679. * pch_udc_disable_interrupts() - Disables the specified interrupts
  680. * @dev: Reference to structure of type pch_udc_regs
  681. * @mask: Mask to disable interrupts
  682. */
  683. static inline void pch_udc_disable_interrupts(struct pch_udc_dev *dev,
  684. u32 mask)
  685. {
  686. pch_udc_bit_set(dev, UDC_DEVIRQMSK_ADDR, mask);
  687. }
  688. /**
  689. * pch_udc_enable_interrupts() - Enable the specified interrupts
  690. * @dev: Reference to structure of type pch_udc_regs
  691. * @mask: Mask to enable interrupts
  692. */
  693. static inline void pch_udc_enable_interrupts(struct pch_udc_dev *dev,
  694. u32 mask)
  695. {
  696. pch_udc_bit_clr(dev, UDC_DEVIRQMSK_ADDR, mask);
  697. }
  698. /**
  699. * pch_udc_disable_ep_interrupts() - Disable endpoint interrupts
  700. * @dev: Reference to structure of type pch_udc_regs
  701. * @mask: Mask to disable interrupts
  702. */
  703. static inline void pch_udc_disable_ep_interrupts(struct pch_udc_dev *dev,
  704. u32 mask)
  705. {
  706. pch_udc_bit_set(dev, UDC_EPIRQMSK_ADDR, mask);
  707. }
  708. /**
  709. * pch_udc_enable_ep_interrupts() - Enable endpoint interrupts
  710. * @dev: Reference to structure of type pch_udc_regs
  711. * @mask: Mask to enable interrupts
  712. */
  713. static inline void pch_udc_enable_ep_interrupts(struct pch_udc_dev *dev,
  714. u32 mask)
  715. {
  716. pch_udc_bit_clr(dev, UDC_EPIRQMSK_ADDR, mask);
  717. }
  718. /**
  719. * pch_udc_read_device_interrupts() - Read the device interrupts
  720. * @dev: Reference to structure of type pch_udc_regs
  721. * Retern The device interrupts
  722. */
  723. static inline u32 pch_udc_read_device_interrupts(struct pch_udc_dev *dev)
  724. {
  725. return pch_udc_readl(dev, UDC_DEVIRQSTS_ADDR);
  726. }
  727. /**
  728. * pch_udc_write_device_interrupts() - Write device interrupts
  729. * @dev: Reference to structure of type pch_udc_regs
  730. * @val: The value to be written to interrupt register
  731. */
  732. static inline void pch_udc_write_device_interrupts(struct pch_udc_dev *dev,
  733. u32 val)
  734. {
  735. pch_udc_writel(dev, val, UDC_DEVIRQSTS_ADDR);
  736. }
  737. /**
  738. * pch_udc_read_ep_interrupts() - Read the endpoint interrupts
  739. * @dev: Reference to structure of type pch_udc_regs
  740. * Retern The endpoint interrupt
  741. */
  742. static inline u32 pch_udc_read_ep_interrupts(struct pch_udc_dev *dev)
  743. {
  744. return pch_udc_readl(dev, UDC_EPIRQSTS_ADDR);
  745. }
  746. /**
  747. * pch_udc_write_ep_interrupts() - Clear endpoint interupts
  748. * @dev: Reference to structure of type pch_udc_regs
  749. * @val: The value to be written to interrupt register
  750. */
  751. static inline void pch_udc_write_ep_interrupts(struct pch_udc_dev *dev,
  752. u32 val)
  753. {
  754. pch_udc_writel(dev, val, UDC_EPIRQSTS_ADDR);
  755. }
  756. /**
  757. * pch_udc_read_device_status() - Read the device status
  758. * @dev: Reference to structure of type pch_udc_regs
  759. * Retern The device status
  760. */
  761. static inline u32 pch_udc_read_device_status(struct pch_udc_dev *dev)
  762. {
  763. return pch_udc_readl(dev, UDC_DEVSTS_ADDR);
  764. }
  765. /**
  766. * pch_udc_read_ep_control() - Read the endpoint control
  767. * @ep: Reference to structure of type pch_udc_ep_regs
  768. * Retern The endpoint control register value
  769. */
  770. static inline u32 pch_udc_read_ep_control(struct pch_udc_ep *ep)
  771. {
  772. return pch_udc_ep_readl(ep, UDC_EPCTL_ADDR);
  773. }
  774. /**
  775. * pch_udc_clear_ep_control() - Clear the endpoint control register
  776. * @ep: Reference to structure of type pch_udc_ep_regs
  777. * Retern The endpoint control register value
  778. */
  779. static inline void pch_udc_clear_ep_control(struct pch_udc_ep *ep)
  780. {
  781. return pch_udc_ep_writel(ep, 0, UDC_EPCTL_ADDR);
  782. }
  783. /**
  784. * pch_udc_read_ep_status() - Read the endpoint status
  785. * @ep: Reference to structure of type pch_udc_ep_regs
  786. * Retern The endpoint status
  787. */
  788. static inline u32 pch_udc_read_ep_status(struct pch_udc_ep *ep)
  789. {
  790. return pch_udc_ep_readl(ep, UDC_EPSTS_ADDR);
  791. }
  792. /**
  793. * pch_udc_clear_ep_status() - Clear the endpoint status
  794. * @ep: Reference to structure of type pch_udc_ep_regs
  795. * @stat: Endpoint status
  796. */
  797. static inline void pch_udc_clear_ep_status(struct pch_udc_ep *ep,
  798. u32 stat)
  799. {
  800. return pch_udc_ep_writel(ep, stat, UDC_EPSTS_ADDR);
  801. }
  802. /**
  803. * pch_udc_ep_set_nak() - Set the bit 7 (SNAK field)
  804. * of the endpoint control register
  805. * @ep: Reference to structure of type pch_udc_ep_regs
  806. */
  807. static inline void pch_udc_ep_set_nak(struct pch_udc_ep *ep)
  808. {
  809. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_SNAK);
  810. }
  811. /**
  812. * pch_udc_ep_clear_nak() - Set the bit 8 (CNAK field)
  813. * of the endpoint control register
  814. * @ep: reference to structure of type pch_udc_ep_regs
  815. */
  816. static void pch_udc_ep_clear_nak(struct pch_udc_ep *ep)
  817. {
  818. unsigned int loopcnt = 0;
  819. struct pch_udc_dev *dev = ep->dev;
  820. if (!(pch_udc_ep_readl(ep, UDC_EPCTL_ADDR) & UDC_EPCTL_NAK))
  821. return;
  822. if (!ep->in) {
  823. loopcnt = 10000;
  824. while (!(pch_udc_read_ep_status(ep) & UDC_EPSTS_MRXFIFO_EMP) &&
  825. --loopcnt)
  826. udelay(5);
  827. if (!loopcnt)
  828. dev_err(&dev->pdev->dev, "%s: RxFIFO not Empty\n",
  829. __func__);
  830. }
  831. loopcnt = 10000;
  832. while ((pch_udc_read_ep_control(ep) & UDC_EPCTL_NAK) && --loopcnt) {
  833. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_CNAK);
  834. udelay(5);
  835. }
  836. if (!loopcnt)
  837. dev_err(&dev->pdev->dev, "%s: Clear NAK not set for ep%d%s\n",
  838. __func__, ep->num, (ep->in ? "in" : "out"));
  839. }
  840. /**
  841. * pch_udc_ep_fifo_flush() - Flush the endpoint fifo
  842. * @ep: reference to structure of type pch_udc_ep_regs
  843. * @dir: direction of endpoint
  844. * 0: endpoint is OUT
  845. * !0: endpoint is IN
  846. */
  847. static void pch_udc_ep_fifo_flush(struct pch_udc_ep *ep, int dir)
  848. {
  849. if (dir) { /* IN ep */
  850. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_F);
  851. return;
  852. }
  853. }
  854. /**
  855. * pch_udc_ep_enable() - This api enables endpoint
  856. * @regs: Reference to structure pch_udc_ep_regs
  857. * @desc: endpoint descriptor
  858. */
  859. static void pch_udc_ep_enable(struct pch_udc_ep *ep,
  860. struct pch_udc_cfg_data *cfg,
  861. const struct usb_endpoint_descriptor *desc)
  862. {
  863. u32 val = 0;
  864. u32 buff_size = 0;
  865. pch_udc_ep_set_trfr_type(ep, desc->bmAttributes);
  866. if (ep->in)
  867. buff_size = UDC_EPIN_BUFF_SIZE;
  868. else
  869. buff_size = UDC_EPOUT_BUFF_SIZE;
  870. pch_udc_ep_set_bufsz(ep, buff_size, ep->in);
  871. pch_udc_ep_set_maxpkt(ep, le16_to_cpu(desc->wMaxPacketSize));
  872. pch_udc_ep_set_nak(ep);
  873. pch_udc_ep_fifo_flush(ep, ep->in);
  874. /* Configure the endpoint */
  875. val = ep->num << UDC_CSR_NE_NUM_SHIFT | ep->in << UDC_CSR_NE_DIR_SHIFT |
  876. ((desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK) <<
  877. UDC_CSR_NE_TYPE_SHIFT) |
  878. (cfg->cur_cfg << UDC_CSR_NE_CFG_SHIFT) |
  879. (cfg->cur_intf << UDC_CSR_NE_INTF_SHIFT) |
  880. (cfg->cur_alt << UDC_CSR_NE_ALT_SHIFT) |
  881. le16_to_cpu(desc->wMaxPacketSize) << UDC_CSR_NE_MAX_PKT_SHIFT;
  882. if (ep->in)
  883. pch_udc_write_csr(ep->dev, val, UDC_EPIN_IDX(ep->num));
  884. else
  885. pch_udc_write_csr(ep->dev, val, UDC_EPOUT_IDX(ep->num));
  886. }
  887. /**
  888. * pch_udc_ep_disable() - This api disables endpoint
  889. * @regs: Reference to structure pch_udc_ep_regs
  890. */
  891. static void pch_udc_ep_disable(struct pch_udc_ep *ep)
  892. {
  893. if (ep->in) {
  894. /* flush the fifo */
  895. pch_udc_ep_writel(ep, UDC_EPCTL_F, UDC_EPCTL_ADDR);
  896. /* set NAK */
  897. pch_udc_ep_writel(ep, UDC_EPCTL_SNAK, UDC_EPCTL_ADDR);
  898. pch_udc_ep_bit_set(ep, UDC_EPSTS_ADDR, UDC_EPSTS_IN);
  899. } else {
  900. /* set NAK */
  901. pch_udc_ep_writel(ep, UDC_EPCTL_SNAK, UDC_EPCTL_ADDR);
  902. }
  903. /* reset desc pointer */
  904. pch_udc_ep_writel(ep, 0, UDC_DESPTR_ADDR);
  905. }
  906. /**
  907. * pch_udc_wait_ep_stall() - Wait EP stall.
  908. * @dev: Reference to pch_udc_dev structure
  909. */
  910. static void pch_udc_wait_ep_stall(struct pch_udc_ep *ep)
  911. {
  912. unsigned int count = 10000;
  913. /* Wait till idle */
  914. while ((pch_udc_read_ep_control(ep) & UDC_EPCTL_S) && --count)
  915. udelay(5);
  916. if (!count)
  917. dev_err(&ep->dev->pdev->dev, "%s: wait error\n", __func__);
  918. }
  919. /**
  920. * pch_udc_init() - This API initializes usb device controller
  921. * @dev: Rreference to pch_udc_regs structure
  922. */
  923. static void pch_udc_init(struct pch_udc_dev *dev)
  924. {
  925. if (NULL == dev) {
  926. pr_err("%s: Invalid address\n", __func__);
  927. return;
  928. }
  929. /* Soft Reset and Reset PHY */
  930. pch_udc_writel(dev, UDC_SRST, UDC_SRST_ADDR);
  931. pch_udc_writel(dev, UDC_SRST | UDC_PSRST, UDC_SRST_ADDR);
  932. mdelay(1);
  933. pch_udc_writel(dev, UDC_SRST, UDC_SRST_ADDR);
  934. pch_udc_writel(dev, 0x00, UDC_SRST_ADDR);
  935. mdelay(1);
  936. /* mask and clear all device interrupts */
  937. pch_udc_bit_set(dev, UDC_DEVIRQMSK_ADDR, UDC_DEVINT_MSK);
  938. pch_udc_bit_set(dev, UDC_DEVIRQSTS_ADDR, UDC_DEVINT_MSK);
  939. /* mask and clear all ep interrupts */
  940. pch_udc_bit_set(dev, UDC_EPIRQMSK_ADDR, UDC_EPINT_MSK_DISABLE_ALL);
  941. pch_udc_bit_set(dev, UDC_EPIRQSTS_ADDR, UDC_EPINT_MSK_DISABLE_ALL);
  942. /* enable dynamic CSR programmingi, self powered and device speed */
  943. if (speed_fs)
  944. pch_udc_bit_set(dev, UDC_DEVCFG_ADDR, UDC_DEVCFG_CSR_PRG |
  945. UDC_DEVCFG_SP | UDC_DEVCFG_SPD_FS);
  946. else /* defaul high speed */
  947. pch_udc_bit_set(dev, UDC_DEVCFG_ADDR, UDC_DEVCFG_CSR_PRG |
  948. UDC_DEVCFG_SP | UDC_DEVCFG_SPD_HS);
  949. pch_udc_bit_set(dev, UDC_DEVCTL_ADDR,
  950. (PCH_UDC_THLEN << UDC_DEVCTL_THLEN_SHIFT) |
  951. (PCH_UDC_BRLEN << UDC_DEVCTL_BRLEN_SHIFT) |
  952. UDC_DEVCTL_MODE | UDC_DEVCTL_BREN |
  953. UDC_DEVCTL_THE);
  954. }
  955. /**
  956. * pch_udc_exit() - This API exit usb device controller
  957. * @dev: Reference to pch_udc_regs structure
  958. */
  959. static void pch_udc_exit(struct pch_udc_dev *dev)
  960. {
  961. /* mask all device interrupts */
  962. pch_udc_bit_set(dev, UDC_DEVIRQMSK_ADDR, UDC_DEVINT_MSK);
  963. /* mask all ep interrupts */
  964. pch_udc_bit_set(dev, UDC_EPIRQMSK_ADDR, UDC_EPINT_MSK_DISABLE_ALL);
  965. /* put device in disconnected state */
  966. pch_udc_set_disconnect(dev);
  967. }
  968. /**
  969. * pch_udc_pcd_get_frame() - This API is invoked to get the current frame number
  970. * @gadget: Reference to the gadget driver
  971. *
  972. * Return codes:
  973. * 0: Success
  974. * -EINVAL: If the gadget passed is NULL
  975. */
  976. static int pch_udc_pcd_get_frame(struct usb_gadget *gadget)
  977. {
  978. struct pch_udc_dev *dev;
  979. if (!gadget)
  980. return -EINVAL;
  981. dev = container_of(gadget, struct pch_udc_dev, gadget);
  982. return pch_udc_get_frame(dev);
  983. }
  984. /**
  985. * pch_udc_pcd_wakeup() - This API is invoked to initiate a remote wakeup
  986. * @gadget: Reference to the gadget driver
  987. *
  988. * Return codes:
  989. * 0: Success
  990. * -EINVAL: If the gadget passed is NULL
  991. */
  992. static int pch_udc_pcd_wakeup(struct usb_gadget *gadget)
  993. {
  994. struct pch_udc_dev *dev;
  995. unsigned long flags;
  996. if (!gadget)
  997. return -EINVAL;
  998. dev = container_of(gadget, struct pch_udc_dev, gadget);
  999. spin_lock_irqsave(&dev->lock, flags);
  1000. pch_udc_rmt_wakeup(dev);
  1001. spin_unlock_irqrestore(&dev->lock, flags);
  1002. return 0;
  1003. }
  1004. /**
  1005. * pch_udc_pcd_selfpowered() - This API is invoked to specify whether the device
  1006. * is self powered or not
  1007. * @gadget: Reference to the gadget driver
  1008. * @value: Specifies self powered or not
  1009. *
  1010. * Return codes:
  1011. * 0: Success
  1012. * -EINVAL: If the gadget passed is NULL
  1013. */
  1014. static int pch_udc_pcd_selfpowered(struct usb_gadget *gadget, int value)
  1015. {
  1016. struct pch_udc_dev *dev;
  1017. if (!gadget)
  1018. return -EINVAL;
  1019. dev = container_of(gadget, struct pch_udc_dev, gadget);
  1020. if (value)
  1021. pch_udc_set_selfpowered(dev);
  1022. else
  1023. pch_udc_clear_selfpowered(dev);
  1024. return 0;
  1025. }
  1026. /**
  1027. * pch_udc_pcd_pullup() - This API is invoked to make the device
  1028. * visible/invisible to the host
  1029. * @gadget: Reference to the gadget driver
  1030. * @is_on: Specifies whether the pull up is made active or inactive
  1031. *
  1032. * Return codes:
  1033. * 0: Success
  1034. * -EINVAL: If the gadget passed is NULL
  1035. */
  1036. static int pch_udc_pcd_pullup(struct usb_gadget *gadget, int is_on)
  1037. {
  1038. struct pch_udc_dev *dev;
  1039. if (!gadget)
  1040. return -EINVAL;
  1041. dev = container_of(gadget, struct pch_udc_dev, gadget);
  1042. pch_udc_vbus_session(dev, is_on);
  1043. return 0;
  1044. }
  1045. /**
  1046. * pch_udc_pcd_vbus_session() - This API is used by a driver for an external
  1047. * transceiver (or GPIO) that
  1048. * detects a VBUS power session starting/ending
  1049. * @gadget: Reference to the gadget driver
  1050. * @is_active: specifies whether the session is starting or ending
  1051. *
  1052. * Return codes:
  1053. * 0: Success
  1054. * -EINVAL: If the gadget passed is NULL
  1055. */
  1056. static int pch_udc_pcd_vbus_session(struct usb_gadget *gadget, int is_active)
  1057. {
  1058. struct pch_udc_dev *dev;
  1059. if (!gadget)
  1060. return -EINVAL;
  1061. dev = container_of(gadget, struct pch_udc_dev, gadget);
  1062. pch_udc_vbus_session(dev, is_active);
  1063. return 0;
  1064. }
  1065. /**
  1066. * pch_udc_pcd_vbus_draw() - This API is used by gadget drivers during
  1067. * SET_CONFIGURATION calls to
  1068. * specify how much power the device can consume
  1069. * @gadget: Reference to the gadget driver
  1070. * @mA: specifies the current limit in 2mA unit
  1071. *
  1072. * Return codes:
  1073. * -EINVAL: If the gadget passed is NULL
  1074. * -EOPNOTSUPP:
  1075. */
  1076. static int pch_udc_pcd_vbus_draw(struct usb_gadget *gadget, unsigned int mA)
  1077. {
  1078. return -EOPNOTSUPP;
  1079. }
  1080. static const struct usb_gadget_ops pch_udc_ops = {
  1081. .get_frame = pch_udc_pcd_get_frame,
  1082. .wakeup = pch_udc_pcd_wakeup,
  1083. .set_selfpowered = pch_udc_pcd_selfpowered,
  1084. .pullup = pch_udc_pcd_pullup,
  1085. .vbus_session = pch_udc_pcd_vbus_session,
  1086. .vbus_draw = pch_udc_pcd_vbus_draw,
  1087. };
  1088. /**
  1089. * complete_req() - This API is invoked from the driver when processing
  1090. * of a request is complete
  1091. * @ep: Reference to the endpoint structure
  1092. * @req: Reference to the request structure
  1093. * @status: Indicates the success/failure of completion
  1094. */
  1095. static void complete_req(struct pch_udc_ep *ep, struct pch_udc_request *req,
  1096. int status)
  1097. {
  1098. struct pch_udc_dev *dev;
  1099. unsigned halted = ep->halted;
  1100. list_del_init(&req->queue);
  1101. /* set new status if pending */
  1102. if (req->req.status == -EINPROGRESS)
  1103. req->req.status = status;
  1104. else
  1105. status = req->req.status;
  1106. dev = ep->dev;
  1107. if (req->dma_mapped) {
  1108. if (req->dma == DMA_ADDR_INVALID) {
  1109. if (ep->in)
  1110. dma_unmap_single(&dev->pdev->dev, req->req.dma,
  1111. req->req.length,
  1112. DMA_TO_DEVICE);
  1113. else
  1114. dma_unmap_single(&dev->pdev->dev, req->req.dma,
  1115. req->req.length,
  1116. DMA_FROM_DEVICE);
  1117. req->req.dma = DMA_ADDR_INVALID;
  1118. } else {
  1119. if (ep->in)
  1120. dma_unmap_single(&dev->pdev->dev, req->dma,
  1121. req->req.length,
  1122. DMA_TO_DEVICE);
  1123. else {
  1124. dma_unmap_single(&dev->pdev->dev, req->dma,
  1125. req->req.length,
  1126. DMA_FROM_DEVICE);
  1127. memcpy(req->req.buf, req->buf, req->req.length);
  1128. }
  1129. kfree(req->buf);
  1130. req->dma = DMA_ADDR_INVALID;
  1131. }
  1132. req->dma_mapped = 0;
  1133. }
  1134. ep->halted = 1;
  1135. spin_unlock(&dev->lock);
  1136. if (!ep->in)
  1137. pch_udc_ep_clear_rrdy(ep);
  1138. req->req.complete(&ep->ep, &req->req);
  1139. spin_lock(&dev->lock);
  1140. ep->halted = halted;
  1141. }
  1142. /**
  1143. * empty_req_queue() - This API empties the request queue of an endpoint
  1144. * @ep: Reference to the endpoint structure
  1145. */
  1146. static void empty_req_queue(struct pch_udc_ep *ep)
  1147. {
  1148. struct pch_udc_request *req;
  1149. ep->halted = 1;
  1150. while (!list_empty(&ep->queue)) {
  1151. req = list_entry(ep->queue.next, struct pch_udc_request, queue);
  1152. complete_req(ep, req, -ESHUTDOWN); /* Remove from list */
  1153. }
  1154. }
  1155. /**
  1156. * pch_udc_free_dma_chain() - This function frees the DMA chain created
  1157. * for the request
  1158. * @dev Reference to the driver structure
  1159. * @req Reference to the request to be freed
  1160. *
  1161. * Return codes:
  1162. * 0: Success
  1163. */
  1164. static void pch_udc_free_dma_chain(struct pch_udc_dev *dev,
  1165. struct pch_udc_request *req)
  1166. {
  1167. struct pch_udc_data_dma_desc *td = req->td_data;
  1168. unsigned i = req->chain_len;
  1169. dma_addr_t addr2;
  1170. dma_addr_t addr = (dma_addr_t)td->next;
  1171. td->next = 0x00;
  1172. for (; i > 1; --i) {
  1173. /* do not free first desc., will be done by free for request */
  1174. td = phys_to_virt(addr);
  1175. addr2 = (dma_addr_t)td->next;
  1176. pci_pool_free(dev->data_requests, td, addr);
  1177. td->next = 0x00;
  1178. addr = addr2;
  1179. }
  1180. req->chain_len = 1;
  1181. }
  1182. /**
  1183. * pch_udc_create_dma_chain() - This function creates or reinitializes
  1184. * a DMA chain
  1185. * @ep: Reference to the endpoint structure
  1186. * @req: Reference to the request
  1187. * @buf_len: The buffer length
  1188. * @gfp_flags: Flags to be used while mapping the data buffer
  1189. *
  1190. * Return codes:
  1191. * 0: success,
  1192. * -ENOMEM: pci_pool_alloc invocation fails
  1193. */
  1194. static int pch_udc_create_dma_chain(struct pch_udc_ep *ep,
  1195. struct pch_udc_request *req,
  1196. unsigned long buf_len,
  1197. gfp_t gfp_flags)
  1198. {
  1199. struct pch_udc_data_dma_desc *td = req->td_data, *last;
  1200. unsigned long bytes = req->req.length, i = 0;
  1201. dma_addr_t dma_addr;
  1202. unsigned len = 1;
  1203. if (req->chain_len > 1)
  1204. pch_udc_free_dma_chain(ep->dev, req);
  1205. if (req->dma == DMA_ADDR_INVALID)
  1206. td->dataptr = req->req.dma;
  1207. else
  1208. td->dataptr = req->dma;
  1209. td->status = PCH_UDC_BS_HST_BSY;
  1210. for (; ; bytes -= buf_len, ++len) {
  1211. td->status = PCH_UDC_BS_HST_BSY | min(buf_len, bytes);
  1212. if (bytes <= buf_len)
  1213. break;
  1214. last = td;
  1215. td = pci_pool_alloc(ep->dev->data_requests, gfp_flags,
  1216. &dma_addr);
  1217. if (!td)
  1218. goto nomem;
  1219. i += buf_len;
  1220. td->dataptr = req->td_data->dataptr + i;
  1221. last->next = dma_addr;
  1222. }
  1223. req->td_data_last = td;
  1224. td->status |= PCH_UDC_DMA_LAST;
  1225. td->next = req->td_data_phys;
  1226. req->chain_len = len;
  1227. return 0;
  1228. nomem:
  1229. if (len > 1) {
  1230. req->chain_len = len;
  1231. pch_udc_free_dma_chain(ep->dev, req);
  1232. }
  1233. req->chain_len = 1;
  1234. return -ENOMEM;
  1235. }
  1236. /**
  1237. * prepare_dma() - This function creates and initializes the DMA chain
  1238. * for the request
  1239. * @ep: Reference to the endpoint structure
  1240. * @req: Reference to the request
  1241. * @gfp: Flag to be used while mapping the data buffer
  1242. *
  1243. * Return codes:
  1244. * 0: Success
  1245. * Other 0: linux error number on failure
  1246. */
  1247. static int prepare_dma(struct pch_udc_ep *ep, struct pch_udc_request *req,
  1248. gfp_t gfp)
  1249. {
  1250. int retval;
  1251. /* Allocate and create a DMA chain */
  1252. retval = pch_udc_create_dma_chain(ep, req, ep->ep.maxpacket, gfp);
  1253. if (retval) {
  1254. pr_err("%s: could not create DMA chain:%d\n", __func__, retval);
  1255. return retval;
  1256. }
  1257. if (ep->in)
  1258. req->td_data->status = (req->td_data->status &
  1259. ~PCH_UDC_BUFF_STS) | PCH_UDC_BS_HST_RDY;
  1260. return 0;
  1261. }
  1262. /**
  1263. * process_zlp() - This function process zero length packets
  1264. * from the gadget driver
  1265. * @ep: Reference to the endpoint structure
  1266. * @req: Reference to the request
  1267. */
  1268. static void process_zlp(struct pch_udc_ep *ep, struct pch_udc_request *req)
  1269. {
  1270. struct pch_udc_dev *dev = ep->dev;
  1271. /* IN zlp's are handled by hardware */
  1272. complete_req(ep, req, 0);
  1273. /* if set_config or set_intf is waiting for ack by zlp
  1274. * then set CSR_DONE
  1275. */
  1276. if (dev->set_cfg_not_acked) {
  1277. pch_udc_set_csr_done(dev);
  1278. dev->set_cfg_not_acked = 0;
  1279. }
  1280. /* setup command is ACK'ed now by zlp */
  1281. if (!dev->stall && dev->waiting_zlp_ack) {
  1282. pch_udc_ep_clear_nak(&(dev->ep[UDC_EP0IN_IDX]));
  1283. dev->waiting_zlp_ack = 0;
  1284. }
  1285. }
  1286. /**
  1287. * pch_udc_start_rxrequest() - This function starts the receive requirement.
  1288. * @ep: Reference to the endpoint structure
  1289. * @req: Reference to the request structure
  1290. */
  1291. static void pch_udc_start_rxrequest(struct pch_udc_ep *ep,
  1292. struct pch_udc_request *req)
  1293. {
  1294. struct pch_udc_data_dma_desc *td_data;
  1295. pch_udc_clear_dma(ep->dev, DMA_DIR_RX);
  1296. td_data = req->td_data;
  1297. /* Set the status bits for all descriptors */
  1298. while (1) {
  1299. td_data->status = (td_data->status & ~PCH_UDC_BUFF_STS) |
  1300. PCH_UDC_BS_HST_RDY;
  1301. if ((td_data->status & PCH_UDC_DMA_LAST) == PCH_UDC_DMA_LAST)
  1302. break;
  1303. td_data = phys_to_virt(td_data->next);
  1304. }
  1305. /* Write the descriptor pointer */
  1306. pch_udc_ep_set_ddptr(ep, req->td_data_phys);
  1307. req->dma_going = 1;
  1308. pch_udc_enable_ep_interrupts(ep->dev, UDC_EPINT_OUT_EP0 << ep->num);
  1309. pch_udc_set_dma(ep->dev, DMA_DIR_RX);
  1310. pch_udc_ep_clear_nak(ep);
  1311. pch_udc_ep_set_rrdy(ep);
  1312. }
  1313. /**
  1314. * pch_udc_pcd_ep_enable() - This API enables the endpoint. It is called
  1315. * from gadget driver
  1316. * @usbep: Reference to the USB endpoint structure
  1317. * @desc: Reference to the USB endpoint descriptor structure
  1318. *
  1319. * Return codes:
  1320. * 0: Success
  1321. * -EINVAL:
  1322. * -ESHUTDOWN:
  1323. */
  1324. static int pch_udc_pcd_ep_enable(struct usb_ep *usbep,
  1325. const struct usb_endpoint_descriptor *desc)
  1326. {
  1327. struct pch_udc_ep *ep;
  1328. struct pch_udc_dev *dev;
  1329. unsigned long iflags;
  1330. if (!usbep || (usbep->name == ep0_string) || !desc ||
  1331. (desc->bDescriptorType != USB_DT_ENDPOINT) || !desc->wMaxPacketSize)
  1332. return -EINVAL;
  1333. ep = container_of(usbep, struct pch_udc_ep, ep);
  1334. dev = ep->dev;
  1335. if (!dev->driver || (dev->gadget.speed == USB_SPEED_UNKNOWN))
  1336. return -ESHUTDOWN;
  1337. spin_lock_irqsave(&dev->lock, iflags);
  1338. ep->desc = desc;
  1339. ep->halted = 0;
  1340. pch_udc_ep_enable(ep, &ep->dev->cfg_data, desc);
  1341. ep->ep.maxpacket = le16_to_cpu(desc->wMaxPacketSize);
  1342. pch_udc_enable_ep_interrupts(ep->dev, PCH_UDC_EPINT(ep->in, ep->num));
  1343. spin_unlock_irqrestore(&dev->lock, iflags);
  1344. return 0;
  1345. }
  1346. /**
  1347. * pch_udc_pcd_ep_disable() - This API disables endpoint and is called
  1348. * from gadget driver
  1349. * @usbep Reference to the USB endpoint structure
  1350. *
  1351. * Return codes:
  1352. * 0: Success
  1353. * -EINVAL:
  1354. */
  1355. static int pch_udc_pcd_ep_disable(struct usb_ep *usbep)
  1356. {
  1357. struct pch_udc_ep *ep;
  1358. struct pch_udc_dev *dev;
  1359. unsigned long iflags;
  1360. if (!usbep)
  1361. return -EINVAL;
  1362. ep = container_of(usbep, struct pch_udc_ep, ep);
  1363. dev = ep->dev;
  1364. if ((usbep->name == ep0_string) || !ep->desc)
  1365. return -EINVAL;
  1366. spin_lock_irqsave(&ep->dev->lock, iflags);
  1367. empty_req_queue(ep);
  1368. ep->halted = 1;
  1369. pch_udc_ep_disable(ep);
  1370. pch_udc_disable_ep_interrupts(ep->dev, PCH_UDC_EPINT(ep->in, ep->num));
  1371. ep->desc = NULL;
  1372. INIT_LIST_HEAD(&ep->queue);
  1373. spin_unlock_irqrestore(&ep->dev->lock, iflags);
  1374. return 0;
  1375. }
  1376. /**
  1377. * pch_udc_alloc_request() - This function allocates request structure.
  1378. * It is called by gadget driver
  1379. * @usbep: Reference to the USB endpoint structure
  1380. * @gfp: Flag to be used while allocating memory
  1381. *
  1382. * Return codes:
  1383. * NULL: Failure
  1384. * Allocated address: Success
  1385. */
  1386. static struct usb_request *pch_udc_alloc_request(struct usb_ep *usbep,
  1387. gfp_t gfp)
  1388. {
  1389. struct pch_udc_request *req;
  1390. struct pch_udc_ep *ep;
  1391. struct pch_udc_data_dma_desc *dma_desc;
  1392. struct pch_udc_dev *dev;
  1393. if (!usbep)
  1394. return NULL;
  1395. ep = container_of(usbep, struct pch_udc_ep, ep);
  1396. dev = ep->dev;
  1397. req = kzalloc(sizeof *req, gfp);
  1398. if (!req)
  1399. return NULL;
  1400. req->req.dma = DMA_ADDR_INVALID;
  1401. req->dma = DMA_ADDR_INVALID;
  1402. INIT_LIST_HEAD(&req->queue);
  1403. if (!ep->dev->dma_addr)
  1404. return &req->req;
  1405. /* ep0 in requests are allocated from data pool here */
  1406. dma_desc = pci_pool_alloc(ep->dev->data_requests, gfp,
  1407. &req->td_data_phys);
  1408. if (NULL == dma_desc) {
  1409. kfree(req);
  1410. return NULL;
  1411. }
  1412. /* prevent from using desc. - set HOST BUSY */
  1413. dma_desc->status |= PCH_UDC_BS_HST_BSY;
  1414. dma_desc->dataptr = __constant_cpu_to_le32(DMA_ADDR_INVALID);
  1415. req->td_data = dma_desc;
  1416. req->td_data_last = dma_desc;
  1417. req->chain_len = 1;
  1418. return &req->req;
  1419. }
  1420. /**
  1421. * pch_udc_free_request() - This function frees request structure.
  1422. * It is called by gadget driver
  1423. * @usbep: Reference to the USB endpoint structure
  1424. * @usbreq: Reference to the USB request
  1425. */
  1426. static void pch_udc_free_request(struct usb_ep *usbep,
  1427. struct usb_request *usbreq)
  1428. {
  1429. struct pch_udc_ep *ep;
  1430. struct pch_udc_request *req;
  1431. struct pch_udc_dev *dev;
  1432. if (!usbep || !usbreq)
  1433. return;
  1434. ep = container_of(usbep, struct pch_udc_ep, ep);
  1435. req = container_of(usbreq, struct pch_udc_request, req);
  1436. dev = ep->dev;
  1437. if (!list_empty(&req->queue))
  1438. dev_err(&dev->pdev->dev, "%s: %s req=0x%p queue not empty\n",
  1439. __func__, usbep->name, req);
  1440. if (req->td_data != NULL) {
  1441. if (req->chain_len > 1)
  1442. pch_udc_free_dma_chain(ep->dev, req);
  1443. pci_pool_free(ep->dev->data_requests, req->td_data,
  1444. req->td_data_phys);
  1445. }
  1446. kfree(req);
  1447. }
  1448. /**
  1449. * pch_udc_pcd_queue() - This function queues a request packet. It is called
  1450. * by gadget driver
  1451. * @usbep: Reference to the USB endpoint structure
  1452. * @usbreq: Reference to the USB request
  1453. * @gfp: Flag to be used while mapping the data buffer
  1454. *
  1455. * Return codes:
  1456. * 0: Success
  1457. * linux error number: Failure
  1458. */
  1459. static int pch_udc_pcd_queue(struct usb_ep *usbep, struct usb_request *usbreq,
  1460. gfp_t gfp)
  1461. {
  1462. int retval = 0;
  1463. struct pch_udc_ep *ep;
  1464. struct pch_udc_dev *dev;
  1465. struct pch_udc_request *req;
  1466. unsigned long iflags;
  1467. if (!usbep || !usbreq || !usbreq->complete || !usbreq->buf)
  1468. return -EINVAL;
  1469. ep = container_of(usbep, struct pch_udc_ep, ep);
  1470. dev = ep->dev;
  1471. if (!ep->desc && ep->num)
  1472. return -EINVAL;
  1473. req = container_of(usbreq, struct pch_udc_request, req);
  1474. if (!list_empty(&req->queue))
  1475. return -EINVAL;
  1476. if (!dev->driver || (dev->gadget.speed == USB_SPEED_UNKNOWN))
  1477. return -ESHUTDOWN;
  1478. spin_lock_irqsave(&dev->lock, iflags);
  1479. /* map the buffer for dma */
  1480. if (usbreq->length &&
  1481. ((usbreq->dma == DMA_ADDR_INVALID) || !usbreq->dma)) {
  1482. if (!((unsigned long)(usbreq->buf) & 0x03)) {
  1483. if (ep->in)
  1484. usbreq->dma = dma_map_single(&dev->pdev->dev,
  1485. usbreq->buf,
  1486. usbreq->length,
  1487. DMA_TO_DEVICE);
  1488. else
  1489. usbreq->dma = dma_map_single(&dev->pdev->dev,
  1490. usbreq->buf,
  1491. usbreq->length,
  1492. DMA_FROM_DEVICE);
  1493. } else {
  1494. req->buf = kzalloc(usbreq->length, GFP_ATOMIC);
  1495. if (!req->buf) {
  1496. retval = -ENOMEM;
  1497. goto probe_end;
  1498. }
  1499. if (ep->in) {
  1500. memcpy(req->buf, usbreq->buf, usbreq->length);
  1501. req->dma = dma_map_single(&dev->pdev->dev,
  1502. req->buf,
  1503. usbreq->length,
  1504. DMA_TO_DEVICE);
  1505. } else
  1506. req->dma = dma_map_single(&dev->pdev->dev,
  1507. req->buf,
  1508. usbreq->length,
  1509. DMA_FROM_DEVICE);
  1510. }
  1511. req->dma_mapped = 1;
  1512. }
  1513. if (usbreq->length > 0) {
  1514. retval = prepare_dma(ep, req, GFP_ATOMIC);
  1515. if (retval)
  1516. goto probe_end;
  1517. }
  1518. usbreq->actual = 0;
  1519. usbreq->status = -EINPROGRESS;
  1520. req->dma_done = 0;
  1521. if (list_empty(&ep->queue) && !ep->halted) {
  1522. /* no pending transfer, so start this req */
  1523. if (!usbreq->length) {
  1524. process_zlp(ep, req);
  1525. retval = 0;
  1526. goto probe_end;
  1527. }
  1528. if (!ep->in) {
  1529. pch_udc_start_rxrequest(ep, req);
  1530. } else {
  1531. /*
  1532. * For IN trfr the descriptors will be programmed and
  1533. * P bit will be set when
  1534. * we get an IN token
  1535. */
  1536. pch_udc_wait_ep_stall(ep);
  1537. pch_udc_ep_clear_nak(ep);
  1538. pch_udc_enable_ep_interrupts(ep->dev, (1 << ep->num));
  1539. }
  1540. }
  1541. /* Now add this request to the ep's pending requests */
  1542. if (req != NULL)
  1543. list_add_tail(&req->queue, &ep->queue);
  1544. probe_end:
  1545. spin_unlock_irqrestore(&dev->lock, iflags);
  1546. return retval;
  1547. }
  1548. /**
  1549. * pch_udc_pcd_dequeue() - This function de-queues a request packet.
  1550. * It is called by gadget driver
  1551. * @usbep: Reference to the USB endpoint structure
  1552. * @usbreq: Reference to the USB request
  1553. *
  1554. * Return codes:
  1555. * 0: Success
  1556. * linux error number: Failure
  1557. */
  1558. static int pch_udc_pcd_dequeue(struct usb_ep *usbep,
  1559. struct usb_request *usbreq)
  1560. {
  1561. struct pch_udc_ep *ep;
  1562. struct pch_udc_request *req;
  1563. struct pch_udc_dev *dev;
  1564. unsigned long flags;
  1565. int ret = -EINVAL;
  1566. ep = container_of(usbep, struct pch_udc_ep, ep);
  1567. dev = ep->dev;
  1568. if (!usbep || !usbreq || (!ep->desc && ep->num))
  1569. return ret;
  1570. req = container_of(usbreq, struct pch_udc_request, req);
  1571. spin_lock_irqsave(&ep->dev->lock, flags);
  1572. /* make sure it's still queued on this endpoint */
  1573. list_for_each_entry(req, &ep->queue, queue) {
  1574. if (&req->req == usbreq) {
  1575. pch_udc_ep_set_nak(ep);
  1576. if (!list_empty(&req->queue))
  1577. complete_req(ep, req, -ECONNRESET);
  1578. ret = 0;
  1579. break;
  1580. }
  1581. }
  1582. spin_unlock_irqrestore(&ep->dev->lock, flags);
  1583. return ret;
  1584. }
  1585. /**
  1586. * pch_udc_pcd_set_halt() - This function Sets or clear the endpoint halt
  1587. * feature
  1588. * @usbep: Reference to the USB endpoint structure
  1589. * @halt: Specifies whether to set or clear the feature
  1590. *
  1591. * Return codes:
  1592. * 0: Success
  1593. * linux error number: Failure
  1594. */
  1595. static int pch_udc_pcd_set_halt(struct usb_ep *usbep, int halt)
  1596. {
  1597. struct pch_udc_ep *ep;
  1598. struct pch_udc_dev *dev;
  1599. unsigned long iflags;
  1600. int ret;
  1601. if (!usbep)
  1602. return -EINVAL;
  1603. ep = container_of(usbep, struct pch_udc_ep, ep);
  1604. dev = ep->dev;
  1605. if (!ep->desc && !ep->num)
  1606. return -EINVAL;
  1607. if (!ep->dev->driver || (ep->dev->gadget.speed == USB_SPEED_UNKNOWN))
  1608. return -ESHUTDOWN;
  1609. spin_lock_irqsave(&udc_stall_spinlock, iflags);
  1610. if (list_empty(&ep->queue)) {
  1611. if (halt) {
  1612. if (ep->num == PCH_UDC_EP0)
  1613. ep->dev->stall = 1;
  1614. pch_udc_ep_set_stall(ep);
  1615. pch_udc_enable_ep_interrupts(ep->dev,
  1616. PCH_UDC_EPINT(ep->in,
  1617. ep->num));
  1618. } else {
  1619. pch_udc_ep_clear_stall(ep);
  1620. }
  1621. ret = 0;
  1622. } else {
  1623. ret = -EAGAIN;
  1624. }
  1625. spin_unlock_irqrestore(&udc_stall_spinlock, iflags);
  1626. return ret;
  1627. }
  1628. /**
  1629. * pch_udc_pcd_set_wedge() - This function Sets or clear the endpoint
  1630. * halt feature
  1631. * @usbep: Reference to the USB endpoint structure
  1632. * @halt: Specifies whether to set or clear the feature
  1633. *
  1634. * Return codes:
  1635. * 0: Success
  1636. * linux error number: Failure
  1637. */
  1638. static int pch_udc_pcd_set_wedge(struct usb_ep *usbep)
  1639. {
  1640. struct pch_udc_ep *ep;
  1641. struct pch_udc_dev *dev;
  1642. unsigned long iflags;
  1643. int ret;
  1644. if (!usbep)
  1645. return -EINVAL;
  1646. ep = container_of(usbep, struct pch_udc_ep, ep);
  1647. dev = ep->dev;
  1648. if (!ep->desc && !ep->num)
  1649. return -EINVAL;
  1650. if (!ep->dev->driver || (ep->dev->gadget.speed == USB_SPEED_UNKNOWN))
  1651. return -ESHUTDOWN;
  1652. spin_lock_irqsave(&udc_stall_spinlock, iflags);
  1653. if (!list_empty(&ep->queue)) {
  1654. ret = -EAGAIN;
  1655. } else {
  1656. if (ep->num == PCH_UDC_EP0)
  1657. ep->dev->stall = 1;
  1658. pch_udc_ep_set_stall(ep);
  1659. pch_udc_enable_ep_interrupts(ep->dev,
  1660. PCH_UDC_EPINT(ep->in, ep->num));
  1661. ep->dev->prot_stall = 1;
  1662. ret = 0;
  1663. }
  1664. spin_unlock_irqrestore(&udc_stall_spinlock, iflags);
  1665. return ret;
  1666. }
  1667. /**
  1668. * pch_udc_pcd_fifo_flush() - This function Flush the FIFO of specified endpoint
  1669. * @usbep: Reference to the USB endpoint structure
  1670. */
  1671. static void pch_udc_pcd_fifo_flush(struct usb_ep *usbep)
  1672. {
  1673. struct pch_udc_ep *ep;
  1674. if (!usbep)
  1675. return;
  1676. ep = container_of(usbep, struct pch_udc_ep, ep);
  1677. if (ep->desc || !ep->num)
  1678. pch_udc_ep_fifo_flush(ep, ep->in);
  1679. }
  1680. static const struct usb_ep_ops pch_udc_ep_ops = {
  1681. .enable = pch_udc_pcd_ep_enable,
  1682. .disable = pch_udc_pcd_ep_disable,
  1683. .alloc_request = pch_udc_alloc_request,
  1684. .free_request = pch_udc_free_request,
  1685. .queue = pch_udc_pcd_queue,
  1686. .dequeue = pch_udc_pcd_dequeue,
  1687. .set_halt = pch_udc_pcd_set_halt,
  1688. .set_wedge = pch_udc_pcd_set_wedge,
  1689. .fifo_status = NULL,
  1690. .fifo_flush = pch_udc_pcd_fifo_flush,
  1691. };
  1692. /**
  1693. * pch_udc_init_setup_buff() - This function initializes the SETUP buffer
  1694. * @td_stp: Reference to the SETP buffer structure
  1695. */
  1696. static void pch_udc_init_setup_buff(struct pch_udc_stp_dma_desc *td_stp)
  1697. {
  1698. static u32 pky_marker;
  1699. if (!td_stp)
  1700. return;
  1701. td_stp->reserved = ++pky_marker;
  1702. memset(&td_stp->request, 0xFF, sizeof td_stp->request);
  1703. td_stp->status = PCH_UDC_BS_HST_RDY;
  1704. }
  1705. /**
  1706. * pch_udc_start_next_txrequest() - This function starts
  1707. * the next transmission requirement
  1708. * @ep: Reference to the endpoint structure
  1709. */
  1710. static void pch_udc_start_next_txrequest(struct pch_udc_ep *ep)
  1711. {
  1712. struct pch_udc_request *req;
  1713. struct pch_udc_data_dma_desc *td_data;
  1714. if (pch_udc_read_ep_control(ep) & UDC_EPCTL_P)
  1715. return;
  1716. if (list_empty(&ep->queue))
  1717. return;
  1718. /* next request */
  1719. req = list_entry(ep->queue.next, struct pch_udc_request, queue);
  1720. if (req->dma_going)
  1721. return;
  1722. if (!req->td_data)
  1723. return;
  1724. pch_udc_wait_ep_stall(ep);
  1725. req->dma_going = 1;
  1726. pch_udc_ep_set_ddptr(ep, 0);
  1727. td_data = req->td_data;
  1728. while (1) {
  1729. td_data->status = (td_data->status & ~PCH_UDC_BUFF_STS) |
  1730. PCH_UDC_BS_HST_RDY;
  1731. if ((td_data->status & PCH_UDC_DMA_LAST) == PCH_UDC_DMA_LAST)
  1732. break;
  1733. td_data = phys_to_virt(td_data->next);
  1734. }
  1735. pch_udc_ep_set_ddptr(ep, req->td_data_phys);
  1736. pch_udc_set_dma(ep->dev, DMA_DIR_TX);
  1737. pch_udc_ep_set_pd(ep);
  1738. pch_udc_enable_ep_interrupts(ep->dev, PCH_UDC_EPINT(ep->in, ep->num));
  1739. pch_udc_ep_clear_nak(ep);
  1740. }
  1741. /**
  1742. * pch_udc_complete_transfer() - This function completes a transfer
  1743. * @ep: Reference to the endpoint structure
  1744. */
  1745. static void pch_udc_complete_transfer(struct pch_udc_ep *ep)
  1746. {
  1747. struct pch_udc_request *req;
  1748. struct pch_udc_dev *dev = ep->dev;
  1749. if (list_empty(&ep->queue))
  1750. return;
  1751. req = list_entry(ep->queue.next, struct pch_udc_request, queue);
  1752. if ((req->td_data_last->status & PCH_UDC_BUFF_STS) !=
  1753. PCH_UDC_BS_DMA_DONE)
  1754. return;
  1755. if ((req->td_data_last->status & PCH_UDC_RXTX_STS) !=
  1756. PCH_UDC_RTS_SUCC) {
  1757. dev_err(&dev->pdev->dev, "Invalid RXTX status (0x%08x) "
  1758. "epstatus=0x%08x\n",
  1759. (req->td_data_last->status & PCH_UDC_RXTX_STS),
  1760. (int)(ep->epsts));
  1761. return;
  1762. }
  1763. req->req.actual = req->req.length;
  1764. req->td_data_last->status = PCH_UDC_BS_HST_BSY | PCH_UDC_DMA_LAST;
  1765. req->td_data->status = PCH_UDC_BS_HST_BSY | PCH_UDC_DMA_LAST;
  1766. complete_req(ep, req, 0);
  1767. req->dma_going = 0;
  1768. if (!list_empty(&ep->queue)) {
  1769. pch_udc_wait_ep_stall(ep);
  1770. pch_udc_ep_clear_nak(ep);
  1771. pch_udc_enable_ep_interrupts(ep->dev,
  1772. PCH_UDC_EPINT(ep->in, ep->num));
  1773. } else {
  1774. pch_udc_disable_ep_interrupts(ep->dev,
  1775. PCH_UDC_EPINT(ep->in, ep->num));
  1776. }
  1777. }
  1778. /**
  1779. * pch_udc_complete_receiver() - This function completes a receiver
  1780. * @ep: Reference to the endpoint structure
  1781. */
  1782. static void pch_udc_complete_receiver(struct pch_udc_ep *ep)
  1783. {
  1784. struct pch_udc_request *req;
  1785. struct pch_udc_dev *dev = ep->dev;
  1786. unsigned int count;
  1787. struct pch_udc_data_dma_desc *td;
  1788. dma_addr_t addr;
  1789. if (list_empty(&ep->queue))
  1790. return;
  1791. /* next request */
  1792. req = list_entry(ep->queue.next, struct pch_udc_request, queue);
  1793. pch_udc_clear_dma(ep->dev, DMA_DIR_RX);
  1794. pch_udc_ep_set_ddptr(ep, 0);
  1795. if ((req->td_data_last->status & PCH_UDC_BUFF_STS) ==
  1796. PCH_UDC_BS_DMA_DONE)
  1797. td = req->td_data_last;
  1798. else
  1799. td = req->td_data;
  1800. while (1) {
  1801. if ((td->status & PCH_UDC_RXTX_STS) != PCH_UDC_RTS_SUCC) {
  1802. dev_err(&dev->pdev->dev, "Invalid RXTX status=0x%08x "
  1803. "epstatus=0x%08x\n",
  1804. (req->td_data->status & PCH_UDC_RXTX_STS),
  1805. (int)(ep->epsts));
  1806. return;
  1807. }
  1808. if ((td->status & PCH_UDC_BUFF_STS) == PCH_UDC_BS_DMA_DONE)
  1809. if (td->status | PCH_UDC_DMA_LAST) {
  1810. count = td->status & PCH_UDC_RXTX_BYTES;
  1811. break;
  1812. }
  1813. if (td == req->td_data_last) {
  1814. dev_err(&dev->pdev->dev, "Not complete RX descriptor");
  1815. return;
  1816. }
  1817. addr = (dma_addr_t)td->next;
  1818. td = phys_to_virt(addr);
  1819. }
  1820. /* on 64k packets the RXBYTES field is zero */
  1821. if (!count && (req->req.length == UDC_DMA_MAXPACKET))
  1822. count = UDC_DMA_MAXPACKET;
  1823. req->td_data->status |= PCH_UDC_DMA_LAST;
  1824. td->status |= PCH_UDC_BS_HST_BSY;
  1825. req->dma_going = 0;
  1826. req->req.actual = count;
  1827. complete_req(ep, req, 0);
  1828. /* If there is a new/failed requests try that now */
  1829. if (!list_empty(&ep->queue)) {
  1830. req = list_entry(ep->queue.next, struct pch_udc_request, queue);
  1831. pch_udc_start_rxrequest(ep, req);
  1832. }
  1833. }
  1834. /**
  1835. * pch_udc_svc_data_in() - This function process endpoint interrupts
  1836. * for IN endpoints
  1837. * @dev: Reference to the device structure
  1838. * @ep_num: Endpoint that generated the interrupt
  1839. */
  1840. static void pch_udc_svc_data_in(struct pch_udc_dev *dev, int ep_num)
  1841. {
  1842. u32 epsts;
  1843. struct pch_udc_ep *ep;
  1844. ep = &dev->ep[UDC_EPIN_IDX(ep_num)];
  1845. epsts = ep->epsts;
  1846. ep->epsts = 0;
  1847. if (!(epsts & (UDC_EPSTS_IN | UDC_EPSTS_BNA | UDC_EPSTS_HE |
  1848. UDC_EPSTS_TDC | UDC_EPSTS_RCS | UDC_EPSTS_TXEMPTY |
  1849. UDC_EPSTS_RSS | UDC_EPSTS_XFERDONE)))
  1850. return;
  1851. if ((epsts & UDC_EPSTS_BNA))
  1852. return;
  1853. if (epsts & UDC_EPSTS_HE)
  1854. return;
  1855. if (epsts & UDC_EPSTS_RSS) {
  1856. pch_udc_ep_set_stall(ep);
  1857. pch_udc_enable_ep_interrupts(ep->dev,
  1858. PCH_UDC_EPINT(ep->in, ep->num));
  1859. }
  1860. if (epsts & UDC_EPSTS_RCS) {
  1861. if (!dev->prot_stall) {
  1862. pch_udc_ep_clear_stall(ep);
  1863. } else {
  1864. pch_udc_ep_set_stall(ep);
  1865. pch_udc_enable_ep_interrupts(ep->dev,
  1866. PCH_UDC_EPINT(ep->in, ep->num));
  1867. }
  1868. }
  1869. if (epsts & UDC_EPSTS_TDC)
  1870. pch_udc_complete_transfer(ep);
  1871. /* On IN interrupt, provide data if we have any */
  1872. if ((epsts & UDC_EPSTS_IN) && !(epsts & UDC_EPSTS_RSS) &&
  1873. !(epsts & UDC_EPSTS_TDC) && !(epsts & UDC_EPSTS_TXEMPTY))
  1874. pch_udc_start_next_txrequest(ep);
  1875. }
  1876. /**
  1877. * pch_udc_svc_data_out() - Handles interrupts from OUT endpoint
  1878. * @dev: Reference to the device structure
  1879. * @ep_num: Endpoint that generated the interrupt
  1880. */
  1881. static void pch_udc_svc_data_out(struct pch_udc_dev *dev, int ep_num)
  1882. {
  1883. u32 epsts;
  1884. struct pch_udc_ep *ep;
  1885. struct pch_udc_request *req = NULL;
  1886. ep = &dev->ep[UDC_EPOUT_IDX(ep_num)];
  1887. epsts = ep->epsts;
  1888. ep->epsts = 0;
  1889. if ((epsts & UDC_EPSTS_BNA) && (!list_empty(&ep->queue))) {
  1890. /* next request */
  1891. req = list_entry(ep->queue.next, struct pch_udc_request,
  1892. queue);
  1893. if ((req->td_data_last->status & PCH_UDC_BUFF_STS) !=
  1894. PCH_UDC_BS_DMA_DONE) {
  1895. if (!req->dma_going)
  1896. pch_udc_start_rxrequest(ep, req);
  1897. return;
  1898. }
  1899. }
  1900. if (epsts & UDC_EPSTS_HE)
  1901. return;
  1902. if (epsts & UDC_EPSTS_RSS) {
  1903. pch_udc_ep_set_stall(ep);
  1904. pch_udc_enable_ep_interrupts(ep->dev,
  1905. PCH_UDC_EPINT(ep->in, ep->num));
  1906. }
  1907. if (epsts & UDC_EPSTS_RCS) {
  1908. if (!dev->prot_stall) {
  1909. pch_udc_ep_clear_stall(ep);
  1910. } else {
  1911. pch_udc_ep_set_stall(ep);
  1912. pch_udc_enable_ep_interrupts(ep->dev,
  1913. PCH_UDC_EPINT(ep->in, ep->num));
  1914. }
  1915. }
  1916. if (((epsts & UDC_EPSTS_OUT_MASK) >> UDC_EPSTS_OUT_SHIFT) ==
  1917. UDC_EPSTS_OUT_DATA) {
  1918. if (ep->dev->prot_stall == 1) {
  1919. pch_udc_ep_set_stall(ep);
  1920. pch_udc_enable_ep_interrupts(ep->dev,
  1921. PCH_UDC_EPINT(ep->in, ep->num));
  1922. } else {
  1923. pch_udc_complete_receiver(ep);
  1924. }
  1925. }
  1926. if (list_empty(&ep->queue))
  1927. pch_udc_set_dma(dev, DMA_DIR_RX);
  1928. }
  1929. /**
  1930. * pch_udc_svc_control_in() - Handle Control IN endpoint interrupts
  1931. * @dev: Reference to the device structure
  1932. */
  1933. static void pch_udc_svc_control_in(struct pch_udc_dev *dev)
  1934. {
  1935. u32 epsts;
  1936. struct pch_udc_ep *ep;
  1937. struct pch_udc_ep *ep_out;
  1938. ep = &dev->ep[UDC_EP0IN_IDX];
  1939. ep_out = &dev->ep[UDC_EP0OUT_IDX];
  1940. epsts = ep->epsts;
  1941. ep->epsts = 0;
  1942. if (!(epsts & (UDC_EPSTS_IN | UDC_EPSTS_BNA | UDC_EPSTS_HE |
  1943. UDC_EPSTS_TDC | UDC_EPSTS_RCS | UDC_EPSTS_TXEMPTY |
  1944. UDC_EPSTS_XFERDONE)))
  1945. return;
  1946. if ((epsts & UDC_EPSTS_BNA))
  1947. return;
  1948. if (epsts & UDC_EPSTS_HE)
  1949. return;
  1950. if ((epsts & UDC_EPSTS_TDC) && (!dev->stall)) {
  1951. pch_udc_complete_transfer(ep);
  1952. pch_udc_clear_dma(dev, DMA_DIR_RX);
  1953. ep_out->td_data->status = (ep_out->td_data->status &
  1954. ~PCH_UDC_BUFF_STS) |
  1955. PCH_UDC_BS_HST_RDY;
  1956. pch_udc_ep_clear_nak(ep_out);
  1957. pch_udc_set_dma(dev, DMA_DIR_RX);
  1958. pch_udc_ep_set_rrdy(ep_out);
  1959. }
  1960. /* On IN interrupt, provide data if we have any */
  1961. if ((epsts & UDC_EPSTS_IN) && !(epsts & UDC_EPSTS_TDC) &&
  1962. !(epsts & UDC_EPSTS_TXEMPTY))
  1963. pch_udc_start_next_txrequest(ep);
  1964. }
  1965. /**
  1966. * pch_udc_svc_control_out() - Routine that handle Control
  1967. * OUT endpoint interrupts
  1968. * @dev: Reference to the device structure
  1969. */
  1970. static void pch_udc_svc_control_out(struct pch_udc_dev *dev)
  1971. {
  1972. u32 stat;
  1973. int setup_supported;
  1974. struct pch_udc_ep *ep;
  1975. ep = &dev->ep[UDC_EP0OUT_IDX];
  1976. stat = ep->epsts;
  1977. ep->epsts = 0;
  1978. /* If setup data */
  1979. if (((stat & UDC_EPSTS_OUT_MASK) >> UDC_EPSTS_OUT_SHIFT) ==
  1980. UDC_EPSTS_OUT_SETUP) {
  1981. dev->stall = 0;
  1982. dev->ep[UDC_EP0IN_IDX].halted = 0;
  1983. dev->ep[UDC_EP0OUT_IDX].halted = 0;
  1984. dev->setup_data = ep->td_stp->request;
  1985. pch_udc_init_setup_buff(ep->td_stp);
  1986. pch_udc_clear_dma(dev, DMA_DIR_RX);
  1987. pch_udc_ep_fifo_flush(&(dev->ep[UDC_EP0IN_IDX]),
  1988. dev->ep[UDC_EP0IN_IDX].in);
  1989. if ((dev->setup_data.bRequestType & USB_DIR_IN))
  1990. dev->gadget.ep0 = &dev->ep[UDC_EP0IN_IDX].ep;
  1991. else /* OUT */
  1992. dev->gadget.ep0 = &ep->ep;
  1993. spin_unlock(&dev->lock);
  1994. /* If Mass storage Reset */
  1995. if ((dev->setup_data.bRequestType == 0x21) &&
  1996. (dev->setup_data.bRequest == 0xFF))
  1997. dev->prot_stall = 0;
  1998. /* call gadget with setup data received */
  1999. setup_supported = dev->driver->setup(&dev->gadget,
  2000. &dev->setup_data);
  2001. spin_lock(&dev->lock);
  2002. if (dev->setup_data.bRequestType & USB_DIR_IN) {
  2003. ep->td_data->status = (ep->td_data->status &
  2004. ~PCH_UDC_BUFF_STS) |
  2005. PCH_UDC_BS_HST_RDY;
  2006. pch_udc_ep_set_ddptr(ep, ep->td_data_phys);
  2007. }
  2008. /* ep0 in returns data on IN phase */
  2009. if (setup_supported >= 0 && setup_supported <
  2010. UDC_EP0IN_MAX_PKT_SIZE) {
  2011. pch_udc_ep_clear_nak(&(dev->ep[UDC_EP0IN_IDX]));
  2012. /* Gadget would have queued a request when
  2013. * we called the setup */
  2014. if (!(dev->setup_data.bRequestType & USB_DIR_IN)) {
  2015. pch_udc_set_dma(dev, DMA_DIR_RX);
  2016. pch_udc_ep_clear_nak(ep);
  2017. }
  2018. } else if (setup_supported < 0) {
  2019. /* if unsupported request, then stall */
  2020. pch_udc_ep_set_stall(&(dev->ep[UDC_EP0IN_IDX]));
  2021. pch_udc_enable_ep_interrupts(ep->dev,
  2022. PCH_UDC_EPINT(ep->in, ep->num));
  2023. dev->stall = 0;
  2024. pch_udc_set_dma(dev, DMA_DIR_RX);
  2025. } else {
  2026. dev->waiting_zlp_ack = 1;
  2027. }
  2028. } else if ((((stat & UDC_EPSTS_OUT_MASK) >> UDC_EPSTS_OUT_SHIFT) ==
  2029. UDC_EPSTS_OUT_DATA) && !dev->stall) {
  2030. pch_udc_clear_dma(dev, DMA_DIR_RX);
  2031. pch_udc_ep_set_ddptr(ep, 0);
  2032. if (!list_empty(&ep->queue)) {
  2033. ep->epsts = stat;
  2034. pch_udc_svc_data_out(dev, PCH_UDC_EP0);
  2035. }
  2036. pch_udc_set_dma(dev, DMA_DIR_RX);
  2037. }
  2038. pch_udc_ep_set_rrdy(ep);
  2039. }
  2040. /**
  2041. * pch_udc_postsvc_epinters() - This function enables end point interrupts
  2042. * and clears NAK status
  2043. * @dev: Reference to the device structure
  2044. * @ep_num: End point number
  2045. */
  2046. static void pch_udc_postsvc_epinters(struct pch_udc_dev *dev, int ep_num)
  2047. {
  2048. struct pch_udc_ep *ep;
  2049. struct pch_udc_request *req;
  2050. ep = &dev->ep[UDC_EPIN_IDX(ep_num)];
  2051. if (!list_empty(&ep->queue)) {
  2052. req = list_entry(ep->queue.next, struct pch_udc_request, queue);
  2053. pch_udc_enable_ep_interrupts(ep->dev,
  2054. PCH_UDC_EPINT(ep->in, ep->num));
  2055. pch_udc_ep_clear_nak(ep);
  2056. }
  2057. }
  2058. /**
  2059. * pch_udc_read_all_epstatus() - This function read all endpoint status
  2060. * @dev: Reference to the device structure
  2061. * @ep_intr: Status of endpoint interrupt
  2062. */
  2063. static void pch_udc_read_all_epstatus(struct pch_udc_dev *dev, u32 ep_intr)
  2064. {
  2065. int i;
  2066. struct pch_udc_ep *ep;
  2067. for (i = 0; i < PCH_UDC_USED_EP_NUM; i++) {
  2068. /* IN */
  2069. if (ep_intr & (0x1 << i)) {
  2070. ep = &dev->ep[UDC_EPIN_IDX(i)];
  2071. ep->epsts = pch_udc_read_ep_status(ep);
  2072. pch_udc_clear_ep_status(ep, ep->epsts);
  2073. }
  2074. /* OUT */
  2075. if (ep_intr & (0x10000 << i)) {
  2076. ep = &dev->ep[UDC_EPOUT_IDX(i)];
  2077. ep->epsts = pch_udc_read_ep_status(ep);
  2078. pch_udc_clear_ep_status(ep, ep->epsts);
  2079. }
  2080. }
  2081. }
  2082. /**
  2083. * pch_udc_activate_control_ep() - This function enables the control endpoints
  2084. * for traffic after a reset
  2085. * @dev: Reference to the device structure
  2086. */
  2087. static void pch_udc_activate_control_ep(struct pch_udc_dev *dev)
  2088. {
  2089. struct pch_udc_ep *ep;
  2090. u32 val;
  2091. /* Setup the IN endpoint */
  2092. ep = &dev->ep[UDC_EP0IN_IDX];
  2093. pch_udc_clear_ep_control(ep);
  2094. pch_udc_ep_fifo_flush(ep, ep->in);
  2095. pch_udc_ep_set_bufsz(ep, UDC_EP0IN_BUFF_SIZE, ep->in);
  2096. pch_udc_ep_set_maxpkt(ep, UDC_EP0IN_MAX_PKT_SIZE);
  2097. /* Initialize the IN EP Descriptor */
  2098. ep->td_data = NULL;
  2099. ep->td_stp = NULL;
  2100. ep->td_data_phys = 0;
  2101. ep->td_stp_phys = 0;
  2102. /* Setup the OUT endpoint */
  2103. ep = &dev->ep[UDC_EP0OUT_IDX];
  2104. pch_udc_clear_ep_control(ep);
  2105. pch_udc_ep_fifo_flush(ep, ep->in);
  2106. pch_udc_ep_set_bufsz(ep, UDC_EP0OUT_BUFF_SIZE, ep->in);
  2107. pch_udc_ep_set_maxpkt(ep, UDC_EP0OUT_MAX_PKT_SIZE);
  2108. val = UDC_EP0OUT_MAX_PKT_SIZE << UDC_CSR_NE_MAX_PKT_SHIFT;
  2109. pch_udc_write_csr(ep->dev, val, UDC_EP0OUT_IDX);
  2110. /* Initialize the SETUP buffer */
  2111. pch_udc_init_setup_buff(ep->td_stp);
  2112. /* Write the pointer address of dma descriptor */
  2113. pch_udc_ep_set_subptr(ep, ep->td_stp_phys);
  2114. /* Write the pointer address of Setup descriptor */
  2115. pch_udc_ep_set_ddptr(ep, ep->td_data_phys);
  2116. /* Initialize the dma descriptor */
  2117. ep->td_data->status = PCH_UDC_DMA_LAST;
  2118. ep->td_data->dataptr = dev->dma_addr;
  2119. ep->td_data->next = ep->td_data_phys;
  2120. pch_udc_ep_clear_nak(ep);
  2121. }
  2122. /**
  2123. * pch_udc_svc_ur_interrupt() - This function handles a USB reset interrupt
  2124. * @dev: Reference to driver structure
  2125. */
  2126. static void pch_udc_svc_ur_interrupt(struct pch_udc_dev *dev)
  2127. {
  2128. struct pch_udc_ep *ep;
  2129. int i;
  2130. pch_udc_clear_dma(dev, DMA_DIR_TX);
  2131. pch_udc_clear_dma(dev, DMA_DIR_RX);
  2132. /* Mask all endpoint interrupts */
  2133. pch_udc_disable_ep_interrupts(dev, UDC_EPINT_MSK_DISABLE_ALL);
  2134. /* clear all endpoint interrupts */
  2135. pch_udc_write_ep_interrupts(dev, UDC_EPINT_MSK_DISABLE_ALL);
  2136. for (i = 0; i < PCH_UDC_EP_NUM; i++) {
  2137. ep = &dev->ep[i];
  2138. pch_udc_clear_ep_status(ep, UDC_EPSTS_ALL_CLR_MASK);
  2139. pch_udc_clear_ep_control(ep);
  2140. pch_udc_ep_set_ddptr(ep, 0);
  2141. pch_udc_write_csr(ep->dev, 0x00, i);
  2142. }
  2143. dev->stall = 0;
  2144. dev->prot_stall = 0;
  2145. dev->waiting_zlp_ack = 0;
  2146. dev->set_cfg_not_acked = 0;
  2147. /* disable ep to empty req queue. Skip the control EP's */
  2148. for (i = 0; i < (PCH_UDC_USED_EP_NUM*2); i++) {
  2149. ep = &dev->ep[i];
  2150. pch_udc_ep_set_nak(ep);
  2151. pch_udc_ep_fifo_flush(ep, ep->in);
  2152. /* Complete request queue */
  2153. empty_req_queue(ep);
  2154. }
  2155. if (dev->driver && dev->driver->disconnect)
  2156. dev->driver->disconnect(&dev->gadget);
  2157. }
  2158. /**
  2159. * pch_udc_svc_enum_interrupt() - This function handles a USB speed enumeration
  2160. * done interrupt
  2161. * @dev: Reference to driver structure
  2162. */
  2163. static void pch_udc_svc_enum_interrupt(struct pch_udc_dev *dev)
  2164. {
  2165. u32 dev_stat, dev_speed;
  2166. u32 speed = USB_SPEED_FULL;
  2167. dev_stat = pch_udc_read_device_status(dev);
  2168. dev_speed = (dev_stat & UDC_DEVSTS_ENUM_SPEED_MASK) >>
  2169. UDC_DEVSTS_ENUM_SPEED_SHIFT;
  2170. switch (dev_speed) {
  2171. case UDC_DEVSTS_ENUM_SPEED_HIGH:
  2172. speed = USB_SPEED_HIGH;
  2173. break;
  2174. case UDC_DEVSTS_ENUM_SPEED_FULL:
  2175. speed = USB_SPEED_FULL;
  2176. break;
  2177. case UDC_DEVSTS_ENUM_SPEED_LOW:
  2178. speed = USB_SPEED_LOW;
  2179. break;
  2180. default:
  2181. BUG();
  2182. }
  2183. dev->gadget.speed = speed;
  2184. pch_udc_activate_control_ep(dev);
  2185. pch_udc_enable_ep_interrupts(dev, UDC_EPINT_IN_EP0 | UDC_EPINT_OUT_EP0);
  2186. pch_udc_set_dma(dev, DMA_DIR_TX);
  2187. pch_udc_set_dma(dev, DMA_DIR_RX);
  2188. pch_udc_ep_set_rrdy(&(dev->ep[UDC_EP0OUT_IDX]));
  2189. }
  2190. /**
  2191. * pch_udc_svc_intf_interrupt() - This function handles a set interface
  2192. * interrupt
  2193. * @dev: Reference to driver structure
  2194. */
  2195. static void pch_udc_svc_intf_interrupt(struct pch_udc_dev *dev)
  2196. {
  2197. u32 reg, dev_stat = 0;
  2198. int i, ret;
  2199. dev_stat = pch_udc_read_device_status(dev);
  2200. dev->cfg_data.cur_intf = (dev_stat & UDC_DEVSTS_INTF_MASK) >>
  2201. UDC_DEVSTS_INTF_SHIFT;
  2202. dev->cfg_data.cur_alt = (dev_stat & UDC_DEVSTS_ALT_MASK) >>
  2203. UDC_DEVSTS_ALT_SHIFT;
  2204. dev->set_cfg_not_acked = 1;
  2205. /* Construct the usb request for gadget driver and inform it */
  2206. memset(&dev->setup_data, 0 , sizeof dev->setup_data);
  2207. dev->setup_data.bRequest = USB_REQ_SET_INTERFACE;
  2208. dev->setup_data.bRequestType = USB_RECIP_INTERFACE;
  2209. dev->setup_data.wValue = cpu_to_le16(dev->cfg_data.cur_alt);
  2210. dev->setup_data.wIndex = cpu_to_le16(dev->cfg_data.cur_intf);
  2211. /* programm the Endpoint Cfg registers */
  2212. /* Only one end point cfg register */
  2213. reg = pch_udc_read_csr(dev, UDC_EP0OUT_IDX);
  2214. reg = (reg & ~UDC_CSR_NE_INTF_MASK) |
  2215. (dev->cfg_data.cur_intf << UDC_CSR_NE_INTF_SHIFT);
  2216. reg = (reg & ~UDC_CSR_NE_ALT_MASK) |
  2217. (dev->cfg_data.cur_alt << UDC_CSR_NE_ALT_SHIFT);
  2218. pch_udc_write_csr(dev, reg, UDC_EP0OUT_IDX);
  2219. for (i = 0; i < PCH_UDC_USED_EP_NUM * 2; i++) {
  2220. /* clear stall bits */
  2221. pch_udc_ep_clear_stall(&(dev->ep[i]));
  2222. dev->ep[i].halted = 0;
  2223. }
  2224. dev->stall = 0;
  2225. spin_unlock(&dev->lock);
  2226. ret = dev->driver->setup(&dev->gadget, &dev->setup_data);
  2227. spin_lock(&dev->lock);
  2228. }
  2229. /**
  2230. * pch_udc_svc_cfg_interrupt() - This function handles a set configuration
  2231. * interrupt
  2232. * @dev: Reference to driver structure
  2233. */
  2234. static void pch_udc_svc_cfg_interrupt(struct pch_udc_dev *dev)
  2235. {
  2236. int i, ret;
  2237. u32 reg, dev_stat = 0;
  2238. dev_stat = pch_udc_read_device_status(dev);
  2239. dev->set_cfg_not_acked = 1;
  2240. dev->cfg_data.cur_cfg = (dev_stat & UDC_DEVSTS_CFG_MASK) >>
  2241. UDC_DEVSTS_CFG_SHIFT;
  2242. /* make usb request for gadget driver */
  2243. memset(&dev->setup_data, 0 , sizeof dev->setup_data);
  2244. dev->setup_data.bRequest = USB_REQ_SET_CONFIGURATION;
  2245. dev->setup_data.wValue = cpu_to_le16(dev->cfg_data.cur_cfg);
  2246. /* program the NE registers */
  2247. /* Only one end point cfg register */
  2248. reg = pch_udc_read_csr(dev, UDC_EP0OUT_IDX);
  2249. reg = (reg & ~UDC_CSR_NE_CFG_MASK) |
  2250. (dev->cfg_data.cur_cfg << UDC_CSR_NE_CFG_SHIFT);
  2251. pch_udc_write_csr(dev, reg, UDC_EP0OUT_IDX);
  2252. for (i = 0; i < PCH_UDC_USED_EP_NUM * 2; i++) {
  2253. /* clear stall bits */
  2254. pch_udc_ep_clear_stall(&(dev->ep[i]));
  2255. dev->ep[i].halted = 0;
  2256. }
  2257. dev->stall = 0;
  2258. /* call gadget zero with setup data received */
  2259. spin_unlock(&dev->lock);
  2260. ret = dev->driver->setup(&dev->gadget, &dev->setup_data);
  2261. spin_lock(&dev->lock);
  2262. }
  2263. /**
  2264. * pch_udc_dev_isr() - This function services device interrupts
  2265. * by invoking appropriate routines.
  2266. * @dev: Reference to the device structure
  2267. * @dev_intr: The Device interrupt status.
  2268. */
  2269. static void pch_udc_dev_isr(struct pch_udc_dev *dev, u32 dev_intr)
  2270. {
  2271. /* USB Reset Interrupt */
  2272. if (dev_intr & UDC_DEVINT_UR)
  2273. pch_udc_svc_ur_interrupt(dev);
  2274. /* Enumeration Done Interrupt */
  2275. if (dev_intr & UDC_DEVINT_ENUM)
  2276. pch_udc_svc_enum_interrupt(dev);
  2277. /* Set Interface Interrupt */
  2278. if (dev_intr & UDC_DEVINT_SI)
  2279. pch_udc_svc_intf_interrupt(dev);
  2280. /* Set Config Interrupt */
  2281. if (dev_intr & UDC_DEVINT_SC)
  2282. pch_udc_svc_cfg_interrupt(dev);
  2283. /* USB Suspend interrupt */
  2284. if (dev_intr & UDC_DEVINT_US)
  2285. dev_dbg(&dev->pdev->dev, "USB_SUSPEND\n");
  2286. /* Clear the SOF interrupt, if enabled */
  2287. if (dev_intr & UDC_DEVINT_SOF)
  2288. dev_dbg(&dev->pdev->dev, "SOF\n");
  2289. /* ES interrupt, IDLE > 3ms on the USB */
  2290. if (dev_intr & UDC_DEVINT_ES)
  2291. dev_dbg(&dev->pdev->dev, "ES\n");
  2292. /* RWKP interrupt */
  2293. if (dev_intr & UDC_DEVINT_RWKP)
  2294. dev_dbg(&dev->pdev->dev, "RWKP\n");
  2295. }
  2296. /**
  2297. * pch_udc_isr() - This function handles interrupts from the PCH USB Device
  2298. * @irq: Interrupt request number
  2299. * @dev: Reference to the device structure
  2300. */
  2301. static irqreturn_t pch_udc_isr(int irq, void *pdev)
  2302. {
  2303. struct pch_udc_dev *dev = (struct pch_udc_dev *) pdev;
  2304. u32 dev_intr, ep_intr;
  2305. int i;
  2306. dev_intr = pch_udc_read_device_interrupts(dev);
  2307. ep_intr = pch_udc_read_ep_interrupts(dev);
  2308. if (dev_intr)
  2309. /* Clear device interrupts */
  2310. pch_udc_write_device_interrupts(dev, dev_intr);
  2311. if (ep_intr)
  2312. /* Clear ep interrupts */
  2313. pch_udc_write_ep_interrupts(dev, ep_intr);
  2314. if (!dev_intr && !ep_intr)
  2315. return IRQ_NONE;
  2316. spin_lock(&dev->lock);
  2317. if (dev_intr)
  2318. pch_udc_dev_isr(dev, dev_intr);
  2319. if (ep_intr) {
  2320. pch_udc_read_all_epstatus(dev, ep_intr);
  2321. /* Process Control In interrupts, if present */
  2322. if (ep_intr & UDC_EPINT_IN_EP0) {
  2323. pch_udc_svc_control_in(dev);
  2324. pch_udc_postsvc_epinters(dev, 0);
  2325. }
  2326. /* Process Control Out interrupts, if present */
  2327. if (ep_intr & UDC_EPINT_OUT_EP0)
  2328. pch_udc_svc_control_out(dev);
  2329. /* Process data in end point interrupts */
  2330. for (i = 1; i < PCH_UDC_USED_EP_NUM; i++) {
  2331. if (ep_intr & (1 << i)) {
  2332. pch_udc_svc_data_in(dev, i);
  2333. pch_udc_postsvc_epinters(dev, i);
  2334. }
  2335. }
  2336. /* Process data out end point interrupts */
  2337. for (i = UDC_EPINT_OUT_SHIFT + 1; i < (UDC_EPINT_OUT_SHIFT +
  2338. PCH_UDC_USED_EP_NUM); i++)
  2339. if (ep_intr & (1 << i))
  2340. pch_udc_svc_data_out(dev, i -
  2341. UDC_EPINT_OUT_SHIFT);
  2342. }
  2343. spin_unlock(&dev->lock);
  2344. return IRQ_HANDLED;
  2345. }
  2346. /**
  2347. * pch_udc_setup_ep0() - This function enables control endpoint for traffic
  2348. * @dev: Reference to the device structure
  2349. */
  2350. static void pch_udc_setup_ep0(struct pch_udc_dev *dev)
  2351. {
  2352. /* enable ep0 interrupts */
  2353. pch_udc_enable_ep_interrupts(dev, UDC_EPINT_IN_EP0 |
  2354. UDC_EPINT_OUT_EP0);
  2355. /* enable device interrupts */
  2356. pch_udc_enable_interrupts(dev, UDC_DEVINT_UR | UDC_DEVINT_US |
  2357. UDC_DEVINT_ES | UDC_DEVINT_ENUM |
  2358. UDC_DEVINT_SI | UDC_DEVINT_SC);
  2359. }
  2360. /**
  2361. * gadget_release() - Free the gadget driver private data
  2362. * @pdev reference to struct pci_dev
  2363. */
  2364. static void gadget_release(struct device *pdev)
  2365. {
  2366. struct pch_udc_dev *dev = dev_get_drvdata(pdev);
  2367. kfree(dev);
  2368. }
  2369. /**
  2370. * pch_udc_pcd_reinit() - This API initializes the endpoint structures
  2371. * @dev: Reference to the driver structure
  2372. */
  2373. static void pch_udc_pcd_reinit(struct pch_udc_dev *dev)
  2374. {
  2375. const char *const ep_string[] = {
  2376. ep0_string, "ep0out", "ep1in", "ep1out", "ep2in", "ep2out",
  2377. "ep3in", "ep3out", "ep4in", "ep4out", "ep5in", "ep5out",
  2378. "ep6in", "ep6out", "ep7in", "ep7out", "ep8in", "ep8out",
  2379. "ep9in", "ep9out", "ep10in", "ep10out", "ep11in", "ep11out",
  2380. "ep12in", "ep12out", "ep13in", "ep13out", "ep14in", "ep14out",
  2381. "ep15in", "ep15out",
  2382. };
  2383. int i;
  2384. dev->gadget.speed = USB_SPEED_UNKNOWN;
  2385. INIT_LIST_HEAD(&dev->gadget.ep_list);
  2386. /* Initialize the endpoints structures */
  2387. memset(dev->ep, 0, sizeof dev->ep);
  2388. for (i = 0; i < PCH_UDC_EP_NUM; i++) {
  2389. struct pch_udc_ep *ep = &dev->ep[i];
  2390. ep->dev = dev;
  2391. ep->halted = 1;
  2392. ep->num = i / 2;
  2393. ep->in = ~i & 1;
  2394. ep->ep.name = ep_string[i];
  2395. ep->ep.ops = &pch_udc_ep_ops;
  2396. if (ep->in)
  2397. ep->offset_addr = ep->num * UDC_EP_REG_SHIFT;
  2398. else
  2399. ep->offset_addr = (UDC_EPINT_OUT_SHIFT + ep->num) *
  2400. UDC_EP_REG_SHIFT;
  2401. /* need to set ep->ep.maxpacket and set Default Configuration?*/
  2402. ep->ep.maxpacket = UDC_BULK_MAX_PKT_SIZE;
  2403. list_add_tail(&ep->ep.ep_list, &dev->gadget.ep_list);
  2404. INIT_LIST_HEAD(&ep->queue);
  2405. }
  2406. dev->ep[UDC_EP0IN_IDX].ep.maxpacket = UDC_EP0IN_MAX_PKT_SIZE;
  2407. dev->ep[UDC_EP0OUT_IDX].ep.maxpacket = UDC_EP0OUT_MAX_PKT_SIZE;
  2408. /* remove ep0 in and out from the list. They have own pointer */
  2409. list_del_init(&dev->ep[UDC_EP0IN_IDX].ep.ep_list);
  2410. list_del_init(&dev->ep[UDC_EP0OUT_IDX].ep.ep_list);
  2411. dev->gadget.ep0 = &dev->ep[UDC_EP0IN_IDX].ep;
  2412. INIT_LIST_HEAD(&dev->gadget.ep0->ep_list);
  2413. }
  2414. /**
  2415. * pch_udc_pcd_init() - This API initializes the driver structure
  2416. * @dev: Reference to the driver structure
  2417. *
  2418. * Return codes:
  2419. * 0: Success
  2420. */
  2421. static int pch_udc_pcd_init(struct pch_udc_dev *dev)
  2422. {
  2423. pch_udc_init(dev);
  2424. pch_udc_pcd_reinit(dev);
  2425. return 0;
  2426. }
  2427. /**
  2428. * init_dma_pools() - create dma pools during initialization
  2429. * @pdev: reference to struct pci_dev
  2430. */
  2431. static int init_dma_pools(struct pch_udc_dev *dev)
  2432. {
  2433. struct pch_udc_stp_dma_desc *td_stp;
  2434. struct pch_udc_data_dma_desc *td_data;
  2435. /* DMA setup */
  2436. dev->data_requests = pci_pool_create("data_requests", dev->pdev,
  2437. sizeof(struct pch_udc_data_dma_desc), 0, 0);
  2438. if (!dev->data_requests) {
  2439. dev_err(&dev->pdev->dev, "%s: can't get request data pool\n",
  2440. __func__);
  2441. return -ENOMEM;
  2442. }
  2443. /* dma desc for setup data */
  2444. dev->stp_requests = pci_pool_create("setup requests", dev->pdev,
  2445. sizeof(struct pch_udc_stp_dma_desc), 0, 0);
  2446. if (!dev->stp_requests) {
  2447. dev_err(&dev->pdev->dev, "%s: can't get setup request pool\n",
  2448. __func__);
  2449. return -ENOMEM;
  2450. }
  2451. /* setup */
  2452. td_stp = pci_pool_alloc(dev->stp_requests, GFP_KERNEL,
  2453. &dev->ep[UDC_EP0OUT_IDX].td_stp_phys);
  2454. if (!td_stp) {
  2455. dev_err(&dev->pdev->dev,
  2456. "%s: can't allocate setup dma descriptor\n", __func__);
  2457. return -ENOMEM;
  2458. }
  2459. dev->ep[UDC_EP0OUT_IDX].td_stp = td_stp;
  2460. /* data: 0 packets !? */
  2461. td_data = pci_pool_alloc(dev->data_requests, GFP_KERNEL,
  2462. &dev->ep[UDC_EP0OUT_IDX].td_data_phys);
  2463. if (!td_data) {
  2464. dev_err(&dev->pdev->dev,
  2465. "%s: can't allocate data dma descriptor\n", __func__);
  2466. return -ENOMEM;
  2467. }
  2468. dev->ep[UDC_EP0OUT_IDX].td_data = td_data;
  2469. dev->ep[UDC_EP0IN_IDX].td_stp = NULL;
  2470. dev->ep[UDC_EP0IN_IDX].td_stp_phys = 0;
  2471. dev->ep[UDC_EP0IN_IDX].td_data = NULL;
  2472. dev->ep[UDC_EP0IN_IDX].td_data_phys = 0;
  2473. dev->ep0out_buf = kzalloc(UDC_EP0OUT_BUFF_SIZE * 4, GFP_KERNEL);
  2474. if (!dev->ep0out_buf)
  2475. return -ENOMEM;
  2476. dev->dma_addr = dma_map_single(&dev->pdev->dev, dev->ep0out_buf,
  2477. UDC_EP0OUT_BUFF_SIZE * 4,
  2478. DMA_FROM_DEVICE);
  2479. return 0;
  2480. }
  2481. int usb_gadget_probe_driver(struct usb_gadget_driver *driver,
  2482. int (*bind)(struct usb_gadget *))
  2483. {
  2484. struct pch_udc_dev *dev = pch_udc;
  2485. int retval;
  2486. if (!driver || (driver->speed == USB_SPEED_UNKNOWN) || !bind ||
  2487. !driver->setup || !driver->unbind || !driver->disconnect) {
  2488. dev_err(&dev->pdev->dev,
  2489. "%s: invalid driver parameter\n", __func__);
  2490. return -EINVAL;
  2491. }
  2492. if (!dev)
  2493. return -ENODEV;
  2494. if (dev->driver) {
  2495. dev_err(&dev->pdev->dev, "%s: already bound\n", __func__);
  2496. return -EBUSY;
  2497. }
  2498. driver->driver.bus = NULL;
  2499. dev->driver = driver;
  2500. dev->gadget.dev.driver = &driver->driver;
  2501. /* Invoke the bind routine of the gadget driver */
  2502. retval = bind(&dev->gadget);
  2503. if (retval) {
  2504. dev_err(&dev->pdev->dev, "%s: binding to %s returning %d\n",
  2505. __func__, driver->driver.name, retval);
  2506. dev->driver = NULL;
  2507. dev->gadget.dev.driver = NULL;
  2508. return retval;
  2509. }
  2510. /* get ready for ep0 traffic */
  2511. pch_udc_setup_ep0(dev);
  2512. /* clear SD */
  2513. pch_udc_clear_disconnect(dev);
  2514. dev->connected = 1;
  2515. return 0;
  2516. }
  2517. EXPORT_SYMBOL(usb_gadget_probe_driver);
  2518. int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
  2519. {
  2520. struct pch_udc_dev *dev = pch_udc;
  2521. if (!dev)
  2522. return -ENODEV;
  2523. if (!driver || (driver != dev->driver)) {
  2524. dev_err(&dev->pdev->dev,
  2525. "%s: invalid driver parameter\n", __func__);
  2526. return -EINVAL;
  2527. }
  2528. pch_udc_disable_interrupts(dev, UDC_DEVINT_MSK);
  2529. /* Assures that there are no pending requests with this driver */
  2530. driver->disconnect(&dev->gadget);
  2531. driver->unbind(&dev->gadget);
  2532. dev->gadget.dev.driver = NULL;
  2533. dev->driver = NULL;
  2534. dev->connected = 0;
  2535. /* set SD */
  2536. pch_udc_set_disconnect(dev);
  2537. return 0;
  2538. }
  2539. EXPORT_SYMBOL(usb_gadget_unregister_driver);
  2540. static void pch_udc_shutdown(struct pci_dev *pdev)
  2541. {
  2542. struct pch_udc_dev *dev = pci_get_drvdata(pdev);
  2543. pch_udc_disable_interrupts(dev, UDC_DEVINT_MSK);
  2544. pch_udc_disable_ep_interrupts(dev, UDC_EPINT_MSK_DISABLE_ALL);
  2545. /* disable the pullup so the host will think we're gone */
  2546. pch_udc_set_disconnect(dev);
  2547. }
  2548. static void pch_udc_remove(struct pci_dev *pdev)
  2549. {
  2550. struct pch_udc_dev *dev = pci_get_drvdata(pdev);
  2551. /* gadget driver must not be registered */
  2552. if (dev->driver)
  2553. dev_err(&pdev->dev,
  2554. "%s: gadget driver still bound!!!\n", __func__);
  2555. /* dma pool cleanup */
  2556. if (dev->data_requests)
  2557. pci_pool_destroy(dev->data_requests);
  2558. if (dev->stp_requests) {
  2559. /* cleanup DMA desc's for ep0in */
  2560. if (dev->ep[UDC_EP0OUT_IDX].td_stp) {
  2561. pci_pool_free(dev->stp_requests,
  2562. dev->ep[UDC_EP0OUT_IDX].td_stp,
  2563. dev->ep[UDC_EP0OUT_IDX].td_stp_phys);
  2564. }
  2565. if (dev->ep[UDC_EP0OUT_IDX].td_data) {
  2566. pci_pool_free(dev->stp_requests,
  2567. dev->ep[UDC_EP0OUT_IDX].td_data,
  2568. dev->ep[UDC_EP0OUT_IDX].td_data_phys);
  2569. }
  2570. pci_pool_destroy(dev->stp_requests);
  2571. }
  2572. if (dev->dma_addr)
  2573. dma_unmap_single(&dev->pdev->dev, dev->dma_addr,
  2574. UDC_EP0OUT_BUFF_SIZE * 4, DMA_FROM_DEVICE);
  2575. kfree(dev->ep0out_buf);
  2576. pch_udc_exit(dev);
  2577. if (dev->irq_registered)
  2578. free_irq(pdev->irq, dev);
  2579. if (dev->base_addr)
  2580. iounmap(dev->base_addr);
  2581. if (dev->mem_region)
  2582. release_mem_region(dev->phys_addr,
  2583. pci_resource_len(pdev, PCH_UDC_PCI_BAR));
  2584. if (dev->active)
  2585. pci_disable_device(pdev);
  2586. if (dev->registered)
  2587. device_unregister(&dev->gadget.dev);
  2588. kfree(dev);
  2589. pci_set_drvdata(pdev, NULL);
  2590. }
  2591. #ifdef CONFIG_PM
  2592. static int pch_udc_suspend(struct pci_dev *pdev, pm_message_t state)
  2593. {
  2594. struct pch_udc_dev *dev = pci_get_drvdata(pdev);
  2595. pch_udc_disable_interrupts(dev, UDC_DEVINT_MSK);
  2596. pch_udc_disable_ep_interrupts(dev, UDC_EPINT_MSK_DISABLE_ALL);
  2597. pci_disable_device(pdev);
  2598. pci_enable_wake(pdev, PCI_D3hot, 0);
  2599. if (pci_save_state(pdev)) {
  2600. dev_err(&pdev->dev,
  2601. "%s: could not save PCI config state\n", __func__);
  2602. return -ENOMEM;
  2603. }
  2604. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2605. return 0;
  2606. }
  2607. static int pch_udc_resume(struct pci_dev *pdev)
  2608. {
  2609. int ret;
  2610. pci_set_power_state(pdev, PCI_D0);
  2611. pci_restore_state(pdev);
  2612. ret = pci_enable_device(pdev);
  2613. if (ret) {
  2614. dev_err(&pdev->dev, "%s: pci_enable_device failed\n", __func__);
  2615. return ret;
  2616. }
  2617. pci_enable_wake(pdev, PCI_D3hot, 0);
  2618. return 0;
  2619. }
  2620. #else
  2621. #define pch_udc_suspend NULL
  2622. #define pch_udc_resume NULL
  2623. #endif /* CONFIG_PM */
  2624. static int pch_udc_probe(struct pci_dev *pdev,
  2625. const struct pci_device_id *id)
  2626. {
  2627. unsigned long resource;
  2628. unsigned long len;
  2629. int retval;
  2630. struct pch_udc_dev *dev;
  2631. /* one udc only */
  2632. if (pch_udc) {
  2633. pr_err("%s: already probed\n", __func__);
  2634. return -EBUSY;
  2635. }
  2636. /* init */
  2637. dev = kzalloc(sizeof *dev, GFP_KERNEL);
  2638. if (!dev) {
  2639. pr_err("%s: no memory for device structure\n", __func__);
  2640. return -ENOMEM;
  2641. }
  2642. /* pci setup */
  2643. if (pci_enable_device(pdev) < 0) {
  2644. kfree(dev);
  2645. pr_err("%s: pci_enable_device failed\n", __func__);
  2646. return -ENODEV;
  2647. }
  2648. dev->active = 1;
  2649. pci_set_drvdata(pdev, dev);
  2650. /* PCI resource allocation */
  2651. resource = pci_resource_start(pdev, 1);
  2652. len = pci_resource_len(pdev, 1);
  2653. if (!request_mem_region(resource, len, KBUILD_MODNAME)) {
  2654. dev_err(&pdev->dev, "%s: pci device used already\n", __func__);
  2655. retval = -EBUSY;
  2656. goto finished;
  2657. }
  2658. dev->phys_addr = resource;
  2659. dev->mem_region = 1;
  2660. dev->base_addr = ioremap_nocache(resource, len);
  2661. if (!dev->base_addr) {
  2662. pr_err("%s: device memory cannot be mapped\n", __func__);
  2663. retval = -ENOMEM;
  2664. goto finished;
  2665. }
  2666. if (!pdev->irq) {
  2667. dev_err(&pdev->dev, "%s: irq not set\n", __func__);
  2668. retval = -ENODEV;
  2669. goto finished;
  2670. }
  2671. pch_udc = dev;
  2672. /* initialize the hardware */
  2673. if (pch_udc_pcd_init(dev))
  2674. goto finished;
  2675. if (request_irq(pdev->irq, pch_udc_isr, IRQF_SHARED, KBUILD_MODNAME,
  2676. dev)) {
  2677. dev_err(&pdev->dev, "%s: request_irq(%d) fail\n", __func__,
  2678. pdev->irq);
  2679. retval = -ENODEV;
  2680. goto finished;
  2681. }
  2682. dev->irq = pdev->irq;
  2683. dev->irq_registered = 1;
  2684. pci_set_master(pdev);
  2685. pci_try_set_mwi(pdev);
  2686. /* device struct setup */
  2687. spin_lock_init(&dev->lock);
  2688. dev->pdev = pdev;
  2689. dev->gadget.ops = &pch_udc_ops;
  2690. retval = init_dma_pools(dev);
  2691. if (retval)
  2692. goto finished;
  2693. dev_set_name(&dev->gadget.dev, "gadget");
  2694. dev->gadget.dev.parent = &pdev->dev;
  2695. dev->gadget.dev.dma_mask = pdev->dev.dma_mask;
  2696. dev->gadget.dev.release = gadget_release;
  2697. dev->gadget.name = KBUILD_MODNAME;
  2698. dev->gadget.is_dualspeed = 1;
  2699. retval = device_register(&dev->gadget.dev);
  2700. if (retval)
  2701. goto finished;
  2702. dev->registered = 1;
  2703. /* Put the device in disconnected state till a driver is bound */
  2704. pch_udc_set_disconnect(dev);
  2705. return 0;
  2706. finished:
  2707. pch_udc_remove(pdev);
  2708. return retval;
  2709. }
  2710. static DEFINE_PCI_DEVICE_TABLE(pch_udc_pcidev_id) = {
  2711. {
  2712. PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EG20T_UDC),
  2713. .class = (PCI_CLASS_SERIAL_USB << 8) | 0xfe,
  2714. .class_mask = 0xffffffff,
  2715. },
  2716. {
  2717. PCI_DEVICE(PCI_VENDOR_ID_ROHM, PCI_DEVICE_ID_ML7213_IOH_UDC),
  2718. .class = (PCI_CLASS_SERIAL_USB << 8) | 0xfe,
  2719. .class_mask = 0xffffffff,
  2720. },
  2721. { 0 },
  2722. };
  2723. MODULE_DEVICE_TABLE(pci, pch_udc_pcidev_id);
  2724. static struct pci_driver pch_udc_driver = {
  2725. .name = KBUILD_MODNAME,
  2726. .id_table = pch_udc_pcidev_id,
  2727. .probe = pch_udc_probe,
  2728. .remove = pch_udc_remove,
  2729. .suspend = pch_udc_suspend,
  2730. .resume = pch_udc_resume,
  2731. .shutdown = pch_udc_shutdown,
  2732. };
  2733. static int __init pch_udc_pci_init(void)
  2734. {
  2735. return pci_register_driver(&pch_udc_driver);
  2736. }
  2737. module_init(pch_udc_pci_init);
  2738. static void __exit pch_udc_pci_exit(void)
  2739. {
  2740. pci_unregister_driver(&pch_udc_driver);
  2741. }
  2742. module_exit(pch_udc_pci_exit);
  2743. MODULE_DESCRIPTION("Intel EG20T USB Device Controller");
  2744. MODULE_AUTHOR("OKI SEMICONDUCTOR, <toshiharu-linux@dsn.okisemi.com>");
  2745. MODULE_LICENSE("GPL");