hw.c 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611
  1. /*
  2. * Copyright (c) 2008-2010 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/slab.h>
  18. #include <asm/unaligned.h>
  19. #include "hw.h"
  20. #include "hw-ops.h"
  21. #include "rc.h"
  22. #include "ar9003_mac.h"
  23. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
  24. MODULE_AUTHOR("Atheros Communications");
  25. MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
  26. MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
  27. MODULE_LICENSE("Dual BSD/GPL");
  28. static int __init ath9k_init(void)
  29. {
  30. return 0;
  31. }
  32. module_init(ath9k_init);
  33. static void __exit ath9k_exit(void)
  34. {
  35. return;
  36. }
  37. module_exit(ath9k_exit);
  38. /* Private hardware callbacks */
  39. static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
  40. {
  41. ath9k_hw_private_ops(ah)->init_cal_settings(ah);
  42. }
  43. static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
  44. {
  45. ath9k_hw_private_ops(ah)->init_mode_regs(ah);
  46. }
  47. static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
  48. struct ath9k_channel *chan)
  49. {
  50. return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
  51. }
  52. static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
  53. {
  54. if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
  55. return;
  56. ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
  57. }
  58. static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
  59. {
  60. /* You will not have this callback if using the old ANI */
  61. if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
  62. return;
  63. ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
  64. }
  65. /********************/
  66. /* Helper Functions */
  67. /********************/
  68. static void ath9k_hw_set_clockrate(struct ath_hw *ah)
  69. {
  70. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  71. struct ath_common *common = ath9k_hw_common(ah);
  72. unsigned int clockrate;
  73. if (!ah->curchan) /* should really check for CCK instead */
  74. clockrate = ATH9K_CLOCK_RATE_CCK;
  75. else if (conf->channel->band == IEEE80211_BAND_2GHZ)
  76. clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
  77. else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
  78. clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
  79. else
  80. clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
  81. if (conf_is_ht40(conf))
  82. clockrate *= 2;
  83. common->clockrate = clockrate;
  84. }
  85. static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
  86. {
  87. struct ath_common *common = ath9k_hw_common(ah);
  88. return usecs * common->clockrate;
  89. }
  90. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
  91. {
  92. int i;
  93. BUG_ON(timeout < AH_TIME_QUANTUM);
  94. for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
  95. if ((REG_READ(ah, reg) & mask) == val)
  96. return true;
  97. udelay(AH_TIME_QUANTUM);
  98. }
  99. ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
  100. "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
  101. timeout, reg, REG_READ(ah, reg), mask, val);
  102. return false;
  103. }
  104. EXPORT_SYMBOL(ath9k_hw_wait);
  105. u32 ath9k_hw_reverse_bits(u32 val, u32 n)
  106. {
  107. u32 retval;
  108. int i;
  109. for (i = 0, retval = 0; i < n; i++) {
  110. retval = (retval << 1) | (val & 1);
  111. val >>= 1;
  112. }
  113. return retval;
  114. }
  115. bool ath9k_get_channel_edges(struct ath_hw *ah,
  116. u16 flags, u16 *low,
  117. u16 *high)
  118. {
  119. struct ath9k_hw_capabilities *pCap = &ah->caps;
  120. if (flags & CHANNEL_5GHZ) {
  121. *low = pCap->low_5ghz_chan;
  122. *high = pCap->high_5ghz_chan;
  123. return true;
  124. }
  125. if ((flags & CHANNEL_2GHZ)) {
  126. *low = pCap->low_2ghz_chan;
  127. *high = pCap->high_2ghz_chan;
  128. return true;
  129. }
  130. return false;
  131. }
  132. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  133. u8 phy, int kbps,
  134. u32 frameLen, u16 rateix,
  135. bool shortPreamble)
  136. {
  137. u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
  138. if (kbps == 0)
  139. return 0;
  140. switch (phy) {
  141. case WLAN_RC_PHY_CCK:
  142. phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
  143. if (shortPreamble)
  144. phyTime >>= 1;
  145. numBits = frameLen << 3;
  146. txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
  147. break;
  148. case WLAN_RC_PHY_OFDM:
  149. if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
  150. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
  151. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  152. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  153. txTime = OFDM_SIFS_TIME_QUARTER
  154. + OFDM_PREAMBLE_TIME_QUARTER
  155. + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
  156. } else if (ah->curchan &&
  157. IS_CHAN_HALF_RATE(ah->curchan)) {
  158. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
  159. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  160. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  161. txTime = OFDM_SIFS_TIME_HALF +
  162. OFDM_PREAMBLE_TIME_HALF
  163. + (numSymbols * OFDM_SYMBOL_TIME_HALF);
  164. } else {
  165. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
  166. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  167. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  168. txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
  169. + (numSymbols * OFDM_SYMBOL_TIME);
  170. }
  171. break;
  172. default:
  173. ath_err(ath9k_hw_common(ah),
  174. "Unknown phy %u (rate ix %u)\n", phy, rateix);
  175. txTime = 0;
  176. break;
  177. }
  178. return txTime;
  179. }
  180. EXPORT_SYMBOL(ath9k_hw_computetxtime);
  181. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  182. struct ath9k_channel *chan,
  183. struct chan_centers *centers)
  184. {
  185. int8_t extoff;
  186. if (!IS_CHAN_HT40(chan)) {
  187. centers->ctl_center = centers->ext_center =
  188. centers->synth_center = chan->channel;
  189. return;
  190. }
  191. if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
  192. (chan->chanmode == CHANNEL_G_HT40PLUS)) {
  193. centers->synth_center =
  194. chan->channel + HT40_CHANNEL_CENTER_SHIFT;
  195. extoff = 1;
  196. } else {
  197. centers->synth_center =
  198. chan->channel - HT40_CHANNEL_CENTER_SHIFT;
  199. extoff = -1;
  200. }
  201. centers->ctl_center =
  202. centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
  203. /* 25 MHz spacing is supported by hw but not on upper layers */
  204. centers->ext_center =
  205. centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
  206. }
  207. /******************/
  208. /* Chip Revisions */
  209. /******************/
  210. static void ath9k_hw_read_revisions(struct ath_hw *ah)
  211. {
  212. u32 val;
  213. val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
  214. if (val == 0xFF) {
  215. val = REG_READ(ah, AR_SREV);
  216. ah->hw_version.macVersion =
  217. (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
  218. ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
  219. ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
  220. } else {
  221. if (!AR_SREV_9100(ah))
  222. ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
  223. ah->hw_version.macRev = val & AR_SREV_REVISION;
  224. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
  225. ah->is_pciexpress = true;
  226. }
  227. }
  228. /************************************/
  229. /* HW Attach, Detach, Init Routines */
  230. /************************************/
  231. static void ath9k_hw_disablepcie(struct ath_hw *ah)
  232. {
  233. if (!AR_SREV_5416(ah))
  234. return;
  235. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
  236. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  237. REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
  238. REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
  239. REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
  240. REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
  241. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  242. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  243. REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
  244. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  245. }
  246. /* This should work for all families including legacy */
  247. static bool ath9k_hw_chip_test(struct ath_hw *ah)
  248. {
  249. struct ath_common *common = ath9k_hw_common(ah);
  250. u32 regAddr[2] = { AR_STA_ID0 };
  251. u32 regHold[2];
  252. static const u32 patternData[4] = {
  253. 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
  254. };
  255. int i, j, loop_max;
  256. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  257. loop_max = 2;
  258. regAddr[1] = AR_PHY_BASE + (8 << 2);
  259. } else
  260. loop_max = 1;
  261. for (i = 0; i < loop_max; i++) {
  262. u32 addr = regAddr[i];
  263. u32 wrData, rdData;
  264. regHold[i] = REG_READ(ah, addr);
  265. for (j = 0; j < 0x100; j++) {
  266. wrData = (j << 16) | j;
  267. REG_WRITE(ah, addr, wrData);
  268. rdData = REG_READ(ah, addr);
  269. if (rdData != wrData) {
  270. ath_err(common,
  271. "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
  272. addr, wrData, rdData);
  273. return false;
  274. }
  275. }
  276. for (j = 0; j < 4; j++) {
  277. wrData = patternData[j];
  278. REG_WRITE(ah, addr, wrData);
  279. rdData = REG_READ(ah, addr);
  280. if (wrData != rdData) {
  281. ath_err(common,
  282. "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
  283. addr, wrData, rdData);
  284. return false;
  285. }
  286. }
  287. REG_WRITE(ah, regAddr[i], regHold[i]);
  288. }
  289. udelay(100);
  290. return true;
  291. }
  292. static void ath9k_hw_init_config(struct ath_hw *ah)
  293. {
  294. int i;
  295. ah->config.dma_beacon_response_time = 2;
  296. ah->config.sw_beacon_response_time = 10;
  297. ah->config.additional_swba_backoff = 0;
  298. ah->config.ack_6mb = 0x0;
  299. ah->config.cwm_ignore_extcca = 0;
  300. ah->config.pcie_powersave_enable = 0;
  301. ah->config.pcie_clock_req = 0;
  302. ah->config.pcie_waen = 0;
  303. ah->config.analog_shiftreg = 1;
  304. ah->config.enable_ani = true;
  305. for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
  306. ah->config.spurchans[i][0] = AR_NO_SPUR;
  307. ah->config.spurchans[i][1] = AR_NO_SPUR;
  308. }
  309. if (ah->hw_version.devid != AR2427_DEVID_PCIE)
  310. ah->config.ht_enable = 1;
  311. else
  312. ah->config.ht_enable = 0;
  313. /* PAPRD needs some more work to be enabled */
  314. ah->config.paprd_disable = 1;
  315. ah->config.rx_intr_mitigation = true;
  316. ah->config.pcieSerDesWrite = true;
  317. /*
  318. * We need this for PCI devices only (Cardbus, PCI, miniPCI)
  319. * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
  320. * This means we use it for all AR5416 devices, and the few
  321. * minor PCI AR9280 devices out there.
  322. *
  323. * Serialization is required because these devices do not handle
  324. * well the case of two concurrent reads/writes due to the latency
  325. * involved. During one read/write another read/write can be issued
  326. * on another CPU while the previous read/write may still be working
  327. * on our hardware, if we hit this case the hardware poops in a loop.
  328. * We prevent this by serializing reads and writes.
  329. *
  330. * This issue is not present on PCI-Express devices or pre-AR5416
  331. * devices (legacy, 802.11abg).
  332. */
  333. if (num_possible_cpus() > 1)
  334. ah->config.serialize_regmode = SER_REG_MODE_AUTO;
  335. }
  336. static void ath9k_hw_init_defaults(struct ath_hw *ah)
  337. {
  338. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  339. regulatory->country_code = CTRY_DEFAULT;
  340. regulatory->power_limit = MAX_RATE_POWER;
  341. regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
  342. ah->hw_version.magic = AR5416_MAGIC;
  343. ah->hw_version.subvendorid = 0;
  344. ah->atim_window = 0;
  345. ah->sta_id1_defaults =
  346. AR_STA_ID1_CRPT_MIC_ENABLE |
  347. AR_STA_ID1_MCAST_KSRCH;
  348. ah->enable_32kHz_clock = DONT_USE_32KHZ;
  349. ah->slottime = 20;
  350. ah->globaltxtimeout = (u32) -1;
  351. ah->power_mode = ATH9K_PM_UNDEFINED;
  352. }
  353. static int ath9k_hw_init_macaddr(struct ath_hw *ah)
  354. {
  355. struct ath_common *common = ath9k_hw_common(ah);
  356. u32 sum;
  357. int i;
  358. u16 eeval;
  359. static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
  360. sum = 0;
  361. for (i = 0; i < 3; i++) {
  362. eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
  363. sum += eeval;
  364. common->macaddr[2 * i] = eeval >> 8;
  365. common->macaddr[2 * i + 1] = eeval & 0xff;
  366. }
  367. if (sum == 0 || sum == 0xffff * 3)
  368. return -EADDRNOTAVAIL;
  369. return 0;
  370. }
  371. static int ath9k_hw_post_init(struct ath_hw *ah)
  372. {
  373. struct ath_common *common = ath9k_hw_common(ah);
  374. int ecode;
  375. if (common->bus_ops->ath_bus_type != ATH_USB) {
  376. if (!ath9k_hw_chip_test(ah))
  377. return -ENODEV;
  378. }
  379. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  380. ecode = ar9002_hw_rf_claim(ah);
  381. if (ecode != 0)
  382. return ecode;
  383. }
  384. ecode = ath9k_hw_eeprom_init(ah);
  385. if (ecode != 0)
  386. return ecode;
  387. ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
  388. "Eeprom VER: %d, REV: %d\n",
  389. ah->eep_ops->get_eeprom_ver(ah),
  390. ah->eep_ops->get_eeprom_rev(ah));
  391. ecode = ath9k_hw_rf_alloc_ext_banks(ah);
  392. if (ecode) {
  393. ath_err(ath9k_hw_common(ah),
  394. "Failed allocating banks for external radio\n");
  395. ath9k_hw_rf_free_ext_banks(ah);
  396. return ecode;
  397. }
  398. if (!AR_SREV_9100(ah)) {
  399. ath9k_hw_ani_setup(ah);
  400. ath9k_hw_ani_init(ah);
  401. }
  402. return 0;
  403. }
  404. static void ath9k_hw_attach_ops(struct ath_hw *ah)
  405. {
  406. if (AR_SREV_9300_20_OR_LATER(ah))
  407. ar9003_hw_attach_ops(ah);
  408. else
  409. ar9002_hw_attach_ops(ah);
  410. }
  411. /* Called for all hardware families */
  412. static int __ath9k_hw_init(struct ath_hw *ah)
  413. {
  414. struct ath_common *common = ath9k_hw_common(ah);
  415. int r = 0;
  416. if (ah->hw_version.devid == AR5416_AR9100_DEVID)
  417. ah->hw_version.macVersion = AR_SREV_VERSION_9100;
  418. ath9k_hw_read_revisions(ah);
  419. /*
  420. * Read back AR_WA into a permanent copy and set bits 14 and 17.
  421. * We need to do this to avoid RMW of this register. We cannot
  422. * read the reg when chip is asleep.
  423. */
  424. ah->WARegVal = REG_READ(ah, AR_WA);
  425. ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
  426. AR_WA_ASPM_TIMER_BASED_DISABLE);
  427. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
  428. ath_err(common, "Couldn't reset chip\n");
  429. return -EIO;
  430. }
  431. ath9k_hw_init_defaults(ah);
  432. ath9k_hw_init_config(ah);
  433. ath9k_hw_attach_ops(ah);
  434. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
  435. ath_err(common, "Couldn't wakeup chip\n");
  436. return -EIO;
  437. }
  438. if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
  439. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
  440. ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
  441. !ah->is_pciexpress)) {
  442. ah->config.serialize_regmode =
  443. SER_REG_MODE_ON;
  444. } else {
  445. ah->config.serialize_regmode =
  446. SER_REG_MODE_OFF;
  447. }
  448. }
  449. ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
  450. ah->config.serialize_regmode);
  451. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  452. ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
  453. else
  454. ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
  455. switch (ah->hw_version.macVersion) {
  456. case AR_SREV_VERSION_5416_PCI:
  457. case AR_SREV_VERSION_5416_PCIE:
  458. case AR_SREV_VERSION_9160:
  459. case AR_SREV_VERSION_9100:
  460. case AR_SREV_VERSION_9280:
  461. case AR_SREV_VERSION_9285:
  462. case AR_SREV_VERSION_9287:
  463. case AR_SREV_VERSION_9271:
  464. case AR_SREV_VERSION_9300:
  465. case AR_SREV_VERSION_9485:
  466. break;
  467. default:
  468. ath_err(common,
  469. "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
  470. ah->hw_version.macVersion, ah->hw_version.macRev);
  471. return -EOPNOTSUPP;
  472. }
  473. if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
  474. ah->is_pciexpress = false;
  475. ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
  476. ath9k_hw_init_cal_settings(ah);
  477. ah->ani_function = ATH9K_ANI_ALL;
  478. if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  479. ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
  480. if (!AR_SREV_9300_20_OR_LATER(ah))
  481. ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
  482. ath9k_hw_init_mode_regs(ah);
  483. if (ah->is_pciexpress)
  484. ath9k_hw_configpcipowersave(ah, 0, 0);
  485. else
  486. ath9k_hw_disablepcie(ah);
  487. if (!AR_SREV_9300_20_OR_LATER(ah))
  488. ar9002_hw_cck_chan14_spread(ah);
  489. r = ath9k_hw_post_init(ah);
  490. if (r)
  491. return r;
  492. ath9k_hw_init_mode_gain_regs(ah);
  493. r = ath9k_hw_fill_cap_info(ah);
  494. if (r)
  495. return r;
  496. r = ath9k_hw_init_macaddr(ah);
  497. if (r) {
  498. ath_err(common, "Failed to initialize MAC address\n");
  499. return r;
  500. }
  501. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  502. ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
  503. else
  504. ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
  505. ah->bb_watchdog_timeout_ms = 25;
  506. common->state = ATH_HW_INITIALIZED;
  507. return 0;
  508. }
  509. int ath9k_hw_init(struct ath_hw *ah)
  510. {
  511. int ret;
  512. struct ath_common *common = ath9k_hw_common(ah);
  513. /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
  514. switch (ah->hw_version.devid) {
  515. case AR5416_DEVID_PCI:
  516. case AR5416_DEVID_PCIE:
  517. case AR5416_AR9100_DEVID:
  518. case AR9160_DEVID_PCI:
  519. case AR9280_DEVID_PCI:
  520. case AR9280_DEVID_PCIE:
  521. case AR9285_DEVID_PCIE:
  522. case AR9287_DEVID_PCI:
  523. case AR9287_DEVID_PCIE:
  524. case AR2427_DEVID_PCIE:
  525. case AR9300_DEVID_PCIE:
  526. case AR9300_DEVID_AR9485_PCIE:
  527. break;
  528. default:
  529. if (common->bus_ops->ath_bus_type == ATH_USB)
  530. break;
  531. ath_err(common, "Hardware device ID 0x%04x not supported\n",
  532. ah->hw_version.devid);
  533. return -EOPNOTSUPP;
  534. }
  535. ret = __ath9k_hw_init(ah);
  536. if (ret) {
  537. ath_err(common,
  538. "Unable to initialize hardware; initialization status: %d\n",
  539. ret);
  540. return ret;
  541. }
  542. return 0;
  543. }
  544. EXPORT_SYMBOL(ath9k_hw_init);
  545. static void ath9k_hw_init_qos(struct ath_hw *ah)
  546. {
  547. ENABLE_REGWRITE_BUFFER(ah);
  548. REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
  549. REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
  550. REG_WRITE(ah, AR_QOS_NO_ACK,
  551. SM(2, AR_QOS_NO_ACK_TWO_BIT) |
  552. SM(5, AR_QOS_NO_ACK_BIT_OFF) |
  553. SM(0, AR_QOS_NO_ACK_BYTE_OFF));
  554. REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
  555. REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
  556. REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
  557. REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
  558. REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
  559. REGWRITE_BUFFER_FLUSH(ah);
  560. }
  561. unsigned long ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
  562. {
  563. REG_WRITE(ah, PLL3, (REG_READ(ah, PLL3) & ~(PLL3_DO_MEAS_MASK)));
  564. udelay(100);
  565. REG_WRITE(ah, PLL3, (REG_READ(ah, PLL3) | PLL3_DO_MEAS_MASK));
  566. while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
  567. udelay(100);
  568. return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
  569. }
  570. EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
  571. #define DPLL2_KD_VAL 0x3D
  572. #define DPLL2_KI_VAL 0x06
  573. #define DPLL3_PHASE_SHIFT_VAL 0x1
  574. static void ath9k_hw_init_pll(struct ath_hw *ah,
  575. struct ath9k_channel *chan)
  576. {
  577. u32 pll;
  578. if (AR_SREV_9485(ah)) {
  579. REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);
  580. REG_WRITE(ah, AR_CH0_DDR_DPLL2, 0x19e82f01);
  581. REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
  582. AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL);
  583. REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
  584. udelay(1000);
  585. REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);
  586. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  587. AR_CH0_DPLL2_KD, DPLL2_KD_VAL);
  588. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  589. AR_CH0_DPLL2_KI, DPLL2_KI_VAL);
  590. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
  591. AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL);
  592. REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x142c);
  593. udelay(1000);
  594. }
  595. pll = ath9k_hw_compute_pll_control(ah, chan);
  596. REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
  597. /* Switch the core clock for ar9271 to 117Mhz */
  598. if (AR_SREV_9271(ah)) {
  599. udelay(500);
  600. REG_WRITE(ah, 0x50040, 0x304);
  601. }
  602. udelay(RTC_PLL_SETTLE_DELAY);
  603. REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
  604. }
  605. static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
  606. enum nl80211_iftype opmode)
  607. {
  608. u32 imr_reg = AR_IMR_TXERR |
  609. AR_IMR_TXURN |
  610. AR_IMR_RXERR |
  611. AR_IMR_RXORN |
  612. AR_IMR_BCNMISC;
  613. if (AR_SREV_9300_20_OR_LATER(ah)) {
  614. imr_reg |= AR_IMR_RXOK_HP;
  615. if (ah->config.rx_intr_mitigation)
  616. imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
  617. else
  618. imr_reg |= AR_IMR_RXOK_LP;
  619. } else {
  620. if (ah->config.rx_intr_mitigation)
  621. imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
  622. else
  623. imr_reg |= AR_IMR_RXOK;
  624. }
  625. if (ah->config.tx_intr_mitigation)
  626. imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
  627. else
  628. imr_reg |= AR_IMR_TXOK;
  629. if (opmode == NL80211_IFTYPE_AP)
  630. imr_reg |= AR_IMR_MIB;
  631. ENABLE_REGWRITE_BUFFER(ah);
  632. REG_WRITE(ah, AR_IMR, imr_reg);
  633. ah->imrs2_reg |= AR_IMR_S2_GTT;
  634. REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
  635. if (!AR_SREV_9100(ah)) {
  636. REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
  637. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
  638. REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
  639. }
  640. REGWRITE_BUFFER_FLUSH(ah);
  641. if (AR_SREV_9300_20_OR_LATER(ah)) {
  642. REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
  643. REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
  644. REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
  645. REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
  646. }
  647. }
  648. static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
  649. {
  650. u32 val = ath9k_hw_mac_to_clks(ah, us);
  651. val = min(val, (u32) 0xFFFF);
  652. REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
  653. }
  654. static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
  655. {
  656. u32 val = ath9k_hw_mac_to_clks(ah, us);
  657. val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
  658. REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
  659. }
  660. static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
  661. {
  662. u32 val = ath9k_hw_mac_to_clks(ah, us);
  663. val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
  664. REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
  665. }
  666. static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
  667. {
  668. if (tu > 0xFFFF) {
  669. ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
  670. "bad global tx timeout %u\n", tu);
  671. ah->globaltxtimeout = (u32) -1;
  672. return false;
  673. } else {
  674. REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
  675. ah->globaltxtimeout = tu;
  676. return true;
  677. }
  678. }
  679. void ath9k_hw_init_global_settings(struct ath_hw *ah)
  680. {
  681. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  682. int acktimeout;
  683. int slottime;
  684. int sifstime;
  685. ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
  686. ah->misc_mode);
  687. if (ah->misc_mode != 0)
  688. REG_WRITE(ah, AR_PCU_MISC,
  689. REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
  690. if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
  691. sifstime = 16;
  692. else
  693. sifstime = 10;
  694. /* As defined by IEEE 802.11-2007 17.3.8.6 */
  695. slottime = ah->slottime + 3 * ah->coverage_class;
  696. acktimeout = slottime + sifstime;
  697. /*
  698. * Workaround for early ACK timeouts, add an offset to match the
  699. * initval's 64us ack timeout value.
  700. * This was initially only meant to work around an issue with delayed
  701. * BA frames in some implementations, but it has been found to fix ACK
  702. * timeout issues in other cases as well.
  703. */
  704. if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
  705. acktimeout += 64 - sifstime - ah->slottime;
  706. ath9k_hw_setslottime(ah, ah->slottime);
  707. ath9k_hw_set_ack_timeout(ah, acktimeout);
  708. ath9k_hw_set_cts_timeout(ah, acktimeout);
  709. if (ah->globaltxtimeout != (u32) -1)
  710. ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
  711. }
  712. EXPORT_SYMBOL(ath9k_hw_init_global_settings);
  713. void ath9k_hw_deinit(struct ath_hw *ah)
  714. {
  715. struct ath_common *common = ath9k_hw_common(ah);
  716. if (common->state < ATH_HW_INITIALIZED)
  717. goto free_hw;
  718. ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
  719. free_hw:
  720. ath9k_hw_rf_free_ext_banks(ah);
  721. }
  722. EXPORT_SYMBOL(ath9k_hw_deinit);
  723. /*******/
  724. /* INI */
  725. /*******/
  726. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
  727. {
  728. u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
  729. if (IS_CHAN_B(chan))
  730. ctl |= CTL_11B;
  731. else if (IS_CHAN_G(chan))
  732. ctl |= CTL_11G;
  733. else
  734. ctl |= CTL_11A;
  735. return ctl;
  736. }
  737. /****************************************/
  738. /* Reset and Channel Switching Routines */
  739. /****************************************/
  740. static inline void ath9k_hw_set_dma(struct ath_hw *ah)
  741. {
  742. struct ath_common *common = ath9k_hw_common(ah);
  743. u32 regval;
  744. ENABLE_REGWRITE_BUFFER(ah);
  745. /*
  746. * set AHB_MODE not to do cacheline prefetches
  747. */
  748. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  749. regval = REG_READ(ah, AR_AHB_MODE);
  750. REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
  751. }
  752. /*
  753. * let mac dma reads be in 128 byte chunks
  754. */
  755. regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
  756. REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
  757. REGWRITE_BUFFER_FLUSH(ah);
  758. /*
  759. * Restore TX Trigger Level to its pre-reset value.
  760. * The initial value depends on whether aggregation is enabled, and is
  761. * adjusted whenever underruns are detected.
  762. */
  763. if (!AR_SREV_9300_20_OR_LATER(ah))
  764. REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
  765. ENABLE_REGWRITE_BUFFER(ah);
  766. /*
  767. * let mac dma writes be in 128 byte chunks
  768. */
  769. regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
  770. REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
  771. /*
  772. * Setup receive FIFO threshold to hold off TX activities
  773. */
  774. REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
  775. if (AR_SREV_9300_20_OR_LATER(ah)) {
  776. REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
  777. REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
  778. ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
  779. ah->caps.rx_status_len);
  780. }
  781. /*
  782. * reduce the number of usable entries in PCU TXBUF to avoid
  783. * wrap around issues.
  784. */
  785. if (AR_SREV_9285(ah)) {
  786. /* For AR9285 the number of Fifos are reduced to half.
  787. * So set the usable tx buf size also to half to
  788. * avoid data/delimiter underruns
  789. */
  790. REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
  791. AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
  792. } else if (!AR_SREV_9271(ah)) {
  793. REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
  794. AR_PCU_TXBUF_CTRL_USABLE_SIZE);
  795. }
  796. REGWRITE_BUFFER_FLUSH(ah);
  797. if (AR_SREV_9300_20_OR_LATER(ah))
  798. ath9k_hw_reset_txstatus_ring(ah);
  799. }
  800. static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
  801. {
  802. u32 val;
  803. val = REG_READ(ah, AR_STA_ID1);
  804. val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
  805. switch (opmode) {
  806. case NL80211_IFTYPE_AP:
  807. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
  808. | AR_STA_ID1_KSRCH_MODE);
  809. REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  810. break;
  811. case NL80211_IFTYPE_ADHOC:
  812. case NL80211_IFTYPE_MESH_POINT:
  813. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
  814. | AR_STA_ID1_KSRCH_MODE);
  815. REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  816. break;
  817. case NL80211_IFTYPE_STATION:
  818. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
  819. break;
  820. default:
  821. if (ah->is_monitoring)
  822. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
  823. break;
  824. }
  825. }
  826. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  827. u32 *coef_mantissa, u32 *coef_exponent)
  828. {
  829. u32 coef_exp, coef_man;
  830. for (coef_exp = 31; coef_exp > 0; coef_exp--)
  831. if ((coef_scaled >> coef_exp) & 0x1)
  832. break;
  833. coef_exp = 14 - (coef_exp - COEF_SCALE_S);
  834. coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
  835. *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
  836. *coef_exponent = coef_exp - 16;
  837. }
  838. static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
  839. {
  840. u32 rst_flags;
  841. u32 tmpReg;
  842. if (AR_SREV_9100(ah)) {
  843. u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
  844. val &= ~AR_RTC_DERIVED_CLK_PERIOD;
  845. val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
  846. REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
  847. (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
  848. }
  849. ENABLE_REGWRITE_BUFFER(ah);
  850. if (AR_SREV_9300_20_OR_LATER(ah)) {
  851. REG_WRITE(ah, AR_WA, ah->WARegVal);
  852. udelay(10);
  853. }
  854. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  855. AR_RTC_FORCE_WAKE_ON_INT);
  856. if (AR_SREV_9100(ah)) {
  857. rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
  858. AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
  859. } else {
  860. tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
  861. if (tmpReg &
  862. (AR_INTR_SYNC_LOCAL_TIMEOUT |
  863. AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
  864. u32 val;
  865. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
  866. val = AR_RC_HOSTIF;
  867. if (!AR_SREV_9300_20_OR_LATER(ah))
  868. val |= AR_RC_AHB;
  869. REG_WRITE(ah, AR_RC, val);
  870. } else if (!AR_SREV_9300_20_OR_LATER(ah))
  871. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  872. rst_flags = AR_RTC_RC_MAC_WARM;
  873. if (type == ATH9K_RESET_COLD)
  874. rst_flags |= AR_RTC_RC_MAC_COLD;
  875. }
  876. REG_WRITE(ah, AR_RTC_RC, rst_flags);
  877. REGWRITE_BUFFER_FLUSH(ah);
  878. udelay(50);
  879. REG_WRITE(ah, AR_RTC_RC, 0);
  880. if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
  881. ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
  882. "RTC stuck in MAC reset\n");
  883. return false;
  884. }
  885. if (!AR_SREV_9100(ah))
  886. REG_WRITE(ah, AR_RC, 0);
  887. if (AR_SREV_9100(ah))
  888. udelay(50);
  889. return true;
  890. }
  891. static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
  892. {
  893. ENABLE_REGWRITE_BUFFER(ah);
  894. if (AR_SREV_9300_20_OR_LATER(ah)) {
  895. REG_WRITE(ah, AR_WA, ah->WARegVal);
  896. udelay(10);
  897. }
  898. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  899. AR_RTC_FORCE_WAKE_ON_INT);
  900. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  901. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  902. REG_WRITE(ah, AR_RTC_RESET, 0);
  903. REGWRITE_BUFFER_FLUSH(ah);
  904. if (!AR_SREV_9300_20_OR_LATER(ah))
  905. udelay(2);
  906. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  907. REG_WRITE(ah, AR_RC, 0);
  908. REG_WRITE(ah, AR_RTC_RESET, 1);
  909. if (!ath9k_hw_wait(ah,
  910. AR_RTC_STATUS,
  911. AR_RTC_STATUS_M,
  912. AR_RTC_STATUS_ON,
  913. AH_WAIT_TIMEOUT)) {
  914. ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
  915. "RTC not waking up\n");
  916. return false;
  917. }
  918. return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
  919. }
  920. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
  921. {
  922. if (AR_SREV_9300_20_OR_LATER(ah)) {
  923. REG_WRITE(ah, AR_WA, ah->WARegVal);
  924. udelay(10);
  925. }
  926. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  927. AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
  928. switch (type) {
  929. case ATH9K_RESET_POWER_ON:
  930. return ath9k_hw_set_reset_power_on(ah);
  931. case ATH9K_RESET_WARM:
  932. case ATH9K_RESET_COLD:
  933. return ath9k_hw_set_reset(ah, type);
  934. default:
  935. return false;
  936. }
  937. }
  938. static bool ath9k_hw_chip_reset(struct ath_hw *ah,
  939. struct ath9k_channel *chan)
  940. {
  941. if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
  942. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
  943. return false;
  944. } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
  945. return false;
  946. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  947. return false;
  948. ah->chip_fullsleep = false;
  949. ath9k_hw_init_pll(ah, chan);
  950. ath9k_hw_set_rfmode(ah, chan);
  951. return true;
  952. }
  953. static bool ath9k_hw_channel_change(struct ath_hw *ah,
  954. struct ath9k_channel *chan)
  955. {
  956. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  957. struct ath_common *common = ath9k_hw_common(ah);
  958. struct ieee80211_channel *channel = chan->chan;
  959. u32 qnum;
  960. int r;
  961. for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
  962. if (ath9k_hw_numtxpending(ah, qnum)) {
  963. ath_dbg(common, ATH_DBG_QUEUE,
  964. "Transmit frames pending on queue %d\n", qnum);
  965. return false;
  966. }
  967. }
  968. if (!ath9k_hw_rfbus_req(ah)) {
  969. ath_err(common, "Could not kill baseband RX\n");
  970. return false;
  971. }
  972. ath9k_hw_set_channel_regs(ah, chan);
  973. r = ath9k_hw_rf_set_freq(ah, chan);
  974. if (r) {
  975. ath_err(common, "Failed to set channel\n");
  976. return false;
  977. }
  978. ath9k_hw_set_clockrate(ah);
  979. ah->eep_ops->set_txpower(ah, chan,
  980. ath9k_regd_get_ctl(regulatory, chan),
  981. channel->max_antenna_gain * 2,
  982. channel->max_power * 2,
  983. min((u32) MAX_RATE_POWER,
  984. (u32) regulatory->power_limit), false);
  985. ath9k_hw_rfbus_done(ah);
  986. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  987. ath9k_hw_set_delta_slope(ah, chan);
  988. ath9k_hw_spur_mitigate_freq(ah, chan);
  989. return true;
  990. }
  991. bool ath9k_hw_check_alive(struct ath_hw *ah)
  992. {
  993. int count = 50;
  994. u32 reg;
  995. if (AR_SREV_9285_12_OR_LATER(ah))
  996. return true;
  997. do {
  998. reg = REG_READ(ah, AR_OBS_BUS_1);
  999. if ((reg & 0x7E7FFFEF) == 0x00702400)
  1000. continue;
  1001. switch (reg & 0x7E000B00) {
  1002. case 0x1E000000:
  1003. case 0x52000B00:
  1004. case 0x18000B00:
  1005. continue;
  1006. default:
  1007. return true;
  1008. }
  1009. } while (count-- > 0);
  1010. return false;
  1011. }
  1012. EXPORT_SYMBOL(ath9k_hw_check_alive);
  1013. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  1014. struct ath9k_hw_cal_data *caldata, bool bChannelChange)
  1015. {
  1016. struct ath_common *common = ath9k_hw_common(ah);
  1017. u32 saveLedState;
  1018. struct ath9k_channel *curchan = ah->curchan;
  1019. u32 saveDefAntenna;
  1020. u32 macStaId1;
  1021. u64 tsf = 0;
  1022. int i, r;
  1023. ah->txchainmask = common->tx_chainmask;
  1024. ah->rxchainmask = common->rx_chainmask;
  1025. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1026. return -EIO;
  1027. if (curchan && !ah->chip_fullsleep)
  1028. ath9k_hw_getnf(ah, curchan);
  1029. ah->caldata = caldata;
  1030. if (caldata &&
  1031. (chan->channel != caldata->channel ||
  1032. (chan->channelFlags & ~CHANNEL_CW_INT) !=
  1033. (caldata->channelFlags & ~CHANNEL_CW_INT))) {
  1034. /* Operating channel changed, reset channel calibration data */
  1035. memset(caldata, 0, sizeof(*caldata));
  1036. ath9k_init_nfcal_hist_buffer(ah, chan);
  1037. }
  1038. if (bChannelChange &&
  1039. (ah->chip_fullsleep != true) &&
  1040. (ah->curchan != NULL) &&
  1041. (chan->channel != ah->curchan->channel) &&
  1042. ((chan->channelFlags & CHANNEL_ALL) ==
  1043. (ah->curchan->channelFlags & CHANNEL_ALL)) &&
  1044. (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
  1045. if (ath9k_hw_channel_change(ah, chan)) {
  1046. ath9k_hw_loadnf(ah, ah->curchan);
  1047. ath9k_hw_start_nfcal(ah, true);
  1048. if (AR_SREV_9271(ah))
  1049. ar9002_hw_load_ani_reg(ah, chan);
  1050. return 0;
  1051. }
  1052. }
  1053. saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
  1054. if (saveDefAntenna == 0)
  1055. saveDefAntenna = 1;
  1056. macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
  1057. /* For chips on which RTC reset is done, save TSF before it gets cleared */
  1058. if (AR_SREV_9100(ah) ||
  1059. (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
  1060. tsf = ath9k_hw_gettsf64(ah);
  1061. saveLedState = REG_READ(ah, AR_CFG_LED) &
  1062. (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
  1063. AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
  1064. ath9k_hw_mark_phy_inactive(ah);
  1065. ah->paprd_table_write_done = false;
  1066. /* Only required on the first reset */
  1067. if (AR_SREV_9271(ah) && ah->htc_reset_init) {
  1068. REG_WRITE(ah,
  1069. AR9271_RESET_POWER_DOWN_CONTROL,
  1070. AR9271_RADIO_RF_RST);
  1071. udelay(50);
  1072. }
  1073. if (!ath9k_hw_chip_reset(ah, chan)) {
  1074. ath_err(common, "Chip reset failed\n");
  1075. return -EINVAL;
  1076. }
  1077. /* Only required on the first reset */
  1078. if (AR_SREV_9271(ah) && ah->htc_reset_init) {
  1079. ah->htc_reset_init = false;
  1080. REG_WRITE(ah,
  1081. AR9271_RESET_POWER_DOWN_CONTROL,
  1082. AR9271_GATE_MAC_CTL);
  1083. udelay(50);
  1084. }
  1085. /* Restore TSF */
  1086. if (tsf)
  1087. ath9k_hw_settsf64(ah, tsf);
  1088. if (AR_SREV_9280_20_OR_LATER(ah))
  1089. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
  1090. if (!AR_SREV_9300_20_OR_LATER(ah))
  1091. ar9002_hw_enable_async_fifo(ah);
  1092. r = ath9k_hw_process_ini(ah, chan);
  1093. if (r)
  1094. return r;
  1095. /*
  1096. * Some AR91xx SoC devices frequently fail to accept TSF writes
  1097. * right after the chip reset. When that happens, write a new
  1098. * value after the initvals have been applied, with an offset
  1099. * based on measured time difference
  1100. */
  1101. if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
  1102. tsf += 1500;
  1103. ath9k_hw_settsf64(ah, tsf);
  1104. }
  1105. /* Setup MFP options for CCMP */
  1106. if (AR_SREV_9280_20_OR_LATER(ah)) {
  1107. /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
  1108. * frames when constructing CCMP AAD. */
  1109. REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
  1110. 0xc7ff);
  1111. ah->sw_mgmt_crypto = false;
  1112. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  1113. /* Disable hardware crypto for management frames */
  1114. REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
  1115. AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
  1116. REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
  1117. AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
  1118. ah->sw_mgmt_crypto = true;
  1119. } else
  1120. ah->sw_mgmt_crypto = true;
  1121. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  1122. ath9k_hw_set_delta_slope(ah, chan);
  1123. ath9k_hw_spur_mitigate_freq(ah, chan);
  1124. ah->eep_ops->set_board_values(ah, chan);
  1125. ENABLE_REGWRITE_BUFFER(ah);
  1126. REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
  1127. REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
  1128. | macStaId1
  1129. | AR_STA_ID1_RTS_USE_DEF
  1130. | (ah->config.
  1131. ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
  1132. | ah->sta_id1_defaults);
  1133. ath_hw_setbssidmask(common);
  1134. REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
  1135. ath9k_hw_write_associd(ah);
  1136. REG_WRITE(ah, AR_ISR, ~0);
  1137. REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
  1138. REGWRITE_BUFFER_FLUSH(ah);
  1139. ath9k_hw_set_operating_mode(ah, ah->opmode);
  1140. r = ath9k_hw_rf_set_freq(ah, chan);
  1141. if (r)
  1142. return r;
  1143. ath9k_hw_set_clockrate(ah);
  1144. ENABLE_REGWRITE_BUFFER(ah);
  1145. for (i = 0; i < AR_NUM_DCU; i++)
  1146. REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
  1147. REGWRITE_BUFFER_FLUSH(ah);
  1148. ah->intr_txqs = 0;
  1149. for (i = 0; i < ah->caps.total_queues; i++)
  1150. ath9k_hw_resettxqueue(ah, i);
  1151. ath9k_hw_init_interrupt_masks(ah, ah->opmode);
  1152. ath9k_hw_ani_cache_ini_regs(ah);
  1153. ath9k_hw_init_qos(ah);
  1154. if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
  1155. ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
  1156. ath9k_hw_init_global_settings(ah);
  1157. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  1158. ar9002_hw_update_async_fifo(ah);
  1159. ar9002_hw_enable_wep_aggregation(ah);
  1160. }
  1161. REG_WRITE(ah, AR_STA_ID1,
  1162. REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
  1163. ath9k_hw_set_dma(ah);
  1164. REG_WRITE(ah, AR_OBS, 8);
  1165. if (ah->config.rx_intr_mitigation) {
  1166. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
  1167. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
  1168. }
  1169. if (ah->config.tx_intr_mitigation) {
  1170. REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
  1171. REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
  1172. }
  1173. ath9k_hw_init_bb(ah, chan);
  1174. if (!ath9k_hw_init_cal(ah, chan))
  1175. return -EIO;
  1176. ENABLE_REGWRITE_BUFFER(ah);
  1177. ath9k_hw_restore_chainmask(ah);
  1178. REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
  1179. REGWRITE_BUFFER_FLUSH(ah);
  1180. /*
  1181. * For big endian systems turn on swapping for descriptors
  1182. */
  1183. if (AR_SREV_9100(ah)) {
  1184. u32 mask;
  1185. mask = REG_READ(ah, AR_CFG);
  1186. if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
  1187. ath_dbg(common, ATH_DBG_RESET,
  1188. "CFG Byte Swap Set 0x%x\n", mask);
  1189. } else {
  1190. mask =
  1191. INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
  1192. REG_WRITE(ah, AR_CFG, mask);
  1193. ath_dbg(common, ATH_DBG_RESET,
  1194. "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
  1195. }
  1196. } else {
  1197. if (common->bus_ops->ath_bus_type == ATH_USB) {
  1198. /* Configure AR9271 target WLAN */
  1199. if (AR_SREV_9271(ah))
  1200. REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
  1201. else
  1202. REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
  1203. }
  1204. #ifdef __BIG_ENDIAN
  1205. else
  1206. REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
  1207. #endif
  1208. }
  1209. if (ah->btcoex_hw.enabled)
  1210. ath9k_hw_btcoex_enable(ah);
  1211. if (AR_SREV_9300_20_OR_LATER(ah))
  1212. ar9003_hw_bb_watchdog_config(ah);
  1213. return 0;
  1214. }
  1215. EXPORT_SYMBOL(ath9k_hw_reset);
  1216. /******************************/
  1217. /* Power Management (Chipset) */
  1218. /******************************/
  1219. /*
  1220. * Notify Power Mgt is disabled in self-generated frames.
  1221. * If requested, force chip to sleep.
  1222. */
  1223. static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
  1224. {
  1225. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1226. if (setChip) {
  1227. /*
  1228. * Clear the RTC force wake bit to allow the
  1229. * mac to go to sleep.
  1230. */
  1231. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
  1232. AR_RTC_FORCE_WAKE_EN);
  1233. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  1234. REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
  1235. /* Shutdown chip. Active low */
  1236. if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
  1237. REG_CLR_BIT(ah, (AR_RTC_RESET),
  1238. AR_RTC_RESET_EN);
  1239. }
  1240. /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
  1241. if (AR_SREV_9300_20_OR_LATER(ah))
  1242. REG_WRITE(ah, AR_WA,
  1243. ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
  1244. }
  1245. /*
  1246. * Notify Power Management is enabled in self-generating
  1247. * frames. If request, set power mode of chip to
  1248. * auto/normal. Duration in units of 128us (1/8 TU).
  1249. */
  1250. static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
  1251. {
  1252. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1253. if (setChip) {
  1254. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1255. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  1256. /* Set WakeOnInterrupt bit; clear ForceWake bit */
  1257. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  1258. AR_RTC_FORCE_WAKE_ON_INT);
  1259. } else {
  1260. /*
  1261. * Clear the RTC force wake bit to allow the
  1262. * mac to go to sleep.
  1263. */
  1264. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
  1265. AR_RTC_FORCE_WAKE_EN);
  1266. }
  1267. }
  1268. /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
  1269. if (AR_SREV_9300_20_OR_LATER(ah))
  1270. REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
  1271. }
  1272. static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
  1273. {
  1274. u32 val;
  1275. int i;
  1276. /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
  1277. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1278. REG_WRITE(ah, AR_WA, ah->WARegVal);
  1279. udelay(10);
  1280. }
  1281. if (setChip) {
  1282. if ((REG_READ(ah, AR_RTC_STATUS) &
  1283. AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
  1284. if (ath9k_hw_set_reset_reg(ah,
  1285. ATH9K_RESET_POWER_ON) != true) {
  1286. return false;
  1287. }
  1288. if (!AR_SREV_9300_20_OR_LATER(ah))
  1289. ath9k_hw_init_pll(ah, NULL);
  1290. }
  1291. if (AR_SREV_9100(ah))
  1292. REG_SET_BIT(ah, AR_RTC_RESET,
  1293. AR_RTC_RESET_EN);
  1294. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  1295. AR_RTC_FORCE_WAKE_EN);
  1296. udelay(50);
  1297. for (i = POWER_UP_TIME / 50; i > 0; i--) {
  1298. val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
  1299. if (val == AR_RTC_STATUS_ON)
  1300. break;
  1301. udelay(50);
  1302. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  1303. AR_RTC_FORCE_WAKE_EN);
  1304. }
  1305. if (i == 0) {
  1306. ath_err(ath9k_hw_common(ah),
  1307. "Failed to wakeup in %uus\n",
  1308. POWER_UP_TIME / 20);
  1309. return false;
  1310. }
  1311. }
  1312. REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1313. return true;
  1314. }
  1315. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
  1316. {
  1317. struct ath_common *common = ath9k_hw_common(ah);
  1318. int status = true, setChip = true;
  1319. static const char *modes[] = {
  1320. "AWAKE",
  1321. "FULL-SLEEP",
  1322. "NETWORK SLEEP",
  1323. "UNDEFINED"
  1324. };
  1325. if (ah->power_mode == mode)
  1326. return status;
  1327. ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
  1328. modes[ah->power_mode], modes[mode]);
  1329. switch (mode) {
  1330. case ATH9K_PM_AWAKE:
  1331. status = ath9k_hw_set_power_awake(ah, setChip);
  1332. break;
  1333. case ATH9K_PM_FULL_SLEEP:
  1334. ath9k_set_power_sleep(ah, setChip);
  1335. ah->chip_fullsleep = true;
  1336. break;
  1337. case ATH9K_PM_NETWORK_SLEEP:
  1338. ath9k_set_power_network_sleep(ah, setChip);
  1339. break;
  1340. default:
  1341. ath_err(common, "Unknown power mode %u\n", mode);
  1342. return false;
  1343. }
  1344. ah->power_mode = mode;
  1345. /*
  1346. * XXX: If this warning never comes up after a while then
  1347. * simply keep the ATH_DBG_WARN_ON_ONCE() but make
  1348. * ath9k_hw_setpower() return type void.
  1349. */
  1350. if (!(ah->ah_flags & AH_UNPLUGGED))
  1351. ATH_DBG_WARN_ON_ONCE(!status);
  1352. return status;
  1353. }
  1354. EXPORT_SYMBOL(ath9k_hw_setpower);
  1355. /*******************/
  1356. /* Beacon Handling */
  1357. /*******************/
  1358. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
  1359. {
  1360. int flags = 0;
  1361. ENABLE_REGWRITE_BUFFER(ah);
  1362. switch (ah->opmode) {
  1363. case NL80211_IFTYPE_ADHOC:
  1364. case NL80211_IFTYPE_MESH_POINT:
  1365. REG_SET_BIT(ah, AR_TXCFG,
  1366. AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
  1367. REG_WRITE(ah, AR_NEXT_NDP_TIMER,
  1368. TU_TO_USEC(next_beacon +
  1369. (ah->atim_window ? ah->
  1370. atim_window : 1)));
  1371. flags |= AR_NDP_TIMER_EN;
  1372. case NL80211_IFTYPE_AP:
  1373. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
  1374. REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
  1375. TU_TO_USEC(next_beacon -
  1376. ah->config.
  1377. dma_beacon_response_time));
  1378. REG_WRITE(ah, AR_NEXT_SWBA,
  1379. TU_TO_USEC(next_beacon -
  1380. ah->config.
  1381. sw_beacon_response_time));
  1382. flags |=
  1383. AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
  1384. break;
  1385. default:
  1386. ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
  1387. "%s: unsupported opmode: %d\n",
  1388. __func__, ah->opmode);
  1389. return;
  1390. break;
  1391. }
  1392. REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
  1393. REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
  1394. REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
  1395. REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
  1396. REGWRITE_BUFFER_FLUSH(ah);
  1397. beacon_period &= ~ATH9K_BEACON_ENA;
  1398. if (beacon_period & ATH9K_BEACON_RESET_TSF) {
  1399. ath9k_hw_reset_tsf(ah);
  1400. }
  1401. REG_SET_BIT(ah, AR_TIMER_MODE, flags);
  1402. }
  1403. EXPORT_SYMBOL(ath9k_hw_beaconinit);
  1404. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  1405. const struct ath9k_beacon_state *bs)
  1406. {
  1407. u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
  1408. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1409. struct ath_common *common = ath9k_hw_common(ah);
  1410. ENABLE_REGWRITE_BUFFER(ah);
  1411. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
  1412. REG_WRITE(ah, AR_BEACON_PERIOD,
  1413. TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
  1414. REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
  1415. TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
  1416. REGWRITE_BUFFER_FLUSH(ah);
  1417. REG_RMW_FIELD(ah, AR_RSSI_THR,
  1418. AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
  1419. beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
  1420. if (bs->bs_sleepduration > beaconintval)
  1421. beaconintval = bs->bs_sleepduration;
  1422. dtimperiod = bs->bs_dtimperiod;
  1423. if (bs->bs_sleepduration > dtimperiod)
  1424. dtimperiod = bs->bs_sleepduration;
  1425. if (beaconintval == dtimperiod)
  1426. nextTbtt = bs->bs_nextdtim;
  1427. else
  1428. nextTbtt = bs->bs_nexttbtt;
  1429. ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
  1430. ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
  1431. ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
  1432. ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
  1433. ENABLE_REGWRITE_BUFFER(ah);
  1434. REG_WRITE(ah, AR_NEXT_DTIM,
  1435. TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
  1436. REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
  1437. REG_WRITE(ah, AR_SLEEP1,
  1438. SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
  1439. | AR_SLEEP1_ASSUME_DTIM);
  1440. if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
  1441. beacontimeout = (BEACON_TIMEOUT_VAL << 3);
  1442. else
  1443. beacontimeout = MIN_BEACON_TIMEOUT_VAL;
  1444. REG_WRITE(ah, AR_SLEEP2,
  1445. SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
  1446. REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
  1447. REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
  1448. REGWRITE_BUFFER_FLUSH(ah);
  1449. REG_SET_BIT(ah, AR_TIMER_MODE,
  1450. AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
  1451. AR_DTIM_TIMER_EN);
  1452. /* TSF Out of Range Threshold */
  1453. REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
  1454. }
  1455. EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
  1456. /*******************/
  1457. /* HW Capabilities */
  1458. /*******************/
  1459. int ath9k_hw_fill_cap_info(struct ath_hw *ah)
  1460. {
  1461. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1462. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  1463. struct ath_common *common = ath9k_hw_common(ah);
  1464. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  1465. u16 capField = 0, eeval;
  1466. u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
  1467. eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
  1468. regulatory->current_rd = eeval;
  1469. eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
  1470. if (AR_SREV_9285_12_OR_LATER(ah))
  1471. eeval |= AR9285_RDEXT_DEFAULT;
  1472. regulatory->current_rd_ext = eeval;
  1473. capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
  1474. if (ah->opmode != NL80211_IFTYPE_AP &&
  1475. ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
  1476. if (regulatory->current_rd == 0x64 ||
  1477. regulatory->current_rd == 0x65)
  1478. regulatory->current_rd += 5;
  1479. else if (regulatory->current_rd == 0x41)
  1480. regulatory->current_rd = 0x43;
  1481. ath_dbg(common, ATH_DBG_REGULATORY,
  1482. "regdomain mapped to 0x%x\n", regulatory->current_rd);
  1483. }
  1484. eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
  1485. if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
  1486. ath_err(common,
  1487. "no band has been marked as supported in EEPROM\n");
  1488. return -EINVAL;
  1489. }
  1490. if (eeval & AR5416_OPFLAGS_11A)
  1491. pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
  1492. if (eeval & AR5416_OPFLAGS_11G)
  1493. pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
  1494. pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
  1495. /*
  1496. * For AR9271 we will temporarilly uses the rx chainmax as read from
  1497. * the EEPROM.
  1498. */
  1499. if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
  1500. !(eeval & AR5416_OPFLAGS_11A) &&
  1501. !(AR_SREV_9271(ah)))
  1502. /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
  1503. pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
  1504. else
  1505. /* Use rx_chainmask from EEPROM. */
  1506. pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
  1507. ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
  1508. /* enable key search for every frame in an aggregate */
  1509. if (AR_SREV_9300_20_OR_LATER(ah))
  1510. ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
  1511. pCap->low_2ghz_chan = 2312;
  1512. pCap->high_2ghz_chan = 2732;
  1513. pCap->low_5ghz_chan = 4920;
  1514. pCap->high_5ghz_chan = 6100;
  1515. common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
  1516. if (ah->config.ht_enable)
  1517. pCap->hw_caps |= ATH9K_HW_CAP_HT;
  1518. else
  1519. pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
  1520. if (capField & AR_EEPROM_EEPCAP_MAXQCU)
  1521. pCap->total_queues =
  1522. MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
  1523. else
  1524. pCap->total_queues = ATH9K_NUM_TX_QUEUES;
  1525. if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
  1526. pCap->keycache_size =
  1527. 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
  1528. else
  1529. pCap->keycache_size = AR_KEYTABLE_SIZE;
  1530. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  1531. pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
  1532. else
  1533. pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
  1534. if (AR_SREV_9271(ah))
  1535. pCap->num_gpio_pins = AR9271_NUM_GPIO;
  1536. else if (AR_DEVID_7010(ah))
  1537. pCap->num_gpio_pins = AR7010_NUM_GPIO;
  1538. else if (AR_SREV_9285_12_OR_LATER(ah))
  1539. pCap->num_gpio_pins = AR9285_NUM_GPIO;
  1540. else if (AR_SREV_9280_20_OR_LATER(ah))
  1541. pCap->num_gpio_pins = AR928X_NUM_GPIO;
  1542. else
  1543. pCap->num_gpio_pins = AR_NUM_GPIO;
  1544. if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
  1545. pCap->hw_caps |= ATH9K_HW_CAP_CST;
  1546. pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
  1547. } else {
  1548. pCap->rts_aggr_limit = (8 * 1024);
  1549. }
  1550. pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
  1551. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  1552. ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
  1553. if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
  1554. ah->rfkill_gpio =
  1555. MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
  1556. ah->rfkill_polarity =
  1557. MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
  1558. pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
  1559. }
  1560. #endif
  1561. if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
  1562. pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
  1563. else
  1564. pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
  1565. if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
  1566. pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
  1567. else
  1568. pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
  1569. if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
  1570. pCap->reg_cap =
  1571. AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
  1572. AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
  1573. AR_EEPROM_EEREGCAP_EN_KK_U2 |
  1574. AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
  1575. } else {
  1576. pCap->reg_cap =
  1577. AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
  1578. AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
  1579. }
  1580. /* Advertise midband for AR5416 with FCC midband set in eeprom */
  1581. if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
  1582. AR_SREV_5416(ah))
  1583. pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
  1584. if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) {
  1585. btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
  1586. btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
  1587. if (AR_SREV_9285(ah)) {
  1588. btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
  1589. btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
  1590. } else {
  1591. btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
  1592. }
  1593. } else {
  1594. btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
  1595. }
  1596. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1597. pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
  1598. if (!AR_SREV_9485(ah))
  1599. pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
  1600. pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
  1601. pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
  1602. pCap->rx_status_len = sizeof(struct ar9003_rxs);
  1603. pCap->tx_desc_len = sizeof(struct ar9003_txc);
  1604. pCap->txs_len = sizeof(struct ar9003_txs);
  1605. if (!ah->config.paprd_disable &&
  1606. ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
  1607. pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
  1608. } else {
  1609. pCap->tx_desc_len = sizeof(struct ath_desc);
  1610. if (AR_SREV_9280_20(ah) &&
  1611. ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
  1612. AR5416_EEP_MINOR_VER_16) ||
  1613. ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
  1614. pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
  1615. }
  1616. if (AR_SREV_9300_20_OR_LATER(ah))
  1617. pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
  1618. if (AR_SREV_9300_20_OR_LATER(ah))
  1619. ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
  1620. if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
  1621. pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
  1622. if (AR_SREV_9285(ah))
  1623. if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
  1624. ant_div_ctl1 =
  1625. ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
  1626. if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
  1627. pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
  1628. }
  1629. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1630. if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
  1631. pCap->hw_caps |= ATH9K_HW_CAP_APM;
  1632. }
  1633. if (AR_SREV_9485_10(ah)) {
  1634. pCap->pcie_lcr_extsync_en = true;
  1635. pCap->pcie_lcr_offset = 0x80;
  1636. }
  1637. tx_chainmask = pCap->tx_chainmask;
  1638. rx_chainmask = pCap->rx_chainmask;
  1639. while (tx_chainmask || rx_chainmask) {
  1640. if (tx_chainmask & BIT(0))
  1641. pCap->max_txchains++;
  1642. if (rx_chainmask & BIT(0))
  1643. pCap->max_rxchains++;
  1644. tx_chainmask >>= 1;
  1645. rx_chainmask >>= 1;
  1646. }
  1647. return 0;
  1648. }
  1649. /****************************/
  1650. /* GPIO / RFKILL / Antennae */
  1651. /****************************/
  1652. static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
  1653. u32 gpio, u32 type)
  1654. {
  1655. int addr;
  1656. u32 gpio_shift, tmp;
  1657. if (gpio > 11)
  1658. addr = AR_GPIO_OUTPUT_MUX3;
  1659. else if (gpio > 5)
  1660. addr = AR_GPIO_OUTPUT_MUX2;
  1661. else
  1662. addr = AR_GPIO_OUTPUT_MUX1;
  1663. gpio_shift = (gpio % 6) * 5;
  1664. if (AR_SREV_9280_20_OR_LATER(ah)
  1665. || (addr != AR_GPIO_OUTPUT_MUX1)) {
  1666. REG_RMW(ah, addr, (type << gpio_shift),
  1667. (0x1f << gpio_shift));
  1668. } else {
  1669. tmp = REG_READ(ah, addr);
  1670. tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
  1671. tmp &= ~(0x1f << gpio_shift);
  1672. tmp |= (type << gpio_shift);
  1673. REG_WRITE(ah, addr, tmp);
  1674. }
  1675. }
  1676. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
  1677. {
  1678. u32 gpio_shift;
  1679. BUG_ON(gpio >= ah->caps.num_gpio_pins);
  1680. if (AR_DEVID_7010(ah)) {
  1681. gpio_shift = gpio;
  1682. REG_RMW(ah, AR7010_GPIO_OE,
  1683. (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
  1684. (AR7010_GPIO_OE_MASK << gpio_shift));
  1685. return;
  1686. }
  1687. gpio_shift = gpio << 1;
  1688. REG_RMW(ah,
  1689. AR_GPIO_OE_OUT,
  1690. (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
  1691. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  1692. }
  1693. EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
  1694. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
  1695. {
  1696. #define MS_REG_READ(x, y) \
  1697. (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
  1698. if (gpio >= ah->caps.num_gpio_pins)
  1699. return 0xffffffff;
  1700. if (AR_DEVID_7010(ah)) {
  1701. u32 val;
  1702. val = REG_READ(ah, AR7010_GPIO_IN);
  1703. return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
  1704. } else if (AR_SREV_9300_20_OR_LATER(ah))
  1705. return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
  1706. AR_GPIO_BIT(gpio)) != 0;
  1707. else if (AR_SREV_9271(ah))
  1708. return MS_REG_READ(AR9271, gpio) != 0;
  1709. else if (AR_SREV_9287_11_OR_LATER(ah))
  1710. return MS_REG_READ(AR9287, gpio) != 0;
  1711. else if (AR_SREV_9285_12_OR_LATER(ah))
  1712. return MS_REG_READ(AR9285, gpio) != 0;
  1713. else if (AR_SREV_9280_20_OR_LATER(ah))
  1714. return MS_REG_READ(AR928X, gpio) != 0;
  1715. else
  1716. return MS_REG_READ(AR, gpio) != 0;
  1717. }
  1718. EXPORT_SYMBOL(ath9k_hw_gpio_get);
  1719. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  1720. u32 ah_signal_type)
  1721. {
  1722. u32 gpio_shift;
  1723. if (AR_DEVID_7010(ah)) {
  1724. gpio_shift = gpio;
  1725. REG_RMW(ah, AR7010_GPIO_OE,
  1726. (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
  1727. (AR7010_GPIO_OE_MASK << gpio_shift));
  1728. return;
  1729. }
  1730. ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
  1731. gpio_shift = 2 * gpio;
  1732. REG_RMW(ah,
  1733. AR_GPIO_OE_OUT,
  1734. (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
  1735. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  1736. }
  1737. EXPORT_SYMBOL(ath9k_hw_cfg_output);
  1738. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
  1739. {
  1740. if (AR_DEVID_7010(ah)) {
  1741. val = val ? 0 : 1;
  1742. REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
  1743. AR_GPIO_BIT(gpio));
  1744. return;
  1745. }
  1746. if (AR_SREV_9271(ah))
  1747. val = ~val;
  1748. REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
  1749. AR_GPIO_BIT(gpio));
  1750. }
  1751. EXPORT_SYMBOL(ath9k_hw_set_gpio);
  1752. u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
  1753. {
  1754. return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
  1755. }
  1756. EXPORT_SYMBOL(ath9k_hw_getdefantenna);
  1757. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
  1758. {
  1759. REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
  1760. }
  1761. EXPORT_SYMBOL(ath9k_hw_setantenna);
  1762. /*********************/
  1763. /* General Operation */
  1764. /*********************/
  1765. u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
  1766. {
  1767. u32 bits = REG_READ(ah, AR_RX_FILTER);
  1768. u32 phybits = REG_READ(ah, AR_PHY_ERR);
  1769. if (phybits & AR_PHY_ERR_RADAR)
  1770. bits |= ATH9K_RX_FILTER_PHYRADAR;
  1771. if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
  1772. bits |= ATH9K_RX_FILTER_PHYERR;
  1773. return bits;
  1774. }
  1775. EXPORT_SYMBOL(ath9k_hw_getrxfilter);
  1776. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
  1777. {
  1778. u32 phybits;
  1779. ENABLE_REGWRITE_BUFFER(ah);
  1780. REG_WRITE(ah, AR_RX_FILTER, bits);
  1781. phybits = 0;
  1782. if (bits & ATH9K_RX_FILTER_PHYRADAR)
  1783. phybits |= AR_PHY_ERR_RADAR;
  1784. if (bits & ATH9K_RX_FILTER_PHYERR)
  1785. phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
  1786. REG_WRITE(ah, AR_PHY_ERR, phybits);
  1787. if (phybits)
  1788. REG_WRITE(ah, AR_RXCFG,
  1789. REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
  1790. else
  1791. REG_WRITE(ah, AR_RXCFG,
  1792. REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
  1793. REGWRITE_BUFFER_FLUSH(ah);
  1794. }
  1795. EXPORT_SYMBOL(ath9k_hw_setrxfilter);
  1796. bool ath9k_hw_phy_disable(struct ath_hw *ah)
  1797. {
  1798. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
  1799. return false;
  1800. ath9k_hw_init_pll(ah, NULL);
  1801. return true;
  1802. }
  1803. EXPORT_SYMBOL(ath9k_hw_phy_disable);
  1804. bool ath9k_hw_disable(struct ath_hw *ah)
  1805. {
  1806. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1807. return false;
  1808. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
  1809. return false;
  1810. ath9k_hw_init_pll(ah, NULL);
  1811. return true;
  1812. }
  1813. EXPORT_SYMBOL(ath9k_hw_disable);
  1814. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
  1815. {
  1816. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  1817. struct ath9k_channel *chan = ah->curchan;
  1818. struct ieee80211_channel *channel = chan->chan;
  1819. regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
  1820. ah->eep_ops->set_txpower(ah, chan,
  1821. ath9k_regd_get_ctl(regulatory, chan),
  1822. channel->max_antenna_gain * 2,
  1823. channel->max_power * 2,
  1824. min((u32) MAX_RATE_POWER,
  1825. (u32) regulatory->power_limit), test);
  1826. }
  1827. EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
  1828. void ath9k_hw_setopmode(struct ath_hw *ah)
  1829. {
  1830. ath9k_hw_set_operating_mode(ah, ah->opmode);
  1831. }
  1832. EXPORT_SYMBOL(ath9k_hw_setopmode);
  1833. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
  1834. {
  1835. REG_WRITE(ah, AR_MCAST_FIL0, filter0);
  1836. REG_WRITE(ah, AR_MCAST_FIL1, filter1);
  1837. }
  1838. EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
  1839. void ath9k_hw_write_associd(struct ath_hw *ah)
  1840. {
  1841. struct ath_common *common = ath9k_hw_common(ah);
  1842. REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
  1843. REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
  1844. ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
  1845. }
  1846. EXPORT_SYMBOL(ath9k_hw_write_associd);
  1847. #define ATH9K_MAX_TSF_READ 10
  1848. u64 ath9k_hw_gettsf64(struct ath_hw *ah)
  1849. {
  1850. u32 tsf_lower, tsf_upper1, tsf_upper2;
  1851. int i;
  1852. tsf_upper1 = REG_READ(ah, AR_TSF_U32);
  1853. for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
  1854. tsf_lower = REG_READ(ah, AR_TSF_L32);
  1855. tsf_upper2 = REG_READ(ah, AR_TSF_U32);
  1856. if (tsf_upper2 == tsf_upper1)
  1857. break;
  1858. tsf_upper1 = tsf_upper2;
  1859. }
  1860. WARN_ON( i == ATH9K_MAX_TSF_READ );
  1861. return (((u64)tsf_upper1 << 32) | tsf_lower);
  1862. }
  1863. EXPORT_SYMBOL(ath9k_hw_gettsf64);
  1864. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
  1865. {
  1866. REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
  1867. REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
  1868. }
  1869. EXPORT_SYMBOL(ath9k_hw_settsf64);
  1870. void ath9k_hw_reset_tsf(struct ath_hw *ah)
  1871. {
  1872. if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
  1873. AH_TSF_WRITE_TIMEOUT))
  1874. ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
  1875. "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
  1876. REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
  1877. }
  1878. EXPORT_SYMBOL(ath9k_hw_reset_tsf);
  1879. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
  1880. {
  1881. if (setting)
  1882. ah->misc_mode |= AR_PCU_TX_ADD_TSF;
  1883. else
  1884. ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
  1885. }
  1886. EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
  1887. void ath9k_hw_set11nmac2040(struct ath_hw *ah)
  1888. {
  1889. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  1890. u32 macmode;
  1891. if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
  1892. macmode = AR_2040_JOINED_RX_CLEAR;
  1893. else
  1894. macmode = 0;
  1895. REG_WRITE(ah, AR_2040_MODE, macmode);
  1896. }
  1897. /* HW Generic timers configuration */
  1898. static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
  1899. {
  1900. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1901. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1902. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1903. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1904. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1905. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1906. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1907. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1908. {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
  1909. {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
  1910. AR_NDP2_TIMER_MODE, 0x0002},
  1911. {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
  1912. AR_NDP2_TIMER_MODE, 0x0004},
  1913. {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
  1914. AR_NDP2_TIMER_MODE, 0x0008},
  1915. {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
  1916. AR_NDP2_TIMER_MODE, 0x0010},
  1917. {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
  1918. AR_NDP2_TIMER_MODE, 0x0020},
  1919. {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
  1920. AR_NDP2_TIMER_MODE, 0x0040},
  1921. {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
  1922. AR_NDP2_TIMER_MODE, 0x0080}
  1923. };
  1924. /* HW generic timer primitives */
  1925. /* compute and clear index of rightmost 1 */
  1926. static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
  1927. {
  1928. u32 b;
  1929. b = *mask;
  1930. b &= (0-b);
  1931. *mask &= ~b;
  1932. b *= debruijn32;
  1933. b >>= 27;
  1934. return timer_table->gen_timer_index[b];
  1935. }
  1936. static u32 ath9k_hw_gettsf32(struct ath_hw *ah)
  1937. {
  1938. return REG_READ(ah, AR_TSF_L32);
  1939. }
  1940. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  1941. void (*trigger)(void *),
  1942. void (*overflow)(void *),
  1943. void *arg,
  1944. u8 timer_index)
  1945. {
  1946. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  1947. struct ath_gen_timer *timer;
  1948. timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
  1949. if (timer == NULL) {
  1950. ath_err(ath9k_hw_common(ah),
  1951. "Failed to allocate memory for hw timer[%d]\n",
  1952. timer_index);
  1953. return NULL;
  1954. }
  1955. /* allocate a hardware generic timer slot */
  1956. timer_table->timers[timer_index] = timer;
  1957. timer->index = timer_index;
  1958. timer->trigger = trigger;
  1959. timer->overflow = overflow;
  1960. timer->arg = arg;
  1961. return timer;
  1962. }
  1963. EXPORT_SYMBOL(ath_gen_timer_alloc);
  1964. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  1965. struct ath_gen_timer *timer,
  1966. u32 timer_next,
  1967. u32 timer_period)
  1968. {
  1969. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  1970. u32 tsf;
  1971. BUG_ON(!timer_period);
  1972. set_bit(timer->index, &timer_table->timer_mask.timer_bits);
  1973. tsf = ath9k_hw_gettsf32(ah);
  1974. ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
  1975. "current tsf %x period %x timer_next %x\n",
  1976. tsf, timer_period, timer_next);
  1977. /*
  1978. * Pull timer_next forward if the current TSF already passed it
  1979. * because of software latency
  1980. */
  1981. if (timer_next < tsf)
  1982. timer_next = tsf + timer_period;
  1983. /*
  1984. * Program generic timer registers
  1985. */
  1986. REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
  1987. timer_next);
  1988. REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
  1989. timer_period);
  1990. REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
  1991. gen_tmr_configuration[timer->index].mode_mask);
  1992. /* Enable both trigger and thresh interrupt masks */
  1993. REG_SET_BIT(ah, AR_IMR_S5,
  1994. (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
  1995. SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
  1996. }
  1997. EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
  1998. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
  1999. {
  2000. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2001. if ((timer->index < AR_FIRST_NDP_TIMER) ||
  2002. (timer->index >= ATH_MAX_GEN_TIMER)) {
  2003. return;
  2004. }
  2005. /* Clear generic timer enable bits. */
  2006. REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
  2007. gen_tmr_configuration[timer->index].mode_mask);
  2008. /* Disable both trigger and thresh interrupt masks */
  2009. REG_CLR_BIT(ah, AR_IMR_S5,
  2010. (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
  2011. SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
  2012. clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
  2013. }
  2014. EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
  2015. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
  2016. {
  2017. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2018. /* free the hardware generic timer slot */
  2019. timer_table->timers[timer->index] = NULL;
  2020. kfree(timer);
  2021. }
  2022. EXPORT_SYMBOL(ath_gen_timer_free);
  2023. /*
  2024. * Generic Timer Interrupts handling
  2025. */
  2026. void ath_gen_timer_isr(struct ath_hw *ah)
  2027. {
  2028. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2029. struct ath_gen_timer *timer;
  2030. struct ath_common *common = ath9k_hw_common(ah);
  2031. u32 trigger_mask, thresh_mask, index;
  2032. /* get hardware generic timer interrupt status */
  2033. trigger_mask = ah->intr_gen_timer_trigger;
  2034. thresh_mask = ah->intr_gen_timer_thresh;
  2035. trigger_mask &= timer_table->timer_mask.val;
  2036. thresh_mask &= timer_table->timer_mask.val;
  2037. trigger_mask &= ~thresh_mask;
  2038. while (thresh_mask) {
  2039. index = rightmost_index(timer_table, &thresh_mask);
  2040. timer = timer_table->timers[index];
  2041. BUG_ON(!timer);
  2042. ath_dbg(common, ATH_DBG_HWTIMER,
  2043. "TSF overflow for Gen timer %d\n", index);
  2044. timer->overflow(timer->arg);
  2045. }
  2046. while (trigger_mask) {
  2047. index = rightmost_index(timer_table, &trigger_mask);
  2048. timer = timer_table->timers[index];
  2049. BUG_ON(!timer);
  2050. ath_dbg(common, ATH_DBG_HWTIMER,
  2051. "Gen timer[%d] trigger\n", index);
  2052. timer->trigger(timer->arg);
  2053. }
  2054. }
  2055. EXPORT_SYMBOL(ath_gen_timer_isr);
  2056. /********/
  2057. /* HTC */
  2058. /********/
  2059. void ath9k_hw_htc_resetinit(struct ath_hw *ah)
  2060. {
  2061. ah->htc_reset_init = true;
  2062. }
  2063. EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
  2064. static struct {
  2065. u32 version;
  2066. const char * name;
  2067. } ath_mac_bb_names[] = {
  2068. /* Devices with external radios */
  2069. { AR_SREV_VERSION_5416_PCI, "5416" },
  2070. { AR_SREV_VERSION_5416_PCIE, "5418" },
  2071. { AR_SREV_VERSION_9100, "9100" },
  2072. { AR_SREV_VERSION_9160, "9160" },
  2073. /* Single-chip solutions */
  2074. { AR_SREV_VERSION_9280, "9280" },
  2075. { AR_SREV_VERSION_9285, "9285" },
  2076. { AR_SREV_VERSION_9287, "9287" },
  2077. { AR_SREV_VERSION_9271, "9271" },
  2078. { AR_SREV_VERSION_9300, "9300" },
  2079. { AR_SREV_VERSION_9485, "9485" },
  2080. };
  2081. /* For devices with external radios */
  2082. static struct {
  2083. u16 version;
  2084. const char * name;
  2085. } ath_rf_names[] = {
  2086. { 0, "5133" },
  2087. { AR_RAD5133_SREV_MAJOR, "5133" },
  2088. { AR_RAD5122_SREV_MAJOR, "5122" },
  2089. { AR_RAD2133_SREV_MAJOR, "2133" },
  2090. { AR_RAD2122_SREV_MAJOR, "2122" }
  2091. };
  2092. /*
  2093. * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
  2094. */
  2095. static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
  2096. {
  2097. int i;
  2098. for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
  2099. if (ath_mac_bb_names[i].version == mac_bb_version) {
  2100. return ath_mac_bb_names[i].name;
  2101. }
  2102. }
  2103. return "????";
  2104. }
  2105. /*
  2106. * Return the RF name. "????" is returned if the RF is unknown.
  2107. * Used for devices with external radios.
  2108. */
  2109. static const char *ath9k_hw_rf_name(u16 rf_version)
  2110. {
  2111. int i;
  2112. for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
  2113. if (ath_rf_names[i].version == rf_version) {
  2114. return ath_rf_names[i].name;
  2115. }
  2116. }
  2117. return "????";
  2118. }
  2119. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
  2120. {
  2121. int used;
  2122. /* chipsets >= AR9280 are single-chip */
  2123. if (AR_SREV_9280_20_OR_LATER(ah)) {
  2124. used = snprintf(hw_name, len,
  2125. "Atheros AR%s Rev:%x",
  2126. ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
  2127. ah->hw_version.macRev);
  2128. }
  2129. else {
  2130. used = snprintf(hw_name, len,
  2131. "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
  2132. ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
  2133. ah->hw_version.macRev,
  2134. ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
  2135. AR_RADIO_SREV_MAJOR)),
  2136. ah->hw_version.phyRev);
  2137. }
  2138. hw_name[used] = '\0';
  2139. }
  2140. EXPORT_SYMBOL(ath9k_hw_name);