atombios_crtc.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  48. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  49. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  50. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  57. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  58. } else if (a2 > a1) {
  59. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  60. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
  66. args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
  67. args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
  68. args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. /* fixme - fill in enc_priv for atom dac */
  81. enum radeon_tv_std tv_std = TV_STD_NTSC;
  82. bool is_tv = false, is_cv = false;
  83. struct drm_encoder *encoder;
  84. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  85. return;
  86. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  87. /* find tv std */
  88. if (encoder->crtc == crtc) {
  89. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  90. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  91. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  92. tv_std = tv_dac->tv_std;
  93. is_tv = true;
  94. }
  95. }
  96. }
  97. memset(&args, 0, sizeof(args));
  98. args.ucScaler = radeon_crtc->crtc_id;
  99. if (is_tv) {
  100. switch (tv_std) {
  101. case TV_STD_NTSC:
  102. default:
  103. args.ucTVStandard = ATOM_TV_NTSC;
  104. break;
  105. case TV_STD_PAL:
  106. args.ucTVStandard = ATOM_TV_PAL;
  107. break;
  108. case TV_STD_PAL_M:
  109. args.ucTVStandard = ATOM_TV_PALM;
  110. break;
  111. case TV_STD_PAL_60:
  112. args.ucTVStandard = ATOM_TV_PAL60;
  113. break;
  114. case TV_STD_NTSC_J:
  115. args.ucTVStandard = ATOM_TV_NTSCJ;
  116. break;
  117. case TV_STD_SCART_PAL:
  118. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  119. break;
  120. case TV_STD_SECAM:
  121. args.ucTVStandard = ATOM_TV_SECAM;
  122. break;
  123. case TV_STD_PAL_CN:
  124. args.ucTVStandard = ATOM_TV_PALCN;
  125. break;
  126. }
  127. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  128. } else if (is_cv) {
  129. args.ucTVStandard = ATOM_TV_CV;
  130. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  131. } else {
  132. switch (radeon_crtc->rmx_type) {
  133. case RMX_FULL:
  134. args.ucEnable = ATOM_SCALER_EXPANSION;
  135. break;
  136. case RMX_CENTER:
  137. args.ucEnable = ATOM_SCALER_CENTER;
  138. break;
  139. case RMX_ASPECT:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. default:
  143. if (ASIC_IS_AVIVO(rdev))
  144. args.ucEnable = ATOM_SCALER_DISABLE;
  145. else
  146. args.ucEnable = ATOM_SCALER_CENTER;
  147. break;
  148. }
  149. }
  150. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  151. if ((is_tv || is_cv)
  152. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  153. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  154. }
  155. }
  156. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  157. {
  158. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  159. struct drm_device *dev = crtc->dev;
  160. struct radeon_device *rdev = dev->dev_private;
  161. int index =
  162. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  163. ENABLE_CRTC_PS_ALLOCATION args;
  164. memset(&args, 0, sizeof(args));
  165. args.ucCRTC = radeon_crtc->crtc_id;
  166. args.ucEnable = lock;
  167. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  168. }
  169. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  170. {
  171. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  172. struct drm_device *dev = crtc->dev;
  173. struct radeon_device *rdev = dev->dev_private;
  174. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  175. ENABLE_CRTC_PS_ALLOCATION args;
  176. memset(&args, 0, sizeof(args));
  177. args.ucCRTC = radeon_crtc->crtc_id;
  178. args.ucEnable = state;
  179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  180. }
  181. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  182. {
  183. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  184. struct drm_device *dev = crtc->dev;
  185. struct radeon_device *rdev = dev->dev_private;
  186. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  187. ENABLE_CRTC_PS_ALLOCATION args;
  188. memset(&args, 0, sizeof(args));
  189. args.ucCRTC = radeon_crtc->crtc_id;
  190. args.ucEnable = state;
  191. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  192. }
  193. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  194. {
  195. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  196. struct drm_device *dev = crtc->dev;
  197. struct radeon_device *rdev = dev->dev_private;
  198. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  199. BLANK_CRTC_PS_ALLOCATION args;
  200. memset(&args, 0, sizeof(args));
  201. args.ucCRTC = radeon_crtc->crtc_id;
  202. args.ucBlanking = state;
  203. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  204. }
  205. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  206. {
  207. struct drm_device *dev = crtc->dev;
  208. struct radeon_device *rdev = dev->dev_private;
  209. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  210. switch (mode) {
  211. case DRM_MODE_DPMS_ON:
  212. radeon_crtc->enabled = true;
  213. /* adjust pm to dpms changes BEFORE enabling crtcs */
  214. radeon_pm_compute_clocks(rdev);
  215. atombios_enable_crtc(crtc, ATOM_ENABLE);
  216. if (ASIC_IS_DCE3(rdev))
  217. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  218. atombios_blank_crtc(crtc, ATOM_DISABLE);
  219. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  220. radeon_crtc_load_lut(crtc);
  221. break;
  222. case DRM_MODE_DPMS_STANDBY:
  223. case DRM_MODE_DPMS_SUSPEND:
  224. case DRM_MODE_DPMS_OFF:
  225. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  226. if (radeon_crtc->enabled)
  227. atombios_blank_crtc(crtc, ATOM_ENABLE);
  228. if (ASIC_IS_DCE3(rdev))
  229. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  230. atombios_enable_crtc(crtc, ATOM_DISABLE);
  231. radeon_crtc->enabled = false;
  232. /* adjust pm to dpms changes AFTER disabling crtcs */
  233. radeon_pm_compute_clocks(rdev);
  234. break;
  235. }
  236. }
  237. static void
  238. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  239. struct drm_display_mode *mode)
  240. {
  241. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  242. struct drm_device *dev = crtc->dev;
  243. struct radeon_device *rdev = dev->dev_private;
  244. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  245. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  246. u16 misc = 0;
  247. memset(&args, 0, sizeof(args));
  248. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  249. args.usH_Blanking_Time =
  250. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  251. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  252. args.usV_Blanking_Time =
  253. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  254. args.usH_SyncOffset =
  255. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  256. args.usH_SyncWidth =
  257. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  258. args.usV_SyncOffset =
  259. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  260. args.usV_SyncWidth =
  261. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  262. args.ucH_Border = radeon_crtc->h_border;
  263. args.ucV_Border = radeon_crtc->v_border;
  264. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  265. misc |= ATOM_VSYNC_POLARITY;
  266. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  267. misc |= ATOM_HSYNC_POLARITY;
  268. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  269. misc |= ATOM_COMPOSITESYNC;
  270. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  271. misc |= ATOM_INTERLACE;
  272. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  273. misc |= ATOM_DOUBLE_CLOCK_MODE;
  274. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  275. args.ucCRTC = radeon_crtc->crtc_id;
  276. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  277. }
  278. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  279. struct drm_display_mode *mode)
  280. {
  281. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  282. struct drm_device *dev = crtc->dev;
  283. struct radeon_device *rdev = dev->dev_private;
  284. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  285. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  286. u16 misc = 0;
  287. memset(&args, 0, sizeof(args));
  288. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  289. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  290. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  291. args.usH_SyncWidth =
  292. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  293. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  294. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  295. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  296. args.usV_SyncWidth =
  297. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  298. args.ucOverscanRight = radeon_crtc->h_border;
  299. args.ucOverscanLeft = radeon_crtc->h_border;
  300. args.ucOverscanBottom = radeon_crtc->v_border;
  301. args.ucOverscanTop = radeon_crtc->v_border;
  302. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  303. misc |= ATOM_VSYNC_POLARITY;
  304. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  305. misc |= ATOM_HSYNC_POLARITY;
  306. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  307. misc |= ATOM_COMPOSITESYNC;
  308. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  309. misc |= ATOM_INTERLACE;
  310. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  311. misc |= ATOM_DOUBLE_CLOCK_MODE;
  312. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  313. args.ucCRTC = radeon_crtc->crtc_id;
  314. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  315. }
  316. static void atombios_disable_ss(struct drm_crtc *crtc)
  317. {
  318. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  319. struct drm_device *dev = crtc->dev;
  320. struct radeon_device *rdev = dev->dev_private;
  321. u32 ss_cntl;
  322. if (ASIC_IS_DCE4(rdev)) {
  323. switch (radeon_crtc->pll_id) {
  324. case ATOM_PPLL1:
  325. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  326. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  327. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  328. break;
  329. case ATOM_PPLL2:
  330. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  331. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  332. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  333. break;
  334. case ATOM_DCPLL:
  335. case ATOM_PPLL_INVALID:
  336. return;
  337. }
  338. } else if (ASIC_IS_AVIVO(rdev)) {
  339. switch (radeon_crtc->pll_id) {
  340. case ATOM_PPLL1:
  341. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  342. ss_cntl &= ~1;
  343. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  344. break;
  345. case ATOM_PPLL2:
  346. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  347. ss_cntl &= ~1;
  348. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  349. break;
  350. case ATOM_DCPLL:
  351. case ATOM_PPLL_INVALID:
  352. return;
  353. }
  354. }
  355. }
  356. union atom_enable_ss {
  357. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  358. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  359. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  360. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  361. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
  362. };
  363. static void atombios_crtc_program_ss(struct drm_crtc *crtc,
  364. int enable,
  365. int pll_id,
  366. struct radeon_atom_ss *ss)
  367. {
  368. struct drm_device *dev = crtc->dev;
  369. struct radeon_device *rdev = dev->dev_private;
  370. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  371. union atom_enable_ss args;
  372. memset(&args, 0, sizeof(args));
  373. if (ASIC_IS_DCE5(rdev)) {
  374. args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
  375. args.v3.ucSpreadSpectrumType = ss->type;
  376. switch (pll_id) {
  377. case ATOM_PPLL1:
  378. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
  379. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  380. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  381. break;
  382. case ATOM_PPLL2:
  383. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
  384. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  385. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  386. break;
  387. case ATOM_DCPLL:
  388. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
  389. args.v3.usSpreadSpectrumAmount = cpu_to_le16(0);
  390. args.v3.usSpreadSpectrumStep = cpu_to_le16(0);
  391. break;
  392. case ATOM_PPLL_INVALID:
  393. return;
  394. }
  395. args.v2.ucEnable = enable;
  396. } else if (ASIC_IS_DCE4(rdev)) {
  397. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  398. args.v2.ucSpreadSpectrumType = ss->type;
  399. switch (pll_id) {
  400. case ATOM_PPLL1:
  401. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  402. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  403. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  404. break;
  405. case ATOM_PPLL2:
  406. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  407. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  408. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  409. break;
  410. case ATOM_DCPLL:
  411. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  412. args.v2.usSpreadSpectrumAmount = cpu_to_le16(0);
  413. args.v2.usSpreadSpectrumStep = cpu_to_le16(0);
  414. break;
  415. case ATOM_PPLL_INVALID:
  416. return;
  417. }
  418. args.v2.ucEnable = enable;
  419. } else if (ASIC_IS_DCE3(rdev)) {
  420. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  421. args.v1.ucSpreadSpectrumType = ss->type;
  422. args.v1.ucSpreadSpectrumStep = ss->step;
  423. args.v1.ucSpreadSpectrumDelay = ss->delay;
  424. args.v1.ucSpreadSpectrumRange = ss->range;
  425. args.v1.ucPpll = pll_id;
  426. args.v1.ucEnable = enable;
  427. } else if (ASIC_IS_AVIVO(rdev)) {
  428. if (enable == ATOM_DISABLE) {
  429. atombios_disable_ss(crtc);
  430. return;
  431. }
  432. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  433. args.lvds_ss_2.ucSpreadSpectrumType = ss->type;
  434. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  435. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  436. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  437. args.lvds_ss_2.ucEnable = enable;
  438. } else {
  439. if (enable == ATOM_DISABLE) {
  440. atombios_disable_ss(crtc);
  441. return;
  442. }
  443. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  444. args.lvds_ss.ucSpreadSpectrumType = ss->type;
  445. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  446. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  447. args.lvds_ss.ucEnable = enable;
  448. }
  449. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  450. }
  451. union adjust_pixel_clock {
  452. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  453. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  454. };
  455. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  456. struct drm_display_mode *mode,
  457. struct radeon_pll *pll,
  458. bool ss_enabled,
  459. struct radeon_atom_ss *ss)
  460. {
  461. struct drm_device *dev = crtc->dev;
  462. struct radeon_device *rdev = dev->dev_private;
  463. struct drm_encoder *encoder = NULL;
  464. struct radeon_encoder *radeon_encoder = NULL;
  465. u32 adjusted_clock = mode->clock;
  466. int encoder_mode = 0;
  467. u32 dp_clock = mode->clock;
  468. int bpc = 8;
  469. /* reset the pll flags */
  470. pll->flags = 0;
  471. if (ASIC_IS_AVIVO(rdev)) {
  472. if ((rdev->family == CHIP_RS600) ||
  473. (rdev->family == CHIP_RS690) ||
  474. (rdev->family == CHIP_RS740))
  475. pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  476. RADEON_PLL_PREFER_CLOSEST_LOWER);
  477. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  478. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  479. else
  480. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  481. if (rdev->family < CHIP_RV770)
  482. pll->flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
  483. } else {
  484. pll->flags |= RADEON_PLL_LEGACY;
  485. if (mode->clock > 200000) /* range limits??? */
  486. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  487. else
  488. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  489. }
  490. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  491. if (encoder->crtc == crtc) {
  492. radeon_encoder = to_radeon_encoder(encoder);
  493. encoder_mode = atombios_get_encoder_mode(encoder);
  494. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  495. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  496. if (connector) {
  497. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  498. struct radeon_connector_atom_dig *dig_connector =
  499. radeon_connector->con_priv;
  500. dp_clock = dig_connector->dp_clock;
  501. }
  502. }
  503. /* use recommended ref_div for ss */
  504. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  505. if (ss_enabled) {
  506. if (ss->refdiv) {
  507. pll->flags |= RADEON_PLL_USE_REF_DIV;
  508. pll->reference_div = ss->refdiv;
  509. if (ASIC_IS_AVIVO(rdev))
  510. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  511. }
  512. }
  513. }
  514. if (ASIC_IS_AVIVO(rdev)) {
  515. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  516. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  517. adjusted_clock = mode->clock * 2;
  518. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  519. pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  520. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  521. pll->flags |= RADEON_PLL_IS_LCD;
  522. } else {
  523. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  524. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  525. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  526. pll->flags |= RADEON_PLL_USE_REF_DIV;
  527. }
  528. break;
  529. }
  530. }
  531. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  532. * accordingly based on the encoder/transmitter to work around
  533. * special hw requirements.
  534. */
  535. if (ASIC_IS_DCE3(rdev)) {
  536. union adjust_pixel_clock args;
  537. u8 frev, crev;
  538. int index;
  539. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  540. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  541. &crev))
  542. return adjusted_clock;
  543. memset(&args, 0, sizeof(args));
  544. switch (frev) {
  545. case 1:
  546. switch (crev) {
  547. case 1:
  548. case 2:
  549. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  550. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  551. args.v1.ucEncodeMode = encoder_mode;
  552. if (ss_enabled)
  553. args.v1.ucConfig |=
  554. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  555. atom_execute_table(rdev->mode_info.atom_context,
  556. index, (uint32_t *)&args);
  557. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  558. break;
  559. case 3:
  560. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  561. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  562. args.v3.sInput.ucEncodeMode = encoder_mode;
  563. args.v3.sInput.ucDispPllConfig = 0;
  564. if (ss_enabled)
  565. args.v3.sInput.ucDispPllConfig |=
  566. DISPPLL_CONFIG_SS_ENABLE;
  567. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  568. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  569. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  570. args.v3.sInput.ucDispPllConfig |=
  571. DISPPLL_CONFIG_COHERENT_MODE;
  572. /* 16200 or 27000 */
  573. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  574. } else {
  575. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  576. /* deep color support */
  577. args.v3.sInput.usPixelClock =
  578. cpu_to_le16((mode->clock * bpc / 8) / 10);
  579. }
  580. if (dig->coherent_mode)
  581. args.v3.sInput.ucDispPllConfig |=
  582. DISPPLL_CONFIG_COHERENT_MODE;
  583. if (mode->clock > 165000)
  584. args.v3.sInput.ucDispPllConfig |=
  585. DISPPLL_CONFIG_DUAL_LINK;
  586. }
  587. } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  588. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  589. args.v3.sInput.ucDispPllConfig |=
  590. DISPPLL_CONFIG_COHERENT_MODE;
  591. /* 16200 or 27000 */
  592. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  593. } else if (encoder_mode != ATOM_ENCODER_MODE_LVDS) {
  594. if (mode->clock > 165000)
  595. args.v3.sInput.ucDispPllConfig |=
  596. DISPPLL_CONFIG_DUAL_LINK;
  597. }
  598. }
  599. atom_execute_table(rdev->mode_info.atom_context,
  600. index, (uint32_t *)&args);
  601. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  602. if (args.v3.sOutput.ucRefDiv) {
  603. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  604. pll->flags |= RADEON_PLL_USE_REF_DIV;
  605. pll->reference_div = args.v3.sOutput.ucRefDiv;
  606. }
  607. if (args.v3.sOutput.ucPostDiv) {
  608. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  609. pll->flags |= RADEON_PLL_USE_POST_DIV;
  610. pll->post_div = args.v3.sOutput.ucPostDiv;
  611. }
  612. break;
  613. default:
  614. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  615. return adjusted_clock;
  616. }
  617. break;
  618. default:
  619. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  620. return adjusted_clock;
  621. }
  622. }
  623. return adjusted_clock;
  624. }
  625. union set_pixel_clock {
  626. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  627. PIXEL_CLOCK_PARAMETERS v1;
  628. PIXEL_CLOCK_PARAMETERS_V2 v2;
  629. PIXEL_CLOCK_PARAMETERS_V3 v3;
  630. PIXEL_CLOCK_PARAMETERS_V5 v5;
  631. PIXEL_CLOCK_PARAMETERS_V6 v6;
  632. };
  633. /* on DCE5, make sure the voltage is high enough to support the
  634. * required disp clk.
  635. */
  636. static void atombios_crtc_set_dcpll(struct drm_crtc *crtc,
  637. u32 dispclk)
  638. {
  639. struct drm_device *dev = crtc->dev;
  640. struct radeon_device *rdev = dev->dev_private;
  641. u8 frev, crev;
  642. int index;
  643. union set_pixel_clock args;
  644. memset(&args, 0, sizeof(args));
  645. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  646. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  647. &crev))
  648. return;
  649. switch (frev) {
  650. case 1:
  651. switch (crev) {
  652. case 5:
  653. /* if the default dcpll clock is specified,
  654. * SetPixelClock provides the dividers
  655. */
  656. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  657. args.v5.usPixelClock = cpu_to_le16(dispclk);
  658. args.v5.ucPpll = ATOM_DCPLL;
  659. break;
  660. case 6:
  661. /* if the default dcpll clock is specified,
  662. * SetPixelClock provides the dividers
  663. */
  664. args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
  665. args.v6.ucPpll = ATOM_DCPLL;
  666. break;
  667. default:
  668. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  669. return;
  670. }
  671. break;
  672. default:
  673. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  674. return;
  675. }
  676. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  677. }
  678. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  679. int crtc_id,
  680. int pll_id,
  681. u32 encoder_mode,
  682. u32 encoder_id,
  683. u32 clock,
  684. u32 ref_div,
  685. u32 fb_div,
  686. u32 frac_fb_div,
  687. u32 post_div)
  688. {
  689. struct drm_device *dev = crtc->dev;
  690. struct radeon_device *rdev = dev->dev_private;
  691. u8 frev, crev;
  692. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  693. union set_pixel_clock args;
  694. memset(&args, 0, sizeof(args));
  695. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  696. &crev))
  697. return;
  698. switch (frev) {
  699. case 1:
  700. switch (crev) {
  701. case 1:
  702. if (clock == ATOM_DISABLE)
  703. return;
  704. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  705. args.v1.usRefDiv = cpu_to_le16(ref_div);
  706. args.v1.usFbDiv = cpu_to_le16(fb_div);
  707. args.v1.ucFracFbDiv = frac_fb_div;
  708. args.v1.ucPostDiv = post_div;
  709. args.v1.ucPpll = pll_id;
  710. args.v1.ucCRTC = crtc_id;
  711. args.v1.ucRefDivSrc = 1;
  712. break;
  713. case 2:
  714. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  715. args.v2.usRefDiv = cpu_to_le16(ref_div);
  716. args.v2.usFbDiv = cpu_to_le16(fb_div);
  717. args.v2.ucFracFbDiv = frac_fb_div;
  718. args.v2.ucPostDiv = post_div;
  719. args.v2.ucPpll = pll_id;
  720. args.v2.ucCRTC = crtc_id;
  721. args.v2.ucRefDivSrc = 1;
  722. break;
  723. case 3:
  724. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  725. args.v3.usRefDiv = cpu_to_le16(ref_div);
  726. args.v3.usFbDiv = cpu_to_le16(fb_div);
  727. args.v3.ucFracFbDiv = frac_fb_div;
  728. args.v3.ucPostDiv = post_div;
  729. args.v3.ucPpll = pll_id;
  730. args.v3.ucMiscInfo = (pll_id << 2);
  731. args.v3.ucTransmitterId = encoder_id;
  732. args.v3.ucEncoderMode = encoder_mode;
  733. break;
  734. case 5:
  735. args.v5.ucCRTC = crtc_id;
  736. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  737. args.v5.ucRefDiv = ref_div;
  738. args.v5.usFbDiv = cpu_to_le16(fb_div);
  739. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  740. args.v5.ucPostDiv = post_div;
  741. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  742. args.v5.ucTransmitterID = encoder_id;
  743. args.v5.ucEncoderMode = encoder_mode;
  744. args.v5.ucPpll = pll_id;
  745. break;
  746. case 6:
  747. args.v6.ulCrtcPclkFreq.ucCRTC = crtc_id;
  748. args.v6.ulCrtcPclkFreq.ulPixelClock = cpu_to_le32(clock / 10);
  749. args.v6.ucRefDiv = ref_div;
  750. args.v6.usFbDiv = cpu_to_le16(fb_div);
  751. args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  752. args.v6.ucPostDiv = post_div;
  753. args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
  754. args.v6.ucTransmitterID = encoder_id;
  755. args.v6.ucEncoderMode = encoder_mode;
  756. args.v6.ucPpll = pll_id;
  757. break;
  758. default:
  759. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  760. return;
  761. }
  762. break;
  763. default:
  764. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  765. return;
  766. }
  767. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  768. }
  769. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  770. {
  771. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  772. struct drm_device *dev = crtc->dev;
  773. struct radeon_device *rdev = dev->dev_private;
  774. struct drm_encoder *encoder = NULL;
  775. struct radeon_encoder *radeon_encoder = NULL;
  776. u32 pll_clock = mode->clock;
  777. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  778. struct radeon_pll *pll;
  779. u32 adjusted_clock;
  780. int encoder_mode = 0;
  781. struct radeon_atom_ss ss;
  782. bool ss_enabled = false;
  783. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  784. if (encoder->crtc == crtc) {
  785. radeon_encoder = to_radeon_encoder(encoder);
  786. encoder_mode = atombios_get_encoder_mode(encoder);
  787. break;
  788. }
  789. }
  790. if (!radeon_encoder)
  791. return;
  792. switch (radeon_crtc->pll_id) {
  793. case ATOM_PPLL1:
  794. pll = &rdev->clock.p1pll;
  795. break;
  796. case ATOM_PPLL2:
  797. pll = &rdev->clock.p2pll;
  798. break;
  799. case ATOM_DCPLL:
  800. case ATOM_PPLL_INVALID:
  801. default:
  802. pll = &rdev->clock.dcpll;
  803. break;
  804. }
  805. if (radeon_encoder->active_device &
  806. (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  807. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  808. struct drm_connector *connector =
  809. radeon_get_connector_for_encoder(encoder);
  810. struct radeon_connector *radeon_connector =
  811. to_radeon_connector(connector);
  812. struct radeon_connector_atom_dig *dig_connector =
  813. radeon_connector->con_priv;
  814. int dp_clock;
  815. switch (encoder_mode) {
  816. case ATOM_ENCODER_MODE_DP:
  817. /* DP/eDP */
  818. dp_clock = dig_connector->dp_clock / 10;
  819. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  820. if (ASIC_IS_DCE4(rdev))
  821. ss_enabled =
  822. radeon_atombios_get_asic_ss_info(rdev, &ss,
  823. dig->lcd_ss_id,
  824. dp_clock);
  825. else
  826. ss_enabled =
  827. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  828. dig->lcd_ss_id);
  829. } else {
  830. if (ASIC_IS_DCE4(rdev))
  831. ss_enabled =
  832. radeon_atombios_get_asic_ss_info(rdev, &ss,
  833. ASIC_INTERNAL_SS_ON_DP,
  834. dp_clock);
  835. else {
  836. if (dp_clock == 16200) {
  837. ss_enabled =
  838. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  839. ATOM_DP_SS_ID2);
  840. if (!ss_enabled)
  841. ss_enabled =
  842. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  843. ATOM_DP_SS_ID1);
  844. } else
  845. ss_enabled =
  846. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  847. ATOM_DP_SS_ID1);
  848. }
  849. }
  850. break;
  851. case ATOM_ENCODER_MODE_LVDS:
  852. if (ASIC_IS_DCE4(rdev))
  853. ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  854. dig->lcd_ss_id,
  855. mode->clock / 10);
  856. else
  857. ss_enabled = radeon_atombios_get_ppll_ss_info(rdev, &ss,
  858. dig->lcd_ss_id);
  859. break;
  860. case ATOM_ENCODER_MODE_DVI:
  861. if (ASIC_IS_DCE4(rdev))
  862. ss_enabled =
  863. radeon_atombios_get_asic_ss_info(rdev, &ss,
  864. ASIC_INTERNAL_SS_ON_TMDS,
  865. mode->clock / 10);
  866. break;
  867. case ATOM_ENCODER_MODE_HDMI:
  868. if (ASIC_IS_DCE4(rdev))
  869. ss_enabled =
  870. radeon_atombios_get_asic_ss_info(rdev, &ss,
  871. ASIC_INTERNAL_SS_ON_HDMI,
  872. mode->clock / 10);
  873. break;
  874. default:
  875. break;
  876. }
  877. }
  878. /* adjust pixel clock as needed */
  879. adjusted_clock = atombios_adjust_pll(crtc, mode, pll, ss_enabled, &ss);
  880. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  881. /* TV seems to prefer the legacy algo on some boards */
  882. radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  883. &ref_div, &post_div);
  884. else if (ASIC_IS_AVIVO(rdev))
  885. radeon_compute_pll_avivo(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  886. &ref_div, &post_div);
  887. else
  888. radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  889. &ref_div, &post_div);
  890. atombios_crtc_program_ss(crtc, ATOM_DISABLE, radeon_crtc->pll_id, &ss);
  891. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  892. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  893. ref_div, fb_div, frac_fb_div, post_div);
  894. if (ss_enabled) {
  895. /* calculate ss amount and step size */
  896. if (ASIC_IS_DCE4(rdev)) {
  897. u32 step_size;
  898. u32 amount = (((fb_div * 10) + frac_fb_div) * ss.percentage) / 10000;
  899. ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  900. ss.amount |= ((amount - (ss.amount * 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  901. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  902. if (ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  903. step_size = (4 * amount * ref_div * (ss.rate * 2048)) /
  904. (125 * 25 * pll->reference_freq / 100);
  905. else
  906. step_size = (2 * amount * ref_div * (ss.rate * 2048)) /
  907. (125 * 25 * pll->reference_freq / 100);
  908. ss.step = step_size;
  909. }
  910. atombios_crtc_program_ss(crtc, ATOM_ENABLE, radeon_crtc->pll_id, &ss);
  911. }
  912. }
  913. static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
  914. struct drm_framebuffer *fb,
  915. int x, int y, int atomic)
  916. {
  917. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  918. struct drm_device *dev = crtc->dev;
  919. struct radeon_device *rdev = dev->dev_private;
  920. struct radeon_framebuffer *radeon_fb;
  921. struct drm_framebuffer *target_fb;
  922. struct drm_gem_object *obj;
  923. struct radeon_bo *rbo;
  924. uint64_t fb_location;
  925. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  926. u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
  927. u32 tmp;
  928. int r;
  929. /* no fb bound */
  930. if (!atomic && !crtc->fb) {
  931. DRM_DEBUG_KMS("No FB bound\n");
  932. return 0;
  933. }
  934. if (atomic) {
  935. radeon_fb = to_radeon_framebuffer(fb);
  936. target_fb = fb;
  937. }
  938. else {
  939. radeon_fb = to_radeon_framebuffer(crtc->fb);
  940. target_fb = crtc->fb;
  941. }
  942. /* If atomic, assume fb object is pinned & idle & fenced and
  943. * just update base pointers
  944. */
  945. obj = radeon_fb->obj;
  946. rbo = gem_to_radeon_bo(obj);
  947. r = radeon_bo_reserve(rbo, false);
  948. if (unlikely(r != 0))
  949. return r;
  950. if (atomic)
  951. fb_location = radeon_bo_gpu_offset(rbo);
  952. else {
  953. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  954. if (unlikely(r != 0)) {
  955. radeon_bo_unreserve(rbo);
  956. return -EINVAL;
  957. }
  958. }
  959. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  960. radeon_bo_unreserve(rbo);
  961. switch (target_fb->bits_per_pixel) {
  962. case 8:
  963. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  964. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  965. break;
  966. case 15:
  967. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  968. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  969. break;
  970. case 16:
  971. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  972. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  973. #ifdef __BIG_ENDIAN
  974. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  975. #endif
  976. break;
  977. case 24:
  978. case 32:
  979. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  980. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  981. #ifdef __BIG_ENDIAN
  982. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  983. #endif
  984. break;
  985. default:
  986. DRM_ERROR("Unsupported screen depth %d\n",
  987. target_fb->bits_per_pixel);
  988. return -EINVAL;
  989. }
  990. if (tiling_flags & RADEON_TILING_MACRO)
  991. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  992. else if (tiling_flags & RADEON_TILING_MICRO)
  993. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  994. switch (radeon_crtc->crtc_id) {
  995. case 0:
  996. WREG32(AVIVO_D1VGA_CONTROL, 0);
  997. break;
  998. case 1:
  999. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1000. break;
  1001. case 2:
  1002. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1003. break;
  1004. case 3:
  1005. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1006. break;
  1007. case 4:
  1008. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1009. break;
  1010. case 5:
  1011. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1012. break;
  1013. default:
  1014. break;
  1015. }
  1016. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1017. upper_32_bits(fb_location));
  1018. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1019. upper_32_bits(fb_location));
  1020. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1021. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1022. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1023. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1024. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1025. WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1026. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1027. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1028. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1029. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1030. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1031. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1032. fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
  1033. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1034. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1035. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1036. crtc->mode.vdisplay);
  1037. x &= ~3;
  1038. y &= ~1;
  1039. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  1040. (x << 16) | y);
  1041. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1042. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  1043. /* pageflip setup */
  1044. /* make sure flip is at vb rather than hb */
  1045. tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1046. tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1047. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1048. /* set pageflip to happen anywhere in vblank interval */
  1049. WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1050. if (!atomic && fb && fb != crtc->fb) {
  1051. radeon_fb = to_radeon_framebuffer(fb);
  1052. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1053. r = radeon_bo_reserve(rbo, false);
  1054. if (unlikely(r != 0))
  1055. return r;
  1056. radeon_bo_unpin(rbo);
  1057. radeon_bo_unreserve(rbo);
  1058. }
  1059. /* Bytes per pixel may have changed */
  1060. radeon_bandwidth_update(rdev);
  1061. return 0;
  1062. }
  1063. static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
  1064. struct drm_framebuffer *fb,
  1065. int x, int y, int atomic)
  1066. {
  1067. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1068. struct drm_device *dev = crtc->dev;
  1069. struct radeon_device *rdev = dev->dev_private;
  1070. struct radeon_framebuffer *radeon_fb;
  1071. struct drm_gem_object *obj;
  1072. struct radeon_bo *rbo;
  1073. struct drm_framebuffer *target_fb;
  1074. uint64_t fb_location;
  1075. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1076. u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
  1077. u32 tmp;
  1078. int r;
  1079. /* no fb bound */
  1080. if (!atomic && !crtc->fb) {
  1081. DRM_DEBUG_KMS("No FB bound\n");
  1082. return 0;
  1083. }
  1084. if (atomic) {
  1085. radeon_fb = to_radeon_framebuffer(fb);
  1086. target_fb = fb;
  1087. }
  1088. else {
  1089. radeon_fb = to_radeon_framebuffer(crtc->fb);
  1090. target_fb = crtc->fb;
  1091. }
  1092. obj = radeon_fb->obj;
  1093. rbo = gem_to_radeon_bo(obj);
  1094. r = radeon_bo_reserve(rbo, false);
  1095. if (unlikely(r != 0))
  1096. return r;
  1097. /* If atomic, assume fb object is pinned & idle & fenced and
  1098. * just update base pointers
  1099. */
  1100. if (atomic)
  1101. fb_location = radeon_bo_gpu_offset(rbo);
  1102. else {
  1103. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1104. if (unlikely(r != 0)) {
  1105. radeon_bo_unreserve(rbo);
  1106. return -EINVAL;
  1107. }
  1108. }
  1109. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1110. radeon_bo_unreserve(rbo);
  1111. switch (target_fb->bits_per_pixel) {
  1112. case 8:
  1113. fb_format =
  1114. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1115. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1116. break;
  1117. case 15:
  1118. fb_format =
  1119. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1120. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1121. break;
  1122. case 16:
  1123. fb_format =
  1124. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1125. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1126. #ifdef __BIG_ENDIAN
  1127. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1128. #endif
  1129. break;
  1130. case 24:
  1131. case 32:
  1132. fb_format =
  1133. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1134. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1135. #ifdef __BIG_ENDIAN
  1136. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1137. #endif
  1138. break;
  1139. default:
  1140. DRM_ERROR("Unsupported screen depth %d\n",
  1141. target_fb->bits_per_pixel);
  1142. return -EINVAL;
  1143. }
  1144. if (rdev->family >= CHIP_R600) {
  1145. if (tiling_flags & RADEON_TILING_MACRO)
  1146. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1147. else if (tiling_flags & RADEON_TILING_MICRO)
  1148. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1149. } else {
  1150. if (tiling_flags & RADEON_TILING_MACRO)
  1151. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1152. if (tiling_flags & RADEON_TILING_MICRO)
  1153. fb_format |= AVIVO_D1GRPH_TILED;
  1154. }
  1155. if (radeon_crtc->crtc_id == 0)
  1156. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1157. else
  1158. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1159. if (rdev->family >= CHIP_RV770) {
  1160. if (radeon_crtc->crtc_id) {
  1161. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1162. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1163. } else {
  1164. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1165. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1166. }
  1167. }
  1168. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1169. (u32) fb_location);
  1170. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1171. radeon_crtc->crtc_offset, (u32) fb_location);
  1172. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1173. if (rdev->family >= CHIP_R600)
  1174. WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1175. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1176. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1177. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1178. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1179. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1180. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1181. fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
  1182. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1183. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1184. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1185. crtc->mode.vdisplay);
  1186. x &= ~3;
  1187. y &= ~1;
  1188. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1189. (x << 16) | y);
  1190. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1191. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  1192. /* pageflip setup */
  1193. /* make sure flip is at vb rather than hb */
  1194. tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1195. tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1196. WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1197. /* set pageflip to happen anywhere in vblank interval */
  1198. WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1199. if (!atomic && fb && fb != crtc->fb) {
  1200. radeon_fb = to_radeon_framebuffer(fb);
  1201. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1202. r = radeon_bo_reserve(rbo, false);
  1203. if (unlikely(r != 0))
  1204. return r;
  1205. radeon_bo_unpin(rbo);
  1206. radeon_bo_unreserve(rbo);
  1207. }
  1208. /* Bytes per pixel may have changed */
  1209. radeon_bandwidth_update(rdev);
  1210. return 0;
  1211. }
  1212. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1213. struct drm_framebuffer *old_fb)
  1214. {
  1215. struct drm_device *dev = crtc->dev;
  1216. struct radeon_device *rdev = dev->dev_private;
  1217. if (ASIC_IS_DCE4(rdev))
  1218. return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1219. else if (ASIC_IS_AVIVO(rdev))
  1220. return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1221. else
  1222. return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1223. }
  1224. int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  1225. struct drm_framebuffer *fb,
  1226. int x, int y, enum mode_set_atomic state)
  1227. {
  1228. struct drm_device *dev = crtc->dev;
  1229. struct radeon_device *rdev = dev->dev_private;
  1230. if (ASIC_IS_DCE4(rdev))
  1231. return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
  1232. else if (ASIC_IS_AVIVO(rdev))
  1233. return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
  1234. else
  1235. return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
  1236. }
  1237. /* properly set additional regs when using atombios */
  1238. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1239. {
  1240. struct drm_device *dev = crtc->dev;
  1241. struct radeon_device *rdev = dev->dev_private;
  1242. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1243. u32 disp_merge_cntl;
  1244. switch (radeon_crtc->crtc_id) {
  1245. case 0:
  1246. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1247. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1248. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1249. break;
  1250. case 1:
  1251. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1252. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1253. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1254. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1255. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1256. break;
  1257. }
  1258. }
  1259. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1260. {
  1261. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1262. struct drm_device *dev = crtc->dev;
  1263. struct radeon_device *rdev = dev->dev_private;
  1264. struct drm_encoder *test_encoder;
  1265. struct drm_crtc *test_crtc;
  1266. uint32_t pll_in_use = 0;
  1267. if (ASIC_IS_DCE4(rdev)) {
  1268. /* if crtc is driving DP and we have an ext clock, use that */
  1269. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1270. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1271. if (atombios_get_encoder_mode(test_encoder) == ATOM_ENCODER_MODE_DP) {
  1272. if (rdev->clock.dp_extclk)
  1273. return ATOM_PPLL_INVALID;
  1274. }
  1275. }
  1276. }
  1277. /* otherwise, pick one of the plls */
  1278. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1279. struct radeon_crtc *radeon_test_crtc;
  1280. if (crtc == test_crtc)
  1281. continue;
  1282. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1283. if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
  1284. (radeon_test_crtc->pll_id <= ATOM_PPLL2))
  1285. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1286. }
  1287. if (!(pll_in_use & 1))
  1288. return ATOM_PPLL1;
  1289. return ATOM_PPLL2;
  1290. } else
  1291. return radeon_crtc->crtc_id;
  1292. }
  1293. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1294. struct drm_display_mode *mode,
  1295. struct drm_display_mode *adjusted_mode,
  1296. int x, int y, struct drm_framebuffer *old_fb)
  1297. {
  1298. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1299. struct drm_device *dev = crtc->dev;
  1300. struct radeon_device *rdev = dev->dev_private;
  1301. struct drm_encoder *encoder;
  1302. bool is_tvcv = false;
  1303. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1304. /* find tv std */
  1305. if (encoder->crtc == crtc) {
  1306. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1307. if (radeon_encoder->active_device &
  1308. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1309. is_tvcv = true;
  1310. }
  1311. }
  1312. /* always set DCPLL */
  1313. if (ASIC_IS_DCE4(rdev)) {
  1314. struct radeon_atom_ss ss;
  1315. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1316. ASIC_INTERNAL_SS_ON_DCPLL,
  1317. rdev->clock.default_dispclk);
  1318. if (ss_enabled)
  1319. atombios_crtc_program_ss(crtc, ATOM_DISABLE, ATOM_DCPLL, &ss);
  1320. /* XXX: DCE5, make sure voltage, dispclk is high enough */
  1321. atombios_crtc_set_dcpll(crtc, rdev->clock.default_dispclk);
  1322. if (ss_enabled)
  1323. atombios_crtc_program_ss(crtc, ATOM_ENABLE, ATOM_DCPLL, &ss);
  1324. }
  1325. atombios_crtc_set_pll(crtc, adjusted_mode);
  1326. if (ASIC_IS_DCE4(rdev))
  1327. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1328. else if (ASIC_IS_AVIVO(rdev)) {
  1329. if (is_tvcv)
  1330. atombios_crtc_set_timing(crtc, adjusted_mode);
  1331. else
  1332. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1333. } else {
  1334. atombios_crtc_set_timing(crtc, adjusted_mode);
  1335. if (radeon_crtc->crtc_id == 0)
  1336. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1337. radeon_legacy_atom_fixup(crtc);
  1338. }
  1339. atombios_crtc_set_base(crtc, x, y, old_fb);
  1340. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1341. atombios_scaler_setup(crtc);
  1342. return 0;
  1343. }
  1344. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1345. struct drm_display_mode *mode,
  1346. struct drm_display_mode *adjusted_mode)
  1347. {
  1348. struct drm_device *dev = crtc->dev;
  1349. struct radeon_device *rdev = dev->dev_private;
  1350. /* adjust pm to upcoming mode change */
  1351. radeon_pm_compute_clocks(rdev);
  1352. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1353. return false;
  1354. return true;
  1355. }
  1356. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1357. {
  1358. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1359. /* pick pll */
  1360. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1361. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1362. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1363. }
  1364. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1365. {
  1366. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1367. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1368. }
  1369. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1370. {
  1371. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1372. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1373. switch (radeon_crtc->pll_id) {
  1374. case ATOM_PPLL1:
  1375. case ATOM_PPLL2:
  1376. /* disable the ppll */
  1377. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1378. 0, 0, ATOM_DISABLE, 0, 0, 0, 0);
  1379. break;
  1380. default:
  1381. break;
  1382. }
  1383. radeon_crtc->pll_id = -1;
  1384. }
  1385. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1386. .dpms = atombios_crtc_dpms,
  1387. .mode_fixup = atombios_crtc_mode_fixup,
  1388. .mode_set = atombios_crtc_mode_set,
  1389. .mode_set_base = atombios_crtc_set_base,
  1390. .mode_set_base_atomic = atombios_crtc_set_base_atomic,
  1391. .prepare = atombios_crtc_prepare,
  1392. .commit = atombios_crtc_commit,
  1393. .load_lut = radeon_crtc_load_lut,
  1394. .disable = atombios_crtc_disable,
  1395. };
  1396. void radeon_atombios_init_crtc(struct drm_device *dev,
  1397. struct radeon_crtc *radeon_crtc)
  1398. {
  1399. struct radeon_device *rdev = dev->dev_private;
  1400. if (ASIC_IS_DCE4(rdev)) {
  1401. switch (radeon_crtc->crtc_id) {
  1402. case 0:
  1403. default:
  1404. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1405. break;
  1406. case 1:
  1407. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1408. break;
  1409. case 2:
  1410. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1411. break;
  1412. case 3:
  1413. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1414. break;
  1415. case 4:
  1416. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1417. break;
  1418. case 5:
  1419. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1420. break;
  1421. }
  1422. } else {
  1423. if (radeon_crtc->crtc_id == 1)
  1424. radeon_crtc->crtc_offset =
  1425. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1426. else
  1427. radeon_crtc->crtc_offset = 0;
  1428. }
  1429. radeon_crtc->pll_id = -1;
  1430. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1431. }