mailbox.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. /*
  2. * Mailbox reservation modules for OMAP2/3
  3. *
  4. * Copyright (C) 2006-2009 Nokia Corporation
  5. * Written by: Hiroshi DOYU <Hiroshi.DOYU@nokia.com>
  6. * and Paul Mundt
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/clk.h>
  14. #include <linux/err.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/io.h>
  17. #include <plat/mailbox.h>
  18. #include <mach/irqs.h>
  19. #define MAILBOX_REVISION 0x000
  20. #define MAILBOX_SYSCONFIG 0x010
  21. #define MAILBOX_SYSSTATUS 0x014
  22. #define MAILBOX_MESSAGE(m) (0x040 + 4 * (m))
  23. #define MAILBOX_FIFOSTATUS(m) (0x080 + 4 * (m))
  24. #define MAILBOX_MSGSTATUS(m) (0x0c0 + 4 * (m))
  25. #define MAILBOX_IRQSTATUS(u) (0x100 + 8 * (u))
  26. #define MAILBOX_IRQENABLE(u) (0x104 + 8 * (u))
  27. #define OMAP4_MAILBOX_IRQSTATUS(u) (0x104 + 10 * (u))
  28. #define OMAP4_MAILBOX_IRQENABLE(u) (0x108 + 10 * (u))
  29. #define OMAP4_MAILBOX_IRQENABLE_CLR(u) (0x10c + 10 * (u))
  30. #define MAILBOX_IRQ_NEWMSG(m) (1 << (2 * (m)))
  31. #define MAILBOX_IRQ_NOTFULL(m) (1 << (2 * (m) + 1))
  32. /* SYSCONFIG: register bit definition */
  33. #define AUTOIDLE (1 << 0)
  34. #define SOFTRESET (1 << 1)
  35. #define SMARTIDLE (2 << 3)
  36. #define OMAP4_SOFTRESET (1 << 0)
  37. #define OMAP4_NOIDLE (1 << 2)
  38. #define OMAP4_SMARTIDLE (2 << 2)
  39. /* SYSSTATUS: register bit definition */
  40. #define RESETDONE (1 << 0)
  41. #define MBOX_REG_SIZE 0x120
  42. #define OMAP4_MBOX_REG_SIZE 0x130
  43. #define MBOX_NR_REGS (MBOX_REG_SIZE / sizeof(u32))
  44. #define OMAP4_MBOX_NR_REGS (OMAP4_MBOX_REG_SIZE / sizeof(u32))
  45. static void __iomem *mbox_base;
  46. struct omap_mbox2_fifo {
  47. unsigned long msg;
  48. unsigned long fifo_stat;
  49. unsigned long msg_stat;
  50. };
  51. struct omap_mbox2_priv {
  52. struct omap_mbox2_fifo tx_fifo;
  53. struct omap_mbox2_fifo rx_fifo;
  54. unsigned long irqenable;
  55. unsigned long irqstatus;
  56. u32 newmsg_bit;
  57. u32 notfull_bit;
  58. u32 ctx[OMAP4_MBOX_NR_REGS];
  59. unsigned long irqdisable;
  60. };
  61. static struct clk *mbox_ick_handle;
  62. static void omap2_mbox_enable_irq(struct omap_mbox *mbox,
  63. omap_mbox_type_t irq);
  64. static inline unsigned int mbox_read_reg(size_t ofs)
  65. {
  66. return __raw_readl(mbox_base + ofs);
  67. }
  68. static inline void mbox_write_reg(u32 val, size_t ofs)
  69. {
  70. __raw_writel(val, mbox_base + ofs);
  71. }
  72. /* Mailbox H/W preparations */
  73. static int omap2_mbox_startup(struct omap_mbox *mbox)
  74. {
  75. u32 l;
  76. unsigned long timeout;
  77. mbox_ick_handle = clk_get(NULL, "mailboxes_ick");
  78. if (IS_ERR(mbox_ick_handle)) {
  79. printk(KERN_ERR "Could not get mailboxes_ick: %ld\n",
  80. PTR_ERR(mbox_ick_handle));
  81. return PTR_ERR(mbox_ick_handle);
  82. }
  83. clk_enable(mbox_ick_handle);
  84. if (cpu_is_omap44xx()) {
  85. mbox_write_reg(OMAP4_SOFTRESET, MAILBOX_SYSCONFIG);
  86. timeout = jiffies + msecs_to_jiffies(20);
  87. do {
  88. l = mbox_read_reg(MAILBOX_SYSCONFIG);
  89. if (!(l & OMAP4_SOFTRESET))
  90. break;
  91. } while (!time_after(jiffies, timeout));
  92. if (l & OMAP4_SOFTRESET) {
  93. pr_err("Can't take mailbox out of reset\n");
  94. return -ENODEV;
  95. }
  96. } else {
  97. mbox_write_reg(SOFTRESET, MAILBOX_SYSCONFIG);
  98. timeout = jiffies + msecs_to_jiffies(20);
  99. do {
  100. l = mbox_read_reg(MAILBOX_SYSSTATUS);
  101. if (l & RESETDONE)
  102. break;
  103. } while (!time_after(jiffies, timeout));
  104. if (!(l & RESETDONE)) {
  105. pr_err("Can't take mailbox out of reset\n");
  106. return -ENODEV;
  107. }
  108. }
  109. l = mbox_read_reg(MAILBOX_REVISION);
  110. pr_debug("omap mailbox rev %d.%d\n", (l & 0xf0) >> 4, (l & 0x0f));
  111. if (cpu_is_omap44xx())
  112. l = OMAP4_SMARTIDLE;
  113. else
  114. l = SMARTIDLE | AUTOIDLE;
  115. mbox_write_reg(l, MAILBOX_SYSCONFIG);
  116. omap2_mbox_enable_irq(mbox, IRQ_RX);
  117. return 0;
  118. }
  119. static void omap2_mbox_shutdown(struct omap_mbox *mbox)
  120. {
  121. clk_disable(mbox_ick_handle);
  122. clk_put(mbox_ick_handle);
  123. mbox_ick_handle = NULL;
  124. }
  125. /* Mailbox FIFO handle functions */
  126. static mbox_msg_t omap2_mbox_fifo_read(struct omap_mbox *mbox)
  127. {
  128. struct omap_mbox2_fifo *fifo =
  129. &((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
  130. return (mbox_msg_t) mbox_read_reg(fifo->msg);
  131. }
  132. static void omap2_mbox_fifo_write(struct omap_mbox *mbox, mbox_msg_t msg)
  133. {
  134. struct omap_mbox2_fifo *fifo =
  135. &((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
  136. mbox_write_reg(msg, fifo->msg);
  137. }
  138. static int omap2_mbox_fifo_empty(struct omap_mbox *mbox)
  139. {
  140. struct omap_mbox2_fifo *fifo =
  141. &((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
  142. return (mbox_read_reg(fifo->msg_stat) == 0);
  143. }
  144. static int omap2_mbox_fifo_full(struct omap_mbox *mbox)
  145. {
  146. struct omap_mbox2_fifo *fifo =
  147. &((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
  148. return mbox_read_reg(fifo->fifo_stat);
  149. }
  150. /* Mailbox IRQ handle functions */
  151. static void omap2_mbox_enable_irq(struct omap_mbox *mbox,
  152. omap_mbox_type_t irq)
  153. {
  154. struct omap_mbox2_priv *p = (struct omap_mbox2_priv *)mbox->priv;
  155. u32 l, bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
  156. l = mbox_read_reg(p->irqenable);
  157. l |= bit;
  158. mbox_write_reg(l, p->irqenable);
  159. }
  160. static void omap2_mbox_disable_irq(struct omap_mbox *mbox,
  161. omap_mbox_type_t irq)
  162. {
  163. struct omap_mbox2_priv *p = (struct omap_mbox2_priv *)mbox->priv;
  164. u32 l, bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
  165. l = mbox_read_reg(p->irqdisable);
  166. l &= ~bit;
  167. mbox_write_reg(l, p->irqdisable);
  168. }
  169. static void omap2_mbox_ack_irq(struct omap_mbox *mbox,
  170. omap_mbox_type_t irq)
  171. {
  172. struct omap_mbox2_priv *p = (struct omap_mbox2_priv *)mbox->priv;
  173. u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
  174. mbox_write_reg(bit, p->irqstatus);
  175. /* Flush posted write for irq status to avoid spurious interrupts */
  176. mbox_read_reg(p->irqstatus);
  177. }
  178. static int omap2_mbox_is_irq(struct omap_mbox *mbox,
  179. omap_mbox_type_t irq)
  180. {
  181. struct omap_mbox2_priv *p = (struct omap_mbox2_priv *)mbox->priv;
  182. u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
  183. u32 enable = mbox_read_reg(p->irqenable);
  184. u32 status = mbox_read_reg(p->irqstatus);
  185. return (int)(enable & status & bit);
  186. }
  187. static void omap2_mbox_save_ctx(struct omap_mbox *mbox)
  188. {
  189. int i;
  190. struct omap_mbox2_priv *p = mbox->priv;
  191. int nr_regs;
  192. if (cpu_is_omap44xx())
  193. nr_regs = OMAP4_MBOX_NR_REGS;
  194. else
  195. nr_regs = MBOX_NR_REGS;
  196. for (i = 0; i < nr_regs; i++) {
  197. p->ctx[i] = mbox_read_reg(i * sizeof(u32));
  198. dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
  199. i, p->ctx[i]);
  200. }
  201. }
  202. static void omap2_mbox_restore_ctx(struct omap_mbox *mbox)
  203. {
  204. int i;
  205. struct omap_mbox2_priv *p = mbox->priv;
  206. int nr_regs;
  207. if (cpu_is_omap44xx())
  208. nr_regs = OMAP4_MBOX_NR_REGS;
  209. else
  210. nr_regs = MBOX_NR_REGS;
  211. for (i = 0; i < nr_regs; i++) {
  212. mbox_write_reg(p->ctx[i], i * sizeof(u32));
  213. dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
  214. i, p->ctx[i]);
  215. }
  216. }
  217. static struct omap_mbox_ops omap2_mbox_ops = {
  218. .type = OMAP_MBOX_TYPE2,
  219. .startup = omap2_mbox_startup,
  220. .shutdown = omap2_mbox_shutdown,
  221. .fifo_read = omap2_mbox_fifo_read,
  222. .fifo_write = omap2_mbox_fifo_write,
  223. .fifo_empty = omap2_mbox_fifo_empty,
  224. .fifo_full = omap2_mbox_fifo_full,
  225. .enable_irq = omap2_mbox_enable_irq,
  226. .disable_irq = omap2_mbox_disable_irq,
  227. .ack_irq = omap2_mbox_ack_irq,
  228. .is_irq = omap2_mbox_is_irq,
  229. .save_ctx = omap2_mbox_save_ctx,
  230. .restore_ctx = omap2_mbox_restore_ctx,
  231. };
  232. /*
  233. * MAILBOX 0: ARM -> DSP,
  234. * MAILBOX 1: ARM <- DSP.
  235. * MAILBOX 2: ARM -> IVA,
  236. * MAILBOX 3: ARM <- IVA.
  237. */
  238. /* FIXME: the following structs should be filled automatically by the user id */
  239. #if defined(CONFIG_ARCH_OMAP3430) || defined(CONFIG_ARCH_OMAP2420)
  240. /* DSP */
  241. static struct omap_mbox2_priv omap2_mbox_dsp_priv = {
  242. .tx_fifo = {
  243. .msg = MAILBOX_MESSAGE(0),
  244. .fifo_stat = MAILBOX_FIFOSTATUS(0),
  245. },
  246. .rx_fifo = {
  247. .msg = MAILBOX_MESSAGE(1),
  248. .msg_stat = MAILBOX_MSGSTATUS(1),
  249. },
  250. .irqenable = MAILBOX_IRQENABLE(0),
  251. .irqstatus = MAILBOX_IRQSTATUS(0),
  252. .notfull_bit = MAILBOX_IRQ_NOTFULL(0),
  253. .newmsg_bit = MAILBOX_IRQ_NEWMSG(1),
  254. .irqdisable = MAILBOX_IRQENABLE(0),
  255. };
  256. struct omap_mbox mbox_dsp_info = {
  257. .name = "dsp",
  258. .ops = &omap2_mbox_ops,
  259. .priv = &omap2_mbox_dsp_priv,
  260. };
  261. #endif
  262. #if defined(CONFIG_ARCH_OMAP3430)
  263. struct omap_mbox *omap3_mboxes[] = { &mbox_dsp_info, NULL };
  264. #endif
  265. #if defined(CONFIG_ARCH_OMAP2420)
  266. /* IVA */
  267. static struct omap_mbox2_priv omap2_mbox_iva_priv = {
  268. .tx_fifo = {
  269. .msg = MAILBOX_MESSAGE(2),
  270. .fifo_stat = MAILBOX_FIFOSTATUS(2),
  271. },
  272. .rx_fifo = {
  273. .msg = MAILBOX_MESSAGE(3),
  274. .msg_stat = MAILBOX_MSGSTATUS(3),
  275. },
  276. .irqenable = MAILBOX_IRQENABLE(3),
  277. .irqstatus = MAILBOX_IRQSTATUS(3),
  278. .notfull_bit = MAILBOX_IRQ_NOTFULL(2),
  279. .newmsg_bit = MAILBOX_IRQ_NEWMSG(3),
  280. .irqdisable = MAILBOX_IRQENABLE(3),
  281. };
  282. static struct omap_mbox mbox_iva_info = {
  283. .name = "iva",
  284. .ops = &omap2_mbox_ops,
  285. .priv = &omap2_mbox_iva_priv,
  286. };
  287. struct omap_mbox *omap2_mboxes[] = { &mbox_iva_info, &mbox_dsp_info, NULL };
  288. #endif
  289. #if defined(CONFIG_ARCH_OMAP4)
  290. /* OMAP4 */
  291. static struct omap_mbox2_priv omap2_mbox_1_priv = {
  292. .tx_fifo = {
  293. .msg = MAILBOX_MESSAGE(0),
  294. .fifo_stat = MAILBOX_FIFOSTATUS(0),
  295. },
  296. .rx_fifo = {
  297. .msg = MAILBOX_MESSAGE(1),
  298. .msg_stat = MAILBOX_MSGSTATUS(1),
  299. },
  300. .irqenable = OMAP4_MAILBOX_IRQENABLE(0),
  301. .irqstatus = OMAP4_MAILBOX_IRQSTATUS(0),
  302. .notfull_bit = MAILBOX_IRQ_NOTFULL(0),
  303. .newmsg_bit = MAILBOX_IRQ_NEWMSG(1),
  304. .irqdisable = OMAP4_MAILBOX_IRQENABLE_CLR(0),
  305. };
  306. struct omap_mbox mbox_1_info = {
  307. .name = "mailbox-1",
  308. .ops = &omap2_mbox_ops,
  309. .priv = &omap2_mbox_1_priv,
  310. };
  311. static struct omap_mbox2_priv omap2_mbox_2_priv = {
  312. .tx_fifo = {
  313. .msg = MAILBOX_MESSAGE(3),
  314. .fifo_stat = MAILBOX_FIFOSTATUS(3),
  315. },
  316. .rx_fifo = {
  317. .msg = MAILBOX_MESSAGE(2),
  318. .msg_stat = MAILBOX_MSGSTATUS(2),
  319. },
  320. .irqenable = OMAP4_MAILBOX_IRQENABLE(0),
  321. .irqstatus = OMAP4_MAILBOX_IRQSTATUS(0),
  322. .notfull_bit = MAILBOX_IRQ_NOTFULL(3),
  323. .newmsg_bit = MAILBOX_IRQ_NEWMSG(2),
  324. .irqdisable = OMAP4_MAILBOX_IRQENABLE_CLR(0),
  325. };
  326. struct omap_mbox mbox_2_info = {
  327. .name = "mailbox-2",
  328. .ops = &omap2_mbox_ops,
  329. .priv = &omap2_mbox_2_priv,
  330. };
  331. struct omap_mbox *omap4_mboxes[] = { &mbox_1_info, &mbox_2_info, NULL };
  332. #endif
  333. static int __devinit omap2_mbox_probe(struct platform_device *pdev)
  334. {
  335. struct resource *mem;
  336. int ret;
  337. struct omap_mbox **list;
  338. if (false)
  339. ;
  340. #if defined(CONFIG_ARCH_OMAP3430)
  341. else if (cpu_is_omap3430()) {
  342. list = omap3_mboxes;
  343. list[0]->irq = platform_get_irq_byname(pdev, "dsp");
  344. }
  345. #endif
  346. #if defined(CONFIG_ARCH_OMAP2420)
  347. else if (cpu_is_omap2420()) {
  348. list = omap2_mboxes;
  349. list[0]->irq = platform_get_irq_byname(pdev, "dsp");
  350. list[1]->irq = platform_get_irq_byname(pdev, "iva");
  351. }
  352. #endif
  353. #if defined(CONFIG_ARCH_OMAP4)
  354. else if (cpu_is_omap44xx()) {
  355. list = omap4_mboxes;
  356. list[0]->irq = list[1]->irq =
  357. platform_get_irq_byname(pdev, "mbox");
  358. }
  359. #endif
  360. else {
  361. pr_err("%s: platform not supported\n", __func__);
  362. return -ENODEV;
  363. }
  364. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  365. mbox_base = ioremap(mem->start, resource_size(mem));
  366. if (!mbox_base)
  367. return -ENOMEM;
  368. ret = omap_mbox_register(&pdev->dev, list);
  369. if (ret) {
  370. iounmap(mbox_base);
  371. return ret;
  372. }
  373. return 0;
  374. return ret;
  375. }
  376. static int __devexit omap2_mbox_remove(struct platform_device *pdev)
  377. {
  378. omap_mbox_unregister();
  379. iounmap(mbox_base);
  380. return 0;
  381. }
  382. static struct platform_driver omap2_mbox_driver = {
  383. .probe = omap2_mbox_probe,
  384. .remove = __devexit_p(omap2_mbox_remove),
  385. .driver = {
  386. .name = "omap-mailbox",
  387. },
  388. };
  389. static int __init omap2_mbox_init(void)
  390. {
  391. return platform_driver_register(&omap2_mbox_driver);
  392. }
  393. static void __exit omap2_mbox_exit(void)
  394. {
  395. platform_driver_unregister(&omap2_mbox_driver);
  396. }
  397. module_init(omap2_mbox_init);
  398. module_exit(omap2_mbox_exit);
  399. MODULE_LICENSE("GPL v2");
  400. MODULE_DESCRIPTION("omap mailbox: omap2/3/4 architecture specific functions");
  401. MODULE_AUTHOR("Hiroshi DOYU <Hiroshi.DOYU@nokia.com>");
  402. MODULE_AUTHOR("Paul Mundt");
  403. MODULE_ALIAS("platform:omap2-mailbox");