i2c-omap.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285
  1. /*
  2. * TI OMAP I2C master mode driver
  3. *
  4. * Copyright (C) 2003 MontaVista Software, Inc.
  5. * Copyright (C) 2005 Nokia Corporation
  6. * Copyright (C) 2004 - 2007 Texas Instruments.
  7. *
  8. * Originally written by MontaVista Software, Inc.
  9. * Additional contributions by:
  10. * Tony Lindgren <tony@atomide.com>
  11. * Imre Deak <imre.deak@nokia.com>
  12. * Juha Yrjölä <juha.yrjola@solidboot.com>
  13. * Syed Khasim <x0khasim@ti.com>
  14. * Nishant Menon <nm@ti.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License as published by
  18. * the Free Software Foundation; either version 2 of the License, or
  19. * (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  29. */
  30. #include <linux/module.h>
  31. #include <linux/delay.h>
  32. #include <linux/i2c.h>
  33. #include <linux/err.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/completion.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/clk.h>
  38. #include <linux/io.h>
  39. #include <linux/of.h>
  40. #include <linux/of_i2c.h>
  41. #include <linux/of_device.h>
  42. #include <linux/slab.h>
  43. #include <linux/i2c-omap.h>
  44. #include <linux/pm_runtime.h>
  45. /* I2C controller revisions */
  46. #define OMAP_I2C_OMAP1_REV_2 0x20
  47. /* I2C controller revisions present on specific hardware */
  48. #define OMAP_I2C_REV_ON_2430 0x36
  49. #define OMAP_I2C_REV_ON_3430_3530 0x3C
  50. #define OMAP_I2C_REV_ON_3630_4430 0x40
  51. /* timeout waiting for the controller to respond */
  52. #define OMAP_I2C_TIMEOUT (msecs_to_jiffies(1000))
  53. /* For OMAP3 I2C_IV has changed to I2C_WE (wakeup enable) */
  54. enum {
  55. OMAP_I2C_REV_REG = 0,
  56. OMAP_I2C_IE_REG,
  57. OMAP_I2C_STAT_REG,
  58. OMAP_I2C_IV_REG,
  59. OMAP_I2C_WE_REG,
  60. OMAP_I2C_SYSS_REG,
  61. OMAP_I2C_BUF_REG,
  62. OMAP_I2C_CNT_REG,
  63. OMAP_I2C_DATA_REG,
  64. OMAP_I2C_SYSC_REG,
  65. OMAP_I2C_CON_REG,
  66. OMAP_I2C_OA_REG,
  67. OMAP_I2C_SA_REG,
  68. OMAP_I2C_PSC_REG,
  69. OMAP_I2C_SCLL_REG,
  70. OMAP_I2C_SCLH_REG,
  71. OMAP_I2C_SYSTEST_REG,
  72. OMAP_I2C_BUFSTAT_REG,
  73. /* only on OMAP4430 */
  74. OMAP_I2C_IP_V2_REVNB_LO,
  75. OMAP_I2C_IP_V2_REVNB_HI,
  76. OMAP_I2C_IP_V2_IRQSTATUS_RAW,
  77. OMAP_I2C_IP_V2_IRQENABLE_SET,
  78. OMAP_I2C_IP_V2_IRQENABLE_CLR,
  79. };
  80. /* I2C Interrupt Enable Register (OMAP_I2C_IE): */
  81. #define OMAP_I2C_IE_XDR (1 << 14) /* TX Buffer drain int enable */
  82. #define OMAP_I2C_IE_RDR (1 << 13) /* RX Buffer drain int enable */
  83. #define OMAP_I2C_IE_XRDY (1 << 4) /* TX data ready int enable */
  84. #define OMAP_I2C_IE_RRDY (1 << 3) /* RX data ready int enable */
  85. #define OMAP_I2C_IE_ARDY (1 << 2) /* Access ready int enable */
  86. #define OMAP_I2C_IE_NACK (1 << 1) /* No ack interrupt enable */
  87. #define OMAP_I2C_IE_AL (1 << 0) /* Arbitration lost int ena */
  88. /* I2C Status Register (OMAP_I2C_STAT): */
  89. #define OMAP_I2C_STAT_XDR (1 << 14) /* TX Buffer draining */
  90. #define OMAP_I2C_STAT_RDR (1 << 13) /* RX Buffer draining */
  91. #define OMAP_I2C_STAT_BB (1 << 12) /* Bus busy */
  92. #define OMAP_I2C_STAT_ROVR (1 << 11) /* Receive overrun */
  93. #define OMAP_I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
  94. #define OMAP_I2C_STAT_AAS (1 << 9) /* Address as slave */
  95. #define OMAP_I2C_STAT_AD0 (1 << 8) /* Address zero */
  96. #define OMAP_I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
  97. #define OMAP_I2C_STAT_RRDY (1 << 3) /* Receive data ready */
  98. #define OMAP_I2C_STAT_ARDY (1 << 2) /* Register access ready */
  99. #define OMAP_I2C_STAT_NACK (1 << 1) /* No ack interrupt enable */
  100. #define OMAP_I2C_STAT_AL (1 << 0) /* Arbitration lost int ena */
  101. /* I2C WE wakeup enable register */
  102. #define OMAP_I2C_WE_XDR_WE (1 << 14) /* TX drain wakup */
  103. #define OMAP_I2C_WE_RDR_WE (1 << 13) /* RX drain wakeup */
  104. #define OMAP_I2C_WE_AAS_WE (1 << 9) /* Address as slave wakeup*/
  105. #define OMAP_I2C_WE_BF_WE (1 << 8) /* Bus free wakeup */
  106. #define OMAP_I2C_WE_STC_WE (1 << 6) /* Start condition wakeup */
  107. #define OMAP_I2C_WE_GC_WE (1 << 5) /* General call wakeup */
  108. #define OMAP_I2C_WE_DRDY_WE (1 << 3) /* TX/RX data ready wakeup */
  109. #define OMAP_I2C_WE_ARDY_WE (1 << 2) /* Reg access ready wakeup */
  110. #define OMAP_I2C_WE_NACK_WE (1 << 1) /* No acknowledgment wakeup */
  111. #define OMAP_I2C_WE_AL_WE (1 << 0) /* Arbitration lost wakeup */
  112. #define OMAP_I2C_WE_ALL (OMAP_I2C_WE_XDR_WE | OMAP_I2C_WE_RDR_WE | \
  113. OMAP_I2C_WE_AAS_WE | OMAP_I2C_WE_BF_WE | \
  114. OMAP_I2C_WE_STC_WE | OMAP_I2C_WE_GC_WE | \
  115. OMAP_I2C_WE_DRDY_WE | OMAP_I2C_WE_ARDY_WE | \
  116. OMAP_I2C_WE_NACK_WE | OMAP_I2C_WE_AL_WE)
  117. /* I2C Buffer Configuration Register (OMAP_I2C_BUF): */
  118. #define OMAP_I2C_BUF_RDMA_EN (1 << 15) /* RX DMA channel enable */
  119. #define OMAP_I2C_BUF_RXFIF_CLR (1 << 14) /* RX FIFO Clear */
  120. #define OMAP_I2C_BUF_XDMA_EN (1 << 7) /* TX DMA channel enable */
  121. #define OMAP_I2C_BUF_TXFIF_CLR (1 << 6) /* TX FIFO Clear */
  122. /* I2C Configuration Register (OMAP_I2C_CON): */
  123. #define OMAP_I2C_CON_EN (1 << 15) /* I2C module enable */
  124. #define OMAP_I2C_CON_BE (1 << 14) /* Big endian mode */
  125. #define OMAP_I2C_CON_OPMODE_HS (1 << 12) /* High Speed support */
  126. #define OMAP_I2C_CON_STB (1 << 11) /* Start byte mode (master) */
  127. #define OMAP_I2C_CON_MST (1 << 10) /* Master/slave mode */
  128. #define OMAP_I2C_CON_TRX (1 << 9) /* TX/RX mode (master only) */
  129. #define OMAP_I2C_CON_XA (1 << 8) /* Expand address */
  130. #define OMAP_I2C_CON_RM (1 << 2) /* Repeat mode (master only) */
  131. #define OMAP_I2C_CON_STP (1 << 1) /* Stop cond (master only) */
  132. #define OMAP_I2C_CON_STT (1 << 0) /* Start condition (master) */
  133. /* I2C SCL time value when Master */
  134. #define OMAP_I2C_SCLL_HSSCLL 8
  135. #define OMAP_I2C_SCLH_HSSCLH 8
  136. /* I2C System Test Register (OMAP_I2C_SYSTEST): */
  137. #ifdef DEBUG
  138. #define OMAP_I2C_SYSTEST_ST_EN (1 << 15) /* System test enable */
  139. #define OMAP_I2C_SYSTEST_FREE (1 << 14) /* Free running mode */
  140. #define OMAP_I2C_SYSTEST_TMODE_MASK (3 << 12) /* Test mode select */
  141. #define OMAP_I2C_SYSTEST_TMODE_SHIFT (12) /* Test mode select */
  142. #define OMAP_I2C_SYSTEST_SCL_I (1 << 3) /* SCL line sense in */
  143. #define OMAP_I2C_SYSTEST_SCL_O (1 << 2) /* SCL line drive out */
  144. #define OMAP_I2C_SYSTEST_SDA_I (1 << 1) /* SDA line sense in */
  145. #define OMAP_I2C_SYSTEST_SDA_O (1 << 0) /* SDA line drive out */
  146. #endif
  147. /* OCP_SYSSTATUS bit definitions */
  148. #define SYSS_RESETDONE_MASK (1 << 0)
  149. /* OCP_SYSCONFIG bit definitions */
  150. #define SYSC_CLOCKACTIVITY_MASK (0x3 << 8)
  151. #define SYSC_SIDLEMODE_MASK (0x3 << 3)
  152. #define SYSC_ENAWAKEUP_MASK (1 << 2)
  153. #define SYSC_SOFTRESET_MASK (1 << 1)
  154. #define SYSC_AUTOIDLE_MASK (1 << 0)
  155. #define SYSC_IDLEMODE_SMART 0x2
  156. #define SYSC_CLOCKACTIVITY_FCLK 0x2
  157. /* Errata definitions */
  158. #define I2C_OMAP_ERRATA_I207 (1 << 0)
  159. #define I2C_OMAP_ERRATA_I462 (1 << 1)
  160. struct omap_i2c_dev {
  161. struct device *dev;
  162. void __iomem *base; /* virtual */
  163. int irq;
  164. int reg_shift; /* bit shift for I2C register addresses */
  165. struct completion cmd_complete;
  166. struct resource *ioarea;
  167. u32 latency; /* maximum mpu wkup latency */
  168. void (*set_mpu_wkup_lat)(struct device *dev,
  169. long latency);
  170. u32 speed; /* Speed of bus in kHz */
  171. u32 dtrev; /* extra revision from DT */
  172. u32 flags;
  173. u16 cmd_err;
  174. u8 *buf;
  175. u8 *regs;
  176. size_t buf_len;
  177. struct i2c_adapter adapter;
  178. u8 threshold;
  179. u8 fifo_size; /* use as flag and value
  180. * fifo_size==0 implies no fifo
  181. * if set, should be trsh+1
  182. */
  183. u8 rev;
  184. unsigned b_hw:1; /* bad h/w fixes */
  185. unsigned receiver:1; /* true when we're in receiver mode */
  186. u16 iestate; /* Saved interrupt register */
  187. u16 pscstate;
  188. u16 scllstate;
  189. u16 sclhstate;
  190. u16 bufstate;
  191. u16 syscstate;
  192. u16 westate;
  193. u16 errata;
  194. };
  195. static const u8 reg_map_ip_v1[] = {
  196. [OMAP_I2C_REV_REG] = 0x00,
  197. [OMAP_I2C_IE_REG] = 0x01,
  198. [OMAP_I2C_STAT_REG] = 0x02,
  199. [OMAP_I2C_IV_REG] = 0x03,
  200. [OMAP_I2C_WE_REG] = 0x03,
  201. [OMAP_I2C_SYSS_REG] = 0x04,
  202. [OMAP_I2C_BUF_REG] = 0x05,
  203. [OMAP_I2C_CNT_REG] = 0x06,
  204. [OMAP_I2C_DATA_REG] = 0x07,
  205. [OMAP_I2C_SYSC_REG] = 0x08,
  206. [OMAP_I2C_CON_REG] = 0x09,
  207. [OMAP_I2C_OA_REG] = 0x0a,
  208. [OMAP_I2C_SA_REG] = 0x0b,
  209. [OMAP_I2C_PSC_REG] = 0x0c,
  210. [OMAP_I2C_SCLL_REG] = 0x0d,
  211. [OMAP_I2C_SCLH_REG] = 0x0e,
  212. [OMAP_I2C_SYSTEST_REG] = 0x0f,
  213. [OMAP_I2C_BUFSTAT_REG] = 0x10,
  214. };
  215. static const u8 reg_map_ip_v2[] = {
  216. [OMAP_I2C_REV_REG] = 0x04,
  217. [OMAP_I2C_IE_REG] = 0x2c,
  218. [OMAP_I2C_STAT_REG] = 0x28,
  219. [OMAP_I2C_IV_REG] = 0x34,
  220. [OMAP_I2C_WE_REG] = 0x34,
  221. [OMAP_I2C_SYSS_REG] = 0x90,
  222. [OMAP_I2C_BUF_REG] = 0x94,
  223. [OMAP_I2C_CNT_REG] = 0x98,
  224. [OMAP_I2C_DATA_REG] = 0x9c,
  225. [OMAP_I2C_SYSC_REG] = 0x10,
  226. [OMAP_I2C_CON_REG] = 0xa4,
  227. [OMAP_I2C_OA_REG] = 0xa8,
  228. [OMAP_I2C_SA_REG] = 0xac,
  229. [OMAP_I2C_PSC_REG] = 0xb0,
  230. [OMAP_I2C_SCLL_REG] = 0xb4,
  231. [OMAP_I2C_SCLH_REG] = 0xb8,
  232. [OMAP_I2C_SYSTEST_REG] = 0xbC,
  233. [OMAP_I2C_BUFSTAT_REG] = 0xc0,
  234. [OMAP_I2C_IP_V2_REVNB_LO] = 0x00,
  235. [OMAP_I2C_IP_V2_REVNB_HI] = 0x04,
  236. [OMAP_I2C_IP_V2_IRQSTATUS_RAW] = 0x24,
  237. [OMAP_I2C_IP_V2_IRQENABLE_SET] = 0x2c,
  238. [OMAP_I2C_IP_V2_IRQENABLE_CLR] = 0x30,
  239. };
  240. static inline void omap_i2c_write_reg(struct omap_i2c_dev *i2c_dev,
  241. int reg, u16 val)
  242. {
  243. __raw_writew(val, i2c_dev->base +
  244. (i2c_dev->regs[reg] << i2c_dev->reg_shift));
  245. }
  246. static inline u16 omap_i2c_read_reg(struct omap_i2c_dev *i2c_dev, int reg)
  247. {
  248. return __raw_readw(i2c_dev->base +
  249. (i2c_dev->regs[reg] << i2c_dev->reg_shift));
  250. }
  251. static int omap_i2c_init(struct omap_i2c_dev *dev)
  252. {
  253. u16 psc = 0, scll = 0, sclh = 0, buf = 0;
  254. u16 fsscll = 0, fssclh = 0, hsscll = 0, hssclh = 0;
  255. unsigned long fclk_rate = 12000000;
  256. unsigned long timeout;
  257. unsigned long internal_clk = 0;
  258. struct clk *fclk;
  259. if (dev->rev >= OMAP_I2C_OMAP1_REV_2) {
  260. /* Disable I2C controller before soft reset */
  261. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
  262. omap_i2c_read_reg(dev, OMAP_I2C_CON_REG) &
  263. ~(OMAP_I2C_CON_EN));
  264. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, SYSC_SOFTRESET_MASK);
  265. /* For some reason we need to set the EN bit before the
  266. * reset done bit gets set. */
  267. timeout = jiffies + OMAP_I2C_TIMEOUT;
  268. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
  269. while (!(omap_i2c_read_reg(dev, OMAP_I2C_SYSS_REG) &
  270. SYSS_RESETDONE_MASK)) {
  271. if (time_after(jiffies, timeout)) {
  272. dev_warn(dev->dev, "timeout waiting "
  273. "for controller reset\n");
  274. return -ETIMEDOUT;
  275. }
  276. msleep(1);
  277. }
  278. /* SYSC register is cleared by the reset; rewrite it */
  279. if (dev->rev == OMAP_I2C_REV_ON_2430) {
  280. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
  281. SYSC_AUTOIDLE_MASK);
  282. } else if (dev->rev >= OMAP_I2C_REV_ON_3430_3530) {
  283. dev->syscstate = SYSC_AUTOIDLE_MASK;
  284. dev->syscstate |= SYSC_ENAWAKEUP_MASK;
  285. dev->syscstate |= (SYSC_IDLEMODE_SMART <<
  286. __ffs(SYSC_SIDLEMODE_MASK));
  287. dev->syscstate |= (SYSC_CLOCKACTIVITY_FCLK <<
  288. __ffs(SYSC_CLOCKACTIVITY_MASK));
  289. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
  290. dev->syscstate);
  291. /*
  292. * Enabling all wakup sources to stop I2C freezing on
  293. * WFI instruction.
  294. * REVISIT: Some wkup sources might not be needed.
  295. */
  296. dev->westate = OMAP_I2C_WE_ALL;
  297. omap_i2c_write_reg(dev, OMAP_I2C_WE_REG,
  298. dev->westate);
  299. }
  300. }
  301. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  302. if (dev->flags & OMAP_I2C_FLAG_ALWAYS_ARMXOR_CLK) {
  303. /*
  304. * The I2C functional clock is the armxor_ck, so there's
  305. * no need to get "armxor_ck" separately. Now, if OMAP2420
  306. * always returns 12MHz for the functional clock, we can
  307. * do this bit unconditionally.
  308. */
  309. fclk = clk_get(dev->dev, "fck");
  310. fclk_rate = clk_get_rate(fclk);
  311. clk_put(fclk);
  312. /* TRM for 5912 says the I2C clock must be prescaled to be
  313. * between 7 - 12 MHz. The XOR input clock is typically
  314. * 12, 13 or 19.2 MHz. So we should have code that produces:
  315. *
  316. * XOR MHz Divider Prescaler
  317. * 12 1 0
  318. * 13 2 1
  319. * 19.2 2 1
  320. */
  321. if (fclk_rate > 12000000)
  322. psc = fclk_rate / 12000000;
  323. }
  324. if (!(dev->flags & OMAP_I2C_FLAG_SIMPLE_CLOCK)) {
  325. /*
  326. * HSI2C controller internal clk rate should be 19.2 Mhz for
  327. * HS and for all modes on 2430. On 34xx we can use lower rate
  328. * to get longer filter period for better noise suppression.
  329. * The filter is iclk (fclk for HS) period.
  330. */
  331. if (dev->speed > 400 ||
  332. dev->flags & OMAP_I2C_FLAG_FORCE_19200_INT_CLK)
  333. internal_clk = 19200;
  334. else if (dev->speed > 100)
  335. internal_clk = 9600;
  336. else
  337. internal_clk = 4000;
  338. fclk = clk_get(dev->dev, "fck");
  339. fclk_rate = clk_get_rate(fclk) / 1000;
  340. clk_put(fclk);
  341. /* Compute prescaler divisor */
  342. psc = fclk_rate / internal_clk;
  343. psc = psc - 1;
  344. /* If configured for High Speed */
  345. if (dev->speed > 400) {
  346. unsigned long scl;
  347. /* For first phase of HS mode */
  348. scl = internal_clk / 400;
  349. fsscll = scl - (scl / 3) - 7;
  350. fssclh = (scl / 3) - 5;
  351. /* For second phase of HS mode */
  352. scl = fclk_rate / dev->speed;
  353. hsscll = scl - (scl / 3) - 7;
  354. hssclh = (scl / 3) - 5;
  355. } else if (dev->speed > 100) {
  356. unsigned long scl;
  357. /* Fast mode */
  358. scl = internal_clk / dev->speed;
  359. fsscll = scl - (scl / 3) - 7;
  360. fssclh = (scl / 3) - 5;
  361. } else {
  362. /* Standard mode */
  363. fsscll = internal_clk / (dev->speed * 2) - 7;
  364. fssclh = internal_clk / (dev->speed * 2) - 5;
  365. }
  366. scll = (hsscll << OMAP_I2C_SCLL_HSSCLL) | fsscll;
  367. sclh = (hssclh << OMAP_I2C_SCLH_HSSCLH) | fssclh;
  368. } else {
  369. /* Program desired operating rate */
  370. fclk_rate /= (psc + 1) * 1000;
  371. if (psc > 2)
  372. psc = 2;
  373. scll = fclk_rate / (dev->speed * 2) - 7 + psc;
  374. sclh = fclk_rate / (dev->speed * 2) - 7 + psc;
  375. }
  376. /* Setup clock prescaler to obtain approx 12MHz I2C module clock: */
  377. omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, psc);
  378. /* SCL low and high time values */
  379. omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, scll);
  380. omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, sclh);
  381. /* Take the I2C module out of reset: */
  382. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
  383. /* Enable interrupts */
  384. dev->iestate = (OMAP_I2C_IE_XRDY | OMAP_I2C_IE_RRDY |
  385. OMAP_I2C_IE_ARDY | OMAP_I2C_IE_NACK |
  386. OMAP_I2C_IE_AL) | ((dev->fifo_size) ?
  387. (OMAP_I2C_IE_RDR | OMAP_I2C_IE_XDR) : 0);
  388. omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
  389. if (dev->flags & OMAP_I2C_FLAG_RESET_REGS_POSTIDLE) {
  390. dev->pscstate = psc;
  391. dev->scllstate = scll;
  392. dev->sclhstate = sclh;
  393. dev->bufstate = buf;
  394. }
  395. return 0;
  396. }
  397. /*
  398. * Waiting on Bus Busy
  399. */
  400. static int omap_i2c_wait_for_bb(struct omap_i2c_dev *dev)
  401. {
  402. unsigned long timeout;
  403. timeout = jiffies + OMAP_I2C_TIMEOUT;
  404. while (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG) & OMAP_I2C_STAT_BB) {
  405. if (time_after(jiffies, timeout)) {
  406. dev_warn(dev->dev, "timeout waiting for bus ready\n");
  407. return -ETIMEDOUT;
  408. }
  409. msleep(1);
  410. }
  411. return 0;
  412. }
  413. static void omap_i2c_resize_fifo(struct omap_i2c_dev *dev, u8 size, bool is_rx)
  414. {
  415. u16 buf;
  416. if (dev->flags & OMAP_I2C_FLAG_NO_FIFO)
  417. return;
  418. /*
  419. * Set up notification threshold based on message size. We're doing
  420. * this to try and avoid draining feature as much as possible. Whenever
  421. * we have big messages to transfer (bigger than our total fifo size)
  422. * then we might use draining feature to transfer the remaining bytes.
  423. */
  424. dev->threshold = clamp(size, (u8) 1, dev->fifo_size);
  425. buf = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
  426. if (is_rx) {
  427. /* Clear RX Threshold */
  428. buf &= ~(0x3f << 8);
  429. buf |= ((dev->threshold - 1) << 8) | OMAP_I2C_BUF_RXFIF_CLR;
  430. } else {
  431. /* Clear TX Threshold */
  432. buf &= ~0x3f;
  433. buf |= (dev->threshold - 1) | OMAP_I2C_BUF_TXFIF_CLR;
  434. }
  435. omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, buf);
  436. if (dev->rev < OMAP_I2C_REV_ON_3630_4430)
  437. dev->b_hw = 1; /* Enable hardware fixes */
  438. /* calculate wakeup latency constraint for MPU */
  439. if (dev->set_mpu_wkup_lat != NULL)
  440. dev->latency = (1000000 * dev->threshold) /
  441. (1000 * dev->speed / 8);
  442. }
  443. /*
  444. * Low level master read/write transaction.
  445. */
  446. static int omap_i2c_xfer_msg(struct i2c_adapter *adap,
  447. struct i2c_msg *msg, int stop)
  448. {
  449. struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
  450. unsigned long timeout;
  451. u16 w;
  452. dev_dbg(dev->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
  453. msg->addr, msg->len, msg->flags, stop);
  454. if (msg->len == 0)
  455. return -EINVAL;
  456. dev->receiver = !!(msg->flags & I2C_M_RD);
  457. omap_i2c_resize_fifo(dev, msg->len, dev->receiver);
  458. omap_i2c_write_reg(dev, OMAP_I2C_SA_REG, msg->addr);
  459. /* REVISIT: Could the STB bit of I2C_CON be used with probing? */
  460. dev->buf = msg->buf;
  461. dev->buf_len = msg->len;
  462. omap_i2c_write_reg(dev, OMAP_I2C_CNT_REG, dev->buf_len);
  463. /* Clear the FIFO Buffers */
  464. w = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
  465. w |= OMAP_I2C_BUF_RXFIF_CLR | OMAP_I2C_BUF_TXFIF_CLR;
  466. omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, w);
  467. INIT_COMPLETION(dev->cmd_complete);
  468. dev->cmd_err = 0;
  469. w = OMAP_I2C_CON_EN | OMAP_I2C_CON_MST | OMAP_I2C_CON_STT;
  470. /* High speed configuration */
  471. if (dev->speed > 400)
  472. w |= OMAP_I2C_CON_OPMODE_HS;
  473. if (msg->flags & I2C_M_STOP)
  474. stop = 1;
  475. if (msg->flags & I2C_M_TEN)
  476. w |= OMAP_I2C_CON_XA;
  477. if (!(msg->flags & I2C_M_RD))
  478. w |= OMAP_I2C_CON_TRX;
  479. if (!dev->b_hw && stop)
  480. w |= OMAP_I2C_CON_STP;
  481. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  482. /*
  483. * Don't write stt and stp together on some hardware.
  484. */
  485. if (dev->b_hw && stop) {
  486. unsigned long delay = jiffies + OMAP_I2C_TIMEOUT;
  487. u16 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  488. while (con & OMAP_I2C_CON_STT) {
  489. con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  490. /* Let the user know if i2c is in a bad state */
  491. if (time_after(jiffies, delay)) {
  492. dev_err(dev->dev, "controller timed out "
  493. "waiting for start condition to finish\n");
  494. return -ETIMEDOUT;
  495. }
  496. cpu_relax();
  497. }
  498. w |= OMAP_I2C_CON_STP;
  499. w &= ~OMAP_I2C_CON_STT;
  500. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  501. }
  502. /*
  503. * REVISIT: We should abort the transfer on signals, but the bus goes
  504. * into arbitration and we're currently unable to recover from it.
  505. */
  506. timeout = wait_for_completion_timeout(&dev->cmd_complete,
  507. OMAP_I2C_TIMEOUT);
  508. dev->buf_len = 0;
  509. if (timeout == 0) {
  510. dev_err(dev->dev, "controller timed out\n");
  511. omap_i2c_init(dev);
  512. return -ETIMEDOUT;
  513. }
  514. if (likely(!dev->cmd_err))
  515. return 0;
  516. /* We have an error */
  517. if (dev->cmd_err & (OMAP_I2C_STAT_AL | OMAP_I2C_STAT_ROVR |
  518. OMAP_I2C_STAT_XUDF)) {
  519. omap_i2c_init(dev);
  520. return -EIO;
  521. }
  522. if (dev->cmd_err & OMAP_I2C_STAT_NACK) {
  523. if (msg->flags & I2C_M_IGNORE_NAK)
  524. return 0;
  525. if (stop) {
  526. w = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  527. w |= OMAP_I2C_CON_STP;
  528. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  529. }
  530. return -EREMOTEIO;
  531. }
  532. return -EIO;
  533. }
  534. /*
  535. * Prepare controller for a transaction and call omap_i2c_xfer_msg
  536. * to do the work during IRQ processing.
  537. */
  538. static int
  539. omap_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  540. {
  541. struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
  542. int i;
  543. int r;
  544. r = pm_runtime_get_sync(dev->dev);
  545. if (IS_ERR_VALUE(r))
  546. goto out;
  547. r = omap_i2c_wait_for_bb(dev);
  548. if (r < 0)
  549. goto out;
  550. if (dev->set_mpu_wkup_lat != NULL)
  551. dev->set_mpu_wkup_lat(dev->dev, dev->latency);
  552. for (i = 0; i < num; i++) {
  553. r = omap_i2c_xfer_msg(adap, &msgs[i], (i == (num - 1)));
  554. if (r != 0)
  555. break;
  556. }
  557. if (dev->set_mpu_wkup_lat != NULL)
  558. dev->set_mpu_wkup_lat(dev->dev, -1);
  559. if (r == 0)
  560. r = num;
  561. omap_i2c_wait_for_bb(dev);
  562. out:
  563. pm_runtime_put(dev->dev);
  564. return r;
  565. }
  566. static u32
  567. omap_i2c_func(struct i2c_adapter *adap)
  568. {
  569. return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK) |
  570. I2C_FUNC_PROTOCOL_MANGLING;
  571. }
  572. static inline void
  573. omap_i2c_complete_cmd(struct omap_i2c_dev *dev, u16 err)
  574. {
  575. dev->cmd_err |= err;
  576. complete(&dev->cmd_complete);
  577. }
  578. static inline void
  579. omap_i2c_ack_stat(struct omap_i2c_dev *dev, u16 stat)
  580. {
  581. omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat);
  582. }
  583. static inline void i2c_omap_errata_i207(struct omap_i2c_dev *dev, u16 stat)
  584. {
  585. /*
  586. * I2C Errata(Errata Nos. OMAP2: 1.67, OMAP3: 1.8)
  587. * Not applicable for OMAP4.
  588. * Under certain rare conditions, RDR could be set again
  589. * when the bus is busy, then ignore the interrupt and
  590. * clear the interrupt.
  591. */
  592. if (stat & OMAP_I2C_STAT_RDR) {
  593. /* Step 1: If RDR is set, clear it */
  594. omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
  595. /* Step 2: */
  596. if (!(omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
  597. & OMAP_I2C_STAT_BB)) {
  598. /* Step 3: */
  599. if (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
  600. & OMAP_I2C_STAT_RDR) {
  601. omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
  602. dev_dbg(dev->dev, "RDR when bus is busy.\n");
  603. }
  604. }
  605. }
  606. }
  607. /* rev1 devices are apparently only on some 15xx */
  608. #ifdef CONFIG_ARCH_OMAP15XX
  609. static irqreturn_t
  610. omap_i2c_omap1_isr(int this_irq, void *dev_id)
  611. {
  612. struct omap_i2c_dev *dev = dev_id;
  613. u16 iv, w;
  614. if (pm_runtime_suspended(dev->dev))
  615. return IRQ_NONE;
  616. iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG);
  617. switch (iv) {
  618. case 0x00: /* None */
  619. break;
  620. case 0x01: /* Arbitration lost */
  621. dev_err(dev->dev, "Arbitration lost\n");
  622. omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_AL);
  623. break;
  624. case 0x02: /* No acknowledgement */
  625. omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_NACK);
  626. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_STP);
  627. break;
  628. case 0x03: /* Register access ready */
  629. omap_i2c_complete_cmd(dev, 0);
  630. break;
  631. case 0x04: /* Receive data ready */
  632. if (dev->buf_len) {
  633. w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
  634. *dev->buf++ = w;
  635. dev->buf_len--;
  636. if (dev->buf_len) {
  637. *dev->buf++ = w >> 8;
  638. dev->buf_len--;
  639. }
  640. } else
  641. dev_err(dev->dev, "RRDY IRQ while no data requested\n");
  642. break;
  643. case 0x05: /* Transmit data ready */
  644. if (dev->buf_len) {
  645. w = *dev->buf++;
  646. dev->buf_len--;
  647. if (dev->buf_len) {
  648. w |= *dev->buf++ << 8;
  649. dev->buf_len--;
  650. }
  651. omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
  652. } else
  653. dev_err(dev->dev, "XRDY IRQ while no data to send\n");
  654. break;
  655. default:
  656. return IRQ_NONE;
  657. }
  658. return IRQ_HANDLED;
  659. }
  660. #else
  661. #define omap_i2c_omap1_isr NULL
  662. #endif
  663. /*
  664. * OMAP3430 Errata i462: When an XRDY/XDR is hit, wait for XUDF before writing
  665. * data to DATA_REG. Otherwise some data bytes can be lost while transferring
  666. * them from the memory to the I2C interface.
  667. */
  668. static int errata_omap3_i462(struct omap_i2c_dev *dev)
  669. {
  670. unsigned long timeout = 10000;
  671. u16 stat;
  672. do {
  673. stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
  674. if (stat & OMAP_I2C_STAT_XUDF)
  675. break;
  676. if (stat & (OMAP_I2C_STAT_NACK | OMAP_I2C_STAT_AL)) {
  677. omap_i2c_ack_stat(dev, (OMAP_I2C_STAT_XRDY |
  678. OMAP_I2C_STAT_XDR));
  679. if (stat & OMAP_I2C_STAT_NACK) {
  680. dev->cmd_err |= OMAP_I2C_STAT_NACK;
  681. omap_i2c_ack_stat(dev, OMAP_I2C_STAT_NACK);
  682. }
  683. if (stat & OMAP_I2C_STAT_AL) {
  684. dev_err(dev->dev, "Arbitration lost\n");
  685. dev->cmd_err |= OMAP_I2C_STAT_AL;
  686. omap_i2c_ack_stat(dev, OMAP_I2C_STAT_NACK);
  687. }
  688. return -EIO;
  689. }
  690. cpu_relax();
  691. } while (--timeout);
  692. if (!timeout) {
  693. dev_err(dev->dev, "timeout waiting on XUDF bit\n");
  694. return 0;
  695. }
  696. return 0;
  697. }
  698. static void omap_i2c_receive_data(struct omap_i2c_dev *dev, u8 num_bytes,
  699. bool is_rdr)
  700. {
  701. u16 w;
  702. while (num_bytes--) {
  703. w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
  704. *dev->buf++ = w;
  705. dev->buf_len--;
  706. /*
  707. * Data reg in 2430, omap3 and
  708. * omap4 is 8 bit wide
  709. */
  710. if (dev->flags & OMAP_I2C_FLAG_16BIT_DATA_REG) {
  711. *dev->buf++ = w >> 8;
  712. dev->buf_len--;
  713. }
  714. }
  715. }
  716. static int omap_i2c_transmit_data(struct omap_i2c_dev *dev, u8 num_bytes,
  717. bool is_xdr)
  718. {
  719. u16 w;
  720. while (num_bytes--) {
  721. w = *dev->buf++;
  722. dev->buf_len--;
  723. /*
  724. * Data reg in 2430, omap3 and
  725. * omap4 is 8 bit wide
  726. */
  727. if (dev->flags & OMAP_I2C_FLAG_16BIT_DATA_REG) {
  728. w |= *dev->buf++ << 8;
  729. dev->buf_len--;
  730. }
  731. if (dev->errata & I2C_OMAP_ERRATA_I462) {
  732. int ret;
  733. ret = errata_omap3_i462(dev);
  734. if (ret < 0)
  735. return ret;
  736. }
  737. omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
  738. }
  739. return 0;
  740. }
  741. static irqreturn_t
  742. omap_i2c_isr(int this_irq, void *dev_id)
  743. {
  744. struct omap_i2c_dev *dev = dev_id;
  745. u16 bits;
  746. u16 stat;
  747. int err = 0, count = 0;
  748. if (pm_runtime_suspended(dev->dev))
  749. return IRQ_NONE;
  750. do {
  751. bits = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
  752. stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
  753. stat &= bits;
  754. /* If we're in receiver mode, ignore XDR/XRDY */
  755. if (dev->receiver)
  756. stat &= ~(OMAP_I2C_STAT_XDR | OMAP_I2C_STAT_XRDY);
  757. else
  758. stat &= ~(OMAP_I2C_STAT_RDR | OMAP_I2C_STAT_RRDY);
  759. if (!stat) {
  760. /* my work here is done */
  761. return IRQ_HANDLED;
  762. }
  763. dev_dbg(dev->dev, "IRQ (ISR = 0x%04x)\n", stat);
  764. if (count++ == 100) {
  765. dev_warn(dev->dev, "Too much work in one IRQ\n");
  766. goto out;
  767. }
  768. if (stat & OMAP_I2C_STAT_NACK) {
  769. err |= OMAP_I2C_STAT_NACK;
  770. omap_i2c_ack_stat(dev, OMAP_I2C_STAT_NACK);
  771. goto out;
  772. }
  773. if (stat & OMAP_I2C_STAT_AL) {
  774. dev_err(dev->dev, "Arbitration lost\n");
  775. err |= OMAP_I2C_STAT_AL;
  776. omap_i2c_ack_stat(dev, OMAP_I2C_STAT_AL);
  777. goto out;
  778. }
  779. /*
  780. * ProDB0017052: Clear ARDY bit twice
  781. */
  782. if (stat & (OMAP_I2C_STAT_ARDY | OMAP_I2C_STAT_NACK |
  783. OMAP_I2C_STAT_AL)) {
  784. omap_i2c_ack_stat(dev, (OMAP_I2C_STAT_RRDY |
  785. OMAP_I2C_STAT_RDR |
  786. OMAP_I2C_STAT_XRDY |
  787. OMAP_I2C_STAT_XDR |
  788. OMAP_I2C_STAT_ARDY));
  789. goto out;
  790. }
  791. if (stat & OMAP_I2C_STAT_RDR) {
  792. u8 num_bytes = 1;
  793. if (dev->fifo_size)
  794. num_bytes = dev->buf_len;
  795. omap_i2c_receive_data(dev, num_bytes, true);
  796. if (dev->errata & I2C_OMAP_ERRATA_I207)
  797. i2c_omap_errata_i207(dev, stat);
  798. omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
  799. continue;
  800. }
  801. if (stat & OMAP_I2C_STAT_RRDY) {
  802. u8 num_bytes = 1;
  803. if (dev->threshold)
  804. num_bytes = dev->threshold;
  805. omap_i2c_receive_data(dev, num_bytes, false);
  806. omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RRDY);
  807. continue;
  808. }
  809. if (stat & OMAP_I2C_STAT_XDR) {
  810. u8 num_bytes = 1;
  811. int ret;
  812. if (dev->fifo_size)
  813. num_bytes = dev->buf_len;
  814. ret = omap_i2c_transmit_data(dev, num_bytes, true);
  815. if (ret < 0)
  816. goto out;
  817. omap_i2c_ack_stat(dev, OMAP_I2C_STAT_XDR);
  818. continue;
  819. }
  820. if (stat & OMAP_I2C_STAT_XRDY) {
  821. u8 num_bytes = 1;
  822. int ret;
  823. if (dev->threshold)
  824. num_bytes = dev->threshold;
  825. ret = omap_i2c_transmit_data(dev, num_bytes, false);
  826. if (ret < 0)
  827. goto out;
  828. omap_i2c_ack_stat(dev, OMAP_I2C_STAT_XRDY);
  829. continue;
  830. }
  831. if (stat & OMAP_I2C_STAT_ROVR) {
  832. dev_err(dev->dev, "Receive overrun\n");
  833. err |= OMAP_I2C_STAT_ROVR;
  834. omap_i2c_ack_stat(dev, OMAP_I2C_STAT_ROVR);
  835. goto out;
  836. }
  837. if (stat & OMAP_I2C_STAT_XUDF) {
  838. dev_err(dev->dev, "Transmit underflow\n");
  839. err |= OMAP_I2C_STAT_XUDF;
  840. omap_i2c_ack_stat(dev, OMAP_I2C_STAT_XUDF);
  841. goto out;
  842. }
  843. } while (stat);
  844. out:
  845. omap_i2c_complete_cmd(dev, err);
  846. return IRQ_HANDLED;
  847. }
  848. static const struct i2c_algorithm omap_i2c_algo = {
  849. .master_xfer = omap_i2c_xfer,
  850. .functionality = omap_i2c_func,
  851. };
  852. #ifdef CONFIG_OF
  853. static struct omap_i2c_bus_platform_data omap3_pdata = {
  854. .rev = OMAP_I2C_IP_VERSION_1,
  855. .flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
  856. OMAP_I2C_FLAG_RESET_REGS_POSTIDLE |
  857. OMAP_I2C_FLAG_BUS_SHIFT_2,
  858. };
  859. static struct omap_i2c_bus_platform_data omap4_pdata = {
  860. .rev = OMAP_I2C_IP_VERSION_2,
  861. };
  862. static const struct of_device_id omap_i2c_of_match[] = {
  863. {
  864. .compatible = "ti,omap4-i2c",
  865. .data = &omap4_pdata,
  866. },
  867. {
  868. .compatible = "ti,omap3-i2c",
  869. .data = &omap3_pdata,
  870. },
  871. { },
  872. };
  873. MODULE_DEVICE_TABLE(of, omap_i2c_of_match);
  874. #endif
  875. static int __devinit
  876. omap_i2c_probe(struct platform_device *pdev)
  877. {
  878. struct omap_i2c_dev *dev;
  879. struct i2c_adapter *adap;
  880. struct resource *mem;
  881. struct omap_i2c_bus_platform_data *pdata = pdev->dev.platform_data;
  882. struct device_node *node = pdev->dev.of_node;
  883. const struct of_device_id *match;
  884. irq_handler_t isr;
  885. int irq;
  886. int r;
  887. /* NOTE: driver uses the static register mapping */
  888. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  889. if (!mem) {
  890. dev_err(&pdev->dev, "no mem resource?\n");
  891. return -ENODEV;
  892. }
  893. irq = platform_get_irq(pdev, 0);
  894. if (irq < 0) {
  895. dev_err(&pdev->dev, "no irq resource?\n");
  896. return irq;
  897. }
  898. dev = devm_kzalloc(&pdev->dev, sizeof(struct omap_i2c_dev), GFP_KERNEL);
  899. if (!dev) {
  900. dev_err(&pdev->dev, "Menory allocation failed\n");
  901. return -ENOMEM;
  902. }
  903. dev->base = devm_request_and_ioremap(&pdev->dev, mem);
  904. if (!dev->base) {
  905. dev_err(&pdev->dev, "I2C region already claimed\n");
  906. return -ENOMEM;
  907. }
  908. match = of_match_device(of_match_ptr(omap_i2c_of_match), &pdev->dev);
  909. if (match) {
  910. u32 freq = 100000; /* default to 100000 Hz */
  911. pdata = match->data;
  912. dev->dtrev = pdata->rev;
  913. dev->flags = pdata->flags;
  914. of_property_read_u32(node, "clock-frequency", &freq);
  915. /* convert DT freq value in Hz into kHz for speed */
  916. dev->speed = freq / 1000;
  917. } else if (pdata != NULL) {
  918. dev->speed = pdata->clkrate;
  919. dev->flags = pdata->flags;
  920. dev->set_mpu_wkup_lat = pdata->set_mpu_wkup_lat;
  921. dev->dtrev = pdata->rev;
  922. }
  923. dev->dev = &pdev->dev;
  924. dev->irq = irq;
  925. platform_set_drvdata(pdev, dev);
  926. init_completion(&dev->cmd_complete);
  927. dev->reg_shift = (dev->flags >> OMAP_I2C_FLAG_BUS_SHIFT__SHIFT) & 3;
  928. if (dev->dtrev == OMAP_I2C_IP_VERSION_2)
  929. dev->regs = (u8 *)reg_map_ip_v2;
  930. else
  931. dev->regs = (u8 *)reg_map_ip_v1;
  932. pm_runtime_enable(dev->dev);
  933. r = pm_runtime_get_sync(dev->dev);
  934. if (IS_ERR_VALUE(r))
  935. goto err_free_mem;
  936. dev->rev = omap_i2c_read_reg(dev, OMAP_I2C_REV_REG) & 0xff;
  937. dev->errata = 0;
  938. if (dev->flags & OMAP_I2C_FLAG_APPLY_ERRATA_I207)
  939. dev->errata |= I2C_OMAP_ERRATA_I207;
  940. if (dev->rev <= OMAP_I2C_REV_ON_3430_3530)
  941. dev->errata |= I2C_OMAP_ERRATA_I462;
  942. if (!(dev->flags & OMAP_I2C_FLAG_NO_FIFO)) {
  943. u16 s;
  944. /* Set up the fifo size - Get total size */
  945. s = (omap_i2c_read_reg(dev, OMAP_I2C_BUFSTAT_REG) >> 14) & 0x3;
  946. dev->fifo_size = 0x8 << s;
  947. /*
  948. * Set up notification threshold as half the total available
  949. * size. This is to ensure that we can handle the status on int
  950. * call back latencies.
  951. */
  952. dev->fifo_size = (dev->fifo_size / 2);
  953. if (dev->rev < OMAP_I2C_REV_ON_3630_4430)
  954. dev->b_hw = 1; /* Enable hardware fixes */
  955. /* calculate wakeup latency constraint for MPU */
  956. if (dev->set_mpu_wkup_lat != NULL)
  957. dev->latency = (1000000 * dev->fifo_size) /
  958. (1000 * dev->speed / 8);
  959. }
  960. /* reset ASAP, clearing any IRQs */
  961. omap_i2c_init(dev);
  962. isr = (dev->rev < OMAP_I2C_OMAP1_REV_2) ? omap_i2c_omap1_isr :
  963. omap_i2c_isr;
  964. r = devm_request_irq(&pdev->dev, dev->irq, isr, IRQF_NO_SUSPEND,
  965. pdev->name, dev);
  966. if (r) {
  967. dev_err(dev->dev, "failure requesting irq %i\n", dev->irq);
  968. goto err_unuse_clocks;
  969. }
  970. dev_info(dev->dev, "bus %d rev%d.%d.%d at %d kHz\n", pdev->id,
  971. dev->dtrev, dev->rev >> 4, dev->rev & 0xf, dev->speed);
  972. adap = &dev->adapter;
  973. i2c_set_adapdata(adap, dev);
  974. adap->owner = THIS_MODULE;
  975. adap->class = I2C_CLASS_HWMON;
  976. strlcpy(adap->name, "OMAP I2C adapter", sizeof(adap->name));
  977. adap->algo = &omap_i2c_algo;
  978. adap->dev.parent = &pdev->dev;
  979. adap->dev.of_node = pdev->dev.of_node;
  980. /* i2c device drivers may be active on return from add_adapter() */
  981. adap->nr = pdev->id;
  982. r = i2c_add_numbered_adapter(adap);
  983. if (r) {
  984. dev_err(dev->dev, "failure adding adapter\n");
  985. goto err_unuse_clocks;
  986. }
  987. of_i2c_register_devices(adap);
  988. pm_runtime_put(dev->dev);
  989. return 0;
  990. err_unuse_clocks:
  991. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  992. pm_runtime_put(dev->dev);
  993. pm_runtime_disable(&pdev->dev);
  994. err_free_mem:
  995. platform_set_drvdata(pdev, NULL);
  996. return r;
  997. }
  998. static int __devexit omap_i2c_remove(struct platform_device *pdev)
  999. {
  1000. struct omap_i2c_dev *dev = platform_get_drvdata(pdev);
  1001. int ret;
  1002. platform_set_drvdata(pdev, NULL);
  1003. i2c_del_adapter(&dev->adapter);
  1004. ret = pm_runtime_get_sync(&pdev->dev);
  1005. if (IS_ERR_VALUE(ret))
  1006. return ret;
  1007. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  1008. pm_runtime_put(&pdev->dev);
  1009. pm_runtime_disable(&pdev->dev);
  1010. return 0;
  1011. }
  1012. #ifdef CONFIG_PM
  1013. #ifdef CONFIG_PM_RUNTIME
  1014. static int omap_i2c_runtime_suspend(struct device *dev)
  1015. {
  1016. struct platform_device *pdev = to_platform_device(dev);
  1017. struct omap_i2c_dev *_dev = platform_get_drvdata(pdev);
  1018. u16 iv;
  1019. _dev->iestate = omap_i2c_read_reg(_dev, OMAP_I2C_IE_REG);
  1020. omap_i2c_write_reg(_dev, OMAP_I2C_IE_REG, 0);
  1021. if (_dev->rev < OMAP_I2C_OMAP1_REV_2) {
  1022. iv = omap_i2c_read_reg(_dev, OMAP_I2C_IV_REG); /* Read clears */
  1023. } else {
  1024. omap_i2c_write_reg(_dev, OMAP_I2C_STAT_REG, _dev->iestate);
  1025. /* Flush posted write */
  1026. omap_i2c_read_reg(_dev, OMAP_I2C_STAT_REG);
  1027. }
  1028. return 0;
  1029. }
  1030. static int omap_i2c_runtime_resume(struct device *dev)
  1031. {
  1032. struct platform_device *pdev = to_platform_device(dev);
  1033. struct omap_i2c_dev *_dev = platform_get_drvdata(pdev);
  1034. if (_dev->flags & OMAP_I2C_FLAG_RESET_REGS_POSTIDLE) {
  1035. omap_i2c_write_reg(_dev, OMAP_I2C_CON_REG, 0);
  1036. omap_i2c_write_reg(_dev, OMAP_I2C_PSC_REG, _dev->pscstate);
  1037. omap_i2c_write_reg(_dev, OMAP_I2C_SCLL_REG, _dev->scllstate);
  1038. omap_i2c_write_reg(_dev, OMAP_I2C_SCLH_REG, _dev->sclhstate);
  1039. omap_i2c_write_reg(_dev, OMAP_I2C_BUF_REG, _dev->bufstate);
  1040. omap_i2c_write_reg(_dev, OMAP_I2C_SYSC_REG, _dev->syscstate);
  1041. omap_i2c_write_reg(_dev, OMAP_I2C_WE_REG, _dev->westate);
  1042. omap_i2c_write_reg(_dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
  1043. }
  1044. /*
  1045. * Don't write to this register if the IE state is 0 as it can
  1046. * cause deadlock.
  1047. */
  1048. if (_dev->iestate)
  1049. omap_i2c_write_reg(_dev, OMAP_I2C_IE_REG, _dev->iestate);
  1050. return 0;
  1051. }
  1052. #endif /* CONFIG_PM_RUNTIME */
  1053. static struct dev_pm_ops omap_i2c_pm_ops = {
  1054. SET_RUNTIME_PM_OPS(omap_i2c_runtime_suspend,
  1055. omap_i2c_runtime_resume, NULL)
  1056. };
  1057. #define OMAP_I2C_PM_OPS (&omap_i2c_pm_ops)
  1058. #else
  1059. #define OMAP_I2C_PM_OPS NULL
  1060. #endif /* CONFIG_PM */
  1061. static struct platform_driver omap_i2c_driver = {
  1062. .probe = omap_i2c_probe,
  1063. .remove = __devexit_p(omap_i2c_remove),
  1064. .driver = {
  1065. .name = "omap_i2c",
  1066. .owner = THIS_MODULE,
  1067. .pm = OMAP_I2C_PM_OPS,
  1068. .of_match_table = of_match_ptr(omap_i2c_of_match),
  1069. },
  1070. };
  1071. /* I2C may be needed to bring up other drivers */
  1072. static int __init
  1073. omap_i2c_init_driver(void)
  1074. {
  1075. return platform_driver_register(&omap_i2c_driver);
  1076. }
  1077. subsys_initcall(omap_i2c_init_driver);
  1078. static void __exit omap_i2c_exit_driver(void)
  1079. {
  1080. platform_driver_unregister(&omap_i2c_driver);
  1081. }
  1082. module_exit(omap_i2c_exit_driver);
  1083. MODULE_AUTHOR("MontaVista Software, Inc. (and others)");
  1084. MODULE_DESCRIPTION("TI OMAP I2C bus adapter");
  1085. MODULE_LICENSE("GPL");
  1086. MODULE_ALIAS("platform:omap_i2c");