8250_pci.c 124 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913
  1. /*
  2. * Probe module for 8250/16550-type PCI serial ports.
  3. *
  4. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  5. *
  6. * Copyright (C) 2001 Russell King, All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/pci.h>
  15. #include <linux/string.h>
  16. #include <linux/kernel.h>
  17. #include <linux/slab.h>
  18. #include <linux/delay.h>
  19. #include <linux/tty.h>
  20. #include <linux/serial_reg.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/8250_pci.h>
  23. #include <linux/bitops.h>
  24. #include <asm/byteorder.h>
  25. #include <asm/io.h>
  26. #include "8250.h"
  27. #undef SERIAL_DEBUG_PCI
  28. /*
  29. * init function returns:
  30. * > 0 - number of ports
  31. * = 0 - use board->num_ports
  32. * < 0 - error
  33. */
  34. struct pci_serial_quirk {
  35. u32 vendor;
  36. u32 device;
  37. u32 subvendor;
  38. u32 subdevice;
  39. int (*probe)(struct pci_dev *dev);
  40. int (*init)(struct pci_dev *dev);
  41. int (*setup)(struct serial_private *,
  42. const struct pciserial_board *,
  43. struct uart_8250_port *, int);
  44. void (*exit)(struct pci_dev *dev);
  45. };
  46. #define PCI_NUM_BAR_RESOURCES 6
  47. struct serial_private {
  48. struct pci_dev *dev;
  49. unsigned int nr;
  50. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  51. struct pci_serial_quirk *quirk;
  52. int line[0];
  53. };
  54. static int pci_default_setup(struct serial_private*,
  55. const struct pciserial_board*, struct uart_8250_port *, int);
  56. static void moan_device(const char *str, struct pci_dev *dev)
  57. {
  58. printk(KERN_WARNING
  59. "%s: %s\n"
  60. "Please send the output of lspci -vv, this\n"
  61. "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  62. "manufacturer and name of serial board or\n"
  63. "modem board to rmk+serial@arm.linux.org.uk.\n",
  64. pci_name(dev), str, dev->vendor, dev->device,
  65. dev->subsystem_vendor, dev->subsystem_device);
  66. }
  67. static int
  68. setup_port(struct serial_private *priv, struct uart_8250_port *port,
  69. int bar, int offset, int regshift)
  70. {
  71. struct pci_dev *dev = priv->dev;
  72. unsigned long base, len;
  73. if (bar >= PCI_NUM_BAR_RESOURCES)
  74. return -EINVAL;
  75. base = pci_resource_start(dev, bar);
  76. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  77. len = pci_resource_len(dev, bar);
  78. if (!priv->remapped_bar[bar])
  79. priv->remapped_bar[bar] = ioremap_nocache(base, len);
  80. if (!priv->remapped_bar[bar])
  81. return -ENOMEM;
  82. port->port.iotype = UPIO_MEM;
  83. port->port.iobase = 0;
  84. port->port.mapbase = base + offset;
  85. port->port.membase = priv->remapped_bar[bar] + offset;
  86. port->port.regshift = regshift;
  87. } else {
  88. port->port.iotype = UPIO_PORT;
  89. port->port.iobase = base + offset;
  90. port->port.mapbase = 0;
  91. port->port.membase = NULL;
  92. port->port.regshift = 0;
  93. }
  94. return 0;
  95. }
  96. /*
  97. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  98. */
  99. static int addidata_apci7800_setup(struct serial_private *priv,
  100. const struct pciserial_board *board,
  101. struct uart_8250_port *port, int idx)
  102. {
  103. unsigned int bar = 0, offset = board->first_offset;
  104. bar = FL_GET_BASE(board->flags);
  105. if (idx < 2) {
  106. offset += idx * board->uart_offset;
  107. } else if ((idx >= 2) && (idx < 4)) {
  108. bar += 1;
  109. offset += ((idx - 2) * board->uart_offset);
  110. } else if ((idx >= 4) && (idx < 6)) {
  111. bar += 2;
  112. offset += ((idx - 4) * board->uart_offset);
  113. } else if (idx >= 6) {
  114. bar += 3;
  115. offset += ((idx - 6) * board->uart_offset);
  116. }
  117. return setup_port(priv, port, bar, offset, board->reg_shift);
  118. }
  119. /*
  120. * AFAVLAB uses a different mixture of BARs and offsets
  121. * Not that ugly ;) -- HW
  122. */
  123. static int
  124. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  125. struct uart_8250_port *port, int idx)
  126. {
  127. unsigned int bar, offset = board->first_offset;
  128. bar = FL_GET_BASE(board->flags);
  129. if (idx < 4)
  130. bar += idx;
  131. else {
  132. bar = 4;
  133. offset += (idx - 4) * board->uart_offset;
  134. }
  135. return setup_port(priv, port, bar, offset, board->reg_shift);
  136. }
  137. /*
  138. * HP's Remote Management Console. The Diva chip came in several
  139. * different versions. N-class, L2000 and A500 have two Diva chips, each
  140. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  141. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  142. * one Diva chip, but it has been expanded to 5 UARTs.
  143. */
  144. static int pci_hp_diva_init(struct pci_dev *dev)
  145. {
  146. int rc = 0;
  147. switch (dev->subsystem_device) {
  148. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  149. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  150. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  151. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  152. rc = 3;
  153. break;
  154. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  155. rc = 2;
  156. break;
  157. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  158. rc = 4;
  159. break;
  160. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  161. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  162. rc = 1;
  163. break;
  164. }
  165. return rc;
  166. }
  167. /*
  168. * HP's Diva chip puts the 4th/5th serial port further out, and
  169. * some serial ports are supposed to be hidden on certain models.
  170. */
  171. static int
  172. pci_hp_diva_setup(struct serial_private *priv,
  173. const struct pciserial_board *board,
  174. struct uart_8250_port *port, int idx)
  175. {
  176. unsigned int offset = board->first_offset;
  177. unsigned int bar = FL_GET_BASE(board->flags);
  178. switch (priv->dev->subsystem_device) {
  179. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  180. if (idx == 3)
  181. idx++;
  182. break;
  183. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  184. if (idx > 0)
  185. idx++;
  186. if (idx > 2)
  187. idx++;
  188. break;
  189. }
  190. if (idx > 2)
  191. offset = 0x18;
  192. offset += idx * board->uart_offset;
  193. return setup_port(priv, port, bar, offset, board->reg_shift);
  194. }
  195. /*
  196. * Added for EKF Intel i960 serial boards
  197. */
  198. static int pci_inteli960ni_init(struct pci_dev *dev)
  199. {
  200. unsigned long oldval;
  201. if (!(dev->subsystem_device & 0x1000))
  202. return -ENODEV;
  203. /* is firmware started? */
  204. pci_read_config_dword(dev, 0x44, (void *)&oldval);
  205. if (oldval == 0x00001000L) { /* RESET value */
  206. printk(KERN_DEBUG "Local i960 firmware missing");
  207. return -ENODEV;
  208. }
  209. return 0;
  210. }
  211. /*
  212. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  213. * that the card interrupt be explicitly enabled or disabled. This
  214. * seems to be mainly needed on card using the PLX which also use I/O
  215. * mapped memory.
  216. */
  217. static int pci_plx9050_init(struct pci_dev *dev)
  218. {
  219. u8 irq_config;
  220. void __iomem *p;
  221. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  222. moan_device("no memory in bar 0", dev);
  223. return 0;
  224. }
  225. irq_config = 0x41;
  226. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  227. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  228. irq_config = 0x43;
  229. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  230. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  231. /*
  232. * As the megawolf cards have the int pins active
  233. * high, and have 2 UART chips, both ints must be
  234. * enabled on the 9050. Also, the UARTS are set in
  235. * 16450 mode by default, so we have to enable the
  236. * 16C950 'enhanced' mode so that we can use the
  237. * deep FIFOs
  238. */
  239. irq_config = 0x5b;
  240. /*
  241. * enable/disable interrupts
  242. */
  243. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  244. if (p == NULL)
  245. return -ENOMEM;
  246. writel(irq_config, p + 0x4c);
  247. /*
  248. * Read the register back to ensure that it took effect.
  249. */
  250. readl(p + 0x4c);
  251. iounmap(p);
  252. return 0;
  253. }
  254. static void pci_plx9050_exit(struct pci_dev *dev)
  255. {
  256. u8 __iomem *p;
  257. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  258. return;
  259. /*
  260. * disable interrupts
  261. */
  262. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  263. if (p != NULL) {
  264. writel(0, p + 0x4c);
  265. /*
  266. * Read the register back to ensure that it took effect.
  267. */
  268. readl(p + 0x4c);
  269. iounmap(p);
  270. }
  271. }
  272. #define NI8420_INT_ENABLE_REG 0x38
  273. #define NI8420_INT_ENABLE_BIT 0x2000
  274. static void pci_ni8420_exit(struct pci_dev *dev)
  275. {
  276. void __iomem *p;
  277. unsigned long base, len;
  278. unsigned int bar = 0;
  279. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  280. moan_device("no memory in bar", dev);
  281. return;
  282. }
  283. base = pci_resource_start(dev, bar);
  284. len = pci_resource_len(dev, bar);
  285. p = ioremap_nocache(base, len);
  286. if (p == NULL)
  287. return;
  288. /* Disable the CPU Interrupt */
  289. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  290. p + NI8420_INT_ENABLE_REG);
  291. iounmap(p);
  292. }
  293. /* MITE registers */
  294. #define MITE_IOWBSR1 0xc4
  295. #define MITE_IOWCR1 0xf4
  296. #define MITE_LCIMR1 0x08
  297. #define MITE_LCIMR2 0x10
  298. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  299. static void pci_ni8430_exit(struct pci_dev *dev)
  300. {
  301. void __iomem *p;
  302. unsigned long base, len;
  303. unsigned int bar = 0;
  304. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  305. moan_device("no memory in bar", dev);
  306. return;
  307. }
  308. base = pci_resource_start(dev, bar);
  309. len = pci_resource_len(dev, bar);
  310. p = ioremap_nocache(base, len);
  311. if (p == NULL)
  312. return;
  313. /* Disable the CPU Interrupt */
  314. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  315. iounmap(p);
  316. }
  317. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  318. static int
  319. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  320. struct uart_8250_port *port, int idx)
  321. {
  322. unsigned int bar, offset = board->first_offset;
  323. bar = 0;
  324. if (idx < 4) {
  325. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  326. offset += idx * board->uart_offset;
  327. } else if (idx < 8) {
  328. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  329. offset += idx * board->uart_offset + 0xC00;
  330. } else /* we have only 8 ports on PMC-OCTALPRO */
  331. return 1;
  332. return setup_port(priv, port, bar, offset, board->reg_shift);
  333. }
  334. /*
  335. * This does initialization for PMC OCTALPRO cards:
  336. * maps the device memory, resets the UARTs (needed, bc
  337. * if the module is removed and inserted again, the card
  338. * is in the sleep mode) and enables global interrupt.
  339. */
  340. /* global control register offset for SBS PMC-OctalPro */
  341. #define OCT_REG_CR_OFF 0x500
  342. static int sbs_init(struct pci_dev *dev)
  343. {
  344. u8 __iomem *p;
  345. p = pci_ioremap_bar(dev, 0);
  346. if (p == NULL)
  347. return -ENOMEM;
  348. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  349. writeb(0x10, p + OCT_REG_CR_OFF);
  350. udelay(50);
  351. writeb(0x0, p + OCT_REG_CR_OFF);
  352. /* Set bit-2 (INTENABLE) of Control Register */
  353. writeb(0x4, p + OCT_REG_CR_OFF);
  354. iounmap(p);
  355. return 0;
  356. }
  357. /*
  358. * Disables the global interrupt of PMC-OctalPro
  359. */
  360. static void sbs_exit(struct pci_dev *dev)
  361. {
  362. u8 __iomem *p;
  363. p = pci_ioremap_bar(dev, 0);
  364. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  365. if (p != NULL)
  366. writeb(0, p + OCT_REG_CR_OFF);
  367. iounmap(p);
  368. }
  369. /*
  370. * SIIG serial cards have an PCI interface chip which also controls
  371. * the UART clocking frequency. Each UART can be clocked independently
  372. * (except cards equipped with 4 UARTs) and initial clocking settings
  373. * are stored in the EEPROM chip. It can cause problems because this
  374. * version of serial driver doesn't support differently clocked UART's
  375. * on single PCI card. To prevent this, initialization functions set
  376. * high frequency clocking for all UART's on given card. It is safe (I
  377. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  378. * with other OSes (like M$ DOS).
  379. *
  380. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  381. *
  382. * There is two family of SIIG serial cards with different PCI
  383. * interface chip and different configuration methods:
  384. * - 10x cards have control registers in IO and/or memory space;
  385. * - 20x cards have control registers in standard PCI configuration space.
  386. *
  387. * Note: all 10x cards have PCI device ids 0x10..
  388. * all 20x cards have PCI device ids 0x20..
  389. *
  390. * There are also Quartet Serial cards which use Oxford Semiconductor
  391. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  392. *
  393. * Note: some SIIG cards are probed by the parport_serial object.
  394. */
  395. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  396. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  397. static int pci_siig10x_init(struct pci_dev *dev)
  398. {
  399. u16 data;
  400. void __iomem *p;
  401. switch (dev->device & 0xfff8) {
  402. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  403. data = 0xffdf;
  404. break;
  405. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  406. data = 0xf7ff;
  407. break;
  408. default: /* 1S1P, 4S */
  409. data = 0xfffb;
  410. break;
  411. }
  412. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  413. if (p == NULL)
  414. return -ENOMEM;
  415. writew(readw(p + 0x28) & data, p + 0x28);
  416. readw(p + 0x28);
  417. iounmap(p);
  418. return 0;
  419. }
  420. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  421. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  422. static int pci_siig20x_init(struct pci_dev *dev)
  423. {
  424. u8 data;
  425. /* Change clock frequency for the first UART. */
  426. pci_read_config_byte(dev, 0x6f, &data);
  427. pci_write_config_byte(dev, 0x6f, data & 0xef);
  428. /* If this card has 2 UART, we have to do the same with second UART. */
  429. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  430. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  431. pci_read_config_byte(dev, 0x73, &data);
  432. pci_write_config_byte(dev, 0x73, data & 0xef);
  433. }
  434. return 0;
  435. }
  436. static int pci_siig_init(struct pci_dev *dev)
  437. {
  438. unsigned int type = dev->device & 0xff00;
  439. if (type == 0x1000)
  440. return pci_siig10x_init(dev);
  441. else if (type == 0x2000)
  442. return pci_siig20x_init(dev);
  443. moan_device("Unknown SIIG card", dev);
  444. return -ENODEV;
  445. }
  446. static int pci_siig_setup(struct serial_private *priv,
  447. const struct pciserial_board *board,
  448. struct uart_8250_port *port, int idx)
  449. {
  450. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  451. if (idx > 3) {
  452. bar = 4;
  453. offset = (idx - 4) * 8;
  454. }
  455. return setup_port(priv, port, bar, offset, 0);
  456. }
  457. /*
  458. * Timedia has an explosion of boards, and to avoid the PCI table from
  459. * growing *huge*, we use this function to collapse some 70 entries
  460. * in the PCI table into one, for sanity's and compactness's sake.
  461. */
  462. static const unsigned short timedia_single_port[] = {
  463. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  464. };
  465. static const unsigned short timedia_dual_port[] = {
  466. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  467. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  468. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  469. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  470. 0xD079, 0
  471. };
  472. static const unsigned short timedia_quad_port[] = {
  473. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  474. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  475. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  476. 0xB157, 0
  477. };
  478. static const unsigned short timedia_eight_port[] = {
  479. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  480. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  481. };
  482. static const struct timedia_struct {
  483. int num;
  484. const unsigned short *ids;
  485. } timedia_data[] = {
  486. { 1, timedia_single_port },
  487. { 2, timedia_dual_port },
  488. { 4, timedia_quad_port },
  489. { 8, timedia_eight_port }
  490. };
  491. /*
  492. * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
  493. * listing them individually, this driver merely grabs them all with
  494. * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
  495. * and should be left free to be claimed by parport_serial instead.
  496. */
  497. static int pci_timedia_probe(struct pci_dev *dev)
  498. {
  499. /*
  500. * Check the third digit of the subdevice ID
  501. * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
  502. */
  503. if ((dev->subsystem_device & 0x00f0) >= 0x70) {
  504. dev_info(&dev->dev,
  505. "ignoring Timedia subdevice %04x for parport_serial\n",
  506. dev->subsystem_device);
  507. return -ENODEV;
  508. }
  509. return 0;
  510. }
  511. static int pci_timedia_init(struct pci_dev *dev)
  512. {
  513. const unsigned short *ids;
  514. int i, j;
  515. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  516. ids = timedia_data[i].ids;
  517. for (j = 0; ids[j]; j++)
  518. if (dev->subsystem_device == ids[j])
  519. return timedia_data[i].num;
  520. }
  521. return 0;
  522. }
  523. /*
  524. * Timedia/SUNIX uses a mixture of BARs and offsets
  525. * Ugh, this is ugly as all hell --- TYT
  526. */
  527. static int
  528. pci_timedia_setup(struct serial_private *priv,
  529. const struct pciserial_board *board,
  530. struct uart_8250_port *port, int idx)
  531. {
  532. unsigned int bar = 0, offset = board->first_offset;
  533. switch (idx) {
  534. case 0:
  535. bar = 0;
  536. break;
  537. case 1:
  538. offset = board->uart_offset;
  539. bar = 0;
  540. break;
  541. case 2:
  542. bar = 1;
  543. break;
  544. case 3:
  545. offset = board->uart_offset;
  546. /* FALLTHROUGH */
  547. case 4: /* BAR 2 */
  548. case 5: /* BAR 3 */
  549. case 6: /* BAR 4 */
  550. case 7: /* BAR 5 */
  551. bar = idx - 2;
  552. }
  553. return setup_port(priv, port, bar, offset, board->reg_shift);
  554. }
  555. /*
  556. * Some Titan cards are also a little weird
  557. */
  558. static int
  559. titan_400l_800l_setup(struct serial_private *priv,
  560. const struct pciserial_board *board,
  561. struct uart_8250_port *port, int idx)
  562. {
  563. unsigned int bar, offset = board->first_offset;
  564. switch (idx) {
  565. case 0:
  566. bar = 1;
  567. break;
  568. case 1:
  569. bar = 2;
  570. break;
  571. default:
  572. bar = 4;
  573. offset = (idx - 2) * board->uart_offset;
  574. }
  575. return setup_port(priv, port, bar, offset, board->reg_shift);
  576. }
  577. static int pci_xircom_init(struct pci_dev *dev)
  578. {
  579. msleep(100);
  580. return 0;
  581. }
  582. static int pci_ni8420_init(struct pci_dev *dev)
  583. {
  584. void __iomem *p;
  585. unsigned long base, len;
  586. unsigned int bar = 0;
  587. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  588. moan_device("no memory in bar", dev);
  589. return 0;
  590. }
  591. base = pci_resource_start(dev, bar);
  592. len = pci_resource_len(dev, bar);
  593. p = ioremap_nocache(base, len);
  594. if (p == NULL)
  595. return -ENOMEM;
  596. /* Enable CPU Interrupt */
  597. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  598. p + NI8420_INT_ENABLE_REG);
  599. iounmap(p);
  600. return 0;
  601. }
  602. #define MITE_IOWBSR1_WSIZE 0xa
  603. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  604. #define MITE_IOWBSR1_WENAB (1 << 7)
  605. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  606. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  607. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  608. static int pci_ni8430_init(struct pci_dev *dev)
  609. {
  610. void __iomem *p;
  611. unsigned long base, len;
  612. u32 device_window;
  613. unsigned int bar = 0;
  614. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  615. moan_device("no memory in bar", dev);
  616. return 0;
  617. }
  618. base = pci_resource_start(dev, bar);
  619. len = pci_resource_len(dev, bar);
  620. p = ioremap_nocache(base, len);
  621. if (p == NULL)
  622. return -ENOMEM;
  623. /* Set device window address and size in BAR0 */
  624. device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  625. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  626. writel(device_window, p + MITE_IOWBSR1);
  627. /* Set window access to go to RAMSEL IO address space */
  628. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  629. p + MITE_IOWCR1);
  630. /* Enable IO Bus Interrupt 0 */
  631. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  632. /* Enable CPU Interrupt */
  633. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  634. iounmap(p);
  635. return 0;
  636. }
  637. /* UART Port Control Register */
  638. #define NI8430_PORTCON 0x0f
  639. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  640. static int
  641. pci_ni8430_setup(struct serial_private *priv,
  642. const struct pciserial_board *board,
  643. struct uart_8250_port *port, int idx)
  644. {
  645. void __iomem *p;
  646. unsigned long base, len;
  647. unsigned int bar, offset = board->first_offset;
  648. if (idx >= board->num_ports)
  649. return 1;
  650. bar = FL_GET_BASE(board->flags);
  651. offset += idx * board->uart_offset;
  652. base = pci_resource_start(priv->dev, bar);
  653. len = pci_resource_len(priv->dev, bar);
  654. p = ioremap_nocache(base, len);
  655. /* enable the transceiver */
  656. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  657. p + offset + NI8430_PORTCON);
  658. iounmap(p);
  659. return setup_port(priv, port, bar, offset, board->reg_shift);
  660. }
  661. static int pci_netmos_9900_setup(struct serial_private *priv,
  662. const struct pciserial_board *board,
  663. struct uart_8250_port *port, int idx)
  664. {
  665. unsigned int bar;
  666. if ((priv->dev->subsystem_device & 0xff00) == 0x3000) {
  667. /* netmos apparently orders BARs by datasheet layout, so serial
  668. * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
  669. */
  670. bar = 3 * idx;
  671. return setup_port(priv, port, bar, 0, board->reg_shift);
  672. } else {
  673. return pci_default_setup(priv, board, port, idx);
  674. }
  675. }
  676. /* the 99xx series comes with a range of device IDs and a variety
  677. * of capabilities:
  678. *
  679. * 9900 has varying capabilities and can cascade to sub-controllers
  680. * (cascading should be purely internal)
  681. * 9904 is hardwired with 4 serial ports
  682. * 9912 and 9922 are hardwired with 2 serial ports
  683. */
  684. static int pci_netmos_9900_numports(struct pci_dev *dev)
  685. {
  686. unsigned int c = dev->class;
  687. unsigned int pi;
  688. unsigned short sub_serports;
  689. pi = (c & 0xff);
  690. if (pi == 2) {
  691. return 1;
  692. } else if ((pi == 0) &&
  693. (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
  694. /* two possibilities: 0x30ps encodes number of parallel and
  695. * serial ports, or 0x1000 indicates *something*. This is not
  696. * immediately obvious, since the 2s1p+4s configuration seems
  697. * to offer all functionality on functions 0..2, while still
  698. * advertising the same function 3 as the 4s+2s1p config.
  699. */
  700. sub_serports = dev->subsystem_device & 0xf;
  701. if (sub_serports > 0) {
  702. return sub_serports;
  703. } else {
  704. printk(KERN_NOTICE "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
  705. return 0;
  706. }
  707. }
  708. moan_device("unknown NetMos/Mostech program interface", dev);
  709. return 0;
  710. }
  711. static int pci_netmos_init(struct pci_dev *dev)
  712. {
  713. /* subdevice 0x00PS means <P> parallel, <S> serial */
  714. unsigned int num_serial = dev->subsystem_device & 0xf;
  715. if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
  716. (dev->device == PCI_DEVICE_ID_NETMOS_9865))
  717. return 0;
  718. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  719. dev->subsystem_device == 0x0299)
  720. return 0;
  721. switch (dev->device) { /* FALLTHROUGH on all */
  722. case PCI_DEVICE_ID_NETMOS_9904:
  723. case PCI_DEVICE_ID_NETMOS_9912:
  724. case PCI_DEVICE_ID_NETMOS_9922:
  725. case PCI_DEVICE_ID_NETMOS_9900:
  726. num_serial = pci_netmos_9900_numports(dev);
  727. break;
  728. default:
  729. if (num_serial == 0 ) {
  730. moan_device("unknown NetMos/Mostech device", dev);
  731. }
  732. }
  733. if (num_serial == 0)
  734. return -ENODEV;
  735. return num_serial;
  736. }
  737. /*
  738. * These chips are available with optionally one parallel port and up to
  739. * two serial ports. Unfortunately they all have the same product id.
  740. *
  741. * Basic configuration is done over a region of 32 I/O ports. The base
  742. * ioport is called INTA or INTC, depending on docs/other drivers.
  743. *
  744. * The region of the 32 I/O ports is configured in POSIO0R...
  745. */
  746. /* registers */
  747. #define ITE_887x_MISCR 0x9c
  748. #define ITE_887x_INTCBAR 0x78
  749. #define ITE_887x_UARTBAR 0x7c
  750. #define ITE_887x_PS0BAR 0x10
  751. #define ITE_887x_POSIO0 0x60
  752. /* I/O space size */
  753. #define ITE_887x_IOSIZE 32
  754. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  755. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  756. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  757. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  758. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  759. #define ITE_887x_POSIO_SPEED (3 << 29)
  760. /* enable IO_Space bit */
  761. #define ITE_887x_POSIO_ENABLE (1 << 31)
  762. static int pci_ite887x_init(struct pci_dev *dev)
  763. {
  764. /* inta_addr are the configuration addresses of the ITE */
  765. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  766. 0x200, 0x280, 0 };
  767. int ret, i, type;
  768. struct resource *iobase = NULL;
  769. u32 miscr, uartbar, ioport;
  770. /* search for the base-ioport */
  771. i = 0;
  772. while (inta_addr[i] && iobase == NULL) {
  773. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  774. "ite887x");
  775. if (iobase != NULL) {
  776. /* write POSIO0R - speed | size | ioport */
  777. pci_write_config_dword(dev, ITE_887x_POSIO0,
  778. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  779. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  780. /* write INTCBAR - ioport */
  781. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  782. inta_addr[i]);
  783. ret = inb(inta_addr[i]);
  784. if (ret != 0xff) {
  785. /* ioport connected */
  786. break;
  787. }
  788. release_region(iobase->start, ITE_887x_IOSIZE);
  789. iobase = NULL;
  790. }
  791. i++;
  792. }
  793. if (!inta_addr[i]) {
  794. printk(KERN_ERR "ite887x: could not find iobase\n");
  795. return -ENODEV;
  796. }
  797. /* start of undocumented type checking (see parport_pc.c) */
  798. type = inb(iobase->start + 0x18) & 0x0f;
  799. switch (type) {
  800. case 0x2: /* ITE8871 (1P) */
  801. case 0xa: /* ITE8875 (1P) */
  802. ret = 0;
  803. break;
  804. case 0xe: /* ITE8872 (2S1P) */
  805. ret = 2;
  806. break;
  807. case 0x6: /* ITE8873 (1S) */
  808. ret = 1;
  809. break;
  810. case 0x8: /* ITE8874 (2S) */
  811. ret = 2;
  812. break;
  813. default:
  814. moan_device("Unknown ITE887x", dev);
  815. ret = -ENODEV;
  816. }
  817. /* configure all serial ports */
  818. for (i = 0; i < ret; i++) {
  819. /* read the I/O port from the device */
  820. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  821. &ioport);
  822. ioport &= 0x0000FF00; /* the actual base address */
  823. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  824. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  825. ITE_887x_POSIO_IOSIZE_8 | ioport);
  826. /* write the ioport to the UARTBAR */
  827. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  828. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  829. uartbar |= (ioport << (16 * i)); /* set the ioport */
  830. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  831. /* get current config */
  832. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  833. /* disable interrupts (UARTx_Routing[3:0]) */
  834. miscr &= ~(0xf << (12 - 4 * i));
  835. /* activate the UART (UARTx_En) */
  836. miscr |= 1 << (23 - i);
  837. /* write new config with activated UART */
  838. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  839. }
  840. if (ret <= 0) {
  841. /* the device has no UARTs if we get here */
  842. release_region(iobase->start, ITE_887x_IOSIZE);
  843. }
  844. return ret;
  845. }
  846. static void pci_ite887x_exit(struct pci_dev *dev)
  847. {
  848. u32 ioport;
  849. /* the ioport is bit 0-15 in POSIO0R */
  850. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  851. ioport &= 0xffff;
  852. release_region(ioport, ITE_887x_IOSIZE);
  853. }
  854. /*
  855. * Oxford Semiconductor Inc.
  856. * Check that device is part of the Tornado range of devices, then determine
  857. * the number of ports available on the device.
  858. */
  859. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  860. {
  861. u8 __iomem *p;
  862. unsigned long deviceID;
  863. unsigned int number_uarts = 0;
  864. /* OxSemi Tornado devices are all 0xCxxx */
  865. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  866. (dev->device & 0xF000) != 0xC000)
  867. return 0;
  868. p = pci_iomap(dev, 0, 5);
  869. if (p == NULL)
  870. return -ENOMEM;
  871. deviceID = ioread32(p);
  872. /* Tornado device */
  873. if (deviceID == 0x07000200) {
  874. number_uarts = ioread8(p + 4);
  875. printk(KERN_DEBUG
  876. "%d ports detected on Oxford PCI Express device\n",
  877. number_uarts);
  878. }
  879. pci_iounmap(dev, p);
  880. return number_uarts;
  881. }
  882. static int pci_asix_setup(struct serial_private *priv,
  883. const struct pciserial_board *board,
  884. struct uart_8250_port *port, int idx)
  885. {
  886. port->bugs |= UART_BUG_PARITY;
  887. return pci_default_setup(priv, board, port, idx);
  888. }
  889. /* Quatech devices have their own extra interface features */
  890. struct quatech_feature {
  891. u16 devid;
  892. bool amcc;
  893. };
  894. #define QPCR_TEST_FOR1 0x3F
  895. #define QPCR_TEST_GET1 0x00
  896. #define QPCR_TEST_FOR2 0x40
  897. #define QPCR_TEST_GET2 0x40
  898. #define QPCR_TEST_FOR3 0x80
  899. #define QPCR_TEST_GET3 0x40
  900. #define QPCR_TEST_FOR4 0xC0
  901. #define QPCR_TEST_GET4 0x80
  902. #define QOPR_CLOCK_X1 0x0000
  903. #define QOPR_CLOCK_X2 0x0001
  904. #define QOPR_CLOCK_X4 0x0002
  905. #define QOPR_CLOCK_X8 0x0003
  906. #define QOPR_CLOCK_RATE_MASK 0x0003
  907. static struct quatech_feature quatech_cards[] = {
  908. { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
  909. { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
  910. { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
  911. { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
  912. { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
  913. { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
  914. { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
  915. { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
  916. { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
  917. { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
  918. { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
  919. { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
  920. { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
  921. { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
  922. { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
  923. { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
  924. { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
  925. { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
  926. { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
  927. { 0, }
  928. };
  929. static int pci_quatech_amcc(u16 devid)
  930. {
  931. struct quatech_feature *qf = &quatech_cards[0];
  932. while (qf->devid) {
  933. if (qf->devid == devid)
  934. return qf->amcc;
  935. qf++;
  936. }
  937. pr_err("quatech: unknown port type '0x%04X'.\n", devid);
  938. return 0;
  939. };
  940. static int pci_quatech_rqopr(struct uart_8250_port *port)
  941. {
  942. unsigned long base = port->port.iobase;
  943. u8 LCR, val;
  944. LCR = inb(base + UART_LCR);
  945. outb(0xBF, base + UART_LCR);
  946. val = inb(base + UART_SCR);
  947. outb(LCR, base + UART_LCR);
  948. return val;
  949. }
  950. static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
  951. {
  952. unsigned long base = port->port.iobase;
  953. u8 LCR, val;
  954. LCR = inb(base + UART_LCR);
  955. outb(0xBF, base + UART_LCR);
  956. val = inb(base + UART_SCR);
  957. outb(qopr, base + UART_SCR);
  958. outb(LCR, base + UART_LCR);
  959. }
  960. static int pci_quatech_rqmcr(struct uart_8250_port *port)
  961. {
  962. unsigned long base = port->port.iobase;
  963. u8 LCR, val, qmcr;
  964. LCR = inb(base + UART_LCR);
  965. outb(0xBF, base + UART_LCR);
  966. val = inb(base + UART_SCR);
  967. outb(val | 0x10, base + UART_SCR);
  968. qmcr = inb(base + UART_MCR);
  969. outb(val, base + UART_SCR);
  970. outb(LCR, base + UART_LCR);
  971. return qmcr;
  972. }
  973. static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
  974. {
  975. unsigned long base = port->port.iobase;
  976. u8 LCR, val;
  977. LCR = inb(base + UART_LCR);
  978. outb(0xBF, base + UART_LCR);
  979. val = inb(base + UART_SCR);
  980. outb(val | 0x10, base + UART_SCR);
  981. outb(qmcr, base + UART_MCR);
  982. outb(val, base + UART_SCR);
  983. outb(LCR, base + UART_LCR);
  984. }
  985. static int pci_quatech_has_qmcr(struct uart_8250_port *port)
  986. {
  987. unsigned long base = port->port.iobase;
  988. u8 LCR, val;
  989. LCR = inb(base + UART_LCR);
  990. outb(0xBF, base + UART_LCR);
  991. val = inb(base + UART_SCR);
  992. if (val & 0x20) {
  993. outb(0x80, UART_LCR);
  994. if (!(inb(UART_SCR) & 0x20)) {
  995. outb(LCR, base + UART_LCR);
  996. return 1;
  997. }
  998. }
  999. return 0;
  1000. }
  1001. static int pci_quatech_test(struct uart_8250_port *port)
  1002. {
  1003. u8 reg;
  1004. u8 qopr = pci_quatech_rqopr(port);
  1005. pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
  1006. reg = pci_quatech_rqopr(port) & 0xC0;
  1007. if (reg != QPCR_TEST_GET1)
  1008. return -EINVAL;
  1009. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
  1010. reg = pci_quatech_rqopr(port) & 0xC0;
  1011. if (reg != QPCR_TEST_GET2)
  1012. return -EINVAL;
  1013. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
  1014. reg = pci_quatech_rqopr(port) & 0xC0;
  1015. if (reg != QPCR_TEST_GET3)
  1016. return -EINVAL;
  1017. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
  1018. reg = pci_quatech_rqopr(port) & 0xC0;
  1019. if (reg != QPCR_TEST_GET4)
  1020. return -EINVAL;
  1021. pci_quatech_wqopr(port, qopr);
  1022. return 0;
  1023. }
  1024. static int pci_quatech_clock(struct uart_8250_port *port)
  1025. {
  1026. u8 qopr, reg, set;
  1027. unsigned long clock;
  1028. if (pci_quatech_test(port) < 0)
  1029. return 1843200;
  1030. qopr = pci_quatech_rqopr(port);
  1031. pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
  1032. reg = pci_quatech_rqopr(port);
  1033. if (reg & QOPR_CLOCK_X8) {
  1034. clock = 1843200;
  1035. goto out;
  1036. }
  1037. pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
  1038. reg = pci_quatech_rqopr(port);
  1039. if (!(reg & QOPR_CLOCK_X8)) {
  1040. clock = 1843200;
  1041. goto out;
  1042. }
  1043. reg &= QOPR_CLOCK_X8;
  1044. if (reg == QOPR_CLOCK_X2) {
  1045. clock = 3685400;
  1046. set = QOPR_CLOCK_X2;
  1047. } else if (reg == QOPR_CLOCK_X4) {
  1048. clock = 7372800;
  1049. set = QOPR_CLOCK_X4;
  1050. } else if (reg == QOPR_CLOCK_X8) {
  1051. clock = 14745600;
  1052. set = QOPR_CLOCK_X8;
  1053. } else {
  1054. clock = 1843200;
  1055. set = QOPR_CLOCK_X1;
  1056. }
  1057. qopr &= ~QOPR_CLOCK_RATE_MASK;
  1058. qopr |= set;
  1059. out:
  1060. pci_quatech_wqopr(port, qopr);
  1061. return clock;
  1062. }
  1063. static int pci_quatech_rs422(struct uart_8250_port *port)
  1064. {
  1065. u8 qmcr;
  1066. int rs422 = 0;
  1067. if (!pci_quatech_has_qmcr(port))
  1068. return 0;
  1069. qmcr = pci_quatech_rqmcr(port);
  1070. pci_quatech_wqmcr(port, 0xFF);
  1071. if (pci_quatech_rqmcr(port))
  1072. rs422 = 1;
  1073. pci_quatech_wqmcr(port, qmcr);
  1074. return rs422;
  1075. }
  1076. static int pci_quatech_init(struct pci_dev *dev)
  1077. {
  1078. if (pci_quatech_amcc(dev->device)) {
  1079. unsigned long base = pci_resource_start(dev, 0);
  1080. if (base) {
  1081. u32 tmp;
  1082. outl(inl(base + 0x38), base + 0x38);
  1083. tmp = inl(base + 0x3c);
  1084. outl(tmp | 0x01000000, base + 0x3c);
  1085. outl(tmp, base + 0x3c);
  1086. }
  1087. }
  1088. return 0;
  1089. }
  1090. static int pci_quatech_setup(struct serial_private *priv,
  1091. const struct pciserial_board *board,
  1092. struct uart_8250_port *port, int idx)
  1093. {
  1094. /* Needed by pci_quatech calls below */
  1095. port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
  1096. /* Set up the clocking */
  1097. port->port.uartclk = pci_quatech_clock(port);
  1098. /* For now just warn about RS422 */
  1099. if (pci_quatech_rs422(port))
  1100. pr_warn("quatech: software control of RS422 features not currently supported.\n");
  1101. return pci_default_setup(priv, board, port, idx);
  1102. }
  1103. static void pci_quatech_exit(struct pci_dev *dev)
  1104. {
  1105. }
  1106. static int pci_default_setup(struct serial_private *priv,
  1107. const struct pciserial_board *board,
  1108. struct uart_8250_port *port, int idx)
  1109. {
  1110. unsigned int bar, offset = board->first_offset, maxnr;
  1111. bar = FL_GET_BASE(board->flags);
  1112. if (board->flags & FL_BASE_BARS)
  1113. bar += idx;
  1114. else
  1115. offset += idx * board->uart_offset;
  1116. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  1117. (board->reg_shift + 3);
  1118. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  1119. return 1;
  1120. return setup_port(priv, port, bar, offset, board->reg_shift);
  1121. }
  1122. static int
  1123. ce4100_serial_setup(struct serial_private *priv,
  1124. const struct pciserial_board *board,
  1125. struct uart_8250_port *port, int idx)
  1126. {
  1127. int ret;
  1128. ret = setup_port(priv, port, idx, 0, board->reg_shift);
  1129. port->port.iotype = UPIO_MEM32;
  1130. port->port.type = PORT_XSCALE;
  1131. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  1132. port->port.regshift = 2;
  1133. return ret;
  1134. }
  1135. static int
  1136. pci_omegapci_setup(struct serial_private *priv,
  1137. const struct pciserial_board *board,
  1138. struct uart_8250_port *port, int idx)
  1139. {
  1140. return setup_port(priv, port, 2, idx * 8, 0);
  1141. }
  1142. static int skip_tx_en_setup(struct serial_private *priv,
  1143. const struct pciserial_board *board,
  1144. struct uart_8250_port *port, int idx)
  1145. {
  1146. port->port.flags |= UPF_NO_TXEN_TEST;
  1147. printk(KERN_DEBUG "serial8250: skipping TxEn test for device "
  1148. "[%04x:%04x] subsystem [%04x:%04x]\n",
  1149. priv->dev->vendor,
  1150. priv->dev->device,
  1151. priv->dev->subsystem_vendor,
  1152. priv->dev->subsystem_device);
  1153. return pci_default_setup(priv, board, port, idx);
  1154. }
  1155. static void kt_handle_break(struct uart_port *p)
  1156. {
  1157. struct uart_8250_port *up =
  1158. container_of(p, struct uart_8250_port, port);
  1159. /*
  1160. * On receipt of a BI, serial device in Intel ME (Intel
  1161. * management engine) needs to have its fifos cleared for sane
  1162. * SOL (Serial Over Lan) output.
  1163. */
  1164. serial8250_clear_and_reinit_fifos(up);
  1165. }
  1166. static unsigned int kt_serial_in(struct uart_port *p, int offset)
  1167. {
  1168. struct uart_8250_port *up =
  1169. container_of(p, struct uart_8250_port, port);
  1170. unsigned int val;
  1171. /*
  1172. * When the Intel ME (management engine) gets reset its serial
  1173. * port registers could return 0 momentarily. Functions like
  1174. * serial8250_console_write, read and save the IER, perform
  1175. * some operation and then restore it. In order to avoid
  1176. * setting IER register inadvertently to 0, if the value read
  1177. * is 0, double check with ier value in uart_8250_port and use
  1178. * that instead. up->ier should be the same value as what is
  1179. * currently configured.
  1180. */
  1181. val = inb(p->iobase + offset);
  1182. if (offset == UART_IER) {
  1183. if (val == 0)
  1184. val = up->ier;
  1185. }
  1186. return val;
  1187. }
  1188. static int kt_serial_setup(struct serial_private *priv,
  1189. const struct pciserial_board *board,
  1190. struct uart_8250_port *port, int idx)
  1191. {
  1192. port->port.flags |= UPF_BUG_THRE;
  1193. port->port.serial_in = kt_serial_in;
  1194. port->port.handle_break = kt_handle_break;
  1195. return skip_tx_en_setup(priv, board, port, idx);
  1196. }
  1197. static int pci_eg20t_init(struct pci_dev *dev)
  1198. {
  1199. #if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
  1200. return -ENODEV;
  1201. #else
  1202. return 0;
  1203. #endif
  1204. }
  1205. static int
  1206. pci_xr17c154_setup(struct serial_private *priv,
  1207. const struct pciserial_board *board,
  1208. struct uart_8250_port *port, int idx)
  1209. {
  1210. port->port.flags |= UPF_EXAR_EFR;
  1211. return pci_default_setup(priv, board, port, idx);
  1212. }
  1213. static int
  1214. pci_xr17v35x_setup(struct serial_private *priv,
  1215. const struct pciserial_board *board,
  1216. struct uart_8250_port *port, int idx)
  1217. {
  1218. u8 __iomem *p;
  1219. p = pci_ioremap_bar(priv->dev, 0);
  1220. if (p == NULL)
  1221. return -ENOMEM;
  1222. port->port.flags |= UPF_EXAR_EFR;
  1223. /*
  1224. * Setup Multipurpose Input/Output pins.
  1225. */
  1226. if (idx == 0) {
  1227. writeb(0x00, p + 0x8f); /*MPIOINT[7:0]*/
  1228. writeb(0x00, p + 0x90); /*MPIOLVL[7:0]*/
  1229. writeb(0x00, p + 0x91); /*MPIO3T[7:0]*/
  1230. writeb(0x00, p + 0x92); /*MPIOINV[7:0]*/
  1231. writeb(0x00, p + 0x93); /*MPIOSEL[7:0]*/
  1232. writeb(0x00, p + 0x94); /*MPIOOD[7:0]*/
  1233. writeb(0x00, p + 0x95); /*MPIOINT[15:8]*/
  1234. writeb(0x00, p + 0x96); /*MPIOLVL[15:8]*/
  1235. writeb(0x00, p + 0x97); /*MPIO3T[15:8]*/
  1236. writeb(0x00, p + 0x98); /*MPIOINV[15:8]*/
  1237. writeb(0x00, p + 0x99); /*MPIOSEL[15:8]*/
  1238. writeb(0x00, p + 0x9a); /*MPIOOD[15:8]*/
  1239. }
  1240. writeb(0x00, p + UART_EXAR_8XMODE);
  1241. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  1242. writeb(128, p + UART_EXAR_TXTRG);
  1243. writeb(128, p + UART_EXAR_RXTRG);
  1244. iounmap(p);
  1245. return pci_default_setup(priv, board, port, idx);
  1246. }
  1247. #define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
  1248. #define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
  1249. #define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
  1250. #define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
  1251. static int
  1252. pci_fastcom335_setup(struct serial_private *priv,
  1253. const struct pciserial_board *board,
  1254. struct uart_8250_port *port, int idx)
  1255. {
  1256. u8 __iomem *p;
  1257. p = pci_ioremap_bar(priv->dev, 0);
  1258. if (p == NULL)
  1259. return -ENOMEM;
  1260. port->port.flags |= UPF_EXAR_EFR;
  1261. /*
  1262. * Setup Multipurpose Input/Output pins.
  1263. */
  1264. if (idx == 0) {
  1265. switch (priv->dev->device) {
  1266. case PCI_DEVICE_ID_COMMTECH_4222PCI335:
  1267. case PCI_DEVICE_ID_COMMTECH_4224PCI335:
  1268. writeb(0x78, p + 0x90); /* MPIOLVL[7:0] */
  1269. writeb(0x00, p + 0x92); /* MPIOINV[7:0] */
  1270. writeb(0x00, p + 0x93); /* MPIOSEL[7:0] */
  1271. break;
  1272. case PCI_DEVICE_ID_COMMTECH_2324PCI335:
  1273. case PCI_DEVICE_ID_COMMTECH_2328PCI335:
  1274. writeb(0x00, p + 0x90); /* MPIOLVL[7:0] */
  1275. writeb(0xc0, p + 0x92); /* MPIOINV[7:0] */
  1276. writeb(0xc0, p + 0x93); /* MPIOSEL[7:0] */
  1277. break;
  1278. }
  1279. writeb(0x00, p + 0x8f); /* MPIOINT[7:0] */
  1280. writeb(0x00, p + 0x91); /* MPIO3T[7:0] */
  1281. writeb(0x00, p + 0x94); /* MPIOOD[7:0] */
  1282. }
  1283. writeb(0x00, p + UART_EXAR_8XMODE);
  1284. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  1285. writeb(32, p + UART_EXAR_TXTRG);
  1286. writeb(32, p + UART_EXAR_RXTRG);
  1287. iounmap(p);
  1288. return pci_default_setup(priv, board, port, idx);
  1289. }
  1290. static int
  1291. pci_wch_ch353_setup(struct serial_private *priv,
  1292. const struct pciserial_board *board,
  1293. struct uart_8250_port *port, int idx)
  1294. {
  1295. port->port.flags |= UPF_FIXED_TYPE;
  1296. port->port.type = PORT_16550A;
  1297. return pci_default_setup(priv, board, port, idx);
  1298. }
  1299. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  1300. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  1301. #define PCI_DEVICE_ID_OCTPRO 0x0001
  1302. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  1303. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  1304. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  1305. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  1306. #define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
  1307. #define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
  1308. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  1309. #define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
  1310. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  1311. #define PCI_DEVICE_ID_TITAN_200I 0x8028
  1312. #define PCI_DEVICE_ID_TITAN_400I 0x8048
  1313. #define PCI_DEVICE_ID_TITAN_800I 0x8088
  1314. #define PCI_DEVICE_ID_TITAN_800EH 0xA007
  1315. #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
  1316. #define PCI_DEVICE_ID_TITAN_400EH 0xA009
  1317. #define PCI_DEVICE_ID_TITAN_100E 0xA010
  1318. #define PCI_DEVICE_ID_TITAN_200E 0xA012
  1319. #define PCI_DEVICE_ID_TITAN_400E 0xA013
  1320. #define PCI_DEVICE_ID_TITAN_800E 0xA014
  1321. #define PCI_DEVICE_ID_TITAN_200EI 0xA016
  1322. #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
  1323. #define PCI_DEVICE_ID_TITAN_400V3 0xA310
  1324. #define PCI_DEVICE_ID_TITAN_410V3 0xA312
  1325. #define PCI_DEVICE_ID_TITAN_800V3 0xA314
  1326. #define PCI_DEVICE_ID_TITAN_800V3B 0xA315
  1327. #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
  1328. #define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
  1329. #define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
  1330. #define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
  1331. #define PCI_VENDOR_ID_WCH 0x4348
  1332. #define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
  1333. #define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
  1334. #define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
  1335. #define PCI_VENDOR_ID_AGESTAR 0x5372
  1336. #define PCI_DEVICE_ID_AGESTAR_9375 0x6872
  1337. #define PCI_VENDOR_ID_ASIX 0x9710
  1338. #define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0019
  1339. #define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
  1340. #define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
  1341. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  1342. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  1343. /*
  1344. * Master list of serial port init/setup/exit quirks.
  1345. * This does not describe the general nature of the port.
  1346. * (ie, baud base, number and location of ports, etc)
  1347. *
  1348. * This list is ordered alphabetically by vendor then device.
  1349. * Specific entries must come before more generic entries.
  1350. */
  1351. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  1352. /*
  1353. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  1354. */
  1355. {
  1356. .vendor = PCI_VENDOR_ID_ADDIDATA_OLD,
  1357. .device = PCI_DEVICE_ID_ADDIDATA_APCI7800,
  1358. .subvendor = PCI_ANY_ID,
  1359. .subdevice = PCI_ANY_ID,
  1360. .setup = addidata_apci7800_setup,
  1361. },
  1362. /*
  1363. * AFAVLAB cards - these may be called via parport_serial
  1364. * It is not clear whether this applies to all products.
  1365. */
  1366. {
  1367. .vendor = PCI_VENDOR_ID_AFAVLAB,
  1368. .device = PCI_ANY_ID,
  1369. .subvendor = PCI_ANY_ID,
  1370. .subdevice = PCI_ANY_ID,
  1371. .setup = afavlab_setup,
  1372. },
  1373. /*
  1374. * HP Diva
  1375. */
  1376. {
  1377. .vendor = PCI_VENDOR_ID_HP,
  1378. .device = PCI_DEVICE_ID_HP_DIVA,
  1379. .subvendor = PCI_ANY_ID,
  1380. .subdevice = PCI_ANY_ID,
  1381. .init = pci_hp_diva_init,
  1382. .setup = pci_hp_diva_setup,
  1383. },
  1384. /*
  1385. * Intel
  1386. */
  1387. {
  1388. .vendor = PCI_VENDOR_ID_INTEL,
  1389. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  1390. .subvendor = 0xe4bf,
  1391. .subdevice = PCI_ANY_ID,
  1392. .init = pci_inteli960ni_init,
  1393. .setup = pci_default_setup,
  1394. },
  1395. {
  1396. .vendor = PCI_VENDOR_ID_INTEL,
  1397. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  1398. .subvendor = PCI_ANY_ID,
  1399. .subdevice = PCI_ANY_ID,
  1400. .setup = skip_tx_en_setup,
  1401. },
  1402. {
  1403. .vendor = PCI_VENDOR_ID_INTEL,
  1404. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  1405. .subvendor = PCI_ANY_ID,
  1406. .subdevice = PCI_ANY_ID,
  1407. .setup = skip_tx_en_setup,
  1408. },
  1409. {
  1410. .vendor = PCI_VENDOR_ID_INTEL,
  1411. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  1412. .subvendor = PCI_ANY_ID,
  1413. .subdevice = PCI_ANY_ID,
  1414. .setup = skip_tx_en_setup,
  1415. },
  1416. {
  1417. .vendor = PCI_VENDOR_ID_INTEL,
  1418. .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
  1419. .subvendor = PCI_ANY_ID,
  1420. .subdevice = PCI_ANY_ID,
  1421. .setup = ce4100_serial_setup,
  1422. },
  1423. {
  1424. .vendor = PCI_VENDOR_ID_INTEL,
  1425. .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
  1426. .subvendor = PCI_ANY_ID,
  1427. .subdevice = PCI_ANY_ID,
  1428. .setup = kt_serial_setup,
  1429. },
  1430. /*
  1431. * ITE
  1432. */
  1433. {
  1434. .vendor = PCI_VENDOR_ID_ITE,
  1435. .device = PCI_DEVICE_ID_ITE_8872,
  1436. .subvendor = PCI_ANY_ID,
  1437. .subdevice = PCI_ANY_ID,
  1438. .init = pci_ite887x_init,
  1439. .setup = pci_default_setup,
  1440. .exit = pci_ite887x_exit,
  1441. },
  1442. /*
  1443. * National Instruments
  1444. */
  1445. {
  1446. .vendor = PCI_VENDOR_ID_NI,
  1447. .device = PCI_DEVICE_ID_NI_PCI23216,
  1448. .subvendor = PCI_ANY_ID,
  1449. .subdevice = PCI_ANY_ID,
  1450. .init = pci_ni8420_init,
  1451. .setup = pci_default_setup,
  1452. .exit = pci_ni8420_exit,
  1453. },
  1454. {
  1455. .vendor = PCI_VENDOR_ID_NI,
  1456. .device = PCI_DEVICE_ID_NI_PCI2328,
  1457. .subvendor = PCI_ANY_ID,
  1458. .subdevice = PCI_ANY_ID,
  1459. .init = pci_ni8420_init,
  1460. .setup = pci_default_setup,
  1461. .exit = pci_ni8420_exit,
  1462. },
  1463. {
  1464. .vendor = PCI_VENDOR_ID_NI,
  1465. .device = PCI_DEVICE_ID_NI_PCI2324,
  1466. .subvendor = PCI_ANY_ID,
  1467. .subdevice = PCI_ANY_ID,
  1468. .init = pci_ni8420_init,
  1469. .setup = pci_default_setup,
  1470. .exit = pci_ni8420_exit,
  1471. },
  1472. {
  1473. .vendor = PCI_VENDOR_ID_NI,
  1474. .device = PCI_DEVICE_ID_NI_PCI2322,
  1475. .subvendor = PCI_ANY_ID,
  1476. .subdevice = PCI_ANY_ID,
  1477. .init = pci_ni8420_init,
  1478. .setup = pci_default_setup,
  1479. .exit = pci_ni8420_exit,
  1480. },
  1481. {
  1482. .vendor = PCI_VENDOR_ID_NI,
  1483. .device = PCI_DEVICE_ID_NI_PCI2324I,
  1484. .subvendor = PCI_ANY_ID,
  1485. .subdevice = PCI_ANY_ID,
  1486. .init = pci_ni8420_init,
  1487. .setup = pci_default_setup,
  1488. .exit = pci_ni8420_exit,
  1489. },
  1490. {
  1491. .vendor = PCI_VENDOR_ID_NI,
  1492. .device = PCI_DEVICE_ID_NI_PCI2322I,
  1493. .subvendor = PCI_ANY_ID,
  1494. .subdevice = PCI_ANY_ID,
  1495. .init = pci_ni8420_init,
  1496. .setup = pci_default_setup,
  1497. .exit = pci_ni8420_exit,
  1498. },
  1499. {
  1500. .vendor = PCI_VENDOR_ID_NI,
  1501. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  1502. .subvendor = PCI_ANY_ID,
  1503. .subdevice = PCI_ANY_ID,
  1504. .init = pci_ni8420_init,
  1505. .setup = pci_default_setup,
  1506. .exit = pci_ni8420_exit,
  1507. },
  1508. {
  1509. .vendor = PCI_VENDOR_ID_NI,
  1510. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  1511. .subvendor = PCI_ANY_ID,
  1512. .subdevice = PCI_ANY_ID,
  1513. .init = pci_ni8420_init,
  1514. .setup = pci_default_setup,
  1515. .exit = pci_ni8420_exit,
  1516. },
  1517. {
  1518. .vendor = PCI_VENDOR_ID_NI,
  1519. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1520. .subvendor = PCI_ANY_ID,
  1521. .subdevice = PCI_ANY_ID,
  1522. .init = pci_ni8420_init,
  1523. .setup = pci_default_setup,
  1524. .exit = pci_ni8420_exit,
  1525. },
  1526. {
  1527. .vendor = PCI_VENDOR_ID_NI,
  1528. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1529. .subvendor = PCI_ANY_ID,
  1530. .subdevice = PCI_ANY_ID,
  1531. .init = pci_ni8420_init,
  1532. .setup = pci_default_setup,
  1533. .exit = pci_ni8420_exit,
  1534. },
  1535. {
  1536. .vendor = PCI_VENDOR_ID_NI,
  1537. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1538. .subvendor = PCI_ANY_ID,
  1539. .subdevice = PCI_ANY_ID,
  1540. .init = pci_ni8420_init,
  1541. .setup = pci_default_setup,
  1542. .exit = pci_ni8420_exit,
  1543. },
  1544. {
  1545. .vendor = PCI_VENDOR_ID_NI,
  1546. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1547. .subvendor = PCI_ANY_ID,
  1548. .subdevice = PCI_ANY_ID,
  1549. .init = pci_ni8420_init,
  1550. .setup = pci_default_setup,
  1551. .exit = pci_ni8420_exit,
  1552. },
  1553. {
  1554. .vendor = PCI_VENDOR_ID_NI,
  1555. .device = PCI_ANY_ID,
  1556. .subvendor = PCI_ANY_ID,
  1557. .subdevice = PCI_ANY_ID,
  1558. .init = pci_ni8430_init,
  1559. .setup = pci_ni8430_setup,
  1560. .exit = pci_ni8430_exit,
  1561. },
  1562. /* Quatech */
  1563. {
  1564. .vendor = PCI_VENDOR_ID_QUATECH,
  1565. .device = PCI_ANY_ID,
  1566. .subvendor = PCI_ANY_ID,
  1567. .subdevice = PCI_ANY_ID,
  1568. .init = pci_quatech_init,
  1569. .setup = pci_quatech_setup,
  1570. .exit = pci_quatech_exit,
  1571. },
  1572. /*
  1573. * Panacom
  1574. */
  1575. {
  1576. .vendor = PCI_VENDOR_ID_PANACOM,
  1577. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1578. .subvendor = PCI_ANY_ID,
  1579. .subdevice = PCI_ANY_ID,
  1580. .init = pci_plx9050_init,
  1581. .setup = pci_default_setup,
  1582. .exit = pci_plx9050_exit,
  1583. },
  1584. {
  1585. .vendor = PCI_VENDOR_ID_PANACOM,
  1586. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1587. .subvendor = PCI_ANY_ID,
  1588. .subdevice = PCI_ANY_ID,
  1589. .init = pci_plx9050_init,
  1590. .setup = pci_default_setup,
  1591. .exit = pci_plx9050_exit,
  1592. },
  1593. /*
  1594. * PLX
  1595. */
  1596. {
  1597. .vendor = PCI_VENDOR_ID_PLX,
  1598. .device = PCI_DEVICE_ID_PLX_9030,
  1599. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  1600. .subdevice = PCI_ANY_ID,
  1601. .setup = pci_default_setup,
  1602. },
  1603. {
  1604. .vendor = PCI_VENDOR_ID_PLX,
  1605. .device = PCI_DEVICE_ID_PLX_9050,
  1606. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1607. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1608. .init = pci_plx9050_init,
  1609. .setup = pci_default_setup,
  1610. .exit = pci_plx9050_exit,
  1611. },
  1612. {
  1613. .vendor = PCI_VENDOR_ID_PLX,
  1614. .device = PCI_DEVICE_ID_PLX_9050,
  1615. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1616. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1617. .init = pci_plx9050_init,
  1618. .setup = pci_default_setup,
  1619. .exit = pci_plx9050_exit,
  1620. },
  1621. {
  1622. .vendor = PCI_VENDOR_ID_PLX,
  1623. .device = PCI_DEVICE_ID_PLX_9050,
  1624. .subvendor = PCI_VENDOR_ID_PLX,
  1625. .subdevice = PCI_SUBDEVICE_ID_UNKNOWN_0x1584,
  1626. .init = pci_plx9050_init,
  1627. .setup = pci_default_setup,
  1628. .exit = pci_plx9050_exit,
  1629. },
  1630. {
  1631. .vendor = PCI_VENDOR_ID_PLX,
  1632. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1633. .subvendor = PCI_VENDOR_ID_PLX,
  1634. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1635. .init = pci_plx9050_init,
  1636. .setup = pci_default_setup,
  1637. .exit = pci_plx9050_exit,
  1638. },
  1639. /*
  1640. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1641. */
  1642. {
  1643. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1644. .device = PCI_DEVICE_ID_OCTPRO,
  1645. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1646. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1647. .init = sbs_init,
  1648. .setup = sbs_setup,
  1649. .exit = sbs_exit,
  1650. },
  1651. /*
  1652. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1653. */
  1654. {
  1655. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1656. .device = PCI_DEVICE_ID_OCTPRO,
  1657. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1658. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1659. .init = sbs_init,
  1660. .setup = sbs_setup,
  1661. .exit = sbs_exit,
  1662. },
  1663. /*
  1664. * SBS Technologies, Inc., P-Octal 232
  1665. */
  1666. {
  1667. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1668. .device = PCI_DEVICE_ID_OCTPRO,
  1669. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1670. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1671. .init = sbs_init,
  1672. .setup = sbs_setup,
  1673. .exit = sbs_exit,
  1674. },
  1675. /*
  1676. * SBS Technologies, Inc., P-Octal 422
  1677. */
  1678. {
  1679. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1680. .device = PCI_DEVICE_ID_OCTPRO,
  1681. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1682. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1683. .init = sbs_init,
  1684. .setup = sbs_setup,
  1685. .exit = sbs_exit,
  1686. },
  1687. /*
  1688. * SIIG cards - these may be called via parport_serial
  1689. */
  1690. {
  1691. .vendor = PCI_VENDOR_ID_SIIG,
  1692. .device = PCI_ANY_ID,
  1693. .subvendor = PCI_ANY_ID,
  1694. .subdevice = PCI_ANY_ID,
  1695. .init = pci_siig_init,
  1696. .setup = pci_siig_setup,
  1697. },
  1698. /*
  1699. * Titan cards
  1700. */
  1701. {
  1702. .vendor = PCI_VENDOR_ID_TITAN,
  1703. .device = PCI_DEVICE_ID_TITAN_400L,
  1704. .subvendor = PCI_ANY_ID,
  1705. .subdevice = PCI_ANY_ID,
  1706. .setup = titan_400l_800l_setup,
  1707. },
  1708. {
  1709. .vendor = PCI_VENDOR_ID_TITAN,
  1710. .device = PCI_DEVICE_ID_TITAN_800L,
  1711. .subvendor = PCI_ANY_ID,
  1712. .subdevice = PCI_ANY_ID,
  1713. .setup = titan_400l_800l_setup,
  1714. },
  1715. /*
  1716. * Timedia cards
  1717. */
  1718. {
  1719. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1720. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1721. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1722. .subdevice = PCI_ANY_ID,
  1723. .probe = pci_timedia_probe,
  1724. .init = pci_timedia_init,
  1725. .setup = pci_timedia_setup,
  1726. },
  1727. {
  1728. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1729. .device = PCI_ANY_ID,
  1730. .subvendor = PCI_ANY_ID,
  1731. .subdevice = PCI_ANY_ID,
  1732. .setup = pci_timedia_setup,
  1733. },
  1734. /*
  1735. * Exar cards
  1736. */
  1737. {
  1738. .vendor = PCI_VENDOR_ID_EXAR,
  1739. .device = PCI_DEVICE_ID_EXAR_XR17C152,
  1740. .subvendor = PCI_ANY_ID,
  1741. .subdevice = PCI_ANY_ID,
  1742. .setup = pci_xr17c154_setup,
  1743. },
  1744. {
  1745. .vendor = PCI_VENDOR_ID_EXAR,
  1746. .device = PCI_DEVICE_ID_EXAR_XR17C154,
  1747. .subvendor = PCI_ANY_ID,
  1748. .subdevice = PCI_ANY_ID,
  1749. .setup = pci_xr17c154_setup,
  1750. },
  1751. {
  1752. .vendor = PCI_VENDOR_ID_EXAR,
  1753. .device = PCI_DEVICE_ID_EXAR_XR17C158,
  1754. .subvendor = PCI_ANY_ID,
  1755. .subdevice = PCI_ANY_ID,
  1756. .setup = pci_xr17c154_setup,
  1757. },
  1758. {
  1759. .vendor = PCI_VENDOR_ID_EXAR,
  1760. .device = PCI_DEVICE_ID_EXAR_XR17V352,
  1761. .subvendor = PCI_ANY_ID,
  1762. .subdevice = PCI_ANY_ID,
  1763. .setup = pci_xr17v35x_setup,
  1764. },
  1765. {
  1766. .vendor = PCI_VENDOR_ID_EXAR,
  1767. .device = PCI_DEVICE_ID_EXAR_XR17V354,
  1768. .subvendor = PCI_ANY_ID,
  1769. .subdevice = PCI_ANY_ID,
  1770. .setup = pci_xr17v35x_setup,
  1771. },
  1772. {
  1773. .vendor = PCI_VENDOR_ID_EXAR,
  1774. .device = PCI_DEVICE_ID_EXAR_XR17V358,
  1775. .subvendor = PCI_ANY_ID,
  1776. .subdevice = PCI_ANY_ID,
  1777. .setup = pci_xr17v35x_setup,
  1778. },
  1779. /*
  1780. * Xircom cards
  1781. */
  1782. {
  1783. .vendor = PCI_VENDOR_ID_XIRCOM,
  1784. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1785. .subvendor = PCI_ANY_ID,
  1786. .subdevice = PCI_ANY_ID,
  1787. .init = pci_xircom_init,
  1788. .setup = pci_default_setup,
  1789. },
  1790. /*
  1791. * Netmos cards - these may be called via parport_serial
  1792. */
  1793. {
  1794. .vendor = PCI_VENDOR_ID_NETMOS,
  1795. .device = PCI_ANY_ID,
  1796. .subvendor = PCI_ANY_ID,
  1797. .subdevice = PCI_ANY_ID,
  1798. .init = pci_netmos_init,
  1799. .setup = pci_netmos_9900_setup,
  1800. },
  1801. /*
  1802. * For Oxford Semiconductor Tornado based devices
  1803. */
  1804. {
  1805. .vendor = PCI_VENDOR_ID_OXSEMI,
  1806. .device = PCI_ANY_ID,
  1807. .subvendor = PCI_ANY_ID,
  1808. .subdevice = PCI_ANY_ID,
  1809. .init = pci_oxsemi_tornado_init,
  1810. .setup = pci_default_setup,
  1811. },
  1812. {
  1813. .vendor = PCI_VENDOR_ID_MAINPINE,
  1814. .device = PCI_ANY_ID,
  1815. .subvendor = PCI_ANY_ID,
  1816. .subdevice = PCI_ANY_ID,
  1817. .init = pci_oxsemi_tornado_init,
  1818. .setup = pci_default_setup,
  1819. },
  1820. {
  1821. .vendor = PCI_VENDOR_ID_DIGI,
  1822. .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
  1823. .subvendor = PCI_SUBVENDOR_ID_IBM,
  1824. .subdevice = PCI_ANY_ID,
  1825. .init = pci_oxsemi_tornado_init,
  1826. .setup = pci_default_setup,
  1827. },
  1828. {
  1829. .vendor = PCI_VENDOR_ID_INTEL,
  1830. .device = 0x8811,
  1831. .subvendor = PCI_ANY_ID,
  1832. .subdevice = PCI_ANY_ID,
  1833. .init = pci_eg20t_init,
  1834. .setup = pci_default_setup,
  1835. },
  1836. {
  1837. .vendor = PCI_VENDOR_ID_INTEL,
  1838. .device = 0x8812,
  1839. .subvendor = PCI_ANY_ID,
  1840. .subdevice = PCI_ANY_ID,
  1841. .init = pci_eg20t_init,
  1842. .setup = pci_default_setup,
  1843. },
  1844. {
  1845. .vendor = PCI_VENDOR_ID_INTEL,
  1846. .device = 0x8813,
  1847. .subvendor = PCI_ANY_ID,
  1848. .subdevice = PCI_ANY_ID,
  1849. .init = pci_eg20t_init,
  1850. .setup = pci_default_setup,
  1851. },
  1852. {
  1853. .vendor = PCI_VENDOR_ID_INTEL,
  1854. .device = 0x8814,
  1855. .subvendor = PCI_ANY_ID,
  1856. .subdevice = PCI_ANY_ID,
  1857. .init = pci_eg20t_init,
  1858. .setup = pci_default_setup,
  1859. },
  1860. {
  1861. .vendor = 0x10DB,
  1862. .device = 0x8027,
  1863. .subvendor = PCI_ANY_ID,
  1864. .subdevice = PCI_ANY_ID,
  1865. .init = pci_eg20t_init,
  1866. .setup = pci_default_setup,
  1867. },
  1868. {
  1869. .vendor = 0x10DB,
  1870. .device = 0x8028,
  1871. .subvendor = PCI_ANY_ID,
  1872. .subdevice = PCI_ANY_ID,
  1873. .init = pci_eg20t_init,
  1874. .setup = pci_default_setup,
  1875. },
  1876. {
  1877. .vendor = 0x10DB,
  1878. .device = 0x8029,
  1879. .subvendor = PCI_ANY_ID,
  1880. .subdevice = PCI_ANY_ID,
  1881. .init = pci_eg20t_init,
  1882. .setup = pci_default_setup,
  1883. },
  1884. {
  1885. .vendor = 0x10DB,
  1886. .device = 0x800C,
  1887. .subvendor = PCI_ANY_ID,
  1888. .subdevice = PCI_ANY_ID,
  1889. .init = pci_eg20t_init,
  1890. .setup = pci_default_setup,
  1891. },
  1892. {
  1893. .vendor = 0x10DB,
  1894. .device = 0x800D,
  1895. .subvendor = PCI_ANY_ID,
  1896. .subdevice = PCI_ANY_ID,
  1897. .init = pci_eg20t_init,
  1898. .setup = pci_default_setup,
  1899. },
  1900. /*
  1901. * Cronyx Omega PCI (PLX-chip based)
  1902. */
  1903. {
  1904. .vendor = PCI_VENDOR_ID_PLX,
  1905. .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  1906. .subvendor = PCI_ANY_ID,
  1907. .subdevice = PCI_ANY_ID,
  1908. .setup = pci_omegapci_setup,
  1909. },
  1910. /* WCH CH353 2S1P card (16550 clone) */
  1911. {
  1912. .vendor = PCI_VENDOR_ID_WCH,
  1913. .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
  1914. .subvendor = PCI_ANY_ID,
  1915. .subdevice = PCI_ANY_ID,
  1916. .setup = pci_wch_ch353_setup,
  1917. },
  1918. /* WCH CH353 4S card (16550 clone) */
  1919. {
  1920. .vendor = PCI_VENDOR_ID_WCH,
  1921. .device = PCI_DEVICE_ID_WCH_CH353_4S,
  1922. .subvendor = PCI_ANY_ID,
  1923. .subdevice = PCI_ANY_ID,
  1924. .setup = pci_wch_ch353_setup,
  1925. },
  1926. /* WCH CH353 2S1PF card (16550 clone) */
  1927. {
  1928. .vendor = PCI_VENDOR_ID_WCH,
  1929. .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
  1930. .subvendor = PCI_ANY_ID,
  1931. .subdevice = PCI_ANY_ID,
  1932. .setup = pci_wch_ch353_setup,
  1933. },
  1934. /*
  1935. * ASIX devices with FIFO bug
  1936. */
  1937. {
  1938. .vendor = PCI_VENDOR_ID_ASIX,
  1939. .device = PCI_ANY_ID,
  1940. .subvendor = PCI_ANY_ID,
  1941. .subdevice = PCI_ANY_ID,
  1942. .setup = pci_asix_setup,
  1943. },
  1944. /*
  1945. * Commtech, Inc. Fastcom adapters
  1946. *
  1947. */
  1948. {
  1949. .vendor = PCI_VENDOR_ID_COMMTECH,
  1950. .device = PCI_DEVICE_ID_COMMTECH_4222PCI335,
  1951. .subvendor = PCI_ANY_ID,
  1952. .subdevice = PCI_ANY_ID,
  1953. .setup = pci_fastcom335_setup,
  1954. },
  1955. {
  1956. .vendor = PCI_VENDOR_ID_COMMTECH,
  1957. .device = PCI_DEVICE_ID_COMMTECH_4224PCI335,
  1958. .subvendor = PCI_ANY_ID,
  1959. .subdevice = PCI_ANY_ID,
  1960. .setup = pci_fastcom335_setup,
  1961. },
  1962. {
  1963. .vendor = PCI_VENDOR_ID_COMMTECH,
  1964. .device = PCI_DEVICE_ID_COMMTECH_2324PCI335,
  1965. .subvendor = PCI_ANY_ID,
  1966. .subdevice = PCI_ANY_ID,
  1967. .setup = pci_fastcom335_setup,
  1968. },
  1969. {
  1970. .vendor = PCI_VENDOR_ID_COMMTECH,
  1971. .device = PCI_DEVICE_ID_COMMTECH_2328PCI335,
  1972. .subvendor = PCI_ANY_ID,
  1973. .subdevice = PCI_ANY_ID,
  1974. .setup = pci_fastcom335_setup,
  1975. },
  1976. {
  1977. .vendor = PCI_VENDOR_ID_COMMTECH,
  1978. .device = PCI_DEVICE_ID_COMMTECH_4222PCIE,
  1979. .subvendor = PCI_ANY_ID,
  1980. .subdevice = PCI_ANY_ID,
  1981. .setup = pci_xr17v35x_setup,
  1982. },
  1983. {
  1984. .vendor = PCI_VENDOR_ID_COMMTECH,
  1985. .device = PCI_DEVICE_ID_COMMTECH_4224PCIE,
  1986. .subvendor = PCI_ANY_ID,
  1987. .subdevice = PCI_ANY_ID,
  1988. .setup = pci_xr17v35x_setup,
  1989. },
  1990. {
  1991. .vendor = PCI_VENDOR_ID_COMMTECH,
  1992. .device = PCI_DEVICE_ID_COMMTECH_4228PCIE,
  1993. .subvendor = PCI_ANY_ID,
  1994. .subdevice = PCI_ANY_ID,
  1995. .setup = pci_xr17v35x_setup,
  1996. },
  1997. /*
  1998. * Default "match everything" terminator entry
  1999. */
  2000. {
  2001. .vendor = PCI_ANY_ID,
  2002. .device = PCI_ANY_ID,
  2003. .subvendor = PCI_ANY_ID,
  2004. .subdevice = PCI_ANY_ID,
  2005. .setup = pci_default_setup,
  2006. }
  2007. };
  2008. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  2009. {
  2010. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  2011. }
  2012. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  2013. {
  2014. struct pci_serial_quirk *quirk;
  2015. for (quirk = pci_serial_quirks; ; quirk++)
  2016. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  2017. quirk_id_matches(quirk->device, dev->device) &&
  2018. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  2019. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  2020. break;
  2021. return quirk;
  2022. }
  2023. static inline int get_pci_irq(struct pci_dev *dev,
  2024. const struct pciserial_board *board)
  2025. {
  2026. if (board->flags & FL_NOIRQ)
  2027. return 0;
  2028. else
  2029. return dev->irq;
  2030. }
  2031. /*
  2032. * This is the configuration table for all of the PCI serial boards
  2033. * which we support. It is directly indexed by the pci_board_num_t enum
  2034. * value, which is encoded in the pci_device_id PCI probe table's
  2035. * driver_data member.
  2036. *
  2037. * The makeup of these names are:
  2038. * pbn_bn{_bt}_n_baud{_offsetinhex}
  2039. *
  2040. * bn = PCI BAR number
  2041. * bt = Index using PCI BARs
  2042. * n = number of serial ports
  2043. * baud = baud rate
  2044. * offsetinhex = offset for each sequential port (in hex)
  2045. *
  2046. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  2047. *
  2048. * Please note: in theory if n = 1, _bt infix should make no difference.
  2049. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  2050. */
  2051. enum pci_board_num_t {
  2052. pbn_default = 0,
  2053. pbn_b0_1_115200,
  2054. pbn_b0_2_115200,
  2055. pbn_b0_4_115200,
  2056. pbn_b0_5_115200,
  2057. pbn_b0_8_115200,
  2058. pbn_b0_1_921600,
  2059. pbn_b0_2_921600,
  2060. pbn_b0_4_921600,
  2061. pbn_b0_2_1130000,
  2062. pbn_b0_4_1152000,
  2063. pbn_b0_2_1152000_200,
  2064. pbn_b0_4_1152000_200,
  2065. pbn_b0_8_1152000_200,
  2066. pbn_b0_2_1843200,
  2067. pbn_b0_4_1843200,
  2068. pbn_b0_2_1843200_200,
  2069. pbn_b0_4_1843200_200,
  2070. pbn_b0_8_1843200_200,
  2071. pbn_b0_1_4000000,
  2072. pbn_b0_bt_1_115200,
  2073. pbn_b0_bt_2_115200,
  2074. pbn_b0_bt_4_115200,
  2075. pbn_b0_bt_8_115200,
  2076. pbn_b0_bt_1_460800,
  2077. pbn_b0_bt_2_460800,
  2078. pbn_b0_bt_4_460800,
  2079. pbn_b0_bt_1_921600,
  2080. pbn_b0_bt_2_921600,
  2081. pbn_b0_bt_4_921600,
  2082. pbn_b0_bt_8_921600,
  2083. pbn_b1_1_115200,
  2084. pbn_b1_2_115200,
  2085. pbn_b1_4_115200,
  2086. pbn_b1_8_115200,
  2087. pbn_b1_16_115200,
  2088. pbn_b1_1_921600,
  2089. pbn_b1_2_921600,
  2090. pbn_b1_4_921600,
  2091. pbn_b1_8_921600,
  2092. pbn_b1_2_1250000,
  2093. pbn_b1_bt_1_115200,
  2094. pbn_b1_bt_2_115200,
  2095. pbn_b1_bt_4_115200,
  2096. pbn_b1_bt_2_921600,
  2097. pbn_b1_1_1382400,
  2098. pbn_b1_2_1382400,
  2099. pbn_b1_4_1382400,
  2100. pbn_b1_8_1382400,
  2101. pbn_b2_1_115200,
  2102. pbn_b2_2_115200,
  2103. pbn_b2_4_115200,
  2104. pbn_b2_8_115200,
  2105. pbn_b2_1_460800,
  2106. pbn_b2_4_460800,
  2107. pbn_b2_8_460800,
  2108. pbn_b2_16_460800,
  2109. pbn_b2_1_921600,
  2110. pbn_b2_4_921600,
  2111. pbn_b2_8_921600,
  2112. pbn_b2_8_1152000,
  2113. pbn_b2_bt_1_115200,
  2114. pbn_b2_bt_2_115200,
  2115. pbn_b2_bt_4_115200,
  2116. pbn_b2_bt_2_921600,
  2117. pbn_b2_bt_4_921600,
  2118. pbn_b3_2_115200,
  2119. pbn_b3_4_115200,
  2120. pbn_b3_8_115200,
  2121. pbn_b4_bt_2_921600,
  2122. pbn_b4_bt_4_921600,
  2123. pbn_b4_bt_8_921600,
  2124. /*
  2125. * Board-specific versions.
  2126. */
  2127. pbn_panacom,
  2128. pbn_panacom2,
  2129. pbn_panacom4,
  2130. pbn_plx_romulus,
  2131. pbn_oxsemi,
  2132. pbn_oxsemi_1_4000000,
  2133. pbn_oxsemi_2_4000000,
  2134. pbn_oxsemi_4_4000000,
  2135. pbn_oxsemi_8_4000000,
  2136. pbn_intel_i960,
  2137. pbn_sgi_ioc3,
  2138. pbn_computone_4,
  2139. pbn_computone_6,
  2140. pbn_computone_8,
  2141. pbn_sbsxrsio,
  2142. pbn_exar_XR17C152,
  2143. pbn_exar_XR17C154,
  2144. pbn_exar_XR17C158,
  2145. pbn_exar_XR17V352,
  2146. pbn_exar_XR17V354,
  2147. pbn_exar_XR17V358,
  2148. pbn_exar_ibm_saturn,
  2149. pbn_pasemi_1682M,
  2150. pbn_ni8430_2,
  2151. pbn_ni8430_4,
  2152. pbn_ni8430_8,
  2153. pbn_ni8430_16,
  2154. pbn_ADDIDATA_PCIe_1_3906250,
  2155. pbn_ADDIDATA_PCIe_2_3906250,
  2156. pbn_ADDIDATA_PCIe_4_3906250,
  2157. pbn_ADDIDATA_PCIe_8_3906250,
  2158. pbn_ce4100_1_115200,
  2159. pbn_omegapci,
  2160. pbn_NETMOS9900_2s_115200,
  2161. };
  2162. /*
  2163. * uart_offset - the space between channels
  2164. * reg_shift - describes how the UART registers are mapped
  2165. * to PCI memory by the card.
  2166. * For example IER register on SBS, Inc. PMC-OctPro is located at
  2167. * offset 0x10 from the UART base, while UART_IER is defined as 1
  2168. * in include/linux/serial_reg.h,
  2169. * see first lines of serial_in() and serial_out() in 8250.c
  2170. */
  2171. static struct pciserial_board pci_boards[] = {
  2172. [pbn_default] = {
  2173. .flags = FL_BASE0,
  2174. .num_ports = 1,
  2175. .base_baud = 115200,
  2176. .uart_offset = 8,
  2177. },
  2178. [pbn_b0_1_115200] = {
  2179. .flags = FL_BASE0,
  2180. .num_ports = 1,
  2181. .base_baud = 115200,
  2182. .uart_offset = 8,
  2183. },
  2184. [pbn_b0_2_115200] = {
  2185. .flags = FL_BASE0,
  2186. .num_ports = 2,
  2187. .base_baud = 115200,
  2188. .uart_offset = 8,
  2189. },
  2190. [pbn_b0_4_115200] = {
  2191. .flags = FL_BASE0,
  2192. .num_ports = 4,
  2193. .base_baud = 115200,
  2194. .uart_offset = 8,
  2195. },
  2196. [pbn_b0_5_115200] = {
  2197. .flags = FL_BASE0,
  2198. .num_ports = 5,
  2199. .base_baud = 115200,
  2200. .uart_offset = 8,
  2201. },
  2202. [pbn_b0_8_115200] = {
  2203. .flags = FL_BASE0,
  2204. .num_ports = 8,
  2205. .base_baud = 115200,
  2206. .uart_offset = 8,
  2207. },
  2208. [pbn_b0_1_921600] = {
  2209. .flags = FL_BASE0,
  2210. .num_ports = 1,
  2211. .base_baud = 921600,
  2212. .uart_offset = 8,
  2213. },
  2214. [pbn_b0_2_921600] = {
  2215. .flags = FL_BASE0,
  2216. .num_ports = 2,
  2217. .base_baud = 921600,
  2218. .uart_offset = 8,
  2219. },
  2220. [pbn_b0_4_921600] = {
  2221. .flags = FL_BASE0,
  2222. .num_ports = 4,
  2223. .base_baud = 921600,
  2224. .uart_offset = 8,
  2225. },
  2226. [pbn_b0_2_1130000] = {
  2227. .flags = FL_BASE0,
  2228. .num_ports = 2,
  2229. .base_baud = 1130000,
  2230. .uart_offset = 8,
  2231. },
  2232. [pbn_b0_4_1152000] = {
  2233. .flags = FL_BASE0,
  2234. .num_ports = 4,
  2235. .base_baud = 1152000,
  2236. .uart_offset = 8,
  2237. },
  2238. [pbn_b0_2_1152000_200] = {
  2239. .flags = FL_BASE0,
  2240. .num_ports = 2,
  2241. .base_baud = 1152000,
  2242. .uart_offset = 0x200,
  2243. },
  2244. [pbn_b0_4_1152000_200] = {
  2245. .flags = FL_BASE0,
  2246. .num_ports = 4,
  2247. .base_baud = 1152000,
  2248. .uart_offset = 0x200,
  2249. },
  2250. [pbn_b0_8_1152000_200] = {
  2251. .flags = FL_BASE0,
  2252. .num_ports = 2,
  2253. .base_baud = 1152000,
  2254. .uart_offset = 0x200,
  2255. },
  2256. [pbn_b0_2_1843200] = {
  2257. .flags = FL_BASE0,
  2258. .num_ports = 2,
  2259. .base_baud = 1843200,
  2260. .uart_offset = 8,
  2261. },
  2262. [pbn_b0_4_1843200] = {
  2263. .flags = FL_BASE0,
  2264. .num_ports = 4,
  2265. .base_baud = 1843200,
  2266. .uart_offset = 8,
  2267. },
  2268. [pbn_b0_2_1843200_200] = {
  2269. .flags = FL_BASE0,
  2270. .num_ports = 2,
  2271. .base_baud = 1843200,
  2272. .uart_offset = 0x200,
  2273. },
  2274. [pbn_b0_4_1843200_200] = {
  2275. .flags = FL_BASE0,
  2276. .num_ports = 4,
  2277. .base_baud = 1843200,
  2278. .uart_offset = 0x200,
  2279. },
  2280. [pbn_b0_8_1843200_200] = {
  2281. .flags = FL_BASE0,
  2282. .num_ports = 8,
  2283. .base_baud = 1843200,
  2284. .uart_offset = 0x200,
  2285. },
  2286. [pbn_b0_1_4000000] = {
  2287. .flags = FL_BASE0,
  2288. .num_ports = 1,
  2289. .base_baud = 4000000,
  2290. .uart_offset = 8,
  2291. },
  2292. [pbn_b0_bt_1_115200] = {
  2293. .flags = FL_BASE0|FL_BASE_BARS,
  2294. .num_ports = 1,
  2295. .base_baud = 115200,
  2296. .uart_offset = 8,
  2297. },
  2298. [pbn_b0_bt_2_115200] = {
  2299. .flags = FL_BASE0|FL_BASE_BARS,
  2300. .num_ports = 2,
  2301. .base_baud = 115200,
  2302. .uart_offset = 8,
  2303. },
  2304. [pbn_b0_bt_4_115200] = {
  2305. .flags = FL_BASE0|FL_BASE_BARS,
  2306. .num_ports = 4,
  2307. .base_baud = 115200,
  2308. .uart_offset = 8,
  2309. },
  2310. [pbn_b0_bt_8_115200] = {
  2311. .flags = FL_BASE0|FL_BASE_BARS,
  2312. .num_ports = 8,
  2313. .base_baud = 115200,
  2314. .uart_offset = 8,
  2315. },
  2316. [pbn_b0_bt_1_460800] = {
  2317. .flags = FL_BASE0|FL_BASE_BARS,
  2318. .num_ports = 1,
  2319. .base_baud = 460800,
  2320. .uart_offset = 8,
  2321. },
  2322. [pbn_b0_bt_2_460800] = {
  2323. .flags = FL_BASE0|FL_BASE_BARS,
  2324. .num_ports = 2,
  2325. .base_baud = 460800,
  2326. .uart_offset = 8,
  2327. },
  2328. [pbn_b0_bt_4_460800] = {
  2329. .flags = FL_BASE0|FL_BASE_BARS,
  2330. .num_ports = 4,
  2331. .base_baud = 460800,
  2332. .uart_offset = 8,
  2333. },
  2334. [pbn_b0_bt_1_921600] = {
  2335. .flags = FL_BASE0|FL_BASE_BARS,
  2336. .num_ports = 1,
  2337. .base_baud = 921600,
  2338. .uart_offset = 8,
  2339. },
  2340. [pbn_b0_bt_2_921600] = {
  2341. .flags = FL_BASE0|FL_BASE_BARS,
  2342. .num_ports = 2,
  2343. .base_baud = 921600,
  2344. .uart_offset = 8,
  2345. },
  2346. [pbn_b0_bt_4_921600] = {
  2347. .flags = FL_BASE0|FL_BASE_BARS,
  2348. .num_ports = 4,
  2349. .base_baud = 921600,
  2350. .uart_offset = 8,
  2351. },
  2352. [pbn_b0_bt_8_921600] = {
  2353. .flags = FL_BASE0|FL_BASE_BARS,
  2354. .num_ports = 8,
  2355. .base_baud = 921600,
  2356. .uart_offset = 8,
  2357. },
  2358. [pbn_b1_1_115200] = {
  2359. .flags = FL_BASE1,
  2360. .num_ports = 1,
  2361. .base_baud = 115200,
  2362. .uart_offset = 8,
  2363. },
  2364. [pbn_b1_2_115200] = {
  2365. .flags = FL_BASE1,
  2366. .num_ports = 2,
  2367. .base_baud = 115200,
  2368. .uart_offset = 8,
  2369. },
  2370. [pbn_b1_4_115200] = {
  2371. .flags = FL_BASE1,
  2372. .num_ports = 4,
  2373. .base_baud = 115200,
  2374. .uart_offset = 8,
  2375. },
  2376. [pbn_b1_8_115200] = {
  2377. .flags = FL_BASE1,
  2378. .num_ports = 8,
  2379. .base_baud = 115200,
  2380. .uart_offset = 8,
  2381. },
  2382. [pbn_b1_16_115200] = {
  2383. .flags = FL_BASE1,
  2384. .num_ports = 16,
  2385. .base_baud = 115200,
  2386. .uart_offset = 8,
  2387. },
  2388. [pbn_b1_1_921600] = {
  2389. .flags = FL_BASE1,
  2390. .num_ports = 1,
  2391. .base_baud = 921600,
  2392. .uart_offset = 8,
  2393. },
  2394. [pbn_b1_2_921600] = {
  2395. .flags = FL_BASE1,
  2396. .num_ports = 2,
  2397. .base_baud = 921600,
  2398. .uart_offset = 8,
  2399. },
  2400. [pbn_b1_4_921600] = {
  2401. .flags = FL_BASE1,
  2402. .num_ports = 4,
  2403. .base_baud = 921600,
  2404. .uart_offset = 8,
  2405. },
  2406. [pbn_b1_8_921600] = {
  2407. .flags = FL_BASE1,
  2408. .num_ports = 8,
  2409. .base_baud = 921600,
  2410. .uart_offset = 8,
  2411. },
  2412. [pbn_b1_2_1250000] = {
  2413. .flags = FL_BASE1,
  2414. .num_ports = 2,
  2415. .base_baud = 1250000,
  2416. .uart_offset = 8,
  2417. },
  2418. [pbn_b1_bt_1_115200] = {
  2419. .flags = FL_BASE1|FL_BASE_BARS,
  2420. .num_ports = 1,
  2421. .base_baud = 115200,
  2422. .uart_offset = 8,
  2423. },
  2424. [pbn_b1_bt_2_115200] = {
  2425. .flags = FL_BASE1|FL_BASE_BARS,
  2426. .num_ports = 2,
  2427. .base_baud = 115200,
  2428. .uart_offset = 8,
  2429. },
  2430. [pbn_b1_bt_4_115200] = {
  2431. .flags = FL_BASE1|FL_BASE_BARS,
  2432. .num_ports = 4,
  2433. .base_baud = 115200,
  2434. .uart_offset = 8,
  2435. },
  2436. [pbn_b1_bt_2_921600] = {
  2437. .flags = FL_BASE1|FL_BASE_BARS,
  2438. .num_ports = 2,
  2439. .base_baud = 921600,
  2440. .uart_offset = 8,
  2441. },
  2442. [pbn_b1_1_1382400] = {
  2443. .flags = FL_BASE1,
  2444. .num_ports = 1,
  2445. .base_baud = 1382400,
  2446. .uart_offset = 8,
  2447. },
  2448. [pbn_b1_2_1382400] = {
  2449. .flags = FL_BASE1,
  2450. .num_ports = 2,
  2451. .base_baud = 1382400,
  2452. .uart_offset = 8,
  2453. },
  2454. [pbn_b1_4_1382400] = {
  2455. .flags = FL_BASE1,
  2456. .num_ports = 4,
  2457. .base_baud = 1382400,
  2458. .uart_offset = 8,
  2459. },
  2460. [pbn_b1_8_1382400] = {
  2461. .flags = FL_BASE1,
  2462. .num_ports = 8,
  2463. .base_baud = 1382400,
  2464. .uart_offset = 8,
  2465. },
  2466. [pbn_b2_1_115200] = {
  2467. .flags = FL_BASE2,
  2468. .num_ports = 1,
  2469. .base_baud = 115200,
  2470. .uart_offset = 8,
  2471. },
  2472. [pbn_b2_2_115200] = {
  2473. .flags = FL_BASE2,
  2474. .num_ports = 2,
  2475. .base_baud = 115200,
  2476. .uart_offset = 8,
  2477. },
  2478. [pbn_b2_4_115200] = {
  2479. .flags = FL_BASE2,
  2480. .num_ports = 4,
  2481. .base_baud = 115200,
  2482. .uart_offset = 8,
  2483. },
  2484. [pbn_b2_8_115200] = {
  2485. .flags = FL_BASE2,
  2486. .num_ports = 8,
  2487. .base_baud = 115200,
  2488. .uart_offset = 8,
  2489. },
  2490. [pbn_b2_1_460800] = {
  2491. .flags = FL_BASE2,
  2492. .num_ports = 1,
  2493. .base_baud = 460800,
  2494. .uart_offset = 8,
  2495. },
  2496. [pbn_b2_4_460800] = {
  2497. .flags = FL_BASE2,
  2498. .num_ports = 4,
  2499. .base_baud = 460800,
  2500. .uart_offset = 8,
  2501. },
  2502. [pbn_b2_8_460800] = {
  2503. .flags = FL_BASE2,
  2504. .num_ports = 8,
  2505. .base_baud = 460800,
  2506. .uart_offset = 8,
  2507. },
  2508. [pbn_b2_16_460800] = {
  2509. .flags = FL_BASE2,
  2510. .num_ports = 16,
  2511. .base_baud = 460800,
  2512. .uart_offset = 8,
  2513. },
  2514. [pbn_b2_1_921600] = {
  2515. .flags = FL_BASE2,
  2516. .num_ports = 1,
  2517. .base_baud = 921600,
  2518. .uart_offset = 8,
  2519. },
  2520. [pbn_b2_4_921600] = {
  2521. .flags = FL_BASE2,
  2522. .num_ports = 4,
  2523. .base_baud = 921600,
  2524. .uart_offset = 8,
  2525. },
  2526. [pbn_b2_8_921600] = {
  2527. .flags = FL_BASE2,
  2528. .num_ports = 8,
  2529. .base_baud = 921600,
  2530. .uart_offset = 8,
  2531. },
  2532. [pbn_b2_8_1152000] = {
  2533. .flags = FL_BASE2,
  2534. .num_ports = 8,
  2535. .base_baud = 1152000,
  2536. .uart_offset = 8,
  2537. },
  2538. [pbn_b2_bt_1_115200] = {
  2539. .flags = FL_BASE2|FL_BASE_BARS,
  2540. .num_ports = 1,
  2541. .base_baud = 115200,
  2542. .uart_offset = 8,
  2543. },
  2544. [pbn_b2_bt_2_115200] = {
  2545. .flags = FL_BASE2|FL_BASE_BARS,
  2546. .num_ports = 2,
  2547. .base_baud = 115200,
  2548. .uart_offset = 8,
  2549. },
  2550. [pbn_b2_bt_4_115200] = {
  2551. .flags = FL_BASE2|FL_BASE_BARS,
  2552. .num_ports = 4,
  2553. .base_baud = 115200,
  2554. .uart_offset = 8,
  2555. },
  2556. [pbn_b2_bt_2_921600] = {
  2557. .flags = FL_BASE2|FL_BASE_BARS,
  2558. .num_ports = 2,
  2559. .base_baud = 921600,
  2560. .uart_offset = 8,
  2561. },
  2562. [pbn_b2_bt_4_921600] = {
  2563. .flags = FL_BASE2|FL_BASE_BARS,
  2564. .num_ports = 4,
  2565. .base_baud = 921600,
  2566. .uart_offset = 8,
  2567. },
  2568. [pbn_b3_2_115200] = {
  2569. .flags = FL_BASE3,
  2570. .num_ports = 2,
  2571. .base_baud = 115200,
  2572. .uart_offset = 8,
  2573. },
  2574. [pbn_b3_4_115200] = {
  2575. .flags = FL_BASE3,
  2576. .num_ports = 4,
  2577. .base_baud = 115200,
  2578. .uart_offset = 8,
  2579. },
  2580. [pbn_b3_8_115200] = {
  2581. .flags = FL_BASE3,
  2582. .num_ports = 8,
  2583. .base_baud = 115200,
  2584. .uart_offset = 8,
  2585. },
  2586. [pbn_b4_bt_2_921600] = {
  2587. .flags = FL_BASE4,
  2588. .num_ports = 2,
  2589. .base_baud = 921600,
  2590. .uart_offset = 8,
  2591. },
  2592. [pbn_b4_bt_4_921600] = {
  2593. .flags = FL_BASE4,
  2594. .num_ports = 4,
  2595. .base_baud = 921600,
  2596. .uart_offset = 8,
  2597. },
  2598. [pbn_b4_bt_8_921600] = {
  2599. .flags = FL_BASE4,
  2600. .num_ports = 8,
  2601. .base_baud = 921600,
  2602. .uart_offset = 8,
  2603. },
  2604. /*
  2605. * Entries following this are board-specific.
  2606. */
  2607. /*
  2608. * Panacom - IOMEM
  2609. */
  2610. [pbn_panacom] = {
  2611. .flags = FL_BASE2,
  2612. .num_ports = 2,
  2613. .base_baud = 921600,
  2614. .uart_offset = 0x400,
  2615. .reg_shift = 7,
  2616. },
  2617. [pbn_panacom2] = {
  2618. .flags = FL_BASE2|FL_BASE_BARS,
  2619. .num_ports = 2,
  2620. .base_baud = 921600,
  2621. .uart_offset = 0x400,
  2622. .reg_shift = 7,
  2623. },
  2624. [pbn_panacom4] = {
  2625. .flags = FL_BASE2|FL_BASE_BARS,
  2626. .num_ports = 4,
  2627. .base_baud = 921600,
  2628. .uart_offset = 0x400,
  2629. .reg_shift = 7,
  2630. },
  2631. /* I think this entry is broken - the first_offset looks wrong --rmk */
  2632. [pbn_plx_romulus] = {
  2633. .flags = FL_BASE2,
  2634. .num_ports = 4,
  2635. .base_baud = 921600,
  2636. .uart_offset = 8 << 2,
  2637. .reg_shift = 2,
  2638. .first_offset = 0x03,
  2639. },
  2640. /*
  2641. * This board uses the size of PCI Base region 0 to
  2642. * signal now many ports are available
  2643. */
  2644. [pbn_oxsemi] = {
  2645. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  2646. .num_ports = 32,
  2647. .base_baud = 115200,
  2648. .uart_offset = 8,
  2649. },
  2650. [pbn_oxsemi_1_4000000] = {
  2651. .flags = FL_BASE0,
  2652. .num_ports = 1,
  2653. .base_baud = 4000000,
  2654. .uart_offset = 0x200,
  2655. .first_offset = 0x1000,
  2656. },
  2657. [pbn_oxsemi_2_4000000] = {
  2658. .flags = FL_BASE0,
  2659. .num_ports = 2,
  2660. .base_baud = 4000000,
  2661. .uart_offset = 0x200,
  2662. .first_offset = 0x1000,
  2663. },
  2664. [pbn_oxsemi_4_4000000] = {
  2665. .flags = FL_BASE0,
  2666. .num_ports = 4,
  2667. .base_baud = 4000000,
  2668. .uart_offset = 0x200,
  2669. .first_offset = 0x1000,
  2670. },
  2671. [pbn_oxsemi_8_4000000] = {
  2672. .flags = FL_BASE0,
  2673. .num_ports = 8,
  2674. .base_baud = 4000000,
  2675. .uart_offset = 0x200,
  2676. .first_offset = 0x1000,
  2677. },
  2678. /*
  2679. * EKF addition for i960 Boards form EKF with serial port.
  2680. * Max 256 ports.
  2681. */
  2682. [pbn_intel_i960] = {
  2683. .flags = FL_BASE0,
  2684. .num_ports = 32,
  2685. .base_baud = 921600,
  2686. .uart_offset = 8 << 2,
  2687. .reg_shift = 2,
  2688. .first_offset = 0x10000,
  2689. },
  2690. [pbn_sgi_ioc3] = {
  2691. .flags = FL_BASE0|FL_NOIRQ,
  2692. .num_ports = 1,
  2693. .base_baud = 458333,
  2694. .uart_offset = 8,
  2695. .reg_shift = 0,
  2696. .first_offset = 0x20178,
  2697. },
  2698. /*
  2699. * Computone - uses IOMEM.
  2700. */
  2701. [pbn_computone_4] = {
  2702. .flags = FL_BASE0,
  2703. .num_ports = 4,
  2704. .base_baud = 921600,
  2705. .uart_offset = 0x40,
  2706. .reg_shift = 2,
  2707. .first_offset = 0x200,
  2708. },
  2709. [pbn_computone_6] = {
  2710. .flags = FL_BASE0,
  2711. .num_ports = 6,
  2712. .base_baud = 921600,
  2713. .uart_offset = 0x40,
  2714. .reg_shift = 2,
  2715. .first_offset = 0x200,
  2716. },
  2717. [pbn_computone_8] = {
  2718. .flags = FL_BASE0,
  2719. .num_ports = 8,
  2720. .base_baud = 921600,
  2721. .uart_offset = 0x40,
  2722. .reg_shift = 2,
  2723. .first_offset = 0x200,
  2724. },
  2725. [pbn_sbsxrsio] = {
  2726. .flags = FL_BASE0,
  2727. .num_ports = 8,
  2728. .base_baud = 460800,
  2729. .uart_offset = 256,
  2730. .reg_shift = 4,
  2731. },
  2732. /*
  2733. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2734. * Only basic 16550A support.
  2735. * XR17C15[24] are not tested, but they should work.
  2736. */
  2737. [pbn_exar_XR17C152] = {
  2738. .flags = FL_BASE0,
  2739. .num_ports = 2,
  2740. .base_baud = 921600,
  2741. .uart_offset = 0x200,
  2742. },
  2743. [pbn_exar_XR17C154] = {
  2744. .flags = FL_BASE0,
  2745. .num_ports = 4,
  2746. .base_baud = 921600,
  2747. .uart_offset = 0x200,
  2748. },
  2749. [pbn_exar_XR17C158] = {
  2750. .flags = FL_BASE0,
  2751. .num_ports = 8,
  2752. .base_baud = 921600,
  2753. .uart_offset = 0x200,
  2754. },
  2755. [pbn_exar_XR17V352] = {
  2756. .flags = FL_BASE0,
  2757. .num_ports = 2,
  2758. .base_baud = 7812500,
  2759. .uart_offset = 0x400,
  2760. .reg_shift = 0,
  2761. .first_offset = 0,
  2762. },
  2763. [pbn_exar_XR17V354] = {
  2764. .flags = FL_BASE0,
  2765. .num_ports = 4,
  2766. .base_baud = 7812500,
  2767. .uart_offset = 0x400,
  2768. .reg_shift = 0,
  2769. .first_offset = 0,
  2770. },
  2771. [pbn_exar_XR17V358] = {
  2772. .flags = FL_BASE0,
  2773. .num_ports = 8,
  2774. .base_baud = 7812500,
  2775. .uart_offset = 0x400,
  2776. .reg_shift = 0,
  2777. .first_offset = 0,
  2778. },
  2779. [pbn_exar_ibm_saturn] = {
  2780. .flags = FL_BASE0,
  2781. .num_ports = 1,
  2782. .base_baud = 921600,
  2783. .uart_offset = 0x200,
  2784. },
  2785. /*
  2786. * PA Semi PWRficient PA6T-1682M on-chip UART
  2787. */
  2788. [pbn_pasemi_1682M] = {
  2789. .flags = FL_BASE0,
  2790. .num_ports = 1,
  2791. .base_baud = 8333333,
  2792. },
  2793. /*
  2794. * National Instruments 843x
  2795. */
  2796. [pbn_ni8430_16] = {
  2797. .flags = FL_BASE0,
  2798. .num_ports = 16,
  2799. .base_baud = 3686400,
  2800. .uart_offset = 0x10,
  2801. .first_offset = 0x800,
  2802. },
  2803. [pbn_ni8430_8] = {
  2804. .flags = FL_BASE0,
  2805. .num_ports = 8,
  2806. .base_baud = 3686400,
  2807. .uart_offset = 0x10,
  2808. .first_offset = 0x800,
  2809. },
  2810. [pbn_ni8430_4] = {
  2811. .flags = FL_BASE0,
  2812. .num_ports = 4,
  2813. .base_baud = 3686400,
  2814. .uart_offset = 0x10,
  2815. .first_offset = 0x800,
  2816. },
  2817. [pbn_ni8430_2] = {
  2818. .flags = FL_BASE0,
  2819. .num_ports = 2,
  2820. .base_baud = 3686400,
  2821. .uart_offset = 0x10,
  2822. .first_offset = 0x800,
  2823. },
  2824. /*
  2825. * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
  2826. */
  2827. [pbn_ADDIDATA_PCIe_1_3906250] = {
  2828. .flags = FL_BASE0,
  2829. .num_ports = 1,
  2830. .base_baud = 3906250,
  2831. .uart_offset = 0x200,
  2832. .first_offset = 0x1000,
  2833. },
  2834. [pbn_ADDIDATA_PCIe_2_3906250] = {
  2835. .flags = FL_BASE0,
  2836. .num_ports = 2,
  2837. .base_baud = 3906250,
  2838. .uart_offset = 0x200,
  2839. .first_offset = 0x1000,
  2840. },
  2841. [pbn_ADDIDATA_PCIe_4_3906250] = {
  2842. .flags = FL_BASE0,
  2843. .num_ports = 4,
  2844. .base_baud = 3906250,
  2845. .uart_offset = 0x200,
  2846. .first_offset = 0x1000,
  2847. },
  2848. [pbn_ADDIDATA_PCIe_8_3906250] = {
  2849. .flags = FL_BASE0,
  2850. .num_ports = 8,
  2851. .base_baud = 3906250,
  2852. .uart_offset = 0x200,
  2853. .first_offset = 0x1000,
  2854. },
  2855. [pbn_ce4100_1_115200] = {
  2856. .flags = FL_BASE_BARS,
  2857. .num_ports = 2,
  2858. .base_baud = 921600,
  2859. .reg_shift = 2,
  2860. },
  2861. [pbn_omegapci] = {
  2862. .flags = FL_BASE0,
  2863. .num_ports = 8,
  2864. .base_baud = 115200,
  2865. .uart_offset = 0x200,
  2866. },
  2867. [pbn_NETMOS9900_2s_115200] = {
  2868. .flags = FL_BASE0,
  2869. .num_ports = 2,
  2870. .base_baud = 115200,
  2871. },
  2872. };
  2873. static const struct pci_device_id blacklist[] = {
  2874. /* softmodems */
  2875. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  2876. { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
  2877. { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
  2878. /* multi-io cards handled by parport_serial */
  2879. { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
  2880. };
  2881. /*
  2882. * Given a complete unknown PCI device, try to use some heuristics to
  2883. * guess what the configuration might be, based on the pitiful PCI
  2884. * serial specs. Returns 0 on success, 1 on failure.
  2885. */
  2886. static int
  2887. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  2888. {
  2889. const struct pci_device_id *bldev;
  2890. int num_iomem, num_port, first_port = -1, i;
  2891. /*
  2892. * If it is not a communications device or the programming
  2893. * interface is greater than 6, give up.
  2894. *
  2895. * (Should we try to make guesses for multiport serial devices
  2896. * later?)
  2897. */
  2898. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  2899. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  2900. (dev->class & 0xff) > 6)
  2901. return -ENODEV;
  2902. /*
  2903. * Do not access blacklisted devices that are known not to
  2904. * feature serial ports or are handled by other modules.
  2905. */
  2906. for (bldev = blacklist;
  2907. bldev < blacklist + ARRAY_SIZE(blacklist);
  2908. bldev++) {
  2909. if (dev->vendor == bldev->vendor &&
  2910. dev->device == bldev->device)
  2911. return -ENODEV;
  2912. }
  2913. num_iomem = num_port = 0;
  2914. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2915. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  2916. num_port++;
  2917. if (first_port == -1)
  2918. first_port = i;
  2919. }
  2920. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  2921. num_iomem++;
  2922. }
  2923. /*
  2924. * If there is 1 or 0 iomem regions, and exactly one port,
  2925. * use it. We guess the number of ports based on the IO
  2926. * region size.
  2927. */
  2928. if (num_iomem <= 1 && num_port == 1) {
  2929. board->flags = first_port;
  2930. board->num_ports = pci_resource_len(dev, first_port) / 8;
  2931. return 0;
  2932. }
  2933. /*
  2934. * Now guess if we've got a board which indexes by BARs.
  2935. * Each IO BAR should be 8 bytes, and they should follow
  2936. * consecutively.
  2937. */
  2938. first_port = -1;
  2939. num_port = 0;
  2940. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2941. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  2942. pci_resource_len(dev, i) == 8 &&
  2943. (first_port == -1 || (first_port + num_port) == i)) {
  2944. num_port++;
  2945. if (first_port == -1)
  2946. first_port = i;
  2947. }
  2948. }
  2949. if (num_port > 1) {
  2950. board->flags = first_port | FL_BASE_BARS;
  2951. board->num_ports = num_port;
  2952. return 0;
  2953. }
  2954. return -ENODEV;
  2955. }
  2956. static inline int
  2957. serial_pci_matches(const struct pciserial_board *board,
  2958. const struct pciserial_board *guessed)
  2959. {
  2960. return
  2961. board->num_ports == guessed->num_ports &&
  2962. board->base_baud == guessed->base_baud &&
  2963. board->uart_offset == guessed->uart_offset &&
  2964. board->reg_shift == guessed->reg_shift &&
  2965. board->first_offset == guessed->first_offset;
  2966. }
  2967. struct serial_private *
  2968. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  2969. {
  2970. struct uart_8250_port uart;
  2971. struct serial_private *priv;
  2972. struct pci_serial_quirk *quirk;
  2973. int rc, nr_ports, i;
  2974. nr_ports = board->num_ports;
  2975. /*
  2976. * Find an init and setup quirks.
  2977. */
  2978. quirk = find_quirk(dev);
  2979. /*
  2980. * Run the new-style initialization function.
  2981. * The initialization function returns:
  2982. * <0 - error
  2983. * 0 - use board->num_ports
  2984. * >0 - number of ports
  2985. */
  2986. if (quirk->init) {
  2987. rc = quirk->init(dev);
  2988. if (rc < 0) {
  2989. priv = ERR_PTR(rc);
  2990. goto err_out;
  2991. }
  2992. if (rc)
  2993. nr_ports = rc;
  2994. }
  2995. priv = kzalloc(sizeof(struct serial_private) +
  2996. sizeof(unsigned int) * nr_ports,
  2997. GFP_KERNEL);
  2998. if (!priv) {
  2999. priv = ERR_PTR(-ENOMEM);
  3000. goto err_deinit;
  3001. }
  3002. priv->dev = dev;
  3003. priv->quirk = quirk;
  3004. memset(&uart, 0, sizeof(uart));
  3005. uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  3006. uart.port.uartclk = board->base_baud * 16;
  3007. uart.port.irq = get_pci_irq(dev, board);
  3008. uart.port.dev = &dev->dev;
  3009. for (i = 0; i < nr_ports; i++) {
  3010. if (quirk->setup(priv, board, &uart, i))
  3011. break;
  3012. #ifdef SERIAL_DEBUG_PCI
  3013. printk(KERN_DEBUG "Setup PCI port: port %lx, irq %d, type %d\n",
  3014. uart.port.iobase, uart.port.irq, uart.port.iotype);
  3015. #endif
  3016. priv->line[i] = serial8250_register_8250_port(&uart);
  3017. if (priv->line[i] < 0) {
  3018. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  3019. break;
  3020. }
  3021. }
  3022. priv->nr = i;
  3023. return priv;
  3024. err_deinit:
  3025. if (quirk->exit)
  3026. quirk->exit(dev);
  3027. err_out:
  3028. return priv;
  3029. }
  3030. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  3031. void pciserial_remove_ports(struct serial_private *priv)
  3032. {
  3033. struct pci_serial_quirk *quirk;
  3034. int i;
  3035. for (i = 0; i < priv->nr; i++)
  3036. serial8250_unregister_port(priv->line[i]);
  3037. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  3038. if (priv->remapped_bar[i])
  3039. iounmap(priv->remapped_bar[i]);
  3040. priv->remapped_bar[i] = NULL;
  3041. }
  3042. /*
  3043. * Find the exit quirks.
  3044. */
  3045. quirk = find_quirk(priv->dev);
  3046. if (quirk->exit)
  3047. quirk->exit(priv->dev);
  3048. kfree(priv);
  3049. }
  3050. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  3051. void pciserial_suspend_ports(struct serial_private *priv)
  3052. {
  3053. int i;
  3054. for (i = 0; i < priv->nr; i++)
  3055. if (priv->line[i] >= 0)
  3056. serial8250_suspend_port(priv->line[i]);
  3057. /*
  3058. * Ensure that every init quirk is properly torn down
  3059. */
  3060. if (priv->quirk->exit)
  3061. priv->quirk->exit(priv->dev);
  3062. }
  3063. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  3064. void pciserial_resume_ports(struct serial_private *priv)
  3065. {
  3066. int i;
  3067. /*
  3068. * Ensure that the board is correctly configured.
  3069. */
  3070. if (priv->quirk->init)
  3071. priv->quirk->init(priv->dev);
  3072. for (i = 0; i < priv->nr; i++)
  3073. if (priv->line[i] >= 0)
  3074. serial8250_resume_port(priv->line[i]);
  3075. }
  3076. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  3077. /*
  3078. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  3079. * to the arrangement of serial ports on a PCI card.
  3080. */
  3081. static int
  3082. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  3083. {
  3084. struct pci_serial_quirk *quirk;
  3085. struct serial_private *priv;
  3086. const struct pciserial_board *board;
  3087. struct pciserial_board tmp;
  3088. int rc;
  3089. quirk = find_quirk(dev);
  3090. if (quirk->probe) {
  3091. rc = quirk->probe(dev);
  3092. if (rc)
  3093. return rc;
  3094. }
  3095. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  3096. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  3097. ent->driver_data);
  3098. return -EINVAL;
  3099. }
  3100. board = &pci_boards[ent->driver_data];
  3101. rc = pci_enable_device(dev);
  3102. pci_save_state(dev);
  3103. if (rc)
  3104. return rc;
  3105. if (ent->driver_data == pbn_default) {
  3106. /*
  3107. * Use a copy of the pci_board entry for this;
  3108. * avoid changing entries in the table.
  3109. */
  3110. memcpy(&tmp, board, sizeof(struct pciserial_board));
  3111. board = &tmp;
  3112. /*
  3113. * We matched one of our class entries. Try to
  3114. * determine the parameters of this board.
  3115. */
  3116. rc = serial_pci_guess_board(dev, &tmp);
  3117. if (rc)
  3118. goto disable;
  3119. } else {
  3120. /*
  3121. * We matched an explicit entry. If we are able to
  3122. * detect this boards settings with our heuristic,
  3123. * then we no longer need this entry.
  3124. */
  3125. memcpy(&tmp, &pci_boards[pbn_default],
  3126. sizeof(struct pciserial_board));
  3127. rc = serial_pci_guess_board(dev, &tmp);
  3128. if (rc == 0 && serial_pci_matches(board, &tmp))
  3129. moan_device("Redundant entry in serial pci_table.",
  3130. dev);
  3131. }
  3132. priv = pciserial_init_ports(dev, board);
  3133. if (!IS_ERR(priv)) {
  3134. pci_set_drvdata(dev, priv);
  3135. return 0;
  3136. }
  3137. rc = PTR_ERR(priv);
  3138. disable:
  3139. pci_disable_device(dev);
  3140. return rc;
  3141. }
  3142. static void pciserial_remove_one(struct pci_dev *dev)
  3143. {
  3144. struct serial_private *priv = pci_get_drvdata(dev);
  3145. pci_set_drvdata(dev, NULL);
  3146. pciserial_remove_ports(priv);
  3147. pci_disable_device(dev);
  3148. }
  3149. #ifdef CONFIG_PM
  3150. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  3151. {
  3152. struct serial_private *priv = pci_get_drvdata(dev);
  3153. if (priv)
  3154. pciserial_suspend_ports(priv);
  3155. pci_save_state(dev);
  3156. pci_set_power_state(dev, pci_choose_state(dev, state));
  3157. return 0;
  3158. }
  3159. static int pciserial_resume_one(struct pci_dev *dev)
  3160. {
  3161. int err;
  3162. struct serial_private *priv = pci_get_drvdata(dev);
  3163. pci_set_power_state(dev, PCI_D0);
  3164. pci_restore_state(dev);
  3165. if (priv) {
  3166. /*
  3167. * The device may have been disabled. Re-enable it.
  3168. */
  3169. err = pci_enable_device(dev);
  3170. /* FIXME: We cannot simply error out here */
  3171. if (err)
  3172. printk(KERN_ERR "pciserial: Unable to re-enable ports, trying to continue.\n");
  3173. pciserial_resume_ports(priv);
  3174. }
  3175. return 0;
  3176. }
  3177. #endif
  3178. static struct pci_device_id serial_pci_tbl[] = {
  3179. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  3180. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  3181. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  3182. pbn_b2_8_921600 },
  3183. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3184. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3185. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  3186. pbn_b1_8_1382400 },
  3187. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3188. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3189. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  3190. pbn_b1_4_1382400 },
  3191. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3192. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3193. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  3194. pbn_b1_2_1382400 },
  3195. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3196. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3197. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  3198. pbn_b1_8_1382400 },
  3199. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3200. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3201. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  3202. pbn_b1_4_1382400 },
  3203. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3204. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3205. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  3206. pbn_b1_2_1382400 },
  3207. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3208. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3209. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  3210. pbn_b1_8_921600 },
  3211. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3212. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3213. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  3214. pbn_b1_8_921600 },
  3215. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3216. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3217. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  3218. pbn_b1_4_921600 },
  3219. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3220. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3221. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  3222. pbn_b1_4_921600 },
  3223. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3224. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3225. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  3226. pbn_b1_2_921600 },
  3227. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3228. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3229. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  3230. pbn_b1_8_921600 },
  3231. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3232. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3233. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  3234. pbn_b1_8_921600 },
  3235. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3236. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3237. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  3238. pbn_b1_4_921600 },
  3239. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3240. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3241. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  3242. pbn_b1_2_1250000 },
  3243. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3244. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3245. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  3246. pbn_b0_2_1843200 },
  3247. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3248. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3249. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  3250. pbn_b0_4_1843200 },
  3251. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3252. PCI_VENDOR_ID_AFAVLAB,
  3253. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  3254. pbn_b0_4_1152000 },
  3255. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3256. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3257. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  3258. pbn_b0_2_1843200_200 },
  3259. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3260. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3261. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  3262. pbn_b0_4_1843200_200 },
  3263. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3264. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3265. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  3266. pbn_b0_8_1843200_200 },
  3267. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3268. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3269. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  3270. pbn_b0_2_1843200_200 },
  3271. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3272. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3273. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  3274. pbn_b0_4_1843200_200 },
  3275. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3276. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3277. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  3278. pbn_b0_8_1843200_200 },
  3279. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3280. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3281. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  3282. pbn_b0_2_1843200_200 },
  3283. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3284. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3285. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  3286. pbn_b0_4_1843200_200 },
  3287. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3288. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3289. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  3290. pbn_b0_8_1843200_200 },
  3291. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3292. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3293. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  3294. pbn_b0_2_1843200_200 },
  3295. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3296. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3297. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  3298. pbn_b0_4_1843200_200 },
  3299. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3300. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3301. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  3302. pbn_b0_8_1843200_200 },
  3303. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3304. PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
  3305. 0, 0, pbn_exar_ibm_saturn },
  3306. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  3307. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3308. pbn_b2_bt_1_115200 },
  3309. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  3310. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3311. pbn_b2_bt_2_115200 },
  3312. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  3313. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3314. pbn_b2_bt_4_115200 },
  3315. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  3316. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3317. pbn_b2_bt_2_115200 },
  3318. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  3319. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3320. pbn_b2_bt_4_115200 },
  3321. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  3322. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3323. pbn_b2_8_115200 },
  3324. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  3325. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3326. pbn_b2_8_460800 },
  3327. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  3328. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3329. pbn_b2_8_115200 },
  3330. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  3331. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3332. pbn_b2_bt_2_115200 },
  3333. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  3334. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3335. pbn_b2_bt_2_921600 },
  3336. /*
  3337. * VScom SPCOM800, from sl@s.pl
  3338. */
  3339. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  3340. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3341. pbn_b2_8_921600 },
  3342. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  3343. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3344. pbn_b2_4_921600 },
  3345. /* Unknown card - subdevice 0x1584 */
  3346. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3347. PCI_VENDOR_ID_PLX,
  3348. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  3349. pbn_b0_4_115200 },
  3350. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3351. PCI_SUBVENDOR_ID_KEYSPAN,
  3352. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  3353. pbn_panacom },
  3354. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  3355. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3356. pbn_panacom4 },
  3357. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  3358. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3359. pbn_panacom2 },
  3360. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3361. PCI_VENDOR_ID_ESDGMBH,
  3362. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  3363. pbn_b2_4_115200 },
  3364. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3365. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3366. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  3367. pbn_b2_4_460800 },
  3368. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3369. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3370. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  3371. pbn_b2_8_460800 },
  3372. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3373. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3374. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  3375. pbn_b2_16_460800 },
  3376. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3377. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3378. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  3379. pbn_b2_16_460800 },
  3380. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3381. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3382. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  3383. pbn_b2_4_460800 },
  3384. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3385. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3386. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  3387. pbn_b2_8_460800 },
  3388. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3389. PCI_SUBVENDOR_ID_EXSYS,
  3390. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  3391. pbn_b2_4_115200 },
  3392. /*
  3393. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  3394. * (Exoray@isys.ca)
  3395. */
  3396. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  3397. 0x10b5, 0x106a, 0, 0,
  3398. pbn_plx_romulus },
  3399. /*
  3400. * Quatech cards. These actually have configurable clocks but for
  3401. * now we just use the default.
  3402. *
  3403. * 100 series are RS232, 200 series RS422,
  3404. */
  3405. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  3406. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3407. pbn_b1_4_115200 },
  3408. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  3409. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3410. pbn_b1_2_115200 },
  3411. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
  3412. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3413. pbn_b2_2_115200 },
  3414. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
  3415. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3416. pbn_b1_2_115200 },
  3417. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
  3418. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3419. pbn_b2_2_115200 },
  3420. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
  3421. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3422. pbn_b1_4_115200 },
  3423. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  3424. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3425. pbn_b1_8_115200 },
  3426. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  3427. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3428. pbn_b1_8_115200 },
  3429. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
  3430. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3431. pbn_b1_4_115200 },
  3432. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
  3433. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3434. pbn_b1_2_115200 },
  3435. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
  3436. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3437. pbn_b1_4_115200 },
  3438. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
  3439. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3440. pbn_b1_2_115200 },
  3441. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
  3442. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3443. pbn_b2_4_115200 },
  3444. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
  3445. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3446. pbn_b2_2_115200 },
  3447. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
  3448. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3449. pbn_b2_1_115200 },
  3450. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
  3451. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3452. pbn_b2_4_115200 },
  3453. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
  3454. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3455. pbn_b2_2_115200 },
  3456. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
  3457. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3458. pbn_b2_1_115200 },
  3459. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
  3460. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3461. pbn_b0_8_115200 },
  3462. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3463. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  3464. 0, 0,
  3465. pbn_b0_4_921600 },
  3466. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3467. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  3468. 0, 0,
  3469. pbn_b0_4_1152000 },
  3470. { PCI_VENDOR_ID_OXSEMI, 0x9505,
  3471. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3472. pbn_b0_bt_2_921600 },
  3473. /*
  3474. * The below card is a little controversial since it is the
  3475. * subject of a PCI vendor/device ID clash. (See
  3476. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  3477. * For now just used the hex ID 0x950a.
  3478. */
  3479. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3480. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
  3481. 0, 0, pbn_b0_2_115200 },
  3482. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3483. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
  3484. 0, 0, pbn_b0_2_115200 },
  3485. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3486. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3487. pbn_b0_2_1130000 },
  3488. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
  3489. PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
  3490. pbn_b0_1_921600 },
  3491. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3492. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3493. pbn_b0_4_115200 },
  3494. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  3495. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3496. pbn_b0_bt_2_921600 },
  3497. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
  3498. PCI_ANY_ID , PCI_ANY_ID, 0, 0,
  3499. pbn_b2_8_1152000 },
  3500. /*
  3501. * Oxford Semiconductor Inc. Tornado PCI express device range.
  3502. */
  3503. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  3504. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3505. pbn_b0_1_4000000 },
  3506. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  3507. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3508. pbn_b0_1_4000000 },
  3509. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  3510. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3511. pbn_oxsemi_1_4000000 },
  3512. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  3513. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3514. pbn_oxsemi_1_4000000 },
  3515. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  3516. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3517. pbn_b0_1_4000000 },
  3518. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  3519. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3520. pbn_b0_1_4000000 },
  3521. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  3522. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3523. pbn_oxsemi_1_4000000 },
  3524. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  3525. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3526. pbn_oxsemi_1_4000000 },
  3527. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  3528. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3529. pbn_b0_1_4000000 },
  3530. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  3531. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3532. pbn_b0_1_4000000 },
  3533. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  3534. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3535. pbn_b0_1_4000000 },
  3536. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  3537. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3538. pbn_b0_1_4000000 },
  3539. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  3540. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3541. pbn_oxsemi_2_4000000 },
  3542. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  3543. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3544. pbn_oxsemi_2_4000000 },
  3545. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  3546. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3547. pbn_oxsemi_4_4000000 },
  3548. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  3549. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3550. pbn_oxsemi_4_4000000 },
  3551. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  3552. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3553. pbn_oxsemi_8_4000000 },
  3554. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  3555. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3556. pbn_oxsemi_8_4000000 },
  3557. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  3558. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3559. pbn_oxsemi_1_4000000 },
  3560. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  3561. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3562. pbn_oxsemi_1_4000000 },
  3563. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  3564. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3565. pbn_oxsemi_1_4000000 },
  3566. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  3567. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3568. pbn_oxsemi_1_4000000 },
  3569. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  3570. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3571. pbn_oxsemi_1_4000000 },
  3572. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  3573. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3574. pbn_oxsemi_1_4000000 },
  3575. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  3576. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3577. pbn_oxsemi_1_4000000 },
  3578. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  3579. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3580. pbn_oxsemi_1_4000000 },
  3581. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  3582. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3583. pbn_oxsemi_1_4000000 },
  3584. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  3585. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3586. pbn_oxsemi_1_4000000 },
  3587. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  3588. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3589. pbn_oxsemi_1_4000000 },
  3590. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  3591. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3592. pbn_oxsemi_1_4000000 },
  3593. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  3594. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3595. pbn_oxsemi_1_4000000 },
  3596. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  3597. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3598. pbn_oxsemi_1_4000000 },
  3599. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  3600. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3601. pbn_oxsemi_1_4000000 },
  3602. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  3603. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3604. pbn_oxsemi_1_4000000 },
  3605. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  3606. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3607. pbn_oxsemi_1_4000000 },
  3608. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  3609. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3610. pbn_oxsemi_1_4000000 },
  3611. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  3612. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3613. pbn_oxsemi_1_4000000 },
  3614. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  3615. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3616. pbn_oxsemi_1_4000000 },
  3617. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  3618. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3619. pbn_oxsemi_1_4000000 },
  3620. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  3621. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3622. pbn_oxsemi_1_4000000 },
  3623. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  3624. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3625. pbn_oxsemi_1_4000000 },
  3626. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  3627. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3628. pbn_oxsemi_1_4000000 },
  3629. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  3630. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3631. pbn_oxsemi_1_4000000 },
  3632. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  3633. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3634. pbn_oxsemi_1_4000000 },
  3635. /*
  3636. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  3637. */
  3638. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  3639. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  3640. pbn_oxsemi_1_4000000 },
  3641. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  3642. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  3643. pbn_oxsemi_2_4000000 },
  3644. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  3645. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  3646. pbn_oxsemi_4_4000000 },
  3647. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  3648. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  3649. pbn_oxsemi_8_4000000 },
  3650. /*
  3651. * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
  3652. */
  3653. { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
  3654. PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
  3655. pbn_oxsemi_2_4000000 },
  3656. /*
  3657. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  3658. * from skokodyn@yahoo.com
  3659. */
  3660. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3661. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  3662. pbn_sbsxrsio },
  3663. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3664. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  3665. pbn_sbsxrsio },
  3666. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3667. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  3668. pbn_sbsxrsio },
  3669. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3670. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  3671. pbn_sbsxrsio },
  3672. /*
  3673. * Digitan DS560-558, from jimd@esoft.com
  3674. */
  3675. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  3676. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3677. pbn_b1_1_115200 },
  3678. /*
  3679. * Titan Electronic cards
  3680. * The 400L and 800L have a custom setup quirk.
  3681. */
  3682. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  3683. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3684. pbn_b0_1_921600 },
  3685. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  3686. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3687. pbn_b0_2_921600 },
  3688. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  3689. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3690. pbn_b0_4_921600 },
  3691. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  3692. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3693. pbn_b0_4_921600 },
  3694. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  3695. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3696. pbn_b1_1_921600 },
  3697. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  3698. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3699. pbn_b1_bt_2_921600 },
  3700. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  3701. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3702. pbn_b0_bt_4_921600 },
  3703. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  3704. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3705. pbn_b0_bt_8_921600 },
  3706. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
  3707. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3708. pbn_b4_bt_2_921600 },
  3709. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
  3710. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3711. pbn_b4_bt_4_921600 },
  3712. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
  3713. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3714. pbn_b4_bt_8_921600 },
  3715. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
  3716. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3717. pbn_b0_4_921600 },
  3718. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
  3719. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3720. pbn_b0_4_921600 },
  3721. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
  3722. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3723. pbn_b0_4_921600 },
  3724. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
  3725. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3726. pbn_oxsemi_1_4000000 },
  3727. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
  3728. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3729. pbn_oxsemi_2_4000000 },
  3730. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
  3731. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3732. pbn_oxsemi_4_4000000 },
  3733. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
  3734. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3735. pbn_oxsemi_8_4000000 },
  3736. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
  3737. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3738. pbn_oxsemi_2_4000000 },
  3739. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
  3740. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3741. pbn_oxsemi_2_4000000 },
  3742. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
  3743. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3744. pbn_b0_4_921600 },
  3745. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
  3746. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3747. pbn_b0_4_921600 },
  3748. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
  3749. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3750. pbn_b0_4_921600 },
  3751. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
  3752. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3753. pbn_b0_4_921600 },
  3754. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  3755. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3756. pbn_b2_1_460800 },
  3757. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  3758. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3759. pbn_b2_1_460800 },
  3760. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  3761. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3762. pbn_b2_1_460800 },
  3763. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  3764. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3765. pbn_b2_bt_2_921600 },
  3766. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  3767. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3768. pbn_b2_bt_2_921600 },
  3769. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  3770. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3771. pbn_b2_bt_2_921600 },
  3772. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  3773. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3774. pbn_b2_bt_4_921600 },
  3775. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  3776. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3777. pbn_b2_bt_4_921600 },
  3778. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  3779. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3780. pbn_b2_bt_4_921600 },
  3781. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  3782. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3783. pbn_b0_1_921600 },
  3784. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  3785. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3786. pbn_b0_1_921600 },
  3787. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  3788. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3789. pbn_b0_1_921600 },
  3790. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  3791. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3792. pbn_b0_bt_2_921600 },
  3793. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  3794. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3795. pbn_b0_bt_2_921600 },
  3796. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  3797. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3798. pbn_b0_bt_2_921600 },
  3799. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  3800. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3801. pbn_b0_bt_4_921600 },
  3802. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  3803. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3804. pbn_b0_bt_4_921600 },
  3805. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  3806. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3807. pbn_b0_bt_4_921600 },
  3808. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  3809. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3810. pbn_b0_bt_8_921600 },
  3811. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  3812. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3813. pbn_b0_bt_8_921600 },
  3814. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  3815. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3816. pbn_b0_bt_8_921600 },
  3817. /*
  3818. * Computone devices submitted by Doug McNash dmcnash@computone.com
  3819. */
  3820. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3821. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  3822. 0, 0, pbn_computone_4 },
  3823. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3824. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  3825. 0, 0, pbn_computone_8 },
  3826. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3827. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  3828. 0, 0, pbn_computone_6 },
  3829. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  3830. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3831. pbn_oxsemi },
  3832. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  3833. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  3834. pbn_b0_bt_1_921600 },
  3835. /*
  3836. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  3837. */
  3838. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  3839. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3840. pbn_b0_bt_8_115200 },
  3841. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  3842. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3843. pbn_b0_bt_8_115200 },
  3844. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  3845. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3846. pbn_b0_bt_2_115200 },
  3847. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  3848. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3849. pbn_b0_bt_2_115200 },
  3850. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  3851. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3852. pbn_b0_bt_2_115200 },
  3853. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
  3854. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3855. pbn_b0_bt_2_115200 },
  3856. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
  3857. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3858. pbn_b0_bt_2_115200 },
  3859. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  3860. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3861. pbn_b0_bt_4_460800 },
  3862. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  3863. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3864. pbn_b0_bt_4_460800 },
  3865. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  3866. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3867. pbn_b0_bt_2_460800 },
  3868. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  3869. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3870. pbn_b0_bt_2_460800 },
  3871. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  3872. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3873. pbn_b0_bt_2_460800 },
  3874. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  3875. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3876. pbn_b0_bt_1_115200 },
  3877. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  3878. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3879. pbn_b0_bt_1_460800 },
  3880. /*
  3881. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  3882. * Cards are identified by their subsystem vendor IDs, which
  3883. * (in hex) match the model number.
  3884. *
  3885. * Note that JC140x are RS422/485 cards which require ox950
  3886. * ACR = 0x10, and as such are not currently fully supported.
  3887. */
  3888. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3889. 0x1204, 0x0004, 0, 0,
  3890. pbn_b0_4_921600 },
  3891. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3892. 0x1208, 0x0004, 0, 0,
  3893. pbn_b0_4_921600 },
  3894. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3895. 0x1402, 0x0002, 0, 0,
  3896. pbn_b0_2_921600 }, */
  3897. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3898. 0x1404, 0x0004, 0, 0,
  3899. pbn_b0_4_921600 }, */
  3900. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  3901. 0x1208, 0x0004, 0, 0,
  3902. pbn_b0_4_921600 },
  3903. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3904. 0x1204, 0x0004, 0, 0,
  3905. pbn_b0_4_921600 },
  3906. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3907. 0x1208, 0x0004, 0, 0,
  3908. pbn_b0_4_921600 },
  3909. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
  3910. 0x1208, 0x0004, 0, 0,
  3911. pbn_b0_4_921600 },
  3912. /*
  3913. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  3914. */
  3915. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  3916. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3917. pbn_b1_1_1382400 },
  3918. /*
  3919. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  3920. */
  3921. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  3922. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3923. pbn_b1_1_1382400 },
  3924. /*
  3925. * RAStel 2 port modem, gerg@moreton.com.au
  3926. */
  3927. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  3928. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3929. pbn_b2_bt_2_115200 },
  3930. /*
  3931. * EKF addition for i960 Boards form EKF with serial port
  3932. */
  3933. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  3934. 0xE4BF, PCI_ANY_ID, 0, 0,
  3935. pbn_intel_i960 },
  3936. /*
  3937. * Xircom Cardbus/Ethernet combos
  3938. */
  3939. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  3940. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3941. pbn_b0_1_115200 },
  3942. /*
  3943. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  3944. */
  3945. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  3946. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3947. pbn_b0_1_115200 },
  3948. /*
  3949. * Untested PCI modems, sent in from various folks...
  3950. */
  3951. /*
  3952. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  3953. */
  3954. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  3955. 0x1048, 0x1500, 0, 0,
  3956. pbn_b1_1_115200 },
  3957. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  3958. 0xFF00, 0, 0, 0,
  3959. pbn_sgi_ioc3 },
  3960. /*
  3961. * HP Diva card
  3962. */
  3963. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  3964. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  3965. pbn_b1_1_115200 },
  3966. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  3967. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3968. pbn_b0_5_115200 },
  3969. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  3970. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3971. pbn_b2_1_115200 },
  3972. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  3973. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3974. pbn_b3_2_115200 },
  3975. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  3976. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3977. pbn_b3_4_115200 },
  3978. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  3979. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3980. pbn_b3_8_115200 },
  3981. /*
  3982. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  3983. */
  3984. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3985. PCI_ANY_ID, PCI_ANY_ID,
  3986. 0,
  3987. 0, pbn_exar_XR17C152 },
  3988. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3989. PCI_ANY_ID, PCI_ANY_ID,
  3990. 0,
  3991. 0, pbn_exar_XR17C154 },
  3992. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3993. PCI_ANY_ID, PCI_ANY_ID,
  3994. 0,
  3995. 0, pbn_exar_XR17C158 },
  3996. /*
  3997. * Exar Corp. XR17V35[248] Dual/Quad/Octal PCIe UARTs
  3998. */
  3999. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V352,
  4000. PCI_ANY_ID, PCI_ANY_ID,
  4001. 0,
  4002. 0, pbn_exar_XR17V352 },
  4003. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V354,
  4004. PCI_ANY_ID, PCI_ANY_ID,
  4005. 0,
  4006. 0, pbn_exar_XR17V354 },
  4007. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V358,
  4008. PCI_ANY_ID, PCI_ANY_ID,
  4009. 0,
  4010. 0, pbn_exar_XR17V358 },
  4011. /*
  4012. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  4013. */
  4014. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  4015. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4016. pbn_b0_1_115200 },
  4017. /*
  4018. * ITE
  4019. */
  4020. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  4021. PCI_ANY_ID, PCI_ANY_ID,
  4022. 0, 0,
  4023. pbn_b1_bt_1_115200 },
  4024. /*
  4025. * IntaShield IS-200
  4026. */
  4027. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  4028. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  4029. pbn_b2_2_115200 },
  4030. /*
  4031. * IntaShield IS-400
  4032. */
  4033. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  4034. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  4035. pbn_b2_4_115200 },
  4036. /*
  4037. * Perle PCI-RAS cards
  4038. */
  4039. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  4040. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  4041. 0, 0, pbn_b2_4_921600 },
  4042. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  4043. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  4044. 0, 0, pbn_b2_8_921600 },
  4045. /*
  4046. * Mainpine series cards: Fairly standard layout but fools
  4047. * parts of the autodetect in some cases and uses otherwise
  4048. * unmatched communications subclasses in the PCI Express case
  4049. */
  4050. { /* RockForceDUO */
  4051. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4052. PCI_VENDOR_ID_MAINPINE, 0x0200,
  4053. 0, 0, pbn_b0_2_115200 },
  4054. { /* RockForceQUATRO */
  4055. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4056. PCI_VENDOR_ID_MAINPINE, 0x0300,
  4057. 0, 0, pbn_b0_4_115200 },
  4058. { /* RockForceDUO+ */
  4059. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4060. PCI_VENDOR_ID_MAINPINE, 0x0400,
  4061. 0, 0, pbn_b0_2_115200 },
  4062. { /* RockForceQUATRO+ */
  4063. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4064. PCI_VENDOR_ID_MAINPINE, 0x0500,
  4065. 0, 0, pbn_b0_4_115200 },
  4066. { /* RockForce+ */
  4067. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4068. PCI_VENDOR_ID_MAINPINE, 0x0600,
  4069. 0, 0, pbn_b0_2_115200 },
  4070. { /* RockForce+ */
  4071. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4072. PCI_VENDOR_ID_MAINPINE, 0x0700,
  4073. 0, 0, pbn_b0_4_115200 },
  4074. { /* RockForceOCTO+ */
  4075. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4076. PCI_VENDOR_ID_MAINPINE, 0x0800,
  4077. 0, 0, pbn_b0_8_115200 },
  4078. { /* RockForceDUO+ */
  4079. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4080. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  4081. 0, 0, pbn_b0_2_115200 },
  4082. { /* RockForceQUARTRO+ */
  4083. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4084. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  4085. 0, 0, pbn_b0_4_115200 },
  4086. { /* RockForceOCTO+ */
  4087. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4088. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  4089. 0, 0, pbn_b0_8_115200 },
  4090. { /* RockForceD1 */
  4091. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4092. PCI_VENDOR_ID_MAINPINE, 0x2000,
  4093. 0, 0, pbn_b0_1_115200 },
  4094. { /* RockForceF1 */
  4095. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4096. PCI_VENDOR_ID_MAINPINE, 0x2100,
  4097. 0, 0, pbn_b0_1_115200 },
  4098. { /* RockForceD2 */
  4099. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4100. PCI_VENDOR_ID_MAINPINE, 0x2200,
  4101. 0, 0, pbn_b0_2_115200 },
  4102. { /* RockForceF2 */
  4103. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4104. PCI_VENDOR_ID_MAINPINE, 0x2300,
  4105. 0, 0, pbn_b0_2_115200 },
  4106. { /* RockForceD4 */
  4107. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4108. PCI_VENDOR_ID_MAINPINE, 0x2400,
  4109. 0, 0, pbn_b0_4_115200 },
  4110. { /* RockForceF4 */
  4111. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4112. PCI_VENDOR_ID_MAINPINE, 0x2500,
  4113. 0, 0, pbn_b0_4_115200 },
  4114. { /* RockForceD8 */
  4115. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4116. PCI_VENDOR_ID_MAINPINE, 0x2600,
  4117. 0, 0, pbn_b0_8_115200 },
  4118. { /* RockForceF8 */
  4119. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4120. PCI_VENDOR_ID_MAINPINE, 0x2700,
  4121. 0, 0, pbn_b0_8_115200 },
  4122. { /* IQ Express D1 */
  4123. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4124. PCI_VENDOR_ID_MAINPINE, 0x3000,
  4125. 0, 0, pbn_b0_1_115200 },
  4126. { /* IQ Express F1 */
  4127. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4128. PCI_VENDOR_ID_MAINPINE, 0x3100,
  4129. 0, 0, pbn_b0_1_115200 },
  4130. { /* IQ Express D2 */
  4131. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4132. PCI_VENDOR_ID_MAINPINE, 0x3200,
  4133. 0, 0, pbn_b0_2_115200 },
  4134. { /* IQ Express F2 */
  4135. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4136. PCI_VENDOR_ID_MAINPINE, 0x3300,
  4137. 0, 0, pbn_b0_2_115200 },
  4138. { /* IQ Express D4 */
  4139. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4140. PCI_VENDOR_ID_MAINPINE, 0x3400,
  4141. 0, 0, pbn_b0_4_115200 },
  4142. { /* IQ Express F4 */
  4143. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4144. PCI_VENDOR_ID_MAINPINE, 0x3500,
  4145. 0, 0, pbn_b0_4_115200 },
  4146. { /* IQ Express D8 */
  4147. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4148. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  4149. 0, 0, pbn_b0_8_115200 },
  4150. { /* IQ Express F8 */
  4151. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4152. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  4153. 0, 0, pbn_b0_8_115200 },
  4154. /*
  4155. * PA Semi PA6T-1682M on-chip UART
  4156. */
  4157. { PCI_VENDOR_ID_PASEMI, 0xa004,
  4158. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4159. pbn_pasemi_1682M },
  4160. /*
  4161. * National Instruments
  4162. */
  4163. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  4164. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4165. pbn_b1_16_115200 },
  4166. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  4167. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4168. pbn_b1_8_115200 },
  4169. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  4170. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4171. pbn_b1_bt_4_115200 },
  4172. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  4173. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4174. pbn_b1_bt_2_115200 },
  4175. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  4176. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4177. pbn_b1_bt_4_115200 },
  4178. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  4179. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4180. pbn_b1_bt_2_115200 },
  4181. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  4182. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4183. pbn_b1_16_115200 },
  4184. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  4185. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4186. pbn_b1_8_115200 },
  4187. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  4188. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4189. pbn_b1_bt_4_115200 },
  4190. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  4191. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4192. pbn_b1_bt_2_115200 },
  4193. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  4194. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4195. pbn_b1_bt_4_115200 },
  4196. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  4197. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4198. pbn_b1_bt_2_115200 },
  4199. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  4200. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4201. pbn_ni8430_2 },
  4202. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  4203. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4204. pbn_ni8430_2 },
  4205. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  4206. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4207. pbn_ni8430_4 },
  4208. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  4209. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4210. pbn_ni8430_4 },
  4211. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  4212. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4213. pbn_ni8430_8 },
  4214. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  4215. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4216. pbn_ni8430_8 },
  4217. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  4218. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4219. pbn_ni8430_16 },
  4220. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  4221. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4222. pbn_ni8430_16 },
  4223. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  4224. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4225. pbn_ni8430_2 },
  4226. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  4227. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4228. pbn_ni8430_2 },
  4229. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  4230. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4231. pbn_ni8430_4 },
  4232. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  4233. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4234. pbn_ni8430_4 },
  4235. /*
  4236. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  4237. */
  4238. { PCI_VENDOR_ID_ADDIDATA,
  4239. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  4240. PCI_ANY_ID,
  4241. PCI_ANY_ID,
  4242. 0,
  4243. 0,
  4244. pbn_b0_4_115200 },
  4245. { PCI_VENDOR_ID_ADDIDATA,
  4246. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  4247. PCI_ANY_ID,
  4248. PCI_ANY_ID,
  4249. 0,
  4250. 0,
  4251. pbn_b0_2_115200 },
  4252. { PCI_VENDOR_ID_ADDIDATA,
  4253. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  4254. PCI_ANY_ID,
  4255. PCI_ANY_ID,
  4256. 0,
  4257. 0,
  4258. pbn_b0_1_115200 },
  4259. { PCI_VENDOR_ID_ADDIDATA_OLD,
  4260. PCI_DEVICE_ID_ADDIDATA_APCI7800,
  4261. PCI_ANY_ID,
  4262. PCI_ANY_ID,
  4263. 0,
  4264. 0,
  4265. pbn_b1_8_115200 },
  4266. { PCI_VENDOR_ID_ADDIDATA,
  4267. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  4268. PCI_ANY_ID,
  4269. PCI_ANY_ID,
  4270. 0,
  4271. 0,
  4272. pbn_b0_4_115200 },
  4273. { PCI_VENDOR_ID_ADDIDATA,
  4274. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  4275. PCI_ANY_ID,
  4276. PCI_ANY_ID,
  4277. 0,
  4278. 0,
  4279. pbn_b0_2_115200 },
  4280. { PCI_VENDOR_ID_ADDIDATA,
  4281. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  4282. PCI_ANY_ID,
  4283. PCI_ANY_ID,
  4284. 0,
  4285. 0,
  4286. pbn_b0_1_115200 },
  4287. { PCI_VENDOR_ID_ADDIDATA,
  4288. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  4289. PCI_ANY_ID,
  4290. PCI_ANY_ID,
  4291. 0,
  4292. 0,
  4293. pbn_b0_4_115200 },
  4294. { PCI_VENDOR_ID_ADDIDATA,
  4295. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  4296. PCI_ANY_ID,
  4297. PCI_ANY_ID,
  4298. 0,
  4299. 0,
  4300. pbn_b0_2_115200 },
  4301. { PCI_VENDOR_ID_ADDIDATA,
  4302. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  4303. PCI_ANY_ID,
  4304. PCI_ANY_ID,
  4305. 0,
  4306. 0,
  4307. pbn_b0_1_115200 },
  4308. { PCI_VENDOR_ID_ADDIDATA,
  4309. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  4310. PCI_ANY_ID,
  4311. PCI_ANY_ID,
  4312. 0,
  4313. 0,
  4314. pbn_b0_8_115200 },
  4315. { PCI_VENDOR_ID_ADDIDATA,
  4316. PCI_DEVICE_ID_ADDIDATA_APCIe7500,
  4317. PCI_ANY_ID,
  4318. PCI_ANY_ID,
  4319. 0,
  4320. 0,
  4321. pbn_ADDIDATA_PCIe_4_3906250 },
  4322. { PCI_VENDOR_ID_ADDIDATA,
  4323. PCI_DEVICE_ID_ADDIDATA_APCIe7420,
  4324. PCI_ANY_ID,
  4325. PCI_ANY_ID,
  4326. 0,
  4327. 0,
  4328. pbn_ADDIDATA_PCIe_2_3906250 },
  4329. { PCI_VENDOR_ID_ADDIDATA,
  4330. PCI_DEVICE_ID_ADDIDATA_APCIe7300,
  4331. PCI_ANY_ID,
  4332. PCI_ANY_ID,
  4333. 0,
  4334. 0,
  4335. pbn_ADDIDATA_PCIe_1_3906250 },
  4336. { PCI_VENDOR_ID_ADDIDATA,
  4337. PCI_DEVICE_ID_ADDIDATA_APCIe7800,
  4338. PCI_ANY_ID,
  4339. PCI_ANY_ID,
  4340. 0,
  4341. 0,
  4342. pbn_ADDIDATA_PCIe_8_3906250 },
  4343. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  4344. PCI_VENDOR_ID_IBM, 0x0299,
  4345. 0, 0, pbn_b0_bt_2_115200 },
  4346. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
  4347. 0xA000, 0x1000,
  4348. 0, 0, pbn_b0_1_115200 },
  4349. /* the 9901 is a rebranded 9912 */
  4350. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
  4351. 0xA000, 0x1000,
  4352. 0, 0, pbn_b0_1_115200 },
  4353. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
  4354. 0xA000, 0x1000,
  4355. 0, 0, pbn_b0_1_115200 },
  4356. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
  4357. 0xA000, 0x1000,
  4358. 0, 0, pbn_b0_1_115200 },
  4359. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  4360. 0xA000, 0x1000,
  4361. 0, 0, pbn_b0_1_115200 },
  4362. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  4363. 0xA000, 0x3002,
  4364. 0, 0, pbn_NETMOS9900_2s_115200 },
  4365. /*
  4366. * Best Connectivity and Rosewill PCI Multi I/O cards
  4367. */
  4368. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4369. 0xA000, 0x1000,
  4370. 0, 0, pbn_b0_1_115200 },
  4371. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4372. 0xA000, 0x3002,
  4373. 0, 0, pbn_b0_bt_2_115200 },
  4374. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4375. 0xA000, 0x3004,
  4376. 0, 0, pbn_b0_bt_4_115200 },
  4377. /* Intel CE4100 */
  4378. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
  4379. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4380. pbn_ce4100_1_115200 },
  4381. /*
  4382. * Cronyx Omega PCI
  4383. */
  4384. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  4385. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4386. pbn_omegapci },
  4387. /*
  4388. * AgeStar as-prs2-009
  4389. */
  4390. { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
  4391. PCI_ANY_ID, PCI_ANY_ID,
  4392. 0, 0, pbn_b0_bt_2_115200 },
  4393. /*
  4394. * WCH CH353 series devices: The 2S1P is handled by parport_serial
  4395. * so not listed here.
  4396. */
  4397. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
  4398. PCI_ANY_ID, PCI_ANY_ID,
  4399. 0, 0, pbn_b0_bt_4_115200 },
  4400. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
  4401. PCI_ANY_ID, PCI_ANY_ID,
  4402. 0, 0, pbn_b0_bt_2_115200 },
  4403. /*
  4404. * Commtech, Inc. Fastcom adapters
  4405. */
  4406. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCI335,
  4407. PCI_ANY_ID, PCI_ANY_ID,
  4408. 0,
  4409. 0, pbn_b0_2_1152000_200 },
  4410. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCI335,
  4411. PCI_ANY_ID, PCI_ANY_ID,
  4412. 0,
  4413. 0, pbn_b0_4_1152000_200 },
  4414. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2324PCI335,
  4415. PCI_ANY_ID, PCI_ANY_ID,
  4416. 0,
  4417. 0, pbn_b0_4_1152000_200 },
  4418. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2328PCI335,
  4419. PCI_ANY_ID, PCI_ANY_ID,
  4420. 0,
  4421. 0, pbn_b0_8_1152000_200 },
  4422. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCIE,
  4423. PCI_ANY_ID, PCI_ANY_ID,
  4424. 0,
  4425. 0, pbn_exar_XR17V352 },
  4426. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCIE,
  4427. PCI_ANY_ID, PCI_ANY_ID,
  4428. 0,
  4429. 0, pbn_exar_XR17V354 },
  4430. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4228PCIE,
  4431. PCI_ANY_ID, PCI_ANY_ID,
  4432. 0,
  4433. 0, pbn_exar_XR17V358 },
  4434. /*
  4435. * These entries match devices with class COMMUNICATION_SERIAL,
  4436. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  4437. */
  4438. { PCI_ANY_ID, PCI_ANY_ID,
  4439. PCI_ANY_ID, PCI_ANY_ID,
  4440. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  4441. 0xffff00, pbn_default },
  4442. { PCI_ANY_ID, PCI_ANY_ID,
  4443. PCI_ANY_ID, PCI_ANY_ID,
  4444. PCI_CLASS_COMMUNICATION_MODEM << 8,
  4445. 0xffff00, pbn_default },
  4446. { PCI_ANY_ID, PCI_ANY_ID,
  4447. PCI_ANY_ID, PCI_ANY_ID,
  4448. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  4449. 0xffff00, pbn_default },
  4450. { 0, }
  4451. };
  4452. static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
  4453. pci_channel_state_t state)
  4454. {
  4455. struct serial_private *priv = pci_get_drvdata(dev);
  4456. if (state == pci_channel_io_perm_failure)
  4457. return PCI_ERS_RESULT_DISCONNECT;
  4458. if (priv)
  4459. pciserial_suspend_ports(priv);
  4460. pci_disable_device(dev);
  4461. return PCI_ERS_RESULT_NEED_RESET;
  4462. }
  4463. static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
  4464. {
  4465. int rc;
  4466. rc = pci_enable_device(dev);
  4467. if (rc)
  4468. return PCI_ERS_RESULT_DISCONNECT;
  4469. pci_restore_state(dev);
  4470. pci_save_state(dev);
  4471. return PCI_ERS_RESULT_RECOVERED;
  4472. }
  4473. static void serial8250_io_resume(struct pci_dev *dev)
  4474. {
  4475. struct serial_private *priv = pci_get_drvdata(dev);
  4476. if (priv)
  4477. pciserial_resume_ports(priv);
  4478. }
  4479. static const struct pci_error_handlers serial8250_err_handler = {
  4480. .error_detected = serial8250_io_error_detected,
  4481. .slot_reset = serial8250_io_slot_reset,
  4482. .resume = serial8250_io_resume,
  4483. };
  4484. static struct pci_driver serial_pci_driver = {
  4485. .name = "serial",
  4486. .probe = pciserial_init_one,
  4487. .remove = pciserial_remove_one,
  4488. #ifdef CONFIG_PM
  4489. .suspend = pciserial_suspend_one,
  4490. .resume = pciserial_resume_one,
  4491. #endif
  4492. .id_table = serial_pci_tbl,
  4493. .err_handler = &serial8250_err_handler,
  4494. };
  4495. module_pci_driver(serial_pci_driver);
  4496. MODULE_LICENSE("GPL");
  4497. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  4498. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);