radeon_pm.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #define RADEON_IDLE_LOOP_MS 100
  27. #define RADEON_RECLOCK_DELAY_MS 200
  28. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  29. #define RADEON_WAIT_IDLE_TIMEOUT 200
  30. static void radeon_pm_idle_work_handler(struct work_struct *work);
  31. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  32. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  33. {
  34. struct radeon_bo *bo, *n;
  35. if (list_empty(&rdev->gem.objects))
  36. return;
  37. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  38. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  39. ttm_bo_unmap_virtual(&bo->tbo);
  40. }
  41. if (rdev->gart.table.vram.robj)
  42. ttm_bo_unmap_virtual(&rdev->gart.table.vram.robj->tbo);
  43. if (rdev->stollen_vga_memory)
  44. ttm_bo_unmap_virtual(&rdev->stollen_vga_memory->tbo);
  45. if (rdev->r600_blit.shader_obj)
  46. ttm_bo_unmap_virtual(&rdev->r600_blit.shader_obj->tbo);
  47. }
  48. static void radeon_pm_set_clocks(struct radeon_device *rdev, int static_switch)
  49. {
  50. int i;
  51. if (rdev->pm.state != PM_STATE_DISABLED)
  52. radeon_get_power_state(rdev, rdev->pm.planned_action);
  53. mutex_lock(&rdev->ddev->struct_mutex);
  54. mutex_lock(&rdev->vram_mutex);
  55. mutex_lock(&rdev->cp.mutex);
  56. /* gui idle int has issues on older chips it seems */
  57. if (rdev->family >= CHIP_R600) {
  58. /* wait for GPU idle */
  59. rdev->pm.gui_idle = false;
  60. rdev->irq.gui_idle = true;
  61. radeon_irq_set(rdev);
  62. wait_event_interruptible_timeout(
  63. rdev->irq.idle_queue, rdev->pm.gui_idle,
  64. msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
  65. rdev->irq.gui_idle = false;
  66. radeon_irq_set(rdev);
  67. } else {
  68. struct radeon_fence *fence;
  69. radeon_ring_alloc(rdev, 64);
  70. radeon_fence_create(rdev, &fence);
  71. radeon_fence_emit(rdev, fence);
  72. radeon_ring_commit(rdev);
  73. radeon_fence_wait(fence, false);
  74. radeon_fence_unref(&fence);
  75. }
  76. radeon_unmap_vram_bos(rdev);
  77. if (!static_switch) {
  78. for (i = 0; i < rdev->num_crtc; i++) {
  79. if (rdev->pm.active_crtcs & (1 << i)) {
  80. rdev->pm.req_vblank |= (1 << i);
  81. drm_vblank_get(rdev->ddev, i);
  82. }
  83. }
  84. }
  85. radeon_set_power_state(rdev, static_switch);
  86. if (!static_switch) {
  87. for (i = 0; i < rdev->num_crtc; i++) {
  88. if (rdev->pm.req_vblank & (1 << i)) {
  89. rdev->pm.req_vblank &= ~(1 << i);
  90. drm_vblank_put(rdev->ddev, i);
  91. }
  92. }
  93. }
  94. /* update display watermarks based on new power state */
  95. radeon_update_bandwidth_info(rdev);
  96. if (rdev->pm.active_crtc_count)
  97. radeon_bandwidth_update(rdev);
  98. rdev->pm.planned_action = PM_ACTION_NONE;
  99. mutex_unlock(&rdev->cp.mutex);
  100. mutex_unlock(&rdev->vram_mutex);
  101. mutex_unlock(&rdev->ddev->struct_mutex);
  102. }
  103. static ssize_t radeon_get_power_state_static(struct device *dev,
  104. struct device_attribute *attr,
  105. char *buf)
  106. {
  107. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  108. struct radeon_device *rdev = ddev->dev_private;
  109. return snprintf(buf, PAGE_SIZE, "%d.%d\n", rdev->pm.current_power_state_index,
  110. rdev->pm.current_clock_mode_index);
  111. }
  112. static ssize_t radeon_set_power_state_static(struct device *dev,
  113. struct device_attribute *attr,
  114. const char *buf,
  115. size_t count)
  116. {
  117. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  118. struct radeon_device *rdev = ddev->dev_private;
  119. int ps, cm;
  120. if (sscanf(buf, "%u.%u", &ps, &cm) != 2) {
  121. DRM_ERROR("Invalid power state!\n");
  122. return count;
  123. }
  124. mutex_lock(&rdev->pm.mutex);
  125. if ((ps >= 0) && (ps < rdev->pm.num_power_states) &&
  126. (cm >= 0) && (cm < rdev->pm.power_state[ps].num_clock_modes)) {
  127. if ((rdev->pm.active_crtc_count > 0) &&
  128. (rdev->pm.power_state[ps].clock_info[cm].flags & RADEON_PM_MODE_NO_DISPLAY)) {
  129. DRM_ERROR("Invalid power state for display: %d.%d\n", ps, cm);
  130. } else if ((rdev->pm.active_crtc_count > 1) &&
  131. (rdev->pm.power_state[ps].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)) {
  132. DRM_ERROR("Invalid power state for multi-head: %d.%d\n", ps, cm);
  133. } else {
  134. /* disable dynpm */
  135. rdev->pm.state = PM_STATE_DISABLED;
  136. rdev->pm.planned_action = PM_ACTION_NONE;
  137. rdev->pm.requested_power_state_index = ps;
  138. rdev->pm.requested_clock_mode_index = cm;
  139. radeon_pm_set_clocks(rdev, true);
  140. }
  141. } else
  142. DRM_ERROR("Invalid power state: %d.%d\n\n", ps, cm);
  143. mutex_unlock(&rdev->pm.mutex);
  144. return count;
  145. }
  146. static ssize_t radeon_get_dynpm(struct device *dev,
  147. struct device_attribute *attr,
  148. char *buf)
  149. {
  150. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  151. struct radeon_device *rdev = ddev->dev_private;
  152. return snprintf(buf, PAGE_SIZE, "%s\n",
  153. (rdev->pm.state == PM_STATE_DISABLED) ? "disabled" : "enabled");
  154. }
  155. static ssize_t radeon_set_dynpm(struct device *dev,
  156. struct device_attribute *attr,
  157. const char *buf,
  158. size_t count)
  159. {
  160. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  161. struct radeon_device *rdev = ddev->dev_private;
  162. int tmp = simple_strtoul(buf, NULL, 10);
  163. if (tmp == 0) {
  164. /* update power mode info */
  165. radeon_pm_compute_clocks(rdev);
  166. /* disable dynpm */
  167. mutex_lock(&rdev->pm.mutex);
  168. rdev->pm.state = PM_STATE_DISABLED;
  169. rdev->pm.planned_action = PM_ACTION_NONE;
  170. mutex_unlock(&rdev->pm.mutex);
  171. DRM_INFO("radeon: dynamic power management disabled\n");
  172. } else if (tmp == 1) {
  173. if (rdev->pm.num_power_states > 1) {
  174. /* enable dynpm */
  175. mutex_lock(&rdev->pm.mutex);
  176. rdev->pm.state = PM_STATE_PAUSED;
  177. rdev->pm.planned_action = PM_ACTION_DEFAULT;
  178. radeon_get_power_state(rdev, rdev->pm.planned_action);
  179. mutex_unlock(&rdev->pm.mutex);
  180. /* update power mode info */
  181. radeon_pm_compute_clocks(rdev);
  182. DRM_INFO("radeon: dynamic power management enabled\n");
  183. } else
  184. DRM_ERROR("dynpm not valid on this system\n");
  185. } else
  186. DRM_ERROR("Invalid setting: %d\n", tmp);
  187. return count;
  188. }
  189. static DEVICE_ATTR(power_state, S_IRUGO | S_IWUSR, radeon_get_power_state_static, radeon_set_power_state_static);
  190. static DEVICE_ATTR(dynpm, S_IRUGO | S_IWUSR, radeon_get_dynpm, radeon_set_dynpm);
  191. static const char *pm_state_names[4] = {
  192. "PM_STATE_DISABLED",
  193. "PM_STATE_MINIMUM",
  194. "PM_STATE_PAUSED",
  195. "PM_STATE_ACTIVE"
  196. };
  197. static const char *pm_state_types[5] = {
  198. "",
  199. "Powersave",
  200. "Battery",
  201. "Balanced",
  202. "Performance",
  203. };
  204. static void radeon_print_power_mode_info(struct radeon_device *rdev)
  205. {
  206. int i, j;
  207. bool is_default;
  208. DRM_INFO("%d Power State(s)\n", rdev->pm.num_power_states);
  209. for (i = 0; i < rdev->pm.num_power_states; i++) {
  210. if (rdev->pm.default_power_state_index == i)
  211. is_default = true;
  212. else
  213. is_default = false;
  214. DRM_INFO("State %d %s %s\n", i,
  215. pm_state_types[rdev->pm.power_state[i].type],
  216. is_default ? "(default)" : "");
  217. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  218. DRM_INFO("\t%d PCIE Lanes\n", rdev->pm.power_state[i].pcie_lanes);
  219. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  220. DRM_INFO("\tSingle display only\n");
  221. DRM_INFO("\t%d Clock Mode(s)\n", rdev->pm.power_state[i].num_clock_modes);
  222. for (j = 0; j < rdev->pm.power_state[i].num_clock_modes; j++) {
  223. if (rdev->flags & RADEON_IS_IGP)
  224. DRM_INFO("\t\t%d engine: %d\n",
  225. j,
  226. rdev->pm.power_state[i].clock_info[j].sclk * 10);
  227. else
  228. DRM_INFO("\t\t%d engine/memory: %d/%d\n",
  229. j,
  230. rdev->pm.power_state[i].clock_info[j].sclk * 10,
  231. rdev->pm.power_state[i].clock_info[j].mclk * 10);
  232. if (rdev->pm.power_state[i].clock_info[j].flags & RADEON_PM_MODE_NO_DISPLAY)
  233. DRM_INFO("\t\tNo display only\n");
  234. }
  235. }
  236. }
  237. void radeon_sync_with_vblank(struct radeon_device *rdev)
  238. {
  239. if (rdev->pm.active_crtcs) {
  240. rdev->pm.vblank_sync = false;
  241. wait_event_timeout(
  242. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  243. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  244. }
  245. }
  246. int radeon_pm_init(struct radeon_device *rdev)
  247. {
  248. rdev->pm.state = PM_STATE_DISABLED;
  249. rdev->pm.planned_action = PM_ACTION_NONE;
  250. rdev->pm.can_upclock = true;
  251. rdev->pm.can_downclock = true;
  252. if (rdev->bios) {
  253. if (rdev->is_atom_bios)
  254. radeon_atombios_get_power_modes(rdev);
  255. else
  256. radeon_combios_get_power_modes(rdev);
  257. radeon_print_power_mode_info(rdev);
  258. }
  259. if (radeon_debugfs_pm_init(rdev)) {
  260. DRM_ERROR("Failed to register debugfs file for PM!\n");
  261. }
  262. /* where's the best place to put this? */
  263. device_create_file(rdev->dev, &dev_attr_power_state);
  264. device_create_file(rdev->dev, &dev_attr_dynpm);
  265. INIT_DELAYED_WORK(&rdev->pm.idle_work, radeon_pm_idle_work_handler);
  266. if ((radeon_dynpm != -1 && radeon_dynpm) && (rdev->pm.num_power_states > 1)) {
  267. rdev->pm.state = PM_STATE_PAUSED;
  268. DRM_INFO("radeon: dynamic power management enabled\n");
  269. }
  270. DRM_INFO("radeon: power management initialized\n");
  271. return 0;
  272. }
  273. void radeon_pm_fini(struct radeon_device *rdev)
  274. {
  275. if (rdev->pm.state != PM_STATE_DISABLED) {
  276. /* cancel work */
  277. cancel_delayed_work_sync(&rdev->pm.idle_work);
  278. /* reset default clocks */
  279. rdev->pm.state = PM_STATE_DISABLED;
  280. rdev->pm.planned_action = PM_ACTION_DEFAULT;
  281. radeon_pm_set_clocks(rdev, true);
  282. } else if ((rdev->pm.current_power_state_index !=
  283. rdev->pm.default_power_state_index) ||
  284. (rdev->pm.current_clock_mode_index != 0)) {
  285. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  286. rdev->pm.requested_clock_mode_index = 0;
  287. mutex_lock(&rdev->pm.mutex);
  288. radeon_pm_set_clocks(rdev, true);
  289. mutex_unlock(&rdev->pm.mutex);
  290. }
  291. device_remove_file(rdev->dev, &dev_attr_power_state);
  292. device_remove_file(rdev->dev, &dev_attr_dynpm);
  293. if (rdev->pm.i2c_bus)
  294. radeon_i2c_destroy(rdev->pm.i2c_bus);
  295. }
  296. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  297. {
  298. struct drm_device *ddev = rdev->ddev;
  299. struct drm_crtc *crtc;
  300. struct radeon_crtc *radeon_crtc;
  301. mutex_lock(&rdev->pm.mutex);
  302. rdev->pm.active_crtcs = 0;
  303. rdev->pm.active_crtc_count = 0;
  304. list_for_each_entry(crtc,
  305. &ddev->mode_config.crtc_list, head) {
  306. radeon_crtc = to_radeon_crtc(crtc);
  307. if (radeon_crtc->enabled) {
  308. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  309. rdev->pm.active_crtc_count++;
  310. }
  311. }
  312. if (rdev->pm.state == PM_STATE_DISABLED) {
  313. mutex_unlock(&rdev->pm.mutex);
  314. return;
  315. }
  316. /* Note, radeon_pm_set_clocks is called with static_switch set
  317. * to true since we always want to statically set the clocks,
  318. * not wait for vbl.
  319. */
  320. if (rdev->pm.active_crtc_count > 1) {
  321. if (rdev->pm.state == PM_STATE_ACTIVE) {
  322. cancel_delayed_work(&rdev->pm.idle_work);
  323. rdev->pm.state = PM_STATE_PAUSED;
  324. rdev->pm.planned_action = PM_ACTION_DEFAULT;
  325. radeon_pm_set_clocks(rdev, true);
  326. DRM_DEBUG("radeon: dynamic power management deactivated\n");
  327. }
  328. } else if (rdev->pm.active_crtc_count == 1) {
  329. /* TODO: Increase clocks if needed for current mode */
  330. if (rdev->pm.state == PM_STATE_MINIMUM) {
  331. rdev->pm.state = PM_STATE_ACTIVE;
  332. rdev->pm.planned_action = PM_ACTION_UPCLOCK;
  333. radeon_pm_set_clocks(rdev, true);
  334. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  335. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  336. } else if (rdev->pm.state == PM_STATE_PAUSED) {
  337. rdev->pm.state = PM_STATE_ACTIVE;
  338. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  339. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  340. DRM_DEBUG("radeon: dynamic power management activated\n");
  341. }
  342. } else { /* count == 0 */
  343. if (rdev->pm.state != PM_STATE_MINIMUM) {
  344. cancel_delayed_work(&rdev->pm.idle_work);
  345. rdev->pm.state = PM_STATE_MINIMUM;
  346. rdev->pm.planned_action = PM_ACTION_MINIMUM;
  347. radeon_pm_set_clocks(rdev, true);
  348. }
  349. }
  350. mutex_unlock(&rdev->pm.mutex);
  351. }
  352. bool radeon_pm_in_vbl(struct radeon_device *rdev)
  353. {
  354. u32 stat_crtc = 0, vbl = 0, position = 0;
  355. bool in_vbl = true;
  356. if (ASIC_IS_DCE4(rdev)) {
  357. if (rdev->pm.active_crtcs & (1 << 0)) {
  358. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  359. EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
  360. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  361. EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
  362. }
  363. if (rdev->pm.active_crtcs & (1 << 1)) {
  364. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  365. EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
  366. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  367. EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
  368. }
  369. if (rdev->pm.active_crtcs & (1 << 2)) {
  370. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  371. EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
  372. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  373. EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
  374. }
  375. if (rdev->pm.active_crtcs & (1 << 3)) {
  376. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  377. EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
  378. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  379. EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
  380. }
  381. if (rdev->pm.active_crtcs & (1 << 4)) {
  382. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  383. EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
  384. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  385. EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
  386. }
  387. if (rdev->pm.active_crtcs & (1 << 5)) {
  388. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  389. EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
  390. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  391. EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
  392. }
  393. } else if (ASIC_IS_AVIVO(rdev)) {
  394. if (rdev->pm.active_crtcs & (1 << 0)) {
  395. vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END) & 0xfff;
  396. position = RREG32(AVIVO_D1CRTC_STATUS_POSITION) & 0xfff;
  397. }
  398. if (rdev->pm.active_crtcs & (1 << 1)) {
  399. vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END) & 0xfff;
  400. position = RREG32(AVIVO_D2CRTC_STATUS_POSITION) & 0xfff;
  401. }
  402. if (position < vbl && position > 1)
  403. in_vbl = false;
  404. } else {
  405. if (rdev->pm.active_crtcs & (1 << 0)) {
  406. stat_crtc = RREG32(RADEON_CRTC_STATUS);
  407. if (!(stat_crtc & 1))
  408. in_vbl = false;
  409. }
  410. if (rdev->pm.active_crtcs & (1 << 1)) {
  411. stat_crtc = RREG32(RADEON_CRTC2_STATUS);
  412. if (!(stat_crtc & 1))
  413. in_vbl = false;
  414. }
  415. }
  416. if (position < vbl && position > 1)
  417. in_vbl = false;
  418. return in_vbl;
  419. }
  420. bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  421. {
  422. u32 stat_crtc = 0;
  423. bool in_vbl = radeon_pm_in_vbl(rdev);
  424. if (in_vbl == false)
  425. DRM_INFO("not in vbl for pm change %08x at %s\n", stat_crtc,
  426. finish ? "exit" : "entry");
  427. return in_vbl;
  428. }
  429. static void radeon_pm_idle_work_handler(struct work_struct *work)
  430. {
  431. struct radeon_device *rdev;
  432. int resched;
  433. rdev = container_of(work, struct radeon_device,
  434. pm.idle_work.work);
  435. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  436. mutex_lock(&rdev->pm.mutex);
  437. if (rdev->pm.state == PM_STATE_ACTIVE) {
  438. unsigned long irq_flags;
  439. int not_processed = 0;
  440. read_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  441. if (!list_empty(&rdev->fence_drv.emited)) {
  442. struct list_head *ptr;
  443. list_for_each(ptr, &rdev->fence_drv.emited) {
  444. /* count up to 3, that's enought info */
  445. if (++not_processed >= 3)
  446. break;
  447. }
  448. }
  449. read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  450. if (not_processed >= 3) { /* should upclock */
  451. if (rdev->pm.planned_action == PM_ACTION_DOWNCLOCK) {
  452. rdev->pm.planned_action = PM_ACTION_NONE;
  453. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  454. rdev->pm.can_upclock) {
  455. rdev->pm.planned_action =
  456. PM_ACTION_UPCLOCK;
  457. rdev->pm.action_timeout = jiffies +
  458. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  459. }
  460. } else if (not_processed == 0) { /* should downclock */
  461. if (rdev->pm.planned_action == PM_ACTION_UPCLOCK) {
  462. rdev->pm.planned_action = PM_ACTION_NONE;
  463. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  464. rdev->pm.can_downclock) {
  465. rdev->pm.planned_action =
  466. PM_ACTION_DOWNCLOCK;
  467. rdev->pm.action_timeout = jiffies +
  468. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  469. }
  470. }
  471. /* Note, radeon_pm_set_clocks is called with static_switch set
  472. * to false since we want to wait for vbl to avoid flicker.
  473. */
  474. if (rdev->pm.planned_action != PM_ACTION_NONE &&
  475. jiffies > rdev->pm.action_timeout) {
  476. radeon_pm_set_clocks(rdev, false);
  477. }
  478. }
  479. mutex_unlock(&rdev->pm.mutex);
  480. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  481. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  482. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  483. }
  484. /*
  485. * Debugfs info
  486. */
  487. #if defined(CONFIG_DEBUG_FS)
  488. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  489. {
  490. struct drm_info_node *node = (struct drm_info_node *) m->private;
  491. struct drm_device *dev = node->minor->dev;
  492. struct radeon_device *rdev = dev->dev_private;
  493. seq_printf(m, "state: %s\n", pm_state_names[rdev->pm.state]);
  494. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk);
  495. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  496. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk);
  497. if (rdev->asic->get_memory_clock)
  498. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  499. if (rdev->asic->get_pcie_lanes)
  500. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  501. return 0;
  502. }
  503. static struct drm_info_list radeon_pm_info_list[] = {
  504. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  505. };
  506. #endif
  507. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  508. {
  509. #if defined(CONFIG_DEBUG_FS)
  510. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  511. #else
  512. return 0;
  513. #endif
  514. }