r600.c 90 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. /* Firmware Names */
  50. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  51. MODULE_FIRMWARE("radeon/R600_me.bin");
  52. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV610_me.bin");
  54. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV630_me.bin");
  56. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV620_me.bin");
  58. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RV635_me.bin");
  60. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV670_me.bin");
  62. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RS780_me.bin");
  64. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RV770_me.bin");
  66. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  67. MODULE_FIRMWARE("radeon/RV730_me.bin");
  68. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  69. MODULE_FIRMWARE("radeon/RV710_me.bin");
  70. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  71. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  72. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  84. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  85. /* r600,rv610,rv630,rv620,rv635,rv670 */
  86. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  87. void r600_gpu_init(struct radeon_device *rdev);
  88. void r600_fini(struct radeon_device *rdev);
  89. void r600_irq_disable(struct radeon_device *rdev);
  90. void r600_get_power_state(struct radeon_device *rdev,
  91. enum radeon_pm_action action)
  92. {
  93. int i;
  94. rdev->pm.can_upclock = true;
  95. rdev->pm.can_downclock = true;
  96. /* power state array is low to high, default is first */
  97. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  98. int min_power_state_index = 0;
  99. if (rdev->pm.num_power_states > 2)
  100. min_power_state_index = 1;
  101. switch (action) {
  102. case PM_ACTION_MINIMUM:
  103. rdev->pm.requested_power_state_index = min_power_state_index;
  104. rdev->pm.requested_clock_mode_index = 0;
  105. rdev->pm.can_downclock = false;
  106. break;
  107. case PM_ACTION_DOWNCLOCK:
  108. if (rdev->pm.current_power_state_index == min_power_state_index) {
  109. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  110. rdev->pm.can_downclock = false;
  111. } else {
  112. if (rdev->pm.active_crtc_count > 1) {
  113. for (i = 0; i < rdev->pm.num_power_states; i++) {
  114. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  115. continue;
  116. else if (i >= rdev->pm.current_power_state_index) {
  117. rdev->pm.requested_power_state_index =
  118. rdev->pm.current_power_state_index;
  119. break;
  120. } else {
  121. rdev->pm.requested_power_state_index = i;
  122. break;
  123. }
  124. }
  125. } else
  126. rdev->pm.requested_power_state_index =
  127. rdev->pm.current_power_state_index - 1;
  128. }
  129. rdev->pm.requested_clock_mode_index = 0;
  130. /* don't use the power state if crtcs are active and no display flag is set */
  131. if ((rdev->pm.active_crtc_count > 0) &&
  132. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  133. clock_info[rdev->pm.requested_clock_mode_index].flags &
  134. RADEON_PM_MODE_NO_DISPLAY)) {
  135. rdev->pm.requested_power_state_index++;
  136. }
  137. break;
  138. case PM_ACTION_UPCLOCK:
  139. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  140. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  141. rdev->pm.can_upclock = false;
  142. } else {
  143. if (rdev->pm.active_crtc_count > 1) {
  144. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  145. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  146. continue;
  147. else if (i <= rdev->pm.current_power_state_index) {
  148. rdev->pm.requested_power_state_index =
  149. rdev->pm.current_power_state_index;
  150. break;
  151. } else {
  152. rdev->pm.requested_power_state_index = i;
  153. break;
  154. }
  155. }
  156. } else
  157. rdev->pm.requested_power_state_index =
  158. rdev->pm.current_power_state_index + 1;
  159. }
  160. rdev->pm.requested_clock_mode_index = 0;
  161. break;
  162. case PM_ACTION_DEFAULT:
  163. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  164. rdev->pm.requested_clock_mode_index = 0;
  165. rdev->pm.can_upclock = false;
  166. break;
  167. case PM_ACTION_NONE:
  168. default:
  169. DRM_ERROR("Requested mode for not defined action\n");
  170. return;
  171. }
  172. } else {
  173. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  174. /* for now just select the first power state and switch between clock modes */
  175. /* power state array is low to high, default is first (0) */
  176. if (rdev->pm.active_crtc_count > 1) {
  177. rdev->pm.requested_power_state_index = -1;
  178. /* start at 1 as we don't want the default mode */
  179. for (i = 1; i < rdev->pm.num_power_states; i++) {
  180. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  181. continue;
  182. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  183. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  184. rdev->pm.requested_power_state_index = i;
  185. break;
  186. }
  187. }
  188. /* if nothing selected, grab the default state. */
  189. if (rdev->pm.requested_power_state_index == -1)
  190. rdev->pm.requested_power_state_index = 0;
  191. } else
  192. rdev->pm.requested_power_state_index = 1;
  193. switch (action) {
  194. case PM_ACTION_MINIMUM:
  195. rdev->pm.requested_clock_mode_index = 0;
  196. rdev->pm.can_downclock = false;
  197. break;
  198. case PM_ACTION_DOWNCLOCK:
  199. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  200. if (rdev->pm.current_clock_mode_index == 0) {
  201. rdev->pm.requested_clock_mode_index = 0;
  202. rdev->pm.can_downclock = false;
  203. } else
  204. rdev->pm.requested_clock_mode_index =
  205. rdev->pm.current_clock_mode_index - 1;
  206. } else {
  207. rdev->pm.requested_clock_mode_index = 0;
  208. rdev->pm.can_downclock = false;
  209. }
  210. /* don't use the power state if crtcs are active and no display flag is set */
  211. if ((rdev->pm.active_crtc_count > 0) &&
  212. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  213. clock_info[rdev->pm.requested_clock_mode_index].flags &
  214. RADEON_PM_MODE_NO_DISPLAY)) {
  215. rdev->pm.requested_clock_mode_index++;
  216. }
  217. break;
  218. case PM_ACTION_UPCLOCK:
  219. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  220. if (rdev->pm.current_clock_mode_index ==
  221. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  222. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  223. rdev->pm.can_upclock = false;
  224. } else
  225. rdev->pm.requested_clock_mode_index =
  226. rdev->pm.current_clock_mode_index + 1;
  227. } else {
  228. rdev->pm.requested_clock_mode_index =
  229. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  230. rdev->pm.can_upclock = false;
  231. }
  232. break;
  233. case PM_ACTION_DEFAULT:
  234. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  235. rdev->pm.requested_clock_mode_index = 0;
  236. rdev->pm.can_upclock = false;
  237. break;
  238. case PM_ACTION_NONE:
  239. default:
  240. DRM_ERROR("Requested mode for not defined action\n");
  241. return;
  242. }
  243. }
  244. DRM_INFO("Requested: e: %d m: %d p: %d\n",
  245. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  246. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  247. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  248. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  249. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  250. pcie_lanes);
  251. }
  252. void r600_set_power_state(struct radeon_device *rdev, bool static_switch)
  253. {
  254. u32 sclk, mclk;
  255. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  256. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  257. return;
  258. if (radeon_gui_idle(rdev)) {
  259. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  260. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  261. if (sclk > rdev->clock.default_sclk)
  262. sclk = rdev->clock.default_sclk;
  263. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  264. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  265. if (mclk > rdev->clock.default_mclk)
  266. mclk = rdev->clock.default_mclk;
  267. /* voltage, pcie lanes, etc.*/
  268. radeon_pm_misc(rdev);
  269. if (static_switch) {
  270. radeon_pm_prepare(rdev);
  271. /* set engine clock */
  272. if (sclk != rdev->pm.current_sclk) {
  273. radeon_set_engine_clock(rdev, sclk);
  274. rdev->pm.current_sclk = sclk;
  275. DRM_INFO("Setting: e: %d\n", sclk);
  276. }
  277. /* set memory clock */
  278. if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  279. radeon_set_memory_clock(rdev, mclk);
  280. rdev->pm.current_mclk = mclk;
  281. DRM_INFO("Setting: m: %d\n", mclk);
  282. }
  283. radeon_pm_finish(rdev);
  284. } else {
  285. radeon_sync_with_vblank(rdev);
  286. if (!radeon_pm_in_vbl(rdev))
  287. return;
  288. radeon_pm_prepare(rdev);
  289. if (sclk != rdev->pm.current_sclk) {
  290. radeon_pm_debug_check_in_vbl(rdev, false);
  291. radeon_set_engine_clock(rdev, sclk);
  292. radeon_pm_debug_check_in_vbl(rdev, true);
  293. rdev->pm.current_sclk = sclk;
  294. DRM_INFO("Setting: e: %d\n", sclk);
  295. }
  296. /* set memory clock */
  297. if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  298. radeon_pm_debug_check_in_vbl(rdev, false);
  299. radeon_set_memory_clock(rdev, mclk);
  300. radeon_pm_debug_check_in_vbl(rdev, true);
  301. rdev->pm.current_mclk = mclk;
  302. DRM_INFO("Setting: m: %d\n", mclk);
  303. }
  304. radeon_pm_finish(rdev);
  305. }
  306. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  307. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  308. } else
  309. DRM_INFO("GUI not idle!!!\n");
  310. }
  311. void r600_pm_misc(struct radeon_device *rdev)
  312. {
  313. }
  314. bool r600_gui_idle(struct radeon_device *rdev)
  315. {
  316. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  317. return false;
  318. else
  319. return true;
  320. }
  321. /* hpd for digital panel detect/disconnect */
  322. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  323. {
  324. bool connected = false;
  325. if (ASIC_IS_DCE3(rdev)) {
  326. switch (hpd) {
  327. case RADEON_HPD_1:
  328. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  329. connected = true;
  330. break;
  331. case RADEON_HPD_2:
  332. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  333. connected = true;
  334. break;
  335. case RADEON_HPD_3:
  336. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  337. connected = true;
  338. break;
  339. case RADEON_HPD_4:
  340. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  341. connected = true;
  342. break;
  343. /* DCE 3.2 */
  344. case RADEON_HPD_5:
  345. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  346. connected = true;
  347. break;
  348. case RADEON_HPD_6:
  349. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  350. connected = true;
  351. break;
  352. default:
  353. break;
  354. }
  355. } else {
  356. switch (hpd) {
  357. case RADEON_HPD_1:
  358. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  359. connected = true;
  360. break;
  361. case RADEON_HPD_2:
  362. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  363. connected = true;
  364. break;
  365. case RADEON_HPD_3:
  366. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  367. connected = true;
  368. break;
  369. default:
  370. break;
  371. }
  372. }
  373. return connected;
  374. }
  375. void r600_hpd_set_polarity(struct radeon_device *rdev,
  376. enum radeon_hpd_id hpd)
  377. {
  378. u32 tmp;
  379. bool connected = r600_hpd_sense(rdev, hpd);
  380. if (ASIC_IS_DCE3(rdev)) {
  381. switch (hpd) {
  382. case RADEON_HPD_1:
  383. tmp = RREG32(DC_HPD1_INT_CONTROL);
  384. if (connected)
  385. tmp &= ~DC_HPDx_INT_POLARITY;
  386. else
  387. tmp |= DC_HPDx_INT_POLARITY;
  388. WREG32(DC_HPD1_INT_CONTROL, tmp);
  389. break;
  390. case RADEON_HPD_2:
  391. tmp = RREG32(DC_HPD2_INT_CONTROL);
  392. if (connected)
  393. tmp &= ~DC_HPDx_INT_POLARITY;
  394. else
  395. tmp |= DC_HPDx_INT_POLARITY;
  396. WREG32(DC_HPD2_INT_CONTROL, tmp);
  397. break;
  398. case RADEON_HPD_3:
  399. tmp = RREG32(DC_HPD3_INT_CONTROL);
  400. if (connected)
  401. tmp &= ~DC_HPDx_INT_POLARITY;
  402. else
  403. tmp |= DC_HPDx_INT_POLARITY;
  404. WREG32(DC_HPD3_INT_CONTROL, tmp);
  405. break;
  406. case RADEON_HPD_4:
  407. tmp = RREG32(DC_HPD4_INT_CONTROL);
  408. if (connected)
  409. tmp &= ~DC_HPDx_INT_POLARITY;
  410. else
  411. tmp |= DC_HPDx_INT_POLARITY;
  412. WREG32(DC_HPD4_INT_CONTROL, tmp);
  413. break;
  414. case RADEON_HPD_5:
  415. tmp = RREG32(DC_HPD5_INT_CONTROL);
  416. if (connected)
  417. tmp &= ~DC_HPDx_INT_POLARITY;
  418. else
  419. tmp |= DC_HPDx_INT_POLARITY;
  420. WREG32(DC_HPD5_INT_CONTROL, tmp);
  421. break;
  422. /* DCE 3.2 */
  423. case RADEON_HPD_6:
  424. tmp = RREG32(DC_HPD6_INT_CONTROL);
  425. if (connected)
  426. tmp &= ~DC_HPDx_INT_POLARITY;
  427. else
  428. tmp |= DC_HPDx_INT_POLARITY;
  429. WREG32(DC_HPD6_INT_CONTROL, tmp);
  430. break;
  431. default:
  432. break;
  433. }
  434. } else {
  435. switch (hpd) {
  436. case RADEON_HPD_1:
  437. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  438. if (connected)
  439. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  440. else
  441. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  442. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  443. break;
  444. case RADEON_HPD_2:
  445. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  446. if (connected)
  447. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  448. else
  449. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  450. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  451. break;
  452. case RADEON_HPD_3:
  453. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  454. if (connected)
  455. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  456. else
  457. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  458. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  459. break;
  460. default:
  461. break;
  462. }
  463. }
  464. }
  465. void r600_hpd_init(struct radeon_device *rdev)
  466. {
  467. struct drm_device *dev = rdev->ddev;
  468. struct drm_connector *connector;
  469. if (ASIC_IS_DCE3(rdev)) {
  470. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  471. if (ASIC_IS_DCE32(rdev))
  472. tmp |= DC_HPDx_EN;
  473. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  474. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  475. switch (radeon_connector->hpd.hpd) {
  476. case RADEON_HPD_1:
  477. WREG32(DC_HPD1_CONTROL, tmp);
  478. rdev->irq.hpd[0] = true;
  479. break;
  480. case RADEON_HPD_2:
  481. WREG32(DC_HPD2_CONTROL, tmp);
  482. rdev->irq.hpd[1] = true;
  483. break;
  484. case RADEON_HPD_3:
  485. WREG32(DC_HPD3_CONTROL, tmp);
  486. rdev->irq.hpd[2] = true;
  487. break;
  488. case RADEON_HPD_4:
  489. WREG32(DC_HPD4_CONTROL, tmp);
  490. rdev->irq.hpd[3] = true;
  491. break;
  492. /* DCE 3.2 */
  493. case RADEON_HPD_5:
  494. WREG32(DC_HPD5_CONTROL, tmp);
  495. rdev->irq.hpd[4] = true;
  496. break;
  497. case RADEON_HPD_6:
  498. WREG32(DC_HPD6_CONTROL, tmp);
  499. rdev->irq.hpd[5] = true;
  500. break;
  501. default:
  502. break;
  503. }
  504. }
  505. } else {
  506. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  507. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  508. switch (radeon_connector->hpd.hpd) {
  509. case RADEON_HPD_1:
  510. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  511. rdev->irq.hpd[0] = true;
  512. break;
  513. case RADEON_HPD_2:
  514. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  515. rdev->irq.hpd[1] = true;
  516. break;
  517. case RADEON_HPD_3:
  518. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  519. rdev->irq.hpd[2] = true;
  520. break;
  521. default:
  522. break;
  523. }
  524. }
  525. }
  526. if (rdev->irq.installed)
  527. r600_irq_set(rdev);
  528. }
  529. void r600_hpd_fini(struct radeon_device *rdev)
  530. {
  531. struct drm_device *dev = rdev->ddev;
  532. struct drm_connector *connector;
  533. if (ASIC_IS_DCE3(rdev)) {
  534. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  535. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  536. switch (radeon_connector->hpd.hpd) {
  537. case RADEON_HPD_1:
  538. WREG32(DC_HPD1_CONTROL, 0);
  539. rdev->irq.hpd[0] = false;
  540. break;
  541. case RADEON_HPD_2:
  542. WREG32(DC_HPD2_CONTROL, 0);
  543. rdev->irq.hpd[1] = false;
  544. break;
  545. case RADEON_HPD_3:
  546. WREG32(DC_HPD3_CONTROL, 0);
  547. rdev->irq.hpd[2] = false;
  548. break;
  549. case RADEON_HPD_4:
  550. WREG32(DC_HPD4_CONTROL, 0);
  551. rdev->irq.hpd[3] = false;
  552. break;
  553. /* DCE 3.2 */
  554. case RADEON_HPD_5:
  555. WREG32(DC_HPD5_CONTROL, 0);
  556. rdev->irq.hpd[4] = false;
  557. break;
  558. case RADEON_HPD_6:
  559. WREG32(DC_HPD6_CONTROL, 0);
  560. rdev->irq.hpd[5] = false;
  561. break;
  562. default:
  563. break;
  564. }
  565. }
  566. } else {
  567. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  568. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  569. switch (radeon_connector->hpd.hpd) {
  570. case RADEON_HPD_1:
  571. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  572. rdev->irq.hpd[0] = false;
  573. break;
  574. case RADEON_HPD_2:
  575. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  576. rdev->irq.hpd[1] = false;
  577. break;
  578. case RADEON_HPD_3:
  579. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  580. rdev->irq.hpd[2] = false;
  581. break;
  582. default:
  583. break;
  584. }
  585. }
  586. }
  587. }
  588. /*
  589. * R600 PCIE GART
  590. */
  591. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  592. {
  593. unsigned i;
  594. u32 tmp;
  595. /* flush hdp cache so updates hit vram */
  596. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  597. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  598. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  599. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  600. for (i = 0; i < rdev->usec_timeout; i++) {
  601. /* read MC_STATUS */
  602. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  603. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  604. if (tmp == 2) {
  605. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  606. return;
  607. }
  608. if (tmp) {
  609. return;
  610. }
  611. udelay(1);
  612. }
  613. }
  614. int r600_pcie_gart_init(struct radeon_device *rdev)
  615. {
  616. int r;
  617. if (rdev->gart.table.vram.robj) {
  618. WARN(1, "R600 PCIE GART already initialized.\n");
  619. return 0;
  620. }
  621. /* Initialize common gart structure */
  622. r = radeon_gart_init(rdev);
  623. if (r)
  624. return r;
  625. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  626. return radeon_gart_table_vram_alloc(rdev);
  627. }
  628. int r600_pcie_gart_enable(struct radeon_device *rdev)
  629. {
  630. u32 tmp;
  631. int r, i;
  632. if (rdev->gart.table.vram.robj == NULL) {
  633. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  634. return -EINVAL;
  635. }
  636. r = radeon_gart_table_vram_pin(rdev);
  637. if (r)
  638. return r;
  639. radeon_gart_restore(rdev);
  640. /* Setup L2 cache */
  641. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  642. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  643. EFFECTIVE_L2_QUEUE_SIZE(7));
  644. WREG32(VM_L2_CNTL2, 0);
  645. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  646. /* Setup TLB control */
  647. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  648. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  649. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  650. ENABLE_WAIT_L2_QUERY;
  651. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  652. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  653. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  654. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  655. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  656. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  657. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  658. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  659. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  660. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  661. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  662. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  663. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  664. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  665. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  666. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  667. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  668. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  669. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  670. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  671. (u32)(rdev->dummy_page.addr >> 12));
  672. for (i = 1; i < 7; i++)
  673. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  674. r600_pcie_gart_tlb_flush(rdev);
  675. rdev->gart.ready = true;
  676. return 0;
  677. }
  678. void r600_pcie_gart_disable(struct radeon_device *rdev)
  679. {
  680. u32 tmp;
  681. int i, r;
  682. /* Disable all tables */
  683. for (i = 0; i < 7; i++)
  684. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  685. /* Disable L2 cache */
  686. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  687. EFFECTIVE_L2_QUEUE_SIZE(7));
  688. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  689. /* Setup L1 TLB control */
  690. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  691. ENABLE_WAIT_L2_QUERY;
  692. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  693. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  694. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  695. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  696. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  697. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  698. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  699. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  700. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  701. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  702. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  703. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  704. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  705. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  706. if (rdev->gart.table.vram.robj) {
  707. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  708. if (likely(r == 0)) {
  709. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  710. radeon_bo_unpin(rdev->gart.table.vram.robj);
  711. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  712. }
  713. }
  714. }
  715. void r600_pcie_gart_fini(struct radeon_device *rdev)
  716. {
  717. radeon_gart_fini(rdev);
  718. r600_pcie_gart_disable(rdev);
  719. radeon_gart_table_vram_free(rdev);
  720. }
  721. void r600_agp_enable(struct radeon_device *rdev)
  722. {
  723. u32 tmp;
  724. int i;
  725. /* Setup L2 cache */
  726. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  727. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  728. EFFECTIVE_L2_QUEUE_SIZE(7));
  729. WREG32(VM_L2_CNTL2, 0);
  730. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  731. /* Setup TLB control */
  732. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  733. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  734. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  735. ENABLE_WAIT_L2_QUERY;
  736. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  737. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  738. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  739. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  740. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  741. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  742. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  743. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  744. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  745. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  746. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  747. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  748. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  749. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  750. for (i = 0; i < 7; i++)
  751. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  752. }
  753. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  754. {
  755. unsigned i;
  756. u32 tmp;
  757. for (i = 0; i < rdev->usec_timeout; i++) {
  758. /* read MC_STATUS */
  759. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  760. if (!tmp)
  761. return 0;
  762. udelay(1);
  763. }
  764. return -1;
  765. }
  766. static void r600_mc_program(struct radeon_device *rdev)
  767. {
  768. struct rv515_mc_save save;
  769. u32 tmp;
  770. int i, j;
  771. /* Initialize HDP */
  772. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  773. WREG32((0x2c14 + j), 0x00000000);
  774. WREG32((0x2c18 + j), 0x00000000);
  775. WREG32((0x2c1c + j), 0x00000000);
  776. WREG32((0x2c20 + j), 0x00000000);
  777. WREG32((0x2c24 + j), 0x00000000);
  778. }
  779. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  780. rv515_mc_stop(rdev, &save);
  781. if (r600_mc_wait_for_idle(rdev)) {
  782. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  783. }
  784. /* Lockout access through VGA aperture (doesn't exist before R600) */
  785. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  786. /* Update configuration */
  787. if (rdev->flags & RADEON_IS_AGP) {
  788. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  789. /* VRAM before AGP */
  790. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  791. rdev->mc.vram_start >> 12);
  792. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  793. rdev->mc.gtt_end >> 12);
  794. } else {
  795. /* VRAM after AGP */
  796. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  797. rdev->mc.gtt_start >> 12);
  798. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  799. rdev->mc.vram_end >> 12);
  800. }
  801. } else {
  802. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  803. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  804. }
  805. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  806. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  807. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  808. WREG32(MC_VM_FB_LOCATION, tmp);
  809. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  810. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  811. WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
  812. if (rdev->flags & RADEON_IS_AGP) {
  813. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  814. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  815. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  816. } else {
  817. WREG32(MC_VM_AGP_BASE, 0);
  818. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  819. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  820. }
  821. if (r600_mc_wait_for_idle(rdev)) {
  822. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  823. }
  824. rv515_mc_resume(rdev, &save);
  825. /* we need to own VRAM, so turn off the VGA renderer here
  826. * to stop it overwriting our objects */
  827. rv515_vga_render_disable(rdev);
  828. }
  829. /**
  830. * r600_vram_gtt_location - try to find VRAM & GTT location
  831. * @rdev: radeon device structure holding all necessary informations
  832. * @mc: memory controller structure holding memory informations
  833. *
  834. * Function will place try to place VRAM at same place as in CPU (PCI)
  835. * address space as some GPU seems to have issue when we reprogram at
  836. * different address space.
  837. *
  838. * If there is not enough space to fit the unvisible VRAM after the
  839. * aperture then we limit the VRAM size to the aperture.
  840. *
  841. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  842. * them to be in one from GPU point of view so that we can program GPU to
  843. * catch access outside them (weird GPU policy see ??).
  844. *
  845. * This function will never fails, worst case are limiting VRAM or GTT.
  846. *
  847. * Note: GTT start, end, size should be initialized before calling this
  848. * function on AGP platform.
  849. */
  850. void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  851. {
  852. u64 size_bf, size_af;
  853. if (mc->mc_vram_size > 0xE0000000) {
  854. /* leave room for at least 512M GTT */
  855. dev_warn(rdev->dev, "limiting VRAM\n");
  856. mc->real_vram_size = 0xE0000000;
  857. mc->mc_vram_size = 0xE0000000;
  858. }
  859. if (rdev->flags & RADEON_IS_AGP) {
  860. size_bf = mc->gtt_start;
  861. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  862. if (size_bf > size_af) {
  863. if (mc->mc_vram_size > size_bf) {
  864. dev_warn(rdev->dev, "limiting VRAM\n");
  865. mc->real_vram_size = size_bf;
  866. mc->mc_vram_size = size_bf;
  867. }
  868. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  869. } else {
  870. if (mc->mc_vram_size > size_af) {
  871. dev_warn(rdev->dev, "limiting VRAM\n");
  872. mc->real_vram_size = size_af;
  873. mc->mc_vram_size = size_af;
  874. }
  875. mc->vram_start = mc->gtt_end;
  876. }
  877. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  878. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  879. mc->mc_vram_size >> 20, mc->vram_start,
  880. mc->vram_end, mc->real_vram_size >> 20);
  881. } else {
  882. u64 base = 0;
  883. if (rdev->flags & RADEON_IS_IGP)
  884. base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  885. radeon_vram_location(rdev, &rdev->mc, base);
  886. radeon_gtt_location(rdev, mc);
  887. }
  888. }
  889. int r600_mc_init(struct radeon_device *rdev)
  890. {
  891. u32 tmp;
  892. int chansize, numchan;
  893. /* Get VRAM informations */
  894. rdev->mc.vram_is_ddr = true;
  895. tmp = RREG32(RAMCFG);
  896. if (tmp & CHANSIZE_OVERRIDE) {
  897. chansize = 16;
  898. } else if (tmp & CHANSIZE_MASK) {
  899. chansize = 64;
  900. } else {
  901. chansize = 32;
  902. }
  903. tmp = RREG32(CHMAP);
  904. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  905. case 0:
  906. default:
  907. numchan = 1;
  908. break;
  909. case 1:
  910. numchan = 2;
  911. break;
  912. case 2:
  913. numchan = 4;
  914. break;
  915. case 3:
  916. numchan = 8;
  917. break;
  918. }
  919. rdev->mc.vram_width = numchan * chansize;
  920. /* Could aper size report 0 ? */
  921. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  922. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  923. /* Setup GPU memory space */
  924. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  925. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  926. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  927. r600_vram_gtt_location(rdev, &rdev->mc);
  928. if (rdev->flags & RADEON_IS_IGP)
  929. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  930. radeon_update_bandwidth_info(rdev);
  931. return 0;
  932. }
  933. /* We doesn't check that the GPU really needs a reset we simply do the
  934. * reset, it's up to the caller to determine if the GPU needs one. We
  935. * might add an helper function to check that.
  936. */
  937. int r600_gpu_soft_reset(struct radeon_device *rdev)
  938. {
  939. struct rv515_mc_save save;
  940. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  941. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  942. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  943. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  944. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  945. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  946. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  947. S_008010_GUI_ACTIVE(1);
  948. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  949. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  950. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  951. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  952. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  953. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  954. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  955. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  956. u32 tmp;
  957. dev_info(rdev->dev, "GPU softreset \n");
  958. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  959. RREG32(R_008010_GRBM_STATUS));
  960. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  961. RREG32(R_008014_GRBM_STATUS2));
  962. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  963. RREG32(R_000E50_SRBM_STATUS));
  964. rv515_mc_stop(rdev, &save);
  965. if (r600_mc_wait_for_idle(rdev)) {
  966. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  967. }
  968. /* Disable CP parsing/prefetching */
  969. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  970. /* Check if any of the rendering block is busy and reset it */
  971. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  972. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  973. tmp = S_008020_SOFT_RESET_CR(1) |
  974. S_008020_SOFT_RESET_DB(1) |
  975. S_008020_SOFT_RESET_CB(1) |
  976. S_008020_SOFT_RESET_PA(1) |
  977. S_008020_SOFT_RESET_SC(1) |
  978. S_008020_SOFT_RESET_SMX(1) |
  979. S_008020_SOFT_RESET_SPI(1) |
  980. S_008020_SOFT_RESET_SX(1) |
  981. S_008020_SOFT_RESET_SH(1) |
  982. S_008020_SOFT_RESET_TC(1) |
  983. S_008020_SOFT_RESET_TA(1) |
  984. S_008020_SOFT_RESET_VC(1) |
  985. S_008020_SOFT_RESET_VGT(1);
  986. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  987. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  988. RREG32(R_008020_GRBM_SOFT_RESET);
  989. mdelay(15);
  990. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  991. }
  992. /* Reset CP (we always reset CP) */
  993. tmp = S_008020_SOFT_RESET_CP(1);
  994. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  995. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  996. RREG32(R_008020_GRBM_SOFT_RESET);
  997. mdelay(15);
  998. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  999. /* Wait a little for things to settle down */
  1000. mdelay(1);
  1001. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1002. RREG32(R_008010_GRBM_STATUS));
  1003. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1004. RREG32(R_008014_GRBM_STATUS2));
  1005. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1006. RREG32(R_000E50_SRBM_STATUS));
  1007. rv515_mc_resume(rdev, &save);
  1008. return 0;
  1009. }
  1010. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  1011. {
  1012. u32 srbm_status;
  1013. u32 grbm_status;
  1014. u32 grbm_status2;
  1015. int r;
  1016. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1017. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1018. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1019. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1020. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  1021. return false;
  1022. }
  1023. /* force CP activities */
  1024. r = radeon_ring_lock(rdev, 2);
  1025. if (!r) {
  1026. /* PACKET2 NOP */
  1027. radeon_ring_write(rdev, 0x80000000);
  1028. radeon_ring_write(rdev, 0x80000000);
  1029. radeon_ring_unlock_commit(rdev);
  1030. }
  1031. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  1032. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  1033. }
  1034. int r600_asic_reset(struct radeon_device *rdev)
  1035. {
  1036. return r600_gpu_soft_reset(rdev);
  1037. }
  1038. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1039. u32 num_backends,
  1040. u32 backend_disable_mask)
  1041. {
  1042. u32 backend_map = 0;
  1043. u32 enabled_backends_mask;
  1044. u32 enabled_backends_count;
  1045. u32 cur_pipe;
  1046. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1047. u32 cur_backend;
  1048. u32 i;
  1049. if (num_tile_pipes > R6XX_MAX_PIPES)
  1050. num_tile_pipes = R6XX_MAX_PIPES;
  1051. if (num_tile_pipes < 1)
  1052. num_tile_pipes = 1;
  1053. if (num_backends > R6XX_MAX_BACKENDS)
  1054. num_backends = R6XX_MAX_BACKENDS;
  1055. if (num_backends < 1)
  1056. num_backends = 1;
  1057. enabled_backends_mask = 0;
  1058. enabled_backends_count = 0;
  1059. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1060. if (((backend_disable_mask >> i) & 1) == 0) {
  1061. enabled_backends_mask |= (1 << i);
  1062. ++enabled_backends_count;
  1063. }
  1064. if (enabled_backends_count == num_backends)
  1065. break;
  1066. }
  1067. if (enabled_backends_count == 0) {
  1068. enabled_backends_mask = 1;
  1069. enabled_backends_count = 1;
  1070. }
  1071. if (enabled_backends_count != num_backends)
  1072. num_backends = enabled_backends_count;
  1073. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1074. switch (num_tile_pipes) {
  1075. case 1:
  1076. swizzle_pipe[0] = 0;
  1077. break;
  1078. case 2:
  1079. swizzle_pipe[0] = 0;
  1080. swizzle_pipe[1] = 1;
  1081. break;
  1082. case 3:
  1083. swizzle_pipe[0] = 0;
  1084. swizzle_pipe[1] = 1;
  1085. swizzle_pipe[2] = 2;
  1086. break;
  1087. case 4:
  1088. swizzle_pipe[0] = 0;
  1089. swizzle_pipe[1] = 1;
  1090. swizzle_pipe[2] = 2;
  1091. swizzle_pipe[3] = 3;
  1092. break;
  1093. case 5:
  1094. swizzle_pipe[0] = 0;
  1095. swizzle_pipe[1] = 1;
  1096. swizzle_pipe[2] = 2;
  1097. swizzle_pipe[3] = 3;
  1098. swizzle_pipe[4] = 4;
  1099. break;
  1100. case 6:
  1101. swizzle_pipe[0] = 0;
  1102. swizzle_pipe[1] = 2;
  1103. swizzle_pipe[2] = 4;
  1104. swizzle_pipe[3] = 5;
  1105. swizzle_pipe[4] = 1;
  1106. swizzle_pipe[5] = 3;
  1107. break;
  1108. case 7:
  1109. swizzle_pipe[0] = 0;
  1110. swizzle_pipe[1] = 2;
  1111. swizzle_pipe[2] = 4;
  1112. swizzle_pipe[3] = 6;
  1113. swizzle_pipe[4] = 1;
  1114. swizzle_pipe[5] = 3;
  1115. swizzle_pipe[6] = 5;
  1116. break;
  1117. case 8:
  1118. swizzle_pipe[0] = 0;
  1119. swizzle_pipe[1] = 2;
  1120. swizzle_pipe[2] = 4;
  1121. swizzle_pipe[3] = 6;
  1122. swizzle_pipe[4] = 1;
  1123. swizzle_pipe[5] = 3;
  1124. swizzle_pipe[6] = 5;
  1125. swizzle_pipe[7] = 7;
  1126. break;
  1127. }
  1128. cur_backend = 0;
  1129. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1130. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1131. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1132. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1133. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1134. }
  1135. return backend_map;
  1136. }
  1137. int r600_count_pipe_bits(uint32_t val)
  1138. {
  1139. int i, ret = 0;
  1140. for (i = 0; i < 32; i++) {
  1141. ret += val & 1;
  1142. val >>= 1;
  1143. }
  1144. return ret;
  1145. }
  1146. void r600_gpu_init(struct radeon_device *rdev)
  1147. {
  1148. u32 tiling_config;
  1149. u32 ramcfg;
  1150. u32 backend_map;
  1151. u32 cc_rb_backend_disable;
  1152. u32 cc_gc_shader_pipe_config;
  1153. u32 tmp;
  1154. int i, j;
  1155. u32 sq_config;
  1156. u32 sq_gpr_resource_mgmt_1 = 0;
  1157. u32 sq_gpr_resource_mgmt_2 = 0;
  1158. u32 sq_thread_resource_mgmt = 0;
  1159. u32 sq_stack_resource_mgmt_1 = 0;
  1160. u32 sq_stack_resource_mgmt_2 = 0;
  1161. /* FIXME: implement */
  1162. switch (rdev->family) {
  1163. case CHIP_R600:
  1164. rdev->config.r600.max_pipes = 4;
  1165. rdev->config.r600.max_tile_pipes = 8;
  1166. rdev->config.r600.max_simds = 4;
  1167. rdev->config.r600.max_backends = 4;
  1168. rdev->config.r600.max_gprs = 256;
  1169. rdev->config.r600.max_threads = 192;
  1170. rdev->config.r600.max_stack_entries = 256;
  1171. rdev->config.r600.max_hw_contexts = 8;
  1172. rdev->config.r600.max_gs_threads = 16;
  1173. rdev->config.r600.sx_max_export_size = 128;
  1174. rdev->config.r600.sx_max_export_pos_size = 16;
  1175. rdev->config.r600.sx_max_export_smx_size = 128;
  1176. rdev->config.r600.sq_num_cf_insts = 2;
  1177. break;
  1178. case CHIP_RV630:
  1179. case CHIP_RV635:
  1180. rdev->config.r600.max_pipes = 2;
  1181. rdev->config.r600.max_tile_pipes = 2;
  1182. rdev->config.r600.max_simds = 3;
  1183. rdev->config.r600.max_backends = 1;
  1184. rdev->config.r600.max_gprs = 128;
  1185. rdev->config.r600.max_threads = 192;
  1186. rdev->config.r600.max_stack_entries = 128;
  1187. rdev->config.r600.max_hw_contexts = 8;
  1188. rdev->config.r600.max_gs_threads = 4;
  1189. rdev->config.r600.sx_max_export_size = 128;
  1190. rdev->config.r600.sx_max_export_pos_size = 16;
  1191. rdev->config.r600.sx_max_export_smx_size = 128;
  1192. rdev->config.r600.sq_num_cf_insts = 2;
  1193. break;
  1194. case CHIP_RV610:
  1195. case CHIP_RV620:
  1196. case CHIP_RS780:
  1197. case CHIP_RS880:
  1198. rdev->config.r600.max_pipes = 1;
  1199. rdev->config.r600.max_tile_pipes = 1;
  1200. rdev->config.r600.max_simds = 2;
  1201. rdev->config.r600.max_backends = 1;
  1202. rdev->config.r600.max_gprs = 128;
  1203. rdev->config.r600.max_threads = 192;
  1204. rdev->config.r600.max_stack_entries = 128;
  1205. rdev->config.r600.max_hw_contexts = 4;
  1206. rdev->config.r600.max_gs_threads = 4;
  1207. rdev->config.r600.sx_max_export_size = 128;
  1208. rdev->config.r600.sx_max_export_pos_size = 16;
  1209. rdev->config.r600.sx_max_export_smx_size = 128;
  1210. rdev->config.r600.sq_num_cf_insts = 1;
  1211. break;
  1212. case CHIP_RV670:
  1213. rdev->config.r600.max_pipes = 4;
  1214. rdev->config.r600.max_tile_pipes = 4;
  1215. rdev->config.r600.max_simds = 4;
  1216. rdev->config.r600.max_backends = 4;
  1217. rdev->config.r600.max_gprs = 192;
  1218. rdev->config.r600.max_threads = 192;
  1219. rdev->config.r600.max_stack_entries = 256;
  1220. rdev->config.r600.max_hw_contexts = 8;
  1221. rdev->config.r600.max_gs_threads = 16;
  1222. rdev->config.r600.sx_max_export_size = 128;
  1223. rdev->config.r600.sx_max_export_pos_size = 16;
  1224. rdev->config.r600.sx_max_export_smx_size = 128;
  1225. rdev->config.r600.sq_num_cf_insts = 2;
  1226. break;
  1227. default:
  1228. break;
  1229. }
  1230. /* Initialize HDP */
  1231. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1232. WREG32((0x2c14 + j), 0x00000000);
  1233. WREG32((0x2c18 + j), 0x00000000);
  1234. WREG32((0x2c1c + j), 0x00000000);
  1235. WREG32((0x2c20 + j), 0x00000000);
  1236. WREG32((0x2c24 + j), 0x00000000);
  1237. }
  1238. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1239. /* Setup tiling */
  1240. tiling_config = 0;
  1241. ramcfg = RREG32(RAMCFG);
  1242. switch (rdev->config.r600.max_tile_pipes) {
  1243. case 1:
  1244. tiling_config |= PIPE_TILING(0);
  1245. break;
  1246. case 2:
  1247. tiling_config |= PIPE_TILING(1);
  1248. break;
  1249. case 4:
  1250. tiling_config |= PIPE_TILING(2);
  1251. break;
  1252. case 8:
  1253. tiling_config |= PIPE_TILING(3);
  1254. break;
  1255. default:
  1256. break;
  1257. }
  1258. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1259. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1260. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1261. tiling_config |= GROUP_SIZE(0);
  1262. rdev->config.r600.tiling_group_size = 256;
  1263. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1264. if (tmp > 3) {
  1265. tiling_config |= ROW_TILING(3);
  1266. tiling_config |= SAMPLE_SPLIT(3);
  1267. } else {
  1268. tiling_config |= ROW_TILING(tmp);
  1269. tiling_config |= SAMPLE_SPLIT(tmp);
  1270. }
  1271. tiling_config |= BANK_SWAPS(1);
  1272. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1273. cc_rb_backend_disable |=
  1274. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1275. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1276. cc_gc_shader_pipe_config |=
  1277. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1278. cc_gc_shader_pipe_config |=
  1279. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1280. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1281. (R6XX_MAX_BACKENDS -
  1282. r600_count_pipe_bits((cc_rb_backend_disable &
  1283. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1284. (cc_rb_backend_disable >> 16));
  1285. tiling_config |= BACKEND_MAP(backend_map);
  1286. WREG32(GB_TILING_CONFIG, tiling_config);
  1287. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1288. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1289. /* Setup pipes */
  1290. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1291. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1292. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1293. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1294. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1295. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1296. /* Setup some CP states */
  1297. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1298. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1299. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1300. SYNC_WALKER | SYNC_ALIGNER));
  1301. /* Setup various GPU states */
  1302. if (rdev->family == CHIP_RV670)
  1303. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1304. tmp = RREG32(SX_DEBUG_1);
  1305. tmp |= SMX_EVENT_RELEASE;
  1306. if ((rdev->family > CHIP_R600))
  1307. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1308. WREG32(SX_DEBUG_1, tmp);
  1309. if (((rdev->family) == CHIP_R600) ||
  1310. ((rdev->family) == CHIP_RV630) ||
  1311. ((rdev->family) == CHIP_RV610) ||
  1312. ((rdev->family) == CHIP_RV620) ||
  1313. ((rdev->family) == CHIP_RS780) ||
  1314. ((rdev->family) == CHIP_RS880)) {
  1315. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1316. } else {
  1317. WREG32(DB_DEBUG, 0);
  1318. }
  1319. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1320. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1321. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1322. WREG32(VGT_NUM_INSTANCES, 0);
  1323. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1324. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1325. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1326. if (((rdev->family) == CHIP_RV610) ||
  1327. ((rdev->family) == CHIP_RV620) ||
  1328. ((rdev->family) == CHIP_RS780) ||
  1329. ((rdev->family) == CHIP_RS880)) {
  1330. tmp = (CACHE_FIFO_SIZE(0xa) |
  1331. FETCH_FIFO_HIWATER(0xa) |
  1332. DONE_FIFO_HIWATER(0xe0) |
  1333. ALU_UPDATE_FIFO_HIWATER(0x8));
  1334. } else if (((rdev->family) == CHIP_R600) ||
  1335. ((rdev->family) == CHIP_RV630)) {
  1336. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1337. tmp |= DONE_FIFO_HIWATER(0x4);
  1338. }
  1339. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1340. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1341. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1342. */
  1343. sq_config = RREG32(SQ_CONFIG);
  1344. sq_config &= ~(PS_PRIO(3) |
  1345. VS_PRIO(3) |
  1346. GS_PRIO(3) |
  1347. ES_PRIO(3));
  1348. sq_config |= (DX9_CONSTS |
  1349. VC_ENABLE |
  1350. PS_PRIO(0) |
  1351. VS_PRIO(1) |
  1352. GS_PRIO(2) |
  1353. ES_PRIO(3));
  1354. if ((rdev->family) == CHIP_R600) {
  1355. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1356. NUM_VS_GPRS(124) |
  1357. NUM_CLAUSE_TEMP_GPRS(4));
  1358. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1359. NUM_ES_GPRS(0));
  1360. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1361. NUM_VS_THREADS(48) |
  1362. NUM_GS_THREADS(4) |
  1363. NUM_ES_THREADS(4));
  1364. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1365. NUM_VS_STACK_ENTRIES(128));
  1366. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1367. NUM_ES_STACK_ENTRIES(0));
  1368. } else if (((rdev->family) == CHIP_RV610) ||
  1369. ((rdev->family) == CHIP_RV620) ||
  1370. ((rdev->family) == CHIP_RS780) ||
  1371. ((rdev->family) == CHIP_RS880)) {
  1372. /* no vertex cache */
  1373. sq_config &= ~VC_ENABLE;
  1374. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1375. NUM_VS_GPRS(44) |
  1376. NUM_CLAUSE_TEMP_GPRS(2));
  1377. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1378. NUM_ES_GPRS(17));
  1379. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1380. NUM_VS_THREADS(78) |
  1381. NUM_GS_THREADS(4) |
  1382. NUM_ES_THREADS(31));
  1383. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1384. NUM_VS_STACK_ENTRIES(40));
  1385. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1386. NUM_ES_STACK_ENTRIES(16));
  1387. } else if (((rdev->family) == CHIP_RV630) ||
  1388. ((rdev->family) == CHIP_RV635)) {
  1389. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1390. NUM_VS_GPRS(44) |
  1391. NUM_CLAUSE_TEMP_GPRS(2));
  1392. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1393. NUM_ES_GPRS(18));
  1394. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1395. NUM_VS_THREADS(78) |
  1396. NUM_GS_THREADS(4) |
  1397. NUM_ES_THREADS(31));
  1398. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1399. NUM_VS_STACK_ENTRIES(40));
  1400. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1401. NUM_ES_STACK_ENTRIES(16));
  1402. } else if ((rdev->family) == CHIP_RV670) {
  1403. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1404. NUM_VS_GPRS(44) |
  1405. NUM_CLAUSE_TEMP_GPRS(2));
  1406. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1407. NUM_ES_GPRS(17));
  1408. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1409. NUM_VS_THREADS(78) |
  1410. NUM_GS_THREADS(4) |
  1411. NUM_ES_THREADS(31));
  1412. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1413. NUM_VS_STACK_ENTRIES(64));
  1414. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1415. NUM_ES_STACK_ENTRIES(64));
  1416. }
  1417. WREG32(SQ_CONFIG, sq_config);
  1418. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1419. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1420. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1421. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1422. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1423. if (((rdev->family) == CHIP_RV610) ||
  1424. ((rdev->family) == CHIP_RV620) ||
  1425. ((rdev->family) == CHIP_RS780) ||
  1426. ((rdev->family) == CHIP_RS880)) {
  1427. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1428. } else {
  1429. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1430. }
  1431. /* More default values. 2D/3D driver should adjust as needed */
  1432. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1433. S1_X(0x4) | S1_Y(0xc)));
  1434. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1435. S1_X(0x2) | S1_Y(0x2) |
  1436. S2_X(0xa) | S2_Y(0x6) |
  1437. S3_X(0x6) | S3_Y(0xa)));
  1438. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1439. S1_X(0x4) | S1_Y(0xc) |
  1440. S2_X(0x1) | S2_Y(0x6) |
  1441. S3_X(0xa) | S3_Y(0xe)));
  1442. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1443. S5_X(0x0) | S5_Y(0x0) |
  1444. S6_X(0xb) | S6_Y(0x4) |
  1445. S7_X(0x7) | S7_Y(0x8)));
  1446. WREG32(VGT_STRMOUT_EN, 0);
  1447. tmp = rdev->config.r600.max_pipes * 16;
  1448. switch (rdev->family) {
  1449. case CHIP_RV610:
  1450. case CHIP_RV620:
  1451. case CHIP_RS780:
  1452. case CHIP_RS880:
  1453. tmp += 32;
  1454. break;
  1455. case CHIP_RV670:
  1456. tmp += 128;
  1457. break;
  1458. default:
  1459. break;
  1460. }
  1461. if (tmp > 256) {
  1462. tmp = 256;
  1463. }
  1464. WREG32(VGT_ES_PER_GS, 128);
  1465. WREG32(VGT_GS_PER_ES, tmp);
  1466. WREG32(VGT_GS_PER_VS, 2);
  1467. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1468. /* more default values. 2D/3D driver should adjust as needed */
  1469. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1470. WREG32(VGT_STRMOUT_EN, 0);
  1471. WREG32(SX_MISC, 0);
  1472. WREG32(PA_SC_MODE_CNTL, 0);
  1473. WREG32(PA_SC_AA_CONFIG, 0);
  1474. WREG32(PA_SC_LINE_STIPPLE, 0);
  1475. WREG32(SPI_INPUT_Z, 0);
  1476. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1477. WREG32(CB_COLOR7_FRAG, 0);
  1478. /* Clear render buffer base addresses */
  1479. WREG32(CB_COLOR0_BASE, 0);
  1480. WREG32(CB_COLOR1_BASE, 0);
  1481. WREG32(CB_COLOR2_BASE, 0);
  1482. WREG32(CB_COLOR3_BASE, 0);
  1483. WREG32(CB_COLOR4_BASE, 0);
  1484. WREG32(CB_COLOR5_BASE, 0);
  1485. WREG32(CB_COLOR6_BASE, 0);
  1486. WREG32(CB_COLOR7_BASE, 0);
  1487. WREG32(CB_COLOR7_FRAG, 0);
  1488. switch (rdev->family) {
  1489. case CHIP_RV610:
  1490. case CHIP_RV620:
  1491. case CHIP_RS780:
  1492. case CHIP_RS880:
  1493. tmp = TC_L2_SIZE(8);
  1494. break;
  1495. case CHIP_RV630:
  1496. case CHIP_RV635:
  1497. tmp = TC_L2_SIZE(4);
  1498. break;
  1499. case CHIP_R600:
  1500. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1501. break;
  1502. default:
  1503. tmp = TC_L2_SIZE(0);
  1504. break;
  1505. }
  1506. WREG32(TC_CNTL, tmp);
  1507. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1508. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1509. tmp = RREG32(ARB_POP);
  1510. tmp |= ENABLE_TC128;
  1511. WREG32(ARB_POP, tmp);
  1512. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1513. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1514. NUM_CLIP_SEQ(3)));
  1515. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1516. }
  1517. /*
  1518. * Indirect registers accessor
  1519. */
  1520. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1521. {
  1522. u32 r;
  1523. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1524. (void)RREG32(PCIE_PORT_INDEX);
  1525. r = RREG32(PCIE_PORT_DATA);
  1526. return r;
  1527. }
  1528. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1529. {
  1530. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1531. (void)RREG32(PCIE_PORT_INDEX);
  1532. WREG32(PCIE_PORT_DATA, (v));
  1533. (void)RREG32(PCIE_PORT_DATA);
  1534. }
  1535. /*
  1536. * CP & Ring
  1537. */
  1538. void r600_cp_stop(struct radeon_device *rdev)
  1539. {
  1540. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1541. }
  1542. int r600_init_microcode(struct radeon_device *rdev)
  1543. {
  1544. struct platform_device *pdev;
  1545. const char *chip_name;
  1546. const char *rlc_chip_name;
  1547. size_t pfp_req_size, me_req_size, rlc_req_size;
  1548. char fw_name[30];
  1549. int err;
  1550. DRM_DEBUG("\n");
  1551. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1552. err = IS_ERR(pdev);
  1553. if (err) {
  1554. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1555. return -EINVAL;
  1556. }
  1557. switch (rdev->family) {
  1558. case CHIP_R600:
  1559. chip_name = "R600";
  1560. rlc_chip_name = "R600";
  1561. break;
  1562. case CHIP_RV610:
  1563. chip_name = "RV610";
  1564. rlc_chip_name = "R600";
  1565. break;
  1566. case CHIP_RV630:
  1567. chip_name = "RV630";
  1568. rlc_chip_name = "R600";
  1569. break;
  1570. case CHIP_RV620:
  1571. chip_name = "RV620";
  1572. rlc_chip_name = "R600";
  1573. break;
  1574. case CHIP_RV635:
  1575. chip_name = "RV635";
  1576. rlc_chip_name = "R600";
  1577. break;
  1578. case CHIP_RV670:
  1579. chip_name = "RV670";
  1580. rlc_chip_name = "R600";
  1581. break;
  1582. case CHIP_RS780:
  1583. case CHIP_RS880:
  1584. chip_name = "RS780";
  1585. rlc_chip_name = "R600";
  1586. break;
  1587. case CHIP_RV770:
  1588. chip_name = "RV770";
  1589. rlc_chip_name = "R700";
  1590. break;
  1591. case CHIP_RV730:
  1592. case CHIP_RV740:
  1593. chip_name = "RV730";
  1594. rlc_chip_name = "R700";
  1595. break;
  1596. case CHIP_RV710:
  1597. chip_name = "RV710";
  1598. rlc_chip_name = "R700";
  1599. break;
  1600. case CHIP_CEDAR:
  1601. chip_name = "CEDAR";
  1602. rlc_chip_name = "CEDAR";
  1603. break;
  1604. case CHIP_REDWOOD:
  1605. chip_name = "REDWOOD";
  1606. rlc_chip_name = "REDWOOD";
  1607. break;
  1608. case CHIP_JUNIPER:
  1609. chip_name = "JUNIPER";
  1610. rlc_chip_name = "JUNIPER";
  1611. break;
  1612. case CHIP_CYPRESS:
  1613. case CHIP_HEMLOCK:
  1614. chip_name = "CYPRESS";
  1615. rlc_chip_name = "CYPRESS";
  1616. break;
  1617. default: BUG();
  1618. }
  1619. if (rdev->family >= CHIP_CEDAR) {
  1620. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1621. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1622. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1623. } else if (rdev->family >= CHIP_RV770) {
  1624. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1625. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1626. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1627. } else {
  1628. pfp_req_size = PFP_UCODE_SIZE * 4;
  1629. me_req_size = PM4_UCODE_SIZE * 12;
  1630. rlc_req_size = RLC_UCODE_SIZE * 4;
  1631. }
  1632. DRM_INFO("Loading %s Microcode\n", chip_name);
  1633. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1634. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1635. if (err)
  1636. goto out;
  1637. if (rdev->pfp_fw->size != pfp_req_size) {
  1638. printk(KERN_ERR
  1639. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1640. rdev->pfp_fw->size, fw_name);
  1641. err = -EINVAL;
  1642. goto out;
  1643. }
  1644. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1645. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1646. if (err)
  1647. goto out;
  1648. if (rdev->me_fw->size != me_req_size) {
  1649. printk(KERN_ERR
  1650. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1651. rdev->me_fw->size, fw_name);
  1652. err = -EINVAL;
  1653. }
  1654. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1655. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1656. if (err)
  1657. goto out;
  1658. if (rdev->rlc_fw->size != rlc_req_size) {
  1659. printk(KERN_ERR
  1660. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1661. rdev->rlc_fw->size, fw_name);
  1662. err = -EINVAL;
  1663. }
  1664. out:
  1665. platform_device_unregister(pdev);
  1666. if (err) {
  1667. if (err != -EINVAL)
  1668. printk(KERN_ERR
  1669. "r600_cp: Failed to load firmware \"%s\"\n",
  1670. fw_name);
  1671. release_firmware(rdev->pfp_fw);
  1672. rdev->pfp_fw = NULL;
  1673. release_firmware(rdev->me_fw);
  1674. rdev->me_fw = NULL;
  1675. release_firmware(rdev->rlc_fw);
  1676. rdev->rlc_fw = NULL;
  1677. }
  1678. return err;
  1679. }
  1680. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1681. {
  1682. const __be32 *fw_data;
  1683. int i;
  1684. if (!rdev->me_fw || !rdev->pfp_fw)
  1685. return -EINVAL;
  1686. r600_cp_stop(rdev);
  1687. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1688. /* Reset cp */
  1689. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1690. RREG32(GRBM_SOFT_RESET);
  1691. mdelay(15);
  1692. WREG32(GRBM_SOFT_RESET, 0);
  1693. WREG32(CP_ME_RAM_WADDR, 0);
  1694. fw_data = (const __be32 *)rdev->me_fw->data;
  1695. WREG32(CP_ME_RAM_WADDR, 0);
  1696. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1697. WREG32(CP_ME_RAM_DATA,
  1698. be32_to_cpup(fw_data++));
  1699. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1700. WREG32(CP_PFP_UCODE_ADDR, 0);
  1701. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1702. WREG32(CP_PFP_UCODE_DATA,
  1703. be32_to_cpup(fw_data++));
  1704. WREG32(CP_PFP_UCODE_ADDR, 0);
  1705. WREG32(CP_ME_RAM_WADDR, 0);
  1706. WREG32(CP_ME_RAM_RADDR, 0);
  1707. return 0;
  1708. }
  1709. int r600_cp_start(struct radeon_device *rdev)
  1710. {
  1711. int r;
  1712. uint32_t cp_me;
  1713. r = radeon_ring_lock(rdev, 7);
  1714. if (r) {
  1715. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1716. return r;
  1717. }
  1718. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1719. radeon_ring_write(rdev, 0x1);
  1720. if (rdev->family >= CHIP_CEDAR) {
  1721. radeon_ring_write(rdev, 0x0);
  1722. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1723. } else if (rdev->family >= CHIP_RV770) {
  1724. radeon_ring_write(rdev, 0x0);
  1725. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1726. } else {
  1727. radeon_ring_write(rdev, 0x3);
  1728. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1729. }
  1730. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1731. radeon_ring_write(rdev, 0);
  1732. radeon_ring_write(rdev, 0);
  1733. radeon_ring_unlock_commit(rdev);
  1734. cp_me = 0xff;
  1735. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1736. return 0;
  1737. }
  1738. int r600_cp_resume(struct radeon_device *rdev)
  1739. {
  1740. u32 tmp;
  1741. u32 rb_bufsz;
  1742. int r;
  1743. /* Reset cp */
  1744. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1745. RREG32(GRBM_SOFT_RESET);
  1746. mdelay(15);
  1747. WREG32(GRBM_SOFT_RESET, 0);
  1748. /* Set ring buffer size */
  1749. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1750. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1751. #ifdef __BIG_ENDIAN
  1752. tmp |= BUF_SWAP_32BIT;
  1753. #endif
  1754. WREG32(CP_RB_CNTL, tmp);
  1755. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1756. /* Set the write pointer delay */
  1757. WREG32(CP_RB_WPTR_DELAY, 0);
  1758. /* Initialize the ring buffer's read and write pointers */
  1759. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1760. WREG32(CP_RB_RPTR_WR, 0);
  1761. WREG32(CP_RB_WPTR, 0);
  1762. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  1763. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  1764. mdelay(1);
  1765. WREG32(CP_RB_CNTL, tmp);
  1766. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1767. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1768. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1769. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1770. r600_cp_start(rdev);
  1771. rdev->cp.ready = true;
  1772. r = radeon_ring_test(rdev);
  1773. if (r) {
  1774. rdev->cp.ready = false;
  1775. return r;
  1776. }
  1777. return 0;
  1778. }
  1779. void r600_cp_commit(struct radeon_device *rdev)
  1780. {
  1781. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1782. (void)RREG32(CP_RB_WPTR);
  1783. }
  1784. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  1785. {
  1786. u32 rb_bufsz;
  1787. /* Align ring size */
  1788. rb_bufsz = drm_order(ring_size / 8);
  1789. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1790. rdev->cp.ring_size = ring_size;
  1791. rdev->cp.align_mask = 16 - 1;
  1792. }
  1793. void r600_cp_fini(struct radeon_device *rdev)
  1794. {
  1795. r600_cp_stop(rdev);
  1796. radeon_ring_fini(rdev);
  1797. }
  1798. /*
  1799. * GPU scratch registers helpers function.
  1800. */
  1801. void r600_scratch_init(struct radeon_device *rdev)
  1802. {
  1803. int i;
  1804. rdev->scratch.num_reg = 7;
  1805. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1806. rdev->scratch.free[i] = true;
  1807. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  1808. }
  1809. }
  1810. int r600_ring_test(struct radeon_device *rdev)
  1811. {
  1812. uint32_t scratch;
  1813. uint32_t tmp = 0;
  1814. unsigned i;
  1815. int r;
  1816. r = radeon_scratch_get(rdev, &scratch);
  1817. if (r) {
  1818. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1819. return r;
  1820. }
  1821. WREG32(scratch, 0xCAFEDEAD);
  1822. r = radeon_ring_lock(rdev, 3);
  1823. if (r) {
  1824. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1825. radeon_scratch_free(rdev, scratch);
  1826. return r;
  1827. }
  1828. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1829. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1830. radeon_ring_write(rdev, 0xDEADBEEF);
  1831. radeon_ring_unlock_commit(rdev);
  1832. for (i = 0; i < rdev->usec_timeout; i++) {
  1833. tmp = RREG32(scratch);
  1834. if (tmp == 0xDEADBEEF)
  1835. break;
  1836. DRM_UDELAY(1);
  1837. }
  1838. if (i < rdev->usec_timeout) {
  1839. DRM_INFO("ring test succeeded in %d usecs\n", i);
  1840. } else {
  1841. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  1842. scratch, tmp);
  1843. r = -EINVAL;
  1844. }
  1845. radeon_scratch_free(rdev, scratch);
  1846. return r;
  1847. }
  1848. void r600_wb_disable(struct radeon_device *rdev)
  1849. {
  1850. int r;
  1851. WREG32(SCRATCH_UMSK, 0);
  1852. if (rdev->wb.wb_obj) {
  1853. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1854. if (unlikely(r != 0))
  1855. return;
  1856. radeon_bo_kunmap(rdev->wb.wb_obj);
  1857. radeon_bo_unpin(rdev->wb.wb_obj);
  1858. radeon_bo_unreserve(rdev->wb.wb_obj);
  1859. }
  1860. }
  1861. void r600_wb_fini(struct radeon_device *rdev)
  1862. {
  1863. r600_wb_disable(rdev);
  1864. if (rdev->wb.wb_obj) {
  1865. radeon_bo_unref(&rdev->wb.wb_obj);
  1866. rdev->wb.wb = NULL;
  1867. rdev->wb.wb_obj = NULL;
  1868. }
  1869. }
  1870. int r600_wb_enable(struct radeon_device *rdev)
  1871. {
  1872. int r;
  1873. if (rdev->wb.wb_obj == NULL) {
  1874. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  1875. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  1876. if (r) {
  1877. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  1878. return r;
  1879. }
  1880. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1881. if (unlikely(r != 0)) {
  1882. r600_wb_fini(rdev);
  1883. return r;
  1884. }
  1885. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  1886. &rdev->wb.gpu_addr);
  1887. if (r) {
  1888. radeon_bo_unreserve(rdev->wb.wb_obj);
  1889. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  1890. r600_wb_fini(rdev);
  1891. return r;
  1892. }
  1893. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  1894. radeon_bo_unreserve(rdev->wb.wb_obj);
  1895. if (r) {
  1896. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  1897. r600_wb_fini(rdev);
  1898. return r;
  1899. }
  1900. }
  1901. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  1902. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  1903. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  1904. WREG32(SCRATCH_UMSK, 0xff);
  1905. return 0;
  1906. }
  1907. void r600_fence_ring_emit(struct radeon_device *rdev,
  1908. struct radeon_fence *fence)
  1909. {
  1910. /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
  1911. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  1912. radeon_ring_write(rdev, CACHE_FLUSH_AND_INV_EVENT);
  1913. /* wait for 3D idle clean */
  1914. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1915. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  1916. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  1917. /* Emit fence sequence & fire IRQ */
  1918. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1919. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1920. radeon_ring_write(rdev, fence->seq);
  1921. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  1922. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  1923. radeon_ring_write(rdev, RB_INT_STAT);
  1924. }
  1925. int r600_copy_blit(struct radeon_device *rdev,
  1926. uint64_t src_offset, uint64_t dst_offset,
  1927. unsigned num_pages, struct radeon_fence *fence)
  1928. {
  1929. int r;
  1930. mutex_lock(&rdev->r600_blit.mutex);
  1931. rdev->r600_blit.vb_ib = NULL;
  1932. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  1933. if (r) {
  1934. if (rdev->r600_blit.vb_ib)
  1935. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  1936. mutex_unlock(&rdev->r600_blit.mutex);
  1937. return r;
  1938. }
  1939. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  1940. r600_blit_done_copy(rdev, fence);
  1941. mutex_unlock(&rdev->r600_blit.mutex);
  1942. return 0;
  1943. }
  1944. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  1945. uint32_t tiling_flags, uint32_t pitch,
  1946. uint32_t offset, uint32_t obj_size)
  1947. {
  1948. /* FIXME: implement */
  1949. return 0;
  1950. }
  1951. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  1952. {
  1953. /* FIXME: implement */
  1954. }
  1955. bool r600_card_posted(struct radeon_device *rdev)
  1956. {
  1957. uint32_t reg;
  1958. /* first check CRTCs */
  1959. reg = RREG32(D1CRTC_CONTROL) |
  1960. RREG32(D2CRTC_CONTROL);
  1961. if (reg & CRTC_EN)
  1962. return true;
  1963. /* then check MEM_SIZE, in case the crtcs are off */
  1964. if (RREG32(CONFIG_MEMSIZE))
  1965. return true;
  1966. return false;
  1967. }
  1968. int r600_startup(struct radeon_device *rdev)
  1969. {
  1970. int r;
  1971. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1972. r = r600_init_microcode(rdev);
  1973. if (r) {
  1974. DRM_ERROR("Failed to load firmware!\n");
  1975. return r;
  1976. }
  1977. }
  1978. r600_mc_program(rdev);
  1979. if (rdev->flags & RADEON_IS_AGP) {
  1980. r600_agp_enable(rdev);
  1981. } else {
  1982. r = r600_pcie_gart_enable(rdev);
  1983. if (r)
  1984. return r;
  1985. }
  1986. r600_gpu_init(rdev);
  1987. r = r600_blit_init(rdev);
  1988. if (r) {
  1989. r600_blit_fini(rdev);
  1990. rdev->asic->copy = NULL;
  1991. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1992. }
  1993. /* pin copy shader into vram */
  1994. if (rdev->r600_blit.shader_obj) {
  1995. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1996. if (unlikely(r != 0))
  1997. return r;
  1998. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1999. &rdev->r600_blit.shader_gpu_addr);
  2000. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2001. if (r) {
  2002. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  2003. return r;
  2004. }
  2005. }
  2006. /* Enable IRQ */
  2007. r = r600_irq_init(rdev);
  2008. if (r) {
  2009. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2010. radeon_irq_kms_fini(rdev);
  2011. return r;
  2012. }
  2013. r600_irq_set(rdev);
  2014. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2015. if (r)
  2016. return r;
  2017. r = r600_cp_load_microcode(rdev);
  2018. if (r)
  2019. return r;
  2020. r = r600_cp_resume(rdev);
  2021. if (r)
  2022. return r;
  2023. /* write back buffer are not vital so don't worry about failure */
  2024. r600_wb_enable(rdev);
  2025. return 0;
  2026. }
  2027. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2028. {
  2029. uint32_t temp;
  2030. temp = RREG32(CONFIG_CNTL);
  2031. if (state == false) {
  2032. temp &= ~(1<<0);
  2033. temp |= (1<<1);
  2034. } else {
  2035. temp &= ~(1<<1);
  2036. }
  2037. WREG32(CONFIG_CNTL, temp);
  2038. }
  2039. int r600_resume(struct radeon_device *rdev)
  2040. {
  2041. int r;
  2042. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2043. * posting will perform necessary task to bring back GPU into good
  2044. * shape.
  2045. */
  2046. /* post card */
  2047. atom_asic_init(rdev->mode_info.atom_context);
  2048. /* Initialize clocks */
  2049. r = radeon_clocks_init(rdev);
  2050. if (r) {
  2051. return r;
  2052. }
  2053. r = r600_startup(rdev);
  2054. if (r) {
  2055. DRM_ERROR("r600 startup failed on resume\n");
  2056. return r;
  2057. }
  2058. r = r600_ib_test(rdev);
  2059. if (r) {
  2060. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  2061. return r;
  2062. }
  2063. r = r600_audio_init(rdev);
  2064. if (r) {
  2065. DRM_ERROR("radeon: audio resume failed\n");
  2066. return r;
  2067. }
  2068. return r;
  2069. }
  2070. int r600_suspend(struct radeon_device *rdev)
  2071. {
  2072. int r;
  2073. r600_audio_fini(rdev);
  2074. /* FIXME: we should wait for ring to be empty */
  2075. r600_cp_stop(rdev);
  2076. rdev->cp.ready = false;
  2077. r600_irq_suspend(rdev);
  2078. r600_wb_disable(rdev);
  2079. r600_pcie_gart_disable(rdev);
  2080. /* unpin shaders bo */
  2081. if (rdev->r600_blit.shader_obj) {
  2082. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2083. if (!r) {
  2084. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2085. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2086. }
  2087. }
  2088. return 0;
  2089. }
  2090. /* Plan is to move initialization in that function and use
  2091. * helper function so that radeon_device_init pretty much
  2092. * do nothing more than calling asic specific function. This
  2093. * should also allow to remove a bunch of callback function
  2094. * like vram_info.
  2095. */
  2096. int r600_init(struct radeon_device *rdev)
  2097. {
  2098. int r;
  2099. r = radeon_dummy_page_init(rdev);
  2100. if (r)
  2101. return r;
  2102. if (r600_debugfs_mc_info_init(rdev)) {
  2103. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2104. }
  2105. /* This don't do much */
  2106. r = radeon_gem_init(rdev);
  2107. if (r)
  2108. return r;
  2109. /* Read BIOS */
  2110. if (!radeon_get_bios(rdev)) {
  2111. if (ASIC_IS_AVIVO(rdev))
  2112. return -EINVAL;
  2113. }
  2114. /* Must be an ATOMBIOS */
  2115. if (!rdev->is_atom_bios) {
  2116. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2117. return -EINVAL;
  2118. }
  2119. r = radeon_atombios_init(rdev);
  2120. if (r)
  2121. return r;
  2122. /* Post card if necessary */
  2123. if (!r600_card_posted(rdev)) {
  2124. if (!rdev->bios) {
  2125. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2126. return -EINVAL;
  2127. }
  2128. DRM_INFO("GPU not posted. posting now...\n");
  2129. atom_asic_init(rdev->mode_info.atom_context);
  2130. }
  2131. /* Initialize scratch registers */
  2132. r600_scratch_init(rdev);
  2133. /* Initialize surface registers */
  2134. radeon_surface_init(rdev);
  2135. /* Initialize clocks */
  2136. radeon_get_clock_info(rdev->ddev);
  2137. r = radeon_clocks_init(rdev);
  2138. if (r)
  2139. return r;
  2140. /* Initialize power management */
  2141. radeon_pm_init(rdev);
  2142. /* Fence driver */
  2143. r = radeon_fence_driver_init(rdev);
  2144. if (r)
  2145. return r;
  2146. if (rdev->flags & RADEON_IS_AGP) {
  2147. r = radeon_agp_init(rdev);
  2148. if (r)
  2149. radeon_agp_disable(rdev);
  2150. }
  2151. r = r600_mc_init(rdev);
  2152. if (r)
  2153. return r;
  2154. /* Memory manager */
  2155. r = radeon_bo_init(rdev);
  2156. if (r)
  2157. return r;
  2158. r = radeon_irq_kms_init(rdev);
  2159. if (r)
  2160. return r;
  2161. rdev->cp.ring_obj = NULL;
  2162. r600_ring_init(rdev, 1024 * 1024);
  2163. rdev->ih.ring_obj = NULL;
  2164. r600_ih_ring_init(rdev, 64 * 1024);
  2165. r = r600_pcie_gart_init(rdev);
  2166. if (r)
  2167. return r;
  2168. rdev->accel_working = true;
  2169. r = r600_startup(rdev);
  2170. if (r) {
  2171. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2172. r600_cp_fini(rdev);
  2173. r600_wb_fini(rdev);
  2174. r600_irq_fini(rdev);
  2175. radeon_irq_kms_fini(rdev);
  2176. r600_pcie_gart_fini(rdev);
  2177. rdev->accel_working = false;
  2178. }
  2179. if (rdev->accel_working) {
  2180. r = radeon_ib_pool_init(rdev);
  2181. if (r) {
  2182. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2183. rdev->accel_working = false;
  2184. } else {
  2185. r = r600_ib_test(rdev);
  2186. if (r) {
  2187. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  2188. rdev->accel_working = false;
  2189. }
  2190. }
  2191. }
  2192. r = r600_audio_init(rdev);
  2193. if (r)
  2194. return r; /* TODO error handling */
  2195. return 0;
  2196. }
  2197. void r600_fini(struct radeon_device *rdev)
  2198. {
  2199. radeon_pm_fini(rdev);
  2200. r600_audio_fini(rdev);
  2201. r600_blit_fini(rdev);
  2202. r600_cp_fini(rdev);
  2203. r600_wb_fini(rdev);
  2204. r600_irq_fini(rdev);
  2205. radeon_irq_kms_fini(rdev);
  2206. r600_pcie_gart_fini(rdev);
  2207. radeon_agp_fini(rdev);
  2208. radeon_gem_fini(rdev);
  2209. radeon_fence_driver_fini(rdev);
  2210. radeon_clocks_fini(rdev);
  2211. radeon_bo_fini(rdev);
  2212. radeon_atombios_fini(rdev);
  2213. kfree(rdev->bios);
  2214. rdev->bios = NULL;
  2215. radeon_dummy_page_fini(rdev);
  2216. }
  2217. /*
  2218. * CS stuff
  2219. */
  2220. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2221. {
  2222. /* FIXME: implement */
  2223. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2224. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  2225. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2226. radeon_ring_write(rdev, ib->length_dw);
  2227. }
  2228. int r600_ib_test(struct radeon_device *rdev)
  2229. {
  2230. struct radeon_ib *ib;
  2231. uint32_t scratch;
  2232. uint32_t tmp = 0;
  2233. unsigned i;
  2234. int r;
  2235. r = radeon_scratch_get(rdev, &scratch);
  2236. if (r) {
  2237. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2238. return r;
  2239. }
  2240. WREG32(scratch, 0xCAFEDEAD);
  2241. r = radeon_ib_get(rdev, &ib);
  2242. if (r) {
  2243. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2244. return r;
  2245. }
  2246. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2247. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2248. ib->ptr[2] = 0xDEADBEEF;
  2249. ib->ptr[3] = PACKET2(0);
  2250. ib->ptr[4] = PACKET2(0);
  2251. ib->ptr[5] = PACKET2(0);
  2252. ib->ptr[6] = PACKET2(0);
  2253. ib->ptr[7] = PACKET2(0);
  2254. ib->ptr[8] = PACKET2(0);
  2255. ib->ptr[9] = PACKET2(0);
  2256. ib->ptr[10] = PACKET2(0);
  2257. ib->ptr[11] = PACKET2(0);
  2258. ib->ptr[12] = PACKET2(0);
  2259. ib->ptr[13] = PACKET2(0);
  2260. ib->ptr[14] = PACKET2(0);
  2261. ib->ptr[15] = PACKET2(0);
  2262. ib->length_dw = 16;
  2263. r = radeon_ib_schedule(rdev, ib);
  2264. if (r) {
  2265. radeon_scratch_free(rdev, scratch);
  2266. radeon_ib_free(rdev, &ib);
  2267. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2268. return r;
  2269. }
  2270. r = radeon_fence_wait(ib->fence, false);
  2271. if (r) {
  2272. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2273. return r;
  2274. }
  2275. for (i = 0; i < rdev->usec_timeout; i++) {
  2276. tmp = RREG32(scratch);
  2277. if (tmp == 0xDEADBEEF)
  2278. break;
  2279. DRM_UDELAY(1);
  2280. }
  2281. if (i < rdev->usec_timeout) {
  2282. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2283. } else {
  2284. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2285. scratch, tmp);
  2286. r = -EINVAL;
  2287. }
  2288. radeon_scratch_free(rdev, scratch);
  2289. radeon_ib_free(rdev, &ib);
  2290. return r;
  2291. }
  2292. /*
  2293. * Interrupts
  2294. *
  2295. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2296. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2297. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2298. * and host consumes. As the host irq handler processes interrupts, it
  2299. * increments the rptr. When the rptr catches up with the wptr, all the
  2300. * current interrupts have been processed.
  2301. */
  2302. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2303. {
  2304. u32 rb_bufsz;
  2305. /* Align ring size */
  2306. rb_bufsz = drm_order(ring_size / 4);
  2307. ring_size = (1 << rb_bufsz) * 4;
  2308. rdev->ih.ring_size = ring_size;
  2309. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2310. rdev->ih.rptr = 0;
  2311. }
  2312. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2313. {
  2314. int r;
  2315. /* Allocate ring buffer */
  2316. if (rdev->ih.ring_obj == NULL) {
  2317. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2318. true,
  2319. RADEON_GEM_DOMAIN_GTT,
  2320. &rdev->ih.ring_obj);
  2321. if (r) {
  2322. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2323. return r;
  2324. }
  2325. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2326. if (unlikely(r != 0))
  2327. return r;
  2328. r = radeon_bo_pin(rdev->ih.ring_obj,
  2329. RADEON_GEM_DOMAIN_GTT,
  2330. &rdev->ih.gpu_addr);
  2331. if (r) {
  2332. radeon_bo_unreserve(rdev->ih.ring_obj);
  2333. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2334. return r;
  2335. }
  2336. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2337. (void **)&rdev->ih.ring);
  2338. radeon_bo_unreserve(rdev->ih.ring_obj);
  2339. if (r) {
  2340. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2341. return r;
  2342. }
  2343. }
  2344. return 0;
  2345. }
  2346. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2347. {
  2348. int r;
  2349. if (rdev->ih.ring_obj) {
  2350. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2351. if (likely(r == 0)) {
  2352. radeon_bo_kunmap(rdev->ih.ring_obj);
  2353. radeon_bo_unpin(rdev->ih.ring_obj);
  2354. radeon_bo_unreserve(rdev->ih.ring_obj);
  2355. }
  2356. radeon_bo_unref(&rdev->ih.ring_obj);
  2357. rdev->ih.ring = NULL;
  2358. rdev->ih.ring_obj = NULL;
  2359. }
  2360. }
  2361. void r600_rlc_stop(struct radeon_device *rdev)
  2362. {
  2363. if ((rdev->family >= CHIP_RV770) &&
  2364. (rdev->family <= CHIP_RV740)) {
  2365. /* r7xx asics need to soft reset RLC before halting */
  2366. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2367. RREG32(SRBM_SOFT_RESET);
  2368. udelay(15000);
  2369. WREG32(SRBM_SOFT_RESET, 0);
  2370. RREG32(SRBM_SOFT_RESET);
  2371. }
  2372. WREG32(RLC_CNTL, 0);
  2373. }
  2374. static void r600_rlc_start(struct radeon_device *rdev)
  2375. {
  2376. WREG32(RLC_CNTL, RLC_ENABLE);
  2377. }
  2378. static int r600_rlc_init(struct radeon_device *rdev)
  2379. {
  2380. u32 i;
  2381. const __be32 *fw_data;
  2382. if (!rdev->rlc_fw)
  2383. return -EINVAL;
  2384. r600_rlc_stop(rdev);
  2385. WREG32(RLC_HB_BASE, 0);
  2386. WREG32(RLC_HB_CNTL, 0);
  2387. WREG32(RLC_HB_RPTR, 0);
  2388. WREG32(RLC_HB_WPTR, 0);
  2389. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2390. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2391. WREG32(RLC_MC_CNTL, 0);
  2392. WREG32(RLC_UCODE_CNTL, 0);
  2393. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2394. if (rdev->family >= CHIP_CEDAR) {
  2395. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2396. WREG32(RLC_UCODE_ADDR, i);
  2397. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2398. }
  2399. } else if (rdev->family >= CHIP_RV770) {
  2400. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2401. WREG32(RLC_UCODE_ADDR, i);
  2402. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2403. }
  2404. } else {
  2405. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2406. WREG32(RLC_UCODE_ADDR, i);
  2407. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2408. }
  2409. }
  2410. WREG32(RLC_UCODE_ADDR, 0);
  2411. r600_rlc_start(rdev);
  2412. return 0;
  2413. }
  2414. static void r600_enable_interrupts(struct radeon_device *rdev)
  2415. {
  2416. u32 ih_cntl = RREG32(IH_CNTL);
  2417. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2418. ih_cntl |= ENABLE_INTR;
  2419. ih_rb_cntl |= IH_RB_ENABLE;
  2420. WREG32(IH_CNTL, ih_cntl);
  2421. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2422. rdev->ih.enabled = true;
  2423. }
  2424. void r600_disable_interrupts(struct radeon_device *rdev)
  2425. {
  2426. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2427. u32 ih_cntl = RREG32(IH_CNTL);
  2428. ih_rb_cntl &= ~IH_RB_ENABLE;
  2429. ih_cntl &= ~ENABLE_INTR;
  2430. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2431. WREG32(IH_CNTL, ih_cntl);
  2432. /* set rptr, wptr to 0 */
  2433. WREG32(IH_RB_RPTR, 0);
  2434. WREG32(IH_RB_WPTR, 0);
  2435. rdev->ih.enabled = false;
  2436. rdev->ih.wptr = 0;
  2437. rdev->ih.rptr = 0;
  2438. }
  2439. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2440. {
  2441. u32 tmp;
  2442. WREG32(CP_INT_CNTL, 0);
  2443. WREG32(GRBM_INT_CNTL, 0);
  2444. WREG32(DxMODE_INT_MASK, 0);
  2445. if (ASIC_IS_DCE3(rdev)) {
  2446. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2447. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2448. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2449. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2450. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2451. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2452. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2453. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2454. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2455. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2456. if (ASIC_IS_DCE32(rdev)) {
  2457. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2458. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2459. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2460. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2461. }
  2462. } else {
  2463. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2464. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2465. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2466. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2467. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2468. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2469. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2470. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2471. }
  2472. }
  2473. int r600_irq_init(struct radeon_device *rdev)
  2474. {
  2475. int ret = 0;
  2476. int rb_bufsz;
  2477. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2478. /* allocate ring */
  2479. ret = r600_ih_ring_alloc(rdev);
  2480. if (ret)
  2481. return ret;
  2482. /* disable irqs */
  2483. r600_disable_interrupts(rdev);
  2484. /* init rlc */
  2485. ret = r600_rlc_init(rdev);
  2486. if (ret) {
  2487. r600_ih_ring_fini(rdev);
  2488. return ret;
  2489. }
  2490. /* setup interrupt control */
  2491. /* set dummy read address to ring address */
  2492. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2493. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2494. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2495. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2496. */
  2497. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2498. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2499. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2500. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2501. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2502. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2503. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2504. IH_WPTR_OVERFLOW_CLEAR |
  2505. (rb_bufsz << 1));
  2506. /* WPTR writeback, not yet */
  2507. /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
  2508. WREG32(IH_RB_WPTR_ADDR_LO, 0);
  2509. WREG32(IH_RB_WPTR_ADDR_HI, 0);
  2510. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2511. /* set rptr, wptr to 0 */
  2512. WREG32(IH_RB_RPTR, 0);
  2513. WREG32(IH_RB_WPTR, 0);
  2514. /* Default settings for IH_CNTL (disabled at first) */
  2515. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2516. /* RPTR_REARM only works if msi's are enabled */
  2517. if (rdev->msi_enabled)
  2518. ih_cntl |= RPTR_REARM;
  2519. #ifdef __BIG_ENDIAN
  2520. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2521. #endif
  2522. WREG32(IH_CNTL, ih_cntl);
  2523. /* force the active interrupt state to all disabled */
  2524. if (rdev->family >= CHIP_CEDAR)
  2525. evergreen_disable_interrupt_state(rdev);
  2526. else
  2527. r600_disable_interrupt_state(rdev);
  2528. /* enable irqs */
  2529. r600_enable_interrupts(rdev);
  2530. return ret;
  2531. }
  2532. void r600_irq_suspend(struct radeon_device *rdev)
  2533. {
  2534. r600_irq_disable(rdev);
  2535. r600_rlc_stop(rdev);
  2536. }
  2537. void r600_irq_fini(struct radeon_device *rdev)
  2538. {
  2539. r600_irq_suspend(rdev);
  2540. r600_ih_ring_fini(rdev);
  2541. }
  2542. int r600_irq_set(struct radeon_device *rdev)
  2543. {
  2544. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2545. u32 mode_int = 0;
  2546. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2547. u32 grbm_int_cntl = 0;
  2548. u32 hdmi1, hdmi2;
  2549. if (!rdev->irq.installed) {
  2550. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  2551. return -EINVAL;
  2552. }
  2553. /* don't enable anything if the ih is disabled */
  2554. if (!rdev->ih.enabled) {
  2555. r600_disable_interrupts(rdev);
  2556. /* force the active interrupt state to all disabled */
  2557. r600_disable_interrupt_state(rdev);
  2558. return 0;
  2559. }
  2560. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2561. if (ASIC_IS_DCE3(rdev)) {
  2562. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2563. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2564. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2565. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2566. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2567. if (ASIC_IS_DCE32(rdev)) {
  2568. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2569. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2570. }
  2571. } else {
  2572. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2573. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2574. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2575. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2576. }
  2577. if (rdev->irq.sw_int) {
  2578. DRM_DEBUG("r600_irq_set: sw int\n");
  2579. cp_int_cntl |= RB_INT_ENABLE;
  2580. }
  2581. if (rdev->irq.crtc_vblank_int[0]) {
  2582. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2583. mode_int |= D1MODE_VBLANK_INT_MASK;
  2584. }
  2585. if (rdev->irq.crtc_vblank_int[1]) {
  2586. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2587. mode_int |= D2MODE_VBLANK_INT_MASK;
  2588. }
  2589. if (rdev->irq.hpd[0]) {
  2590. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2591. hpd1 |= DC_HPDx_INT_EN;
  2592. }
  2593. if (rdev->irq.hpd[1]) {
  2594. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2595. hpd2 |= DC_HPDx_INT_EN;
  2596. }
  2597. if (rdev->irq.hpd[2]) {
  2598. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2599. hpd3 |= DC_HPDx_INT_EN;
  2600. }
  2601. if (rdev->irq.hpd[3]) {
  2602. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2603. hpd4 |= DC_HPDx_INT_EN;
  2604. }
  2605. if (rdev->irq.hpd[4]) {
  2606. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2607. hpd5 |= DC_HPDx_INT_EN;
  2608. }
  2609. if (rdev->irq.hpd[5]) {
  2610. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2611. hpd6 |= DC_HPDx_INT_EN;
  2612. }
  2613. if (rdev->irq.hdmi[0]) {
  2614. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2615. hdmi1 |= R600_HDMI_INT_EN;
  2616. }
  2617. if (rdev->irq.hdmi[1]) {
  2618. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2619. hdmi2 |= R600_HDMI_INT_EN;
  2620. }
  2621. if (rdev->irq.gui_idle) {
  2622. DRM_DEBUG("gui idle\n");
  2623. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2624. }
  2625. WREG32(CP_INT_CNTL, cp_int_cntl);
  2626. WREG32(DxMODE_INT_MASK, mode_int);
  2627. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2628. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2629. if (ASIC_IS_DCE3(rdev)) {
  2630. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2631. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2632. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2633. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2634. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2635. if (ASIC_IS_DCE32(rdev)) {
  2636. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2637. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2638. }
  2639. } else {
  2640. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2641. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2642. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2643. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2644. }
  2645. return 0;
  2646. }
  2647. static inline void r600_irq_ack(struct radeon_device *rdev,
  2648. u32 *disp_int,
  2649. u32 *disp_int_cont,
  2650. u32 *disp_int_cont2)
  2651. {
  2652. u32 tmp;
  2653. if (ASIC_IS_DCE3(rdev)) {
  2654. *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2655. *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2656. *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2657. } else {
  2658. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2659. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2660. *disp_int_cont2 = 0;
  2661. }
  2662. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  2663. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2664. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  2665. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2666. if (*disp_int & LB_D2_VBLANK_INTERRUPT)
  2667. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2668. if (*disp_int & LB_D2_VLINE_INTERRUPT)
  2669. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2670. if (*disp_int & DC_HPD1_INTERRUPT) {
  2671. if (ASIC_IS_DCE3(rdev)) {
  2672. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2673. tmp |= DC_HPDx_INT_ACK;
  2674. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2675. } else {
  2676. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2677. tmp |= DC_HPDx_INT_ACK;
  2678. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2679. }
  2680. }
  2681. if (*disp_int & DC_HPD2_INTERRUPT) {
  2682. if (ASIC_IS_DCE3(rdev)) {
  2683. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2684. tmp |= DC_HPDx_INT_ACK;
  2685. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2686. } else {
  2687. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2688. tmp |= DC_HPDx_INT_ACK;
  2689. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2690. }
  2691. }
  2692. if (*disp_int_cont & DC_HPD3_INTERRUPT) {
  2693. if (ASIC_IS_DCE3(rdev)) {
  2694. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2695. tmp |= DC_HPDx_INT_ACK;
  2696. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2697. } else {
  2698. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2699. tmp |= DC_HPDx_INT_ACK;
  2700. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2701. }
  2702. }
  2703. if (*disp_int_cont & DC_HPD4_INTERRUPT) {
  2704. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2705. tmp |= DC_HPDx_INT_ACK;
  2706. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2707. }
  2708. if (ASIC_IS_DCE32(rdev)) {
  2709. if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2710. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2711. tmp |= DC_HPDx_INT_ACK;
  2712. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2713. }
  2714. if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2715. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2716. tmp |= DC_HPDx_INT_ACK;
  2717. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2718. }
  2719. }
  2720. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2721. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2722. }
  2723. if (ASIC_IS_DCE3(rdev)) {
  2724. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2725. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2726. }
  2727. } else {
  2728. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2729. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2730. }
  2731. }
  2732. }
  2733. void r600_irq_disable(struct radeon_device *rdev)
  2734. {
  2735. u32 disp_int, disp_int_cont, disp_int_cont2;
  2736. r600_disable_interrupts(rdev);
  2737. /* Wait and acknowledge irq */
  2738. mdelay(1);
  2739. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2740. r600_disable_interrupt_state(rdev);
  2741. }
  2742. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2743. {
  2744. u32 wptr, tmp;
  2745. /* XXX use writeback */
  2746. wptr = RREG32(IH_RB_WPTR);
  2747. if (wptr & RB_OVERFLOW) {
  2748. /* When a ring buffer overflow happen start parsing interrupt
  2749. * from the last not overwritten vector (wptr + 16). Hopefully
  2750. * this should allow us to catchup.
  2751. */
  2752. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2753. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2754. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2755. tmp = RREG32(IH_RB_CNTL);
  2756. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2757. WREG32(IH_RB_CNTL, tmp);
  2758. }
  2759. return (wptr & rdev->ih.ptr_mask);
  2760. }
  2761. /* r600 IV Ring
  2762. * Each IV ring entry is 128 bits:
  2763. * [7:0] - interrupt source id
  2764. * [31:8] - reserved
  2765. * [59:32] - interrupt source data
  2766. * [127:60] - reserved
  2767. *
  2768. * The basic interrupt vector entries
  2769. * are decoded as follows:
  2770. * src_id src_data description
  2771. * 1 0 D1 Vblank
  2772. * 1 1 D1 Vline
  2773. * 5 0 D2 Vblank
  2774. * 5 1 D2 Vline
  2775. * 19 0 FP Hot plug detection A
  2776. * 19 1 FP Hot plug detection B
  2777. * 19 2 DAC A auto-detection
  2778. * 19 3 DAC B auto-detection
  2779. * 21 4 HDMI block A
  2780. * 21 5 HDMI block B
  2781. * 176 - CP_INT RB
  2782. * 177 - CP_INT IB1
  2783. * 178 - CP_INT IB2
  2784. * 181 - EOP Interrupt
  2785. * 233 - GUI Idle
  2786. *
  2787. * Note, these are based on r600 and may need to be
  2788. * adjusted or added to on newer asics
  2789. */
  2790. int r600_irq_process(struct radeon_device *rdev)
  2791. {
  2792. u32 wptr = r600_get_ih_wptr(rdev);
  2793. u32 rptr = rdev->ih.rptr;
  2794. u32 src_id, src_data;
  2795. u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
  2796. unsigned long flags;
  2797. bool queue_hotplug = false;
  2798. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2799. if (!rdev->ih.enabled)
  2800. return IRQ_NONE;
  2801. spin_lock_irqsave(&rdev->ih.lock, flags);
  2802. if (rptr == wptr) {
  2803. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2804. return IRQ_NONE;
  2805. }
  2806. if (rdev->shutdown) {
  2807. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2808. return IRQ_NONE;
  2809. }
  2810. restart_ih:
  2811. /* display interrupts */
  2812. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2813. rdev->ih.wptr = wptr;
  2814. while (rptr != wptr) {
  2815. /* wptr/rptr are in bytes! */
  2816. ring_index = rptr / 4;
  2817. src_id = rdev->ih.ring[ring_index] & 0xff;
  2818. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  2819. switch (src_id) {
  2820. case 1: /* D1 vblank/vline */
  2821. switch (src_data) {
  2822. case 0: /* D1 vblank */
  2823. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  2824. drm_handle_vblank(rdev->ddev, 0);
  2825. rdev->pm.vblank_sync = true;
  2826. wake_up(&rdev->irq.vblank_queue);
  2827. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2828. DRM_DEBUG("IH: D1 vblank\n");
  2829. }
  2830. break;
  2831. case 1: /* D1 vline */
  2832. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  2833. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2834. DRM_DEBUG("IH: D1 vline\n");
  2835. }
  2836. break;
  2837. default:
  2838. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2839. break;
  2840. }
  2841. break;
  2842. case 5: /* D2 vblank/vline */
  2843. switch (src_data) {
  2844. case 0: /* D2 vblank */
  2845. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  2846. drm_handle_vblank(rdev->ddev, 1);
  2847. rdev->pm.vblank_sync = true;
  2848. wake_up(&rdev->irq.vblank_queue);
  2849. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  2850. DRM_DEBUG("IH: D2 vblank\n");
  2851. }
  2852. break;
  2853. case 1: /* D1 vline */
  2854. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  2855. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  2856. DRM_DEBUG("IH: D2 vline\n");
  2857. }
  2858. break;
  2859. default:
  2860. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2861. break;
  2862. }
  2863. break;
  2864. case 19: /* HPD/DAC hotplug */
  2865. switch (src_data) {
  2866. case 0:
  2867. if (disp_int & DC_HPD1_INTERRUPT) {
  2868. disp_int &= ~DC_HPD1_INTERRUPT;
  2869. queue_hotplug = true;
  2870. DRM_DEBUG("IH: HPD1\n");
  2871. }
  2872. break;
  2873. case 1:
  2874. if (disp_int & DC_HPD2_INTERRUPT) {
  2875. disp_int &= ~DC_HPD2_INTERRUPT;
  2876. queue_hotplug = true;
  2877. DRM_DEBUG("IH: HPD2\n");
  2878. }
  2879. break;
  2880. case 4:
  2881. if (disp_int_cont & DC_HPD3_INTERRUPT) {
  2882. disp_int_cont &= ~DC_HPD3_INTERRUPT;
  2883. queue_hotplug = true;
  2884. DRM_DEBUG("IH: HPD3\n");
  2885. }
  2886. break;
  2887. case 5:
  2888. if (disp_int_cont & DC_HPD4_INTERRUPT) {
  2889. disp_int_cont &= ~DC_HPD4_INTERRUPT;
  2890. queue_hotplug = true;
  2891. DRM_DEBUG("IH: HPD4\n");
  2892. }
  2893. break;
  2894. case 10:
  2895. if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2896. disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  2897. queue_hotplug = true;
  2898. DRM_DEBUG("IH: HPD5\n");
  2899. }
  2900. break;
  2901. case 12:
  2902. if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2903. disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  2904. queue_hotplug = true;
  2905. DRM_DEBUG("IH: HPD6\n");
  2906. }
  2907. break;
  2908. default:
  2909. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2910. break;
  2911. }
  2912. break;
  2913. case 21: /* HDMI */
  2914. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  2915. r600_audio_schedule_polling(rdev);
  2916. break;
  2917. case 176: /* CP_INT in ring buffer */
  2918. case 177: /* CP_INT in IB1 */
  2919. case 178: /* CP_INT in IB2 */
  2920. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2921. radeon_fence_process(rdev);
  2922. break;
  2923. case 181: /* CP EOP event */
  2924. DRM_DEBUG("IH: CP EOP\n");
  2925. break;
  2926. case 233: /* GUI IDLE */
  2927. DRM_DEBUG("IH: CP EOP\n");
  2928. rdev->pm.gui_idle = true;
  2929. wake_up(&rdev->irq.idle_queue);
  2930. break;
  2931. default:
  2932. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2933. break;
  2934. }
  2935. /* wptr/rptr are in bytes! */
  2936. rptr += 16;
  2937. rptr &= rdev->ih.ptr_mask;
  2938. }
  2939. /* make sure wptr hasn't changed while processing */
  2940. wptr = r600_get_ih_wptr(rdev);
  2941. if (wptr != rdev->ih.wptr)
  2942. goto restart_ih;
  2943. if (queue_hotplug)
  2944. queue_work(rdev->wq, &rdev->hotplug_work);
  2945. rdev->ih.rptr = rptr;
  2946. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2947. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2948. return IRQ_HANDLED;
  2949. }
  2950. /*
  2951. * Debugfs info
  2952. */
  2953. #if defined(CONFIG_DEBUG_FS)
  2954. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2955. {
  2956. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2957. struct drm_device *dev = node->minor->dev;
  2958. struct radeon_device *rdev = dev->dev_private;
  2959. unsigned count, i, j;
  2960. radeon_ring_free_size(rdev);
  2961. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  2962. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  2963. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  2964. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  2965. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  2966. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  2967. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2968. seq_printf(m, "%u dwords in ring\n", count);
  2969. i = rdev->cp.rptr;
  2970. for (j = 0; j <= count; j++) {
  2971. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2972. i = (i + 1) & rdev->cp.ptr_mask;
  2973. }
  2974. return 0;
  2975. }
  2976. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  2977. {
  2978. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2979. struct drm_device *dev = node->minor->dev;
  2980. struct radeon_device *rdev = dev->dev_private;
  2981. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  2982. DREG32_SYS(m, rdev, VM_L2_STATUS);
  2983. return 0;
  2984. }
  2985. static struct drm_info_list r600_mc_info_list[] = {
  2986. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  2987. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  2988. };
  2989. #endif
  2990. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  2991. {
  2992. #if defined(CONFIG_DEBUG_FS)
  2993. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  2994. #else
  2995. return 0;
  2996. #endif
  2997. }
  2998. /**
  2999. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3000. * rdev: radeon device structure
  3001. * bo: buffer object struct which userspace is waiting for idle
  3002. *
  3003. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3004. * through ring buffer, this leads to corruption in rendering, see
  3005. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3006. * directly perform HDP flush by writing register through MMIO.
  3007. */
  3008. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3009. {
  3010. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3011. }