setup.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861
  1. /*
  2. * Architecture-specific setup.
  3. *
  4. * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Stephane Eranian <eranian@hpl.hp.com>
  7. * Copyright (C) 2000, 2004 Intel Corp
  8. * Rohit Seth <rohit.seth@intel.com>
  9. * Suresh Siddha <suresh.b.siddha@intel.com>
  10. * Gordon Jin <gordon.jin@intel.com>
  11. * Copyright (C) 1999 VA Linux Systems
  12. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  13. *
  14. * 12/26/04 S.Siddha, G.Jin, R.Seth
  15. * Add multi-threading and multi-core detection
  16. * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
  17. * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
  18. * 03/31/00 R.Seth cpu_initialized and current->processor fixes
  19. * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
  20. * 02/01/00 R.Seth fixed get_cpuinfo for SMP
  21. * 01/07/99 S.Eranian added the support for command line argument
  22. * 06/24/99 W.Drummond added boot_cpu_data.
  23. * 05/28/05 Z. Menyhart Dynamic stride size for "flush_icache_range()"
  24. */
  25. #include <linux/config.h>
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/acpi.h>
  29. #include <linux/bootmem.h>
  30. #include <linux/console.h>
  31. #include <linux/delay.h>
  32. #include <linux/kernel.h>
  33. #include <linux/reboot.h>
  34. #include <linux/sched.h>
  35. #include <linux/seq_file.h>
  36. #include <linux/string.h>
  37. #include <linux/threads.h>
  38. #include <linux/tty.h>
  39. #include <linux/serial.h>
  40. #include <linux/serial_core.h>
  41. #include <linux/efi.h>
  42. #include <linux/initrd.h>
  43. #include <linux/platform.h>
  44. #include <linux/pm.h>
  45. #include <asm/ia32.h>
  46. #include <asm/machvec.h>
  47. #include <asm/mca.h>
  48. #include <asm/meminit.h>
  49. #include <asm/page.h>
  50. #include <asm/patch.h>
  51. #include <asm/pgtable.h>
  52. #include <asm/processor.h>
  53. #include <asm/sal.h>
  54. #include <asm/sections.h>
  55. #include <asm/serial.h>
  56. #include <asm/setup.h>
  57. #include <asm/smp.h>
  58. #include <asm/system.h>
  59. #include <asm/unistd.h>
  60. #if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
  61. # error "struct cpuinfo_ia64 too big!"
  62. #endif
  63. #ifdef CONFIG_SMP
  64. unsigned long __per_cpu_offset[NR_CPUS];
  65. EXPORT_SYMBOL(__per_cpu_offset);
  66. #endif
  67. DEFINE_PER_CPU(struct cpuinfo_ia64, cpu_info);
  68. DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
  69. DEFINE_PER_CPU(unsigned long, ia64_phys_stacked_size_p8);
  70. unsigned long ia64_cycles_per_usec;
  71. struct ia64_boot_param *ia64_boot_param;
  72. struct screen_info screen_info;
  73. unsigned long vga_console_iobase;
  74. unsigned long vga_console_membase;
  75. static struct resource data_resource = {
  76. .name = "Kernel data",
  77. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  78. };
  79. static struct resource code_resource = {
  80. .name = "Kernel code",
  81. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  82. };
  83. extern void efi_initialize_iomem_resources(struct resource *,
  84. struct resource *);
  85. extern char _text[], _end[], _etext[];
  86. unsigned long ia64_max_cacheline_size;
  87. unsigned long ia64_iobase; /* virtual address for I/O accesses */
  88. EXPORT_SYMBOL(ia64_iobase);
  89. struct io_space io_space[MAX_IO_SPACES];
  90. EXPORT_SYMBOL(io_space);
  91. unsigned int num_io_spaces;
  92. /*
  93. * "flush_icache_range()" needs to know what processor dependent stride size to use
  94. * when it makes i-cache(s) coherent with d-caches.
  95. */
  96. #define I_CACHE_STRIDE_SHIFT 5 /* Safest way to go: 32 bytes by 32 bytes */
  97. unsigned long ia64_i_cache_stride_shift = ~0;
  98. /*
  99. * The merge_mask variable needs to be set to (max(iommu_page_size(iommu)) - 1). This
  100. * mask specifies a mask of address bits that must be 0 in order for two buffers to be
  101. * mergeable by the I/O MMU (i.e., the end address of the first buffer and the start
  102. * address of the second buffer must be aligned to (merge_mask+1) in order to be
  103. * mergeable). By default, we assume there is no I/O MMU which can merge physically
  104. * discontiguous buffers, so we set the merge_mask to ~0UL, which corresponds to a iommu
  105. * page-size of 2^64.
  106. */
  107. unsigned long ia64_max_iommu_merge_mask = ~0UL;
  108. EXPORT_SYMBOL(ia64_max_iommu_merge_mask);
  109. /*
  110. * We use a special marker for the end of memory and it uses the extra (+1) slot
  111. */
  112. struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1];
  113. int num_rsvd_regions;
  114. /*
  115. * Filter incoming memory segments based on the primitive map created from the boot
  116. * parameters. Segments contained in the map are removed from the memory ranges. A
  117. * caller-specified function is called with the memory ranges that remain after filtering.
  118. * This routine does not assume the incoming segments are sorted.
  119. */
  120. int
  121. filter_rsvd_memory (unsigned long start, unsigned long end, void *arg)
  122. {
  123. unsigned long range_start, range_end, prev_start;
  124. void (*func)(unsigned long, unsigned long, int);
  125. int i;
  126. #if IGNORE_PFN0
  127. if (start == PAGE_OFFSET) {
  128. printk(KERN_WARNING "warning: skipping physical page 0\n");
  129. start += PAGE_SIZE;
  130. if (start >= end) return 0;
  131. }
  132. #endif
  133. /*
  134. * lowest possible address(walker uses virtual)
  135. */
  136. prev_start = PAGE_OFFSET;
  137. func = arg;
  138. for (i = 0; i < num_rsvd_regions; ++i) {
  139. range_start = max(start, prev_start);
  140. range_end = min(end, rsvd_region[i].start);
  141. if (range_start < range_end)
  142. call_pernode_memory(__pa(range_start), range_end - range_start, func);
  143. /* nothing more available in this segment */
  144. if (range_end == end) return 0;
  145. prev_start = rsvd_region[i].end;
  146. }
  147. /* end of memory marker allows full processing inside loop body */
  148. return 0;
  149. }
  150. static void
  151. sort_regions (struct rsvd_region *rsvd_region, int max)
  152. {
  153. int j;
  154. /* simple bubble sorting */
  155. while (max--) {
  156. for (j = 0; j < max; ++j) {
  157. if (rsvd_region[j].start > rsvd_region[j+1].start) {
  158. struct rsvd_region tmp;
  159. tmp = rsvd_region[j];
  160. rsvd_region[j] = rsvd_region[j + 1];
  161. rsvd_region[j + 1] = tmp;
  162. }
  163. }
  164. }
  165. }
  166. /*
  167. * Request address space for all standard resources
  168. */
  169. static int __init register_memory(void)
  170. {
  171. code_resource.start = ia64_tpa(_text);
  172. code_resource.end = ia64_tpa(_etext) - 1;
  173. data_resource.start = ia64_tpa(_etext);
  174. data_resource.end = ia64_tpa(_end) - 1;
  175. efi_initialize_iomem_resources(&code_resource, &data_resource);
  176. return 0;
  177. }
  178. __initcall(register_memory);
  179. /**
  180. * reserve_memory - setup reserved memory areas
  181. *
  182. * Setup the reserved memory areas set aside for the boot parameters,
  183. * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
  184. * see include/asm-ia64/meminit.h if you need to define more.
  185. */
  186. void
  187. reserve_memory (void)
  188. {
  189. int n = 0;
  190. /*
  191. * none of the entries in this table overlap
  192. */
  193. rsvd_region[n].start = (unsigned long) ia64_boot_param;
  194. rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
  195. n++;
  196. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
  197. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
  198. n++;
  199. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
  200. rsvd_region[n].end = (rsvd_region[n].start
  201. + strlen(__va(ia64_boot_param->command_line)) + 1);
  202. n++;
  203. rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
  204. rsvd_region[n].end = (unsigned long) ia64_imva(_end);
  205. n++;
  206. #ifdef CONFIG_BLK_DEV_INITRD
  207. if (ia64_boot_param->initrd_start) {
  208. rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
  209. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
  210. n++;
  211. }
  212. #endif
  213. efi_memmap_init(&rsvd_region[n].start, &rsvd_region[n].end);
  214. n++;
  215. /* end of memory marker */
  216. rsvd_region[n].start = ~0UL;
  217. rsvd_region[n].end = ~0UL;
  218. n++;
  219. num_rsvd_regions = n;
  220. sort_regions(rsvd_region, num_rsvd_regions);
  221. }
  222. /**
  223. * find_initrd - get initrd parameters from the boot parameter structure
  224. *
  225. * Grab the initrd start and end from the boot parameter struct given us by
  226. * the boot loader.
  227. */
  228. void
  229. find_initrd (void)
  230. {
  231. #ifdef CONFIG_BLK_DEV_INITRD
  232. if (ia64_boot_param->initrd_start) {
  233. initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
  234. initrd_end = initrd_start+ia64_boot_param->initrd_size;
  235. printk(KERN_INFO "Initial ramdisk at: 0x%lx (%lu bytes)\n",
  236. initrd_start, ia64_boot_param->initrd_size);
  237. }
  238. #endif
  239. }
  240. static void __init
  241. io_port_init (void)
  242. {
  243. extern unsigned long ia64_iobase;
  244. unsigned long phys_iobase;
  245. /*
  246. * Set `iobase' to the appropriate address in region 6 (uncached access range).
  247. *
  248. * The EFI memory map is the "preferred" location to get the I/O port space base,
  249. * rather the relying on AR.KR0. This should become more clear in future SAL
  250. * specs. We'll fall back to getting it out of AR.KR0 if no appropriate entry is
  251. * found in the memory map.
  252. */
  253. phys_iobase = efi_get_iobase();
  254. if (phys_iobase)
  255. /* set AR.KR0 since this is all we use it for anyway */
  256. ia64_set_kr(IA64_KR_IO_BASE, phys_iobase);
  257. else {
  258. phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
  259. printk(KERN_INFO "No I/O port range found in EFI memory map, falling back "
  260. "to AR.KR0\n");
  261. printk(KERN_INFO "I/O port base = 0x%lx\n", phys_iobase);
  262. }
  263. ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
  264. /* setup legacy IO port space */
  265. io_space[0].mmio_base = ia64_iobase;
  266. io_space[0].sparse = 1;
  267. num_io_spaces = 1;
  268. }
  269. /**
  270. * early_console_setup - setup debugging console
  271. *
  272. * Consoles started here require little enough setup that we can start using
  273. * them very early in the boot process, either right after the machine
  274. * vector initialization, or even before if the drivers can detect their hw.
  275. *
  276. * Returns non-zero if a console couldn't be setup.
  277. */
  278. static inline int __init
  279. early_console_setup (char *cmdline)
  280. {
  281. int earlycons = 0;
  282. #ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
  283. {
  284. extern int sn_serial_console_early_setup(void);
  285. if (!sn_serial_console_early_setup())
  286. earlycons++;
  287. }
  288. #endif
  289. #ifdef CONFIG_EFI_PCDP
  290. if (!efi_setup_pcdp_console(cmdline))
  291. earlycons++;
  292. #endif
  293. #ifdef CONFIG_SERIAL_8250_CONSOLE
  294. if (!early_serial_console_init(cmdline))
  295. earlycons++;
  296. #endif
  297. return (earlycons) ? 0 : -1;
  298. }
  299. static inline void
  300. mark_bsp_online (void)
  301. {
  302. #ifdef CONFIG_SMP
  303. /* If we register an early console, allow CPU 0 to printk */
  304. cpu_set(smp_processor_id(), cpu_online_map);
  305. #endif
  306. }
  307. #ifdef CONFIG_SMP
  308. static void
  309. check_for_logical_procs (void)
  310. {
  311. pal_logical_to_physical_t info;
  312. s64 status;
  313. status = ia64_pal_logical_to_phys(0, &info);
  314. if (status == -1) {
  315. printk(KERN_INFO "No logical to physical processor mapping "
  316. "available\n");
  317. return;
  318. }
  319. if (status) {
  320. printk(KERN_ERR "ia64_pal_logical_to_phys failed with %ld\n",
  321. status);
  322. return;
  323. }
  324. /*
  325. * Total number of siblings that BSP has. Though not all of them
  326. * may have booted successfully. The correct number of siblings
  327. * booted is in info.overview_num_log.
  328. */
  329. smp_num_siblings = info.overview_tpc;
  330. smp_num_cpucores = info.overview_cpp;
  331. }
  332. #endif
  333. void __init
  334. setup_arch (char **cmdline_p)
  335. {
  336. unw_init();
  337. ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
  338. *cmdline_p = __va(ia64_boot_param->command_line);
  339. strlcpy(saved_command_line, *cmdline_p, COMMAND_LINE_SIZE);
  340. efi_init();
  341. io_port_init();
  342. #ifdef CONFIG_IA64_GENERIC
  343. {
  344. const char *mvec_name = strstr (*cmdline_p, "machvec=");
  345. char str[64];
  346. if (mvec_name) {
  347. const char *end;
  348. size_t len;
  349. mvec_name += 8;
  350. end = strchr (mvec_name, ' ');
  351. if (end)
  352. len = end - mvec_name;
  353. else
  354. len = strlen (mvec_name);
  355. len = min(len, sizeof (str) - 1);
  356. strncpy (str, mvec_name, len);
  357. str[len] = '\0';
  358. mvec_name = str;
  359. } else
  360. mvec_name = acpi_get_sysname();
  361. machvec_init(mvec_name);
  362. }
  363. #endif
  364. if (early_console_setup(*cmdline_p) == 0)
  365. mark_bsp_online();
  366. #ifdef CONFIG_ACPI_BOOT
  367. /* Initialize the ACPI boot-time table parser */
  368. acpi_table_init();
  369. # ifdef CONFIG_ACPI_NUMA
  370. acpi_numa_init();
  371. # endif
  372. #else
  373. # ifdef CONFIG_SMP
  374. smp_build_cpu_map(); /* happens, e.g., with the Ski simulator */
  375. # endif
  376. #endif /* CONFIG_APCI_BOOT */
  377. find_memory();
  378. /* process SAL system table: */
  379. ia64_sal_init(efi.sal_systab);
  380. #ifdef CONFIG_SMP
  381. cpu_physical_id(0) = hard_smp_processor_id();
  382. cpu_set(0, cpu_sibling_map[0]);
  383. cpu_set(0, cpu_core_map[0]);
  384. check_for_logical_procs();
  385. if (smp_num_cpucores > 1)
  386. printk(KERN_INFO
  387. "cpu package is Multi-Core capable: number of cores=%d\n",
  388. smp_num_cpucores);
  389. if (smp_num_siblings > 1)
  390. printk(KERN_INFO
  391. "cpu package is Multi-Threading capable: number of siblings=%d\n",
  392. smp_num_siblings);
  393. #endif
  394. cpu_init(); /* initialize the bootstrap CPU */
  395. #ifdef CONFIG_ACPI_BOOT
  396. acpi_boot_init();
  397. #endif
  398. #ifdef CONFIG_VT
  399. if (!conswitchp) {
  400. # if defined(CONFIG_DUMMY_CONSOLE)
  401. conswitchp = &dummy_con;
  402. # endif
  403. # if defined(CONFIG_VGA_CONSOLE)
  404. /*
  405. * Non-legacy systems may route legacy VGA MMIO range to system
  406. * memory. vga_con probes the MMIO hole, so memory looks like
  407. * a VGA device to it. The EFI memory map can tell us if it's
  408. * memory so we can avoid this problem.
  409. */
  410. if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
  411. conswitchp = &vga_con;
  412. # endif
  413. }
  414. #endif
  415. /* enable IA-64 Machine Check Abort Handling unless disabled */
  416. if (!strstr(saved_command_line, "nomca"))
  417. ia64_mca_init();
  418. platform_setup(cmdline_p);
  419. paging_init();
  420. }
  421. /*
  422. * Display cpu info for all cpu's.
  423. */
  424. static int
  425. show_cpuinfo (struct seq_file *m, void *v)
  426. {
  427. #ifdef CONFIG_SMP
  428. # define lpj c->loops_per_jiffy
  429. # define cpunum c->cpu
  430. #else
  431. # define lpj loops_per_jiffy
  432. # define cpunum 0
  433. #endif
  434. static struct {
  435. unsigned long mask;
  436. const char *feature_name;
  437. } feature_bits[] = {
  438. { 1UL << 0, "branchlong" },
  439. { 1UL << 1, "spontaneous deferral"},
  440. { 1UL << 2, "16-byte atomic ops" }
  441. };
  442. char family[32], features[128], *cp, sep;
  443. struct cpuinfo_ia64 *c = v;
  444. unsigned long mask;
  445. int i;
  446. mask = c->features;
  447. switch (c->family) {
  448. case 0x07: memcpy(family, "Itanium", 8); break;
  449. case 0x1f: memcpy(family, "Itanium 2", 10); break;
  450. default: sprintf(family, "%u", c->family); break;
  451. }
  452. /* build the feature string: */
  453. memcpy(features, " standard", 10);
  454. cp = features;
  455. sep = 0;
  456. for (i = 0; i < (int) ARRAY_SIZE(feature_bits); ++i) {
  457. if (mask & feature_bits[i].mask) {
  458. if (sep)
  459. *cp++ = sep;
  460. sep = ',';
  461. *cp++ = ' ';
  462. strcpy(cp, feature_bits[i].feature_name);
  463. cp += strlen(feature_bits[i].feature_name);
  464. mask &= ~feature_bits[i].mask;
  465. }
  466. }
  467. if (mask) {
  468. /* print unknown features as a hex value: */
  469. if (sep)
  470. *cp++ = sep;
  471. sprintf(cp, " 0x%lx", mask);
  472. }
  473. seq_printf(m,
  474. "processor : %d\n"
  475. "vendor : %s\n"
  476. "arch : IA-64\n"
  477. "family : %s\n"
  478. "model : %u\n"
  479. "revision : %u\n"
  480. "archrev : %u\n"
  481. "features :%s\n" /* don't change this---it _is_ right! */
  482. "cpu number : %lu\n"
  483. "cpu regs : %u\n"
  484. "cpu MHz : %lu.%06lu\n"
  485. "itc MHz : %lu.%06lu\n"
  486. "BogoMIPS : %lu.%02lu\n",
  487. cpunum, c->vendor, family, c->model, c->revision, c->archrev,
  488. features, c->ppn, c->number,
  489. c->proc_freq / 1000000, c->proc_freq % 1000000,
  490. c->itc_freq / 1000000, c->itc_freq % 1000000,
  491. lpj*HZ/500000, (lpj*HZ/5000) % 100);
  492. #ifdef CONFIG_SMP
  493. seq_printf(m, "siblings : %u\n", c->num_log);
  494. if (c->threads_per_core > 1 || c->cores_per_socket > 1)
  495. seq_printf(m,
  496. "physical id: %u\n"
  497. "core id : %u\n"
  498. "thread id : %u\n",
  499. c->socket_id, c->core_id, c->thread_id);
  500. #endif
  501. seq_printf(m,"\n");
  502. return 0;
  503. }
  504. static void *
  505. c_start (struct seq_file *m, loff_t *pos)
  506. {
  507. #ifdef CONFIG_SMP
  508. while (*pos < NR_CPUS && !cpu_isset(*pos, cpu_online_map))
  509. ++*pos;
  510. #endif
  511. return *pos < NR_CPUS ? cpu_data(*pos) : NULL;
  512. }
  513. static void *
  514. c_next (struct seq_file *m, void *v, loff_t *pos)
  515. {
  516. ++*pos;
  517. return c_start(m, pos);
  518. }
  519. static void
  520. c_stop (struct seq_file *m, void *v)
  521. {
  522. }
  523. struct seq_operations cpuinfo_op = {
  524. .start = c_start,
  525. .next = c_next,
  526. .stop = c_stop,
  527. .show = show_cpuinfo
  528. };
  529. void
  530. identify_cpu (struct cpuinfo_ia64 *c)
  531. {
  532. union {
  533. unsigned long bits[5];
  534. struct {
  535. /* id 0 & 1: */
  536. char vendor[16];
  537. /* id 2 */
  538. u64 ppn; /* processor serial number */
  539. /* id 3: */
  540. unsigned number : 8;
  541. unsigned revision : 8;
  542. unsigned model : 8;
  543. unsigned family : 8;
  544. unsigned archrev : 8;
  545. unsigned reserved : 24;
  546. /* id 4: */
  547. u64 features;
  548. } field;
  549. } cpuid;
  550. pal_vm_info_1_u_t vm1;
  551. pal_vm_info_2_u_t vm2;
  552. pal_status_t status;
  553. unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
  554. int i;
  555. for (i = 0; i < 5; ++i)
  556. cpuid.bits[i] = ia64_get_cpuid(i);
  557. memcpy(c->vendor, cpuid.field.vendor, 16);
  558. #ifdef CONFIG_SMP
  559. c->cpu = smp_processor_id();
  560. /* below default values will be overwritten by identify_siblings()
  561. * for Multi-Threading/Multi-Core capable cpu's
  562. */
  563. c->threads_per_core = c->cores_per_socket = c->num_log = 1;
  564. c->socket_id = -1;
  565. identify_siblings(c);
  566. #endif
  567. c->ppn = cpuid.field.ppn;
  568. c->number = cpuid.field.number;
  569. c->revision = cpuid.field.revision;
  570. c->model = cpuid.field.model;
  571. c->family = cpuid.field.family;
  572. c->archrev = cpuid.field.archrev;
  573. c->features = cpuid.field.features;
  574. status = ia64_pal_vm_summary(&vm1, &vm2);
  575. if (status == PAL_STATUS_SUCCESS) {
  576. impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
  577. phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
  578. }
  579. c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
  580. c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
  581. }
  582. void
  583. setup_per_cpu_areas (void)
  584. {
  585. /* start_kernel() requires this... */
  586. }
  587. /*
  588. * Calculate the max. cache line size.
  589. *
  590. * In addition, the minimum of the i-cache stride sizes is calculated for
  591. * "flush_icache_range()".
  592. */
  593. static void
  594. get_max_cacheline_size (void)
  595. {
  596. unsigned long line_size, max = 1;
  597. u64 l, levels, unique_caches;
  598. pal_cache_config_info_t cci;
  599. s64 status;
  600. status = ia64_pal_cache_summary(&levels, &unique_caches);
  601. if (status != 0) {
  602. printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
  603. __FUNCTION__, status);
  604. max = SMP_CACHE_BYTES;
  605. /* Safest setup for "flush_icache_range()" */
  606. ia64_i_cache_stride_shift = I_CACHE_STRIDE_SHIFT;
  607. goto out;
  608. }
  609. for (l = 0; l < levels; ++l) {
  610. status = ia64_pal_cache_config_info(l, /* cache_type (data_or_unified)= */ 2,
  611. &cci);
  612. if (status != 0) {
  613. printk(KERN_ERR
  614. "%s: ia64_pal_cache_config_info(l=%lu, 2) failed (status=%ld)\n",
  615. __FUNCTION__, l, status);
  616. max = SMP_CACHE_BYTES;
  617. /* The safest setup for "flush_icache_range()" */
  618. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  619. cci.pcci_unified = 1;
  620. }
  621. line_size = 1 << cci.pcci_line_size;
  622. if (line_size > max)
  623. max = line_size;
  624. if (!cci.pcci_unified) {
  625. status = ia64_pal_cache_config_info(l,
  626. /* cache_type (instruction)= */ 1,
  627. &cci);
  628. if (status != 0) {
  629. printk(KERN_ERR
  630. "%s: ia64_pal_cache_config_info(l=%lu, 1) failed (status=%ld)\n",
  631. __FUNCTION__, l, status);
  632. /* The safest setup for "flush_icache_range()" */
  633. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  634. }
  635. }
  636. if (cci.pcci_stride < ia64_i_cache_stride_shift)
  637. ia64_i_cache_stride_shift = cci.pcci_stride;
  638. }
  639. out:
  640. if (max > ia64_max_cacheline_size)
  641. ia64_max_cacheline_size = max;
  642. }
  643. /*
  644. * cpu_init() initializes state that is per-CPU. This function acts
  645. * as a 'CPU state barrier', nothing should get across.
  646. */
  647. void
  648. cpu_init (void)
  649. {
  650. extern void __devinit ia64_mmu_init (void *);
  651. unsigned long num_phys_stacked;
  652. pal_vm_info_2_u_t vmi;
  653. unsigned int max_ctx;
  654. struct cpuinfo_ia64 *cpu_info;
  655. void *cpu_data;
  656. cpu_data = per_cpu_init();
  657. /*
  658. * We set ar.k3 so that assembly code in MCA handler can compute
  659. * physical addresses of per cpu variables with a simple:
  660. * phys = ar.k3 + &per_cpu_var
  661. */
  662. ia64_set_kr(IA64_KR_PER_CPU_DATA,
  663. ia64_tpa(cpu_data) - (long) __per_cpu_start);
  664. get_max_cacheline_size();
  665. /*
  666. * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
  667. * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
  668. * depends on the data returned by identify_cpu(). We break the dependency by
  669. * accessing cpu_data() through the canonical per-CPU address.
  670. */
  671. cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(cpu_info) - __per_cpu_start);
  672. identify_cpu(cpu_info);
  673. #ifdef CONFIG_MCKINLEY
  674. {
  675. # define FEATURE_SET 16
  676. struct ia64_pal_retval iprv;
  677. if (cpu_info->family == 0x1f) {
  678. PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
  679. if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
  680. PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
  681. (iprv.v1 | 0x80), FEATURE_SET, 0);
  682. }
  683. }
  684. #endif
  685. /* Clear the stack memory reserved for pt_regs: */
  686. memset(ia64_task_regs(current), 0, sizeof(struct pt_regs));
  687. ia64_set_kr(IA64_KR_FPU_OWNER, 0);
  688. /*
  689. * Initialize the page-table base register to a global
  690. * directory with all zeroes. This ensure that we can handle
  691. * TLB-misses to user address-space even before we created the
  692. * first user address-space. This may happen, e.g., due to
  693. * aggressive use of lfetch.fault.
  694. */
  695. ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
  696. /*
  697. * Initialize default control register to defer speculative faults except
  698. * for those arising from TLB misses, which are not deferred. The
  699. * kernel MUST NOT depend on a particular setting of these bits (in other words,
  700. * the kernel must have recovery code for all speculative accesses). Turn on
  701. * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
  702. * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
  703. * be fine).
  704. */
  705. ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
  706. | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
  707. atomic_inc(&init_mm.mm_count);
  708. current->active_mm = &init_mm;
  709. if (current->mm)
  710. BUG();
  711. ia64_mmu_init(ia64_imva(cpu_data));
  712. ia64_mca_cpu_init(ia64_imva(cpu_data));
  713. #ifdef CONFIG_IA32_SUPPORT
  714. ia32_cpu_init();
  715. #endif
  716. /* Clear ITC to eliminiate sched_clock() overflows in human time. */
  717. ia64_set_itc(0);
  718. /* disable all local interrupt sources: */
  719. ia64_set_itv(1 << 16);
  720. ia64_set_lrr0(1 << 16);
  721. ia64_set_lrr1(1 << 16);
  722. ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
  723. ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
  724. /* clear TPR & XTP to enable all interrupt classes: */
  725. ia64_setreg(_IA64_REG_CR_TPR, 0);
  726. #ifdef CONFIG_SMP
  727. normal_xtp();
  728. #endif
  729. /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
  730. if (ia64_pal_vm_summary(NULL, &vmi) == 0)
  731. max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
  732. else {
  733. printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
  734. max_ctx = (1U << 15) - 1; /* use architected minimum */
  735. }
  736. while (max_ctx < ia64_ctx.max_ctx) {
  737. unsigned int old = ia64_ctx.max_ctx;
  738. if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
  739. break;
  740. }
  741. if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
  742. printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
  743. "stacked regs\n");
  744. num_phys_stacked = 96;
  745. }
  746. /* size of physical stacked register partition plus 8 bytes: */
  747. __get_cpu_var(ia64_phys_stacked_size_p8) = num_phys_stacked*8 + 8;
  748. platform_cpu_init();
  749. pm_idle = default_idle;
  750. }
  751. void
  752. check_bugs (void)
  753. {
  754. ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
  755. (unsigned long) __end___mckinley_e9_bundles);
  756. }