gadget.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427
  1. /**
  2. * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/delay.h>
  40. #include <linux/slab.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/pm_runtime.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/io.h>
  46. #include <linux/list.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/usb/ch9.h>
  49. #include <linux/usb/gadget.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  54. /**
  55. * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
  56. * @dwc: pointer to our context structure
  57. * @mode: the mode to set (J, K SE0 NAK, Force Enable)
  58. *
  59. * Caller should take care of locking. This function will
  60. * return 0 on success or -EINVAL if wrong Test Selector
  61. * is passed
  62. */
  63. int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
  64. {
  65. u32 reg;
  66. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  67. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  68. switch (mode) {
  69. case TEST_J:
  70. case TEST_K:
  71. case TEST_SE0_NAK:
  72. case TEST_PACKET:
  73. case TEST_FORCE_EN:
  74. reg |= mode << 1;
  75. break;
  76. default:
  77. return -EINVAL;
  78. }
  79. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  80. return 0;
  81. }
  82. /**
  83. * dwc3_gadget_set_link_state - Sets USB Link to a particular State
  84. * @dwc: pointer to our context structure
  85. * @state: the state to put link into
  86. *
  87. * Caller should take care of locking. This function will
  88. * return 0 on success or -EINVAL.
  89. */
  90. int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
  91. {
  92. int retries = 100;
  93. u32 reg;
  94. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  95. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  96. /* set requested state */
  97. reg |= DWC3_DCTL_ULSTCHNGREQ(state);
  98. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  99. /* wait for a change in DSTS */
  100. while (--retries) {
  101. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  102. /* in HS, means ON */
  103. if (DWC3_DSTS_USBLNKST(reg) == state)
  104. return 0;
  105. udelay(500);
  106. }
  107. dev_vdbg(dwc->dev, "link state change request timed out\n");
  108. return -ETIMEDOUT;
  109. }
  110. /**
  111. * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
  112. * @dwc: pointer to our context structure
  113. *
  114. * This function will a best effort FIFO allocation in order
  115. * to improve FIFO usage and throughput, while still allowing
  116. * us to enable as many endpoints as possible.
  117. *
  118. * Keep in mind that this operation will be highly dependent
  119. * on the configured size for RAM1 - which contains TxFifo -,
  120. * the amount of endpoints enabled on coreConsultant tool, and
  121. * the width of the Master Bus.
  122. *
  123. * In the ideal world, we would always be able to satisfy the
  124. * following equation:
  125. *
  126. * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
  127. * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
  128. *
  129. * Unfortunately, due to many variables that's not always the case.
  130. */
  131. int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
  132. {
  133. int last_fifo_depth = 0;
  134. int ram1_depth;
  135. int fifo_size;
  136. int mdwidth;
  137. int num;
  138. if (!dwc->needs_fifo_resize)
  139. return 0;
  140. ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
  141. mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
  142. /* MDWIDTH is represented in bits, we need it in bytes */
  143. mdwidth >>= 3;
  144. /*
  145. * FIXME For now we will only allocate 1 wMaxPacketSize space
  146. * for each enabled endpoint, later patches will come to
  147. * improve this algorithm so that we better use the internal
  148. * FIFO space
  149. */
  150. for (num = 0; num < DWC3_ENDPOINTS_NUM; num++) {
  151. struct dwc3_ep *dep = dwc->eps[num];
  152. int fifo_number = dep->number >> 1;
  153. int tmp;
  154. if (!(dep->number & 1))
  155. continue;
  156. if (!(dep->flags & DWC3_EP_ENABLED))
  157. continue;
  158. tmp = dep->endpoint.maxpacket;
  159. tmp += mdwidth;
  160. tmp += mdwidth;
  161. fifo_size = DIV_ROUND_UP(tmp, mdwidth);
  162. fifo_size |= (last_fifo_depth << 16);
  163. dev_vdbg(dwc->dev, "%s: Fifo Addr %04x Size %d\n",
  164. dep->name, last_fifo_depth, fifo_size & 0xffff);
  165. dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(fifo_number),
  166. fifo_size);
  167. last_fifo_depth += (fifo_size & 0xffff);
  168. }
  169. return 0;
  170. }
  171. void dwc3_map_buffer_to_dma(struct dwc3_request *req)
  172. {
  173. struct dwc3 *dwc = req->dep->dwc;
  174. if (req->request.length == 0) {
  175. /* req->request.dma = dwc->setup_buf_addr; */
  176. return;
  177. }
  178. if (req->request.num_sgs) {
  179. int mapped;
  180. mapped = dma_map_sg(dwc->dev, req->request.sg,
  181. req->request.num_sgs,
  182. req->direction ? DMA_TO_DEVICE
  183. : DMA_FROM_DEVICE);
  184. if (mapped < 0) {
  185. dev_err(dwc->dev, "failed to map SGs\n");
  186. return;
  187. }
  188. req->request.num_mapped_sgs = mapped;
  189. return;
  190. }
  191. if (req->request.dma == DMA_ADDR_INVALID) {
  192. req->request.dma = dma_map_single(dwc->dev, req->request.buf,
  193. req->request.length, req->direction
  194. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  195. req->mapped = true;
  196. }
  197. }
  198. void dwc3_unmap_buffer_from_dma(struct dwc3_request *req)
  199. {
  200. struct dwc3 *dwc = req->dep->dwc;
  201. if (req->request.length == 0) {
  202. req->request.dma = DMA_ADDR_INVALID;
  203. return;
  204. }
  205. if (req->request.num_mapped_sgs) {
  206. req->request.dma = DMA_ADDR_INVALID;
  207. dma_unmap_sg(dwc->dev, req->request.sg,
  208. req->request.num_mapped_sgs,
  209. req->direction ? DMA_TO_DEVICE
  210. : DMA_FROM_DEVICE);
  211. req->request.num_mapped_sgs = 0;
  212. return;
  213. }
  214. if (req->mapped) {
  215. dma_unmap_single(dwc->dev, req->request.dma,
  216. req->request.length, req->direction
  217. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  218. req->mapped = 0;
  219. req->request.dma = DMA_ADDR_INVALID;
  220. }
  221. }
  222. void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
  223. int status)
  224. {
  225. struct dwc3 *dwc = dep->dwc;
  226. if (req->queued) {
  227. if (req->request.num_mapped_sgs)
  228. dep->busy_slot += req->request.num_mapped_sgs;
  229. else
  230. dep->busy_slot++;
  231. /*
  232. * Skip LINK TRB. We can't use req->trb and check for
  233. * DWC3_TRBCTL_LINK_TRB because it points the TRB we just
  234. * completed (not the LINK TRB).
  235. */
  236. if (((dep->busy_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  237. usb_endpoint_xfer_isoc(dep->desc))
  238. dep->busy_slot++;
  239. }
  240. list_del(&req->list);
  241. req->trb = NULL;
  242. if (req->request.status == -EINPROGRESS)
  243. req->request.status = status;
  244. dwc3_unmap_buffer_from_dma(req);
  245. dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
  246. req, dep->name, req->request.actual,
  247. req->request.length, status);
  248. spin_unlock(&dwc->lock);
  249. req->request.complete(&req->dep->endpoint, &req->request);
  250. spin_lock(&dwc->lock);
  251. }
  252. static const char *dwc3_gadget_ep_cmd_string(u8 cmd)
  253. {
  254. switch (cmd) {
  255. case DWC3_DEPCMD_DEPSTARTCFG:
  256. return "Start New Configuration";
  257. case DWC3_DEPCMD_ENDTRANSFER:
  258. return "End Transfer";
  259. case DWC3_DEPCMD_UPDATETRANSFER:
  260. return "Update Transfer";
  261. case DWC3_DEPCMD_STARTTRANSFER:
  262. return "Start Transfer";
  263. case DWC3_DEPCMD_CLEARSTALL:
  264. return "Clear Stall";
  265. case DWC3_DEPCMD_SETSTALL:
  266. return "Set Stall";
  267. case DWC3_DEPCMD_GETSEQNUMBER:
  268. return "Get Data Sequence Number";
  269. case DWC3_DEPCMD_SETTRANSFRESOURCE:
  270. return "Set Endpoint Transfer Resource";
  271. case DWC3_DEPCMD_SETEPCONFIG:
  272. return "Set Endpoint Configuration";
  273. default:
  274. return "UNKNOWN command";
  275. }
  276. }
  277. int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
  278. unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
  279. {
  280. struct dwc3_ep *dep = dwc->eps[ep];
  281. u32 timeout = 500;
  282. u32 reg;
  283. dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n",
  284. dep->name,
  285. dwc3_gadget_ep_cmd_string(cmd), params->param0,
  286. params->param1, params->param2);
  287. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
  288. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
  289. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
  290. dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
  291. do {
  292. reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
  293. if (!(reg & DWC3_DEPCMD_CMDACT)) {
  294. dev_vdbg(dwc->dev, "Command Complete --> %d\n",
  295. DWC3_DEPCMD_STATUS(reg));
  296. return 0;
  297. }
  298. /*
  299. * We can't sleep here, because it is also called from
  300. * interrupt context.
  301. */
  302. timeout--;
  303. if (!timeout)
  304. return -ETIMEDOUT;
  305. udelay(1);
  306. } while (1);
  307. }
  308. static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
  309. struct dwc3_trb_hw *trb)
  310. {
  311. u32 offset = (char *) trb - (char *) dep->trb_pool;
  312. return dep->trb_pool_dma + offset;
  313. }
  314. static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
  315. {
  316. struct dwc3 *dwc = dep->dwc;
  317. if (dep->trb_pool)
  318. return 0;
  319. if (dep->number == 0 || dep->number == 1)
  320. return 0;
  321. dep->trb_pool = dma_alloc_coherent(dwc->dev,
  322. sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  323. &dep->trb_pool_dma, GFP_KERNEL);
  324. if (!dep->trb_pool) {
  325. dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
  326. dep->name);
  327. return -ENOMEM;
  328. }
  329. return 0;
  330. }
  331. static void dwc3_free_trb_pool(struct dwc3_ep *dep)
  332. {
  333. struct dwc3 *dwc = dep->dwc;
  334. dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  335. dep->trb_pool, dep->trb_pool_dma);
  336. dep->trb_pool = NULL;
  337. dep->trb_pool_dma = 0;
  338. }
  339. static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
  340. {
  341. struct dwc3_gadget_ep_cmd_params params;
  342. u32 cmd;
  343. memset(&params, 0x00, sizeof(params));
  344. if (dep->number != 1) {
  345. cmd = DWC3_DEPCMD_DEPSTARTCFG;
  346. /* XferRscIdx == 0 for ep0 and 2 for the remaining */
  347. if (dep->number > 1) {
  348. if (dwc->start_config_issued)
  349. return 0;
  350. dwc->start_config_issued = true;
  351. cmd |= DWC3_DEPCMD_PARAM(2);
  352. }
  353. return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
  354. }
  355. return 0;
  356. }
  357. static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
  358. const struct usb_endpoint_descriptor *desc,
  359. const struct usb_ss_ep_comp_descriptor *comp_desc)
  360. {
  361. struct dwc3_gadget_ep_cmd_params params;
  362. memset(&params, 0x00, sizeof(params));
  363. params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
  364. | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc))
  365. | DWC3_DEPCFG_BURST_SIZE(dep->endpoint.maxburst);
  366. params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
  367. | DWC3_DEPCFG_XFER_NOT_READY_EN;
  368. if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
  369. params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
  370. | DWC3_DEPCFG_STREAM_EVENT_EN;
  371. dep->stream_capable = true;
  372. }
  373. if (usb_endpoint_xfer_isoc(desc))
  374. params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
  375. /*
  376. * We are doing 1:1 mapping for endpoints, meaning
  377. * Physical Endpoints 2 maps to Logical Endpoint 2 and
  378. * so on. We consider the direction bit as part of the physical
  379. * endpoint number. So USB endpoint 0x81 is 0x03.
  380. */
  381. params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
  382. /*
  383. * We must use the lower 16 TX FIFOs even though
  384. * HW might have more
  385. */
  386. if (dep->direction)
  387. params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
  388. if (desc->bInterval) {
  389. params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
  390. dep->interval = 1 << (desc->bInterval - 1);
  391. }
  392. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  393. DWC3_DEPCMD_SETEPCONFIG, &params);
  394. }
  395. static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
  396. {
  397. struct dwc3_gadget_ep_cmd_params params;
  398. memset(&params, 0x00, sizeof(params));
  399. params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
  400. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  401. DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
  402. }
  403. /**
  404. * __dwc3_gadget_ep_enable - Initializes a HW endpoint
  405. * @dep: endpoint to be initialized
  406. * @desc: USB Endpoint Descriptor
  407. *
  408. * Caller should take care of locking
  409. */
  410. static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
  411. const struct usb_endpoint_descriptor *desc,
  412. const struct usb_ss_ep_comp_descriptor *comp_desc)
  413. {
  414. struct dwc3 *dwc = dep->dwc;
  415. u32 reg;
  416. int ret = -ENOMEM;
  417. if (!(dep->flags & DWC3_EP_ENABLED)) {
  418. ret = dwc3_gadget_start_config(dwc, dep);
  419. if (ret)
  420. return ret;
  421. }
  422. ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc);
  423. if (ret)
  424. return ret;
  425. if (!(dep->flags & DWC3_EP_ENABLED)) {
  426. struct dwc3_trb_hw *trb_st_hw;
  427. struct dwc3_trb_hw *trb_link_hw;
  428. struct dwc3_trb trb_link;
  429. ret = dwc3_gadget_set_xfer_resource(dwc, dep);
  430. if (ret)
  431. return ret;
  432. dep->desc = desc;
  433. dep->comp_desc = comp_desc;
  434. dep->type = usb_endpoint_type(desc);
  435. dep->flags |= DWC3_EP_ENABLED;
  436. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  437. reg |= DWC3_DALEPENA_EP(dep->number);
  438. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  439. if (!usb_endpoint_xfer_isoc(desc))
  440. return 0;
  441. memset(&trb_link, 0, sizeof(trb_link));
  442. /* Link TRB for ISOC. The HWO but is never reset */
  443. trb_st_hw = &dep->trb_pool[0];
  444. trb_link.bplh = dwc3_trb_dma_offset(dep, trb_st_hw);
  445. trb_link.trbctl = DWC3_TRBCTL_LINK_TRB;
  446. trb_link.hwo = true;
  447. trb_link_hw = &dep->trb_pool[DWC3_TRB_NUM - 1];
  448. dwc3_trb_to_hw(&trb_link, trb_link_hw);
  449. }
  450. return 0;
  451. }
  452. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum);
  453. static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
  454. {
  455. struct dwc3_request *req;
  456. if (!list_empty(&dep->req_queued))
  457. dwc3_stop_active_transfer(dwc, dep->number);
  458. while (!list_empty(&dep->request_list)) {
  459. req = next_request(&dep->request_list);
  460. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  461. }
  462. }
  463. /**
  464. * __dwc3_gadget_ep_disable - Disables a HW endpoint
  465. * @dep: the endpoint to disable
  466. *
  467. * This function also removes requests which are currently processed ny the
  468. * hardware and those which are not yet scheduled.
  469. * Caller should take care of locking.
  470. */
  471. static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
  472. {
  473. struct dwc3 *dwc = dep->dwc;
  474. u32 reg;
  475. dwc3_remove_requests(dwc, dep);
  476. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  477. reg &= ~DWC3_DALEPENA_EP(dep->number);
  478. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  479. dep->stream_capable = false;
  480. dep->desc = NULL;
  481. dep->comp_desc = NULL;
  482. dep->type = 0;
  483. dep->flags = 0;
  484. return 0;
  485. }
  486. /* -------------------------------------------------------------------------- */
  487. static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
  488. const struct usb_endpoint_descriptor *desc)
  489. {
  490. return -EINVAL;
  491. }
  492. static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
  493. {
  494. return -EINVAL;
  495. }
  496. /* -------------------------------------------------------------------------- */
  497. static int dwc3_gadget_ep_enable(struct usb_ep *ep,
  498. const struct usb_endpoint_descriptor *desc)
  499. {
  500. struct dwc3_ep *dep;
  501. struct dwc3 *dwc;
  502. unsigned long flags;
  503. int ret;
  504. if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  505. pr_debug("dwc3: invalid parameters\n");
  506. return -EINVAL;
  507. }
  508. if (!desc->wMaxPacketSize) {
  509. pr_debug("dwc3: missing wMaxPacketSize\n");
  510. return -EINVAL;
  511. }
  512. dep = to_dwc3_ep(ep);
  513. dwc = dep->dwc;
  514. switch (usb_endpoint_type(desc)) {
  515. case USB_ENDPOINT_XFER_CONTROL:
  516. strncat(dep->name, "-control", sizeof(dep->name));
  517. break;
  518. case USB_ENDPOINT_XFER_ISOC:
  519. strncat(dep->name, "-isoc", sizeof(dep->name));
  520. break;
  521. case USB_ENDPOINT_XFER_BULK:
  522. strncat(dep->name, "-bulk", sizeof(dep->name));
  523. break;
  524. case USB_ENDPOINT_XFER_INT:
  525. strncat(dep->name, "-int", sizeof(dep->name));
  526. break;
  527. default:
  528. dev_err(dwc->dev, "invalid endpoint transfer type\n");
  529. }
  530. if (dep->flags & DWC3_EP_ENABLED) {
  531. dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
  532. dep->name);
  533. return 0;
  534. }
  535. dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
  536. spin_lock_irqsave(&dwc->lock, flags);
  537. ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc);
  538. spin_unlock_irqrestore(&dwc->lock, flags);
  539. return ret;
  540. }
  541. static int dwc3_gadget_ep_disable(struct usb_ep *ep)
  542. {
  543. struct dwc3_ep *dep;
  544. struct dwc3 *dwc;
  545. unsigned long flags;
  546. int ret;
  547. if (!ep) {
  548. pr_debug("dwc3: invalid parameters\n");
  549. return -EINVAL;
  550. }
  551. dep = to_dwc3_ep(ep);
  552. dwc = dep->dwc;
  553. if (!(dep->flags & DWC3_EP_ENABLED)) {
  554. dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
  555. dep->name);
  556. return 0;
  557. }
  558. snprintf(dep->name, sizeof(dep->name), "ep%d%s",
  559. dep->number >> 1,
  560. (dep->number & 1) ? "in" : "out");
  561. spin_lock_irqsave(&dwc->lock, flags);
  562. ret = __dwc3_gadget_ep_disable(dep);
  563. spin_unlock_irqrestore(&dwc->lock, flags);
  564. return ret;
  565. }
  566. static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
  567. gfp_t gfp_flags)
  568. {
  569. struct dwc3_request *req;
  570. struct dwc3_ep *dep = to_dwc3_ep(ep);
  571. struct dwc3 *dwc = dep->dwc;
  572. req = kzalloc(sizeof(*req), gfp_flags);
  573. if (!req) {
  574. dev_err(dwc->dev, "not enough memory\n");
  575. return NULL;
  576. }
  577. req->epnum = dep->number;
  578. req->dep = dep;
  579. req->request.dma = DMA_ADDR_INVALID;
  580. return &req->request;
  581. }
  582. static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
  583. struct usb_request *request)
  584. {
  585. struct dwc3_request *req = to_dwc3_request(request);
  586. kfree(req);
  587. }
  588. /**
  589. * dwc3_prepare_one_trb - setup one TRB from one request
  590. * @dep: endpoint for which this request is prepared
  591. * @req: dwc3_request pointer
  592. */
  593. static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
  594. struct dwc3_request *req, dma_addr_t dma,
  595. unsigned length, unsigned last, unsigned chain)
  596. {
  597. struct dwc3 *dwc = dep->dwc;
  598. struct dwc3_trb_hw *trb_hw;
  599. struct dwc3_trb trb;
  600. unsigned int cur_slot;
  601. dev_vdbg(dwc->dev, "%s: req %p dma %08llx length %d%s%s\n",
  602. dep->name, req, (unsigned long long) dma,
  603. length, last ? " last" : "",
  604. chain ? " chain" : "");
  605. trb_hw = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
  606. cur_slot = dep->free_slot;
  607. dep->free_slot++;
  608. /* Skip the LINK-TRB on ISOC */
  609. if (((cur_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  610. usb_endpoint_xfer_isoc(dep->desc))
  611. return;
  612. memset(&trb, 0, sizeof(trb));
  613. if (!req->trb) {
  614. dwc3_gadget_move_request_queued(req);
  615. req->trb = trb_hw;
  616. req->trb_dma = dwc3_trb_dma_offset(dep, trb_hw);
  617. }
  618. if (usb_endpoint_xfer_isoc(dep->desc)) {
  619. trb.isp_imi = true;
  620. trb.csp = true;
  621. } else {
  622. trb.chn = chain;
  623. trb.lst = last;
  624. }
  625. if (usb_endpoint_xfer_bulk(dep->desc) && dep->stream_capable)
  626. trb.sid_sofn = req->request.stream_id;
  627. switch (usb_endpoint_type(dep->desc)) {
  628. case USB_ENDPOINT_XFER_CONTROL:
  629. trb.trbctl = DWC3_TRBCTL_CONTROL_SETUP;
  630. break;
  631. case USB_ENDPOINT_XFER_ISOC:
  632. trb.trbctl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
  633. /* IOC every DWC3_TRB_NUM / 4 so we can refill */
  634. if (!(cur_slot % (DWC3_TRB_NUM / 4)))
  635. trb.ioc = last;
  636. break;
  637. case USB_ENDPOINT_XFER_BULK:
  638. case USB_ENDPOINT_XFER_INT:
  639. trb.trbctl = DWC3_TRBCTL_NORMAL;
  640. break;
  641. default:
  642. /*
  643. * This is only possible with faulty memory because we
  644. * checked it already :)
  645. */
  646. BUG();
  647. }
  648. trb.length = length;
  649. trb.bplh = dma;
  650. trb.hwo = true;
  651. dwc3_trb_to_hw(&trb, trb_hw);
  652. }
  653. /*
  654. * dwc3_prepare_trbs - setup TRBs from requests
  655. * @dep: endpoint for which requests are being prepared
  656. * @starting: true if the endpoint is idle and no requests are queued.
  657. *
  658. * The functions goes through the requests list and setups TRBs for the
  659. * transfers. The functions returns once there are not more TRBs available or
  660. * it run out of requests.
  661. */
  662. static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
  663. {
  664. struct dwc3_request *req, *n;
  665. u32 trbs_left;
  666. unsigned int last_one = 0;
  667. BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
  668. /* the first request must not be queued */
  669. trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
  670. /*
  671. * if busy & slot are equal than it is either full or empty. If we are
  672. * starting to proceed requests then we are empty. Otherwise we ar
  673. * full and don't do anything
  674. */
  675. if (!trbs_left) {
  676. if (!starting)
  677. return;
  678. trbs_left = DWC3_TRB_NUM;
  679. /*
  680. * In case we start from scratch, we queue the ISOC requests
  681. * starting from slot 1. This is done because we use ring
  682. * buffer and have no LST bit to stop us. Instead, we place
  683. * IOC bit TRB_NUM/4. We try to avoid to having an interrupt
  684. * after the first request so we start at slot 1 and have
  685. * 7 requests proceed before we hit the first IOC.
  686. * Other transfer types don't use the ring buffer and are
  687. * processed from the first TRB until the last one. Since we
  688. * don't wrap around we have to start at the beginning.
  689. */
  690. if (usb_endpoint_xfer_isoc(dep->desc)) {
  691. dep->busy_slot = 1;
  692. dep->free_slot = 1;
  693. } else {
  694. dep->busy_slot = 0;
  695. dep->free_slot = 0;
  696. }
  697. }
  698. /* The last TRB is a link TRB, not used for xfer */
  699. if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->desc))
  700. return;
  701. list_for_each_entry_safe(req, n, &dep->request_list, list) {
  702. unsigned length;
  703. dma_addr_t dma;
  704. if (req->request.num_mapped_sgs > 0) {
  705. struct usb_request *request = &req->request;
  706. struct scatterlist *sg = request->sg;
  707. struct scatterlist *s;
  708. int i;
  709. for_each_sg(sg, s, request->num_mapped_sgs, i) {
  710. unsigned chain = true;
  711. length = sg_dma_len(s);
  712. dma = sg_dma_address(s);
  713. if (i == (request->num_mapped_sgs - 1)
  714. || sg_is_last(s)) {
  715. last_one = true;
  716. chain = false;
  717. }
  718. trbs_left--;
  719. if (!trbs_left)
  720. last_one = true;
  721. if (last_one)
  722. chain = false;
  723. dwc3_prepare_one_trb(dep, req, dma, length,
  724. last_one, chain);
  725. if (last_one)
  726. break;
  727. }
  728. } else {
  729. dma = req->request.dma;
  730. length = req->request.length;
  731. trbs_left--;
  732. if (!trbs_left)
  733. last_one = 1;
  734. /* Is this the last request? */
  735. if (list_is_last(&req->list, &dep->request_list))
  736. last_one = 1;
  737. dwc3_prepare_one_trb(dep, req, dma, length,
  738. last_one, false);
  739. if (last_one)
  740. break;
  741. }
  742. }
  743. }
  744. static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
  745. int start_new)
  746. {
  747. struct dwc3_gadget_ep_cmd_params params;
  748. struct dwc3_request *req;
  749. struct dwc3 *dwc = dep->dwc;
  750. int ret;
  751. u32 cmd;
  752. if (start_new && (dep->flags & DWC3_EP_BUSY)) {
  753. dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
  754. return -EBUSY;
  755. }
  756. dep->flags &= ~DWC3_EP_PENDING_REQUEST;
  757. /*
  758. * If we are getting here after a short-out-packet we don't enqueue any
  759. * new requests as we try to set the IOC bit only on the last request.
  760. */
  761. if (start_new) {
  762. if (list_empty(&dep->req_queued))
  763. dwc3_prepare_trbs(dep, start_new);
  764. /* req points to the first request which will be sent */
  765. req = next_request(&dep->req_queued);
  766. } else {
  767. dwc3_prepare_trbs(dep, start_new);
  768. /*
  769. * req points to the first request where HWO changed
  770. * from 0 to 1
  771. */
  772. req = next_request(&dep->req_queued);
  773. }
  774. if (!req) {
  775. dep->flags |= DWC3_EP_PENDING_REQUEST;
  776. return 0;
  777. }
  778. memset(&params, 0, sizeof(params));
  779. params.param0 = upper_32_bits(req->trb_dma);
  780. params.param1 = lower_32_bits(req->trb_dma);
  781. if (start_new)
  782. cmd = DWC3_DEPCMD_STARTTRANSFER;
  783. else
  784. cmd = DWC3_DEPCMD_UPDATETRANSFER;
  785. cmd |= DWC3_DEPCMD_PARAM(cmd_param);
  786. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  787. if (ret < 0) {
  788. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  789. /*
  790. * FIXME we need to iterate over the list of requests
  791. * here and stop, unmap, free and del each of the linked
  792. * requests instead of we do now.
  793. */
  794. dwc3_unmap_buffer_from_dma(req);
  795. list_del(&req->list);
  796. return ret;
  797. }
  798. dep->flags |= DWC3_EP_BUSY;
  799. dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
  800. dep->number);
  801. WARN_ON_ONCE(!dep->res_trans_idx);
  802. return 0;
  803. }
  804. static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
  805. {
  806. req->request.actual = 0;
  807. req->request.status = -EINPROGRESS;
  808. req->direction = dep->direction;
  809. req->epnum = dep->number;
  810. /*
  811. * We only add to our list of requests now and
  812. * start consuming the list once we get XferNotReady
  813. * IRQ.
  814. *
  815. * That way, we avoid doing anything that we don't need
  816. * to do now and defer it until the point we receive a
  817. * particular token from the Host side.
  818. *
  819. * This will also avoid Host cancelling URBs due to too
  820. * many NACKs.
  821. */
  822. dwc3_map_buffer_to_dma(req);
  823. list_add_tail(&req->list, &dep->request_list);
  824. /*
  825. * There is one special case: XferNotReady with
  826. * empty list of requests. We need to kick the
  827. * transfer here in that situation, otherwise
  828. * we will be NAKing forever.
  829. *
  830. * If we get XferNotReady before gadget driver
  831. * has a chance to queue a request, we will ACK
  832. * the IRQ but won't be able to receive the data
  833. * until the next request is queued. The following
  834. * code is handling exactly that.
  835. */
  836. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  837. int ret;
  838. int start_trans;
  839. start_trans = 1;
  840. if (usb_endpoint_xfer_isoc(dep->desc) &&
  841. dep->flags & DWC3_EP_BUSY)
  842. start_trans = 0;
  843. ret = __dwc3_gadget_kick_transfer(dep, 0, start_trans);
  844. if (ret && ret != -EBUSY) {
  845. struct dwc3 *dwc = dep->dwc;
  846. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  847. dep->name);
  848. }
  849. };
  850. return 0;
  851. }
  852. static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
  853. gfp_t gfp_flags)
  854. {
  855. struct dwc3_request *req = to_dwc3_request(request);
  856. struct dwc3_ep *dep = to_dwc3_ep(ep);
  857. struct dwc3 *dwc = dep->dwc;
  858. unsigned long flags;
  859. int ret;
  860. if (!dep->desc) {
  861. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  862. request, ep->name);
  863. return -ESHUTDOWN;
  864. }
  865. dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
  866. request, ep->name, request->length);
  867. spin_lock_irqsave(&dwc->lock, flags);
  868. ret = __dwc3_gadget_ep_queue(dep, req);
  869. spin_unlock_irqrestore(&dwc->lock, flags);
  870. return ret;
  871. }
  872. static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
  873. struct usb_request *request)
  874. {
  875. struct dwc3_request *req = to_dwc3_request(request);
  876. struct dwc3_request *r = NULL;
  877. struct dwc3_ep *dep = to_dwc3_ep(ep);
  878. struct dwc3 *dwc = dep->dwc;
  879. unsigned long flags;
  880. int ret = 0;
  881. spin_lock_irqsave(&dwc->lock, flags);
  882. list_for_each_entry(r, &dep->request_list, list) {
  883. if (r == req)
  884. break;
  885. }
  886. if (r != req) {
  887. list_for_each_entry(r, &dep->req_queued, list) {
  888. if (r == req)
  889. break;
  890. }
  891. if (r == req) {
  892. /* wait until it is processed */
  893. dwc3_stop_active_transfer(dwc, dep->number);
  894. goto out0;
  895. }
  896. dev_err(dwc->dev, "request %p was not queued to %s\n",
  897. request, ep->name);
  898. ret = -EINVAL;
  899. goto out0;
  900. }
  901. /* giveback the request */
  902. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  903. out0:
  904. spin_unlock_irqrestore(&dwc->lock, flags);
  905. return ret;
  906. }
  907. int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value)
  908. {
  909. struct dwc3_gadget_ep_cmd_params params;
  910. struct dwc3 *dwc = dep->dwc;
  911. int ret;
  912. memset(&params, 0x00, sizeof(params));
  913. if (value) {
  914. if (dep->number == 0 || dep->number == 1) {
  915. /*
  916. * Whenever EP0 is stalled, we will restart
  917. * the state machine, thus moving back to
  918. * Setup Phase
  919. */
  920. dwc->ep0state = EP0_SETUP_PHASE;
  921. }
  922. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  923. DWC3_DEPCMD_SETSTALL, &params);
  924. if (ret)
  925. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  926. value ? "set" : "clear",
  927. dep->name);
  928. else
  929. dep->flags |= DWC3_EP_STALL;
  930. } else {
  931. if (dep->flags & DWC3_EP_WEDGE)
  932. return 0;
  933. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  934. DWC3_DEPCMD_CLEARSTALL, &params);
  935. if (ret)
  936. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  937. value ? "set" : "clear",
  938. dep->name);
  939. else
  940. dep->flags &= ~DWC3_EP_STALL;
  941. }
  942. return ret;
  943. }
  944. static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
  945. {
  946. struct dwc3_ep *dep = to_dwc3_ep(ep);
  947. struct dwc3 *dwc = dep->dwc;
  948. unsigned long flags;
  949. int ret;
  950. spin_lock_irqsave(&dwc->lock, flags);
  951. if (usb_endpoint_xfer_isoc(dep->desc)) {
  952. dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
  953. ret = -EINVAL;
  954. goto out;
  955. }
  956. ret = __dwc3_gadget_ep_set_halt(dep, value);
  957. out:
  958. spin_unlock_irqrestore(&dwc->lock, flags);
  959. return ret;
  960. }
  961. static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
  962. {
  963. struct dwc3_ep *dep = to_dwc3_ep(ep);
  964. dep->flags |= DWC3_EP_WEDGE;
  965. return dwc3_gadget_ep_set_halt(ep, 1);
  966. }
  967. /* -------------------------------------------------------------------------- */
  968. static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
  969. .bLength = USB_DT_ENDPOINT_SIZE,
  970. .bDescriptorType = USB_DT_ENDPOINT,
  971. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  972. };
  973. static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
  974. .enable = dwc3_gadget_ep0_enable,
  975. .disable = dwc3_gadget_ep0_disable,
  976. .alloc_request = dwc3_gadget_ep_alloc_request,
  977. .free_request = dwc3_gadget_ep_free_request,
  978. .queue = dwc3_gadget_ep0_queue,
  979. .dequeue = dwc3_gadget_ep_dequeue,
  980. .set_halt = dwc3_gadget_ep_set_halt,
  981. .set_wedge = dwc3_gadget_ep_set_wedge,
  982. };
  983. static const struct usb_ep_ops dwc3_gadget_ep_ops = {
  984. .enable = dwc3_gadget_ep_enable,
  985. .disable = dwc3_gadget_ep_disable,
  986. .alloc_request = dwc3_gadget_ep_alloc_request,
  987. .free_request = dwc3_gadget_ep_free_request,
  988. .queue = dwc3_gadget_ep_queue,
  989. .dequeue = dwc3_gadget_ep_dequeue,
  990. .set_halt = dwc3_gadget_ep_set_halt,
  991. .set_wedge = dwc3_gadget_ep_set_wedge,
  992. };
  993. /* -------------------------------------------------------------------------- */
  994. static int dwc3_gadget_get_frame(struct usb_gadget *g)
  995. {
  996. struct dwc3 *dwc = gadget_to_dwc(g);
  997. u32 reg;
  998. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  999. return DWC3_DSTS_SOFFN(reg);
  1000. }
  1001. static int dwc3_gadget_wakeup(struct usb_gadget *g)
  1002. {
  1003. struct dwc3 *dwc = gadget_to_dwc(g);
  1004. unsigned long timeout;
  1005. unsigned long flags;
  1006. u32 reg;
  1007. int ret = 0;
  1008. u8 link_state;
  1009. u8 speed;
  1010. spin_lock_irqsave(&dwc->lock, flags);
  1011. /*
  1012. * According to the Databook Remote wakeup request should
  1013. * be issued only when the device is in early suspend state.
  1014. *
  1015. * We can check that via USB Link State bits in DSTS register.
  1016. */
  1017. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1018. speed = reg & DWC3_DSTS_CONNECTSPD;
  1019. if (speed == DWC3_DSTS_SUPERSPEED) {
  1020. dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
  1021. ret = -EINVAL;
  1022. goto out;
  1023. }
  1024. link_state = DWC3_DSTS_USBLNKST(reg);
  1025. switch (link_state) {
  1026. case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
  1027. case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
  1028. break;
  1029. default:
  1030. dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
  1031. link_state);
  1032. ret = -EINVAL;
  1033. goto out;
  1034. }
  1035. ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
  1036. if (ret < 0) {
  1037. dev_err(dwc->dev, "failed to put link in Recovery\n");
  1038. goto out;
  1039. }
  1040. /* write zeroes to Link Change Request */
  1041. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  1042. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1043. /* pool until Link State change to ON */
  1044. timeout = jiffies + msecs_to_jiffies(100);
  1045. while (!(time_after(jiffies, timeout))) {
  1046. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1047. /* in HS, means ON */
  1048. if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
  1049. break;
  1050. }
  1051. if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
  1052. dev_err(dwc->dev, "failed to send remote wakeup\n");
  1053. ret = -EINVAL;
  1054. }
  1055. out:
  1056. spin_unlock_irqrestore(&dwc->lock, flags);
  1057. return ret;
  1058. }
  1059. static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
  1060. int is_selfpowered)
  1061. {
  1062. struct dwc3 *dwc = gadget_to_dwc(g);
  1063. dwc->is_selfpowered = !!is_selfpowered;
  1064. return 0;
  1065. }
  1066. static void dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on)
  1067. {
  1068. u32 reg;
  1069. u32 timeout = 500;
  1070. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1071. if (is_on) {
  1072. reg &= ~DWC3_DCTL_TRGTULST_MASK;
  1073. reg |= (DWC3_DCTL_RUN_STOP
  1074. | DWC3_DCTL_TRGTULST_RX_DET);
  1075. } else {
  1076. reg &= ~DWC3_DCTL_RUN_STOP;
  1077. }
  1078. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1079. do {
  1080. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1081. if (is_on) {
  1082. if (!(reg & DWC3_DSTS_DEVCTRLHLT))
  1083. break;
  1084. } else {
  1085. if (reg & DWC3_DSTS_DEVCTRLHLT)
  1086. break;
  1087. }
  1088. timeout--;
  1089. if (!timeout)
  1090. break;
  1091. udelay(1);
  1092. } while (1);
  1093. dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
  1094. dwc->gadget_driver
  1095. ? dwc->gadget_driver->function : "no-function",
  1096. is_on ? "connect" : "disconnect");
  1097. }
  1098. static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
  1099. {
  1100. struct dwc3 *dwc = gadget_to_dwc(g);
  1101. unsigned long flags;
  1102. is_on = !!is_on;
  1103. spin_lock_irqsave(&dwc->lock, flags);
  1104. dwc3_gadget_run_stop(dwc, is_on);
  1105. spin_unlock_irqrestore(&dwc->lock, flags);
  1106. return 0;
  1107. }
  1108. static int dwc3_gadget_start(struct usb_gadget *g,
  1109. struct usb_gadget_driver *driver)
  1110. {
  1111. struct dwc3 *dwc = gadget_to_dwc(g);
  1112. struct dwc3_ep *dep;
  1113. unsigned long flags;
  1114. int ret = 0;
  1115. u32 reg;
  1116. spin_lock_irqsave(&dwc->lock, flags);
  1117. if (dwc->gadget_driver) {
  1118. dev_err(dwc->dev, "%s is already bound to %s\n",
  1119. dwc->gadget.name,
  1120. dwc->gadget_driver->driver.name);
  1121. ret = -EBUSY;
  1122. goto err0;
  1123. }
  1124. dwc->gadget_driver = driver;
  1125. dwc->gadget.dev.driver = &driver->driver;
  1126. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1127. reg &= ~(DWC3_DCFG_SPEED_MASK);
  1128. reg |= dwc->maximum_speed;
  1129. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1130. dwc->start_config_issued = false;
  1131. /* Start with SuperSpeed Default */
  1132. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1133. dep = dwc->eps[0];
  1134. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1135. if (ret) {
  1136. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1137. goto err0;
  1138. }
  1139. dep = dwc->eps[1];
  1140. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1141. if (ret) {
  1142. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1143. goto err1;
  1144. }
  1145. /* begin to receive SETUP packets */
  1146. dwc->ep0state = EP0_SETUP_PHASE;
  1147. dwc3_ep0_out_start(dwc);
  1148. spin_unlock_irqrestore(&dwc->lock, flags);
  1149. return 0;
  1150. err1:
  1151. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1152. err0:
  1153. spin_unlock_irqrestore(&dwc->lock, flags);
  1154. return ret;
  1155. }
  1156. static int dwc3_gadget_stop(struct usb_gadget *g,
  1157. struct usb_gadget_driver *driver)
  1158. {
  1159. struct dwc3 *dwc = gadget_to_dwc(g);
  1160. unsigned long flags;
  1161. spin_lock_irqsave(&dwc->lock, flags);
  1162. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1163. __dwc3_gadget_ep_disable(dwc->eps[1]);
  1164. dwc->gadget_driver = NULL;
  1165. dwc->gadget.dev.driver = NULL;
  1166. spin_unlock_irqrestore(&dwc->lock, flags);
  1167. return 0;
  1168. }
  1169. static const struct usb_gadget_ops dwc3_gadget_ops = {
  1170. .get_frame = dwc3_gadget_get_frame,
  1171. .wakeup = dwc3_gadget_wakeup,
  1172. .set_selfpowered = dwc3_gadget_set_selfpowered,
  1173. .pullup = dwc3_gadget_pullup,
  1174. .udc_start = dwc3_gadget_start,
  1175. .udc_stop = dwc3_gadget_stop,
  1176. };
  1177. /* -------------------------------------------------------------------------- */
  1178. static int __devinit dwc3_gadget_init_endpoints(struct dwc3 *dwc)
  1179. {
  1180. struct dwc3_ep *dep;
  1181. u8 epnum;
  1182. INIT_LIST_HEAD(&dwc->gadget.ep_list);
  1183. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1184. dep = kzalloc(sizeof(*dep), GFP_KERNEL);
  1185. if (!dep) {
  1186. dev_err(dwc->dev, "can't allocate endpoint %d\n",
  1187. epnum);
  1188. return -ENOMEM;
  1189. }
  1190. dep->dwc = dwc;
  1191. dep->number = epnum;
  1192. dwc->eps[epnum] = dep;
  1193. snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
  1194. (epnum & 1) ? "in" : "out");
  1195. dep->endpoint.name = dep->name;
  1196. dep->direction = (epnum & 1);
  1197. if (epnum == 0 || epnum == 1) {
  1198. dep->endpoint.maxpacket = 512;
  1199. dep->endpoint.ops = &dwc3_gadget_ep0_ops;
  1200. if (!epnum)
  1201. dwc->gadget.ep0 = &dep->endpoint;
  1202. } else {
  1203. int ret;
  1204. dep->endpoint.maxpacket = 1024;
  1205. dep->endpoint.max_streams = 15;
  1206. dep->endpoint.ops = &dwc3_gadget_ep_ops;
  1207. list_add_tail(&dep->endpoint.ep_list,
  1208. &dwc->gadget.ep_list);
  1209. ret = dwc3_alloc_trb_pool(dep);
  1210. if (ret)
  1211. return ret;
  1212. }
  1213. INIT_LIST_HEAD(&dep->request_list);
  1214. INIT_LIST_HEAD(&dep->req_queued);
  1215. }
  1216. return 0;
  1217. }
  1218. static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
  1219. {
  1220. struct dwc3_ep *dep;
  1221. u8 epnum;
  1222. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1223. dep = dwc->eps[epnum];
  1224. dwc3_free_trb_pool(dep);
  1225. if (epnum != 0 && epnum != 1)
  1226. list_del(&dep->endpoint.ep_list);
  1227. kfree(dep);
  1228. }
  1229. }
  1230. static void dwc3_gadget_release(struct device *dev)
  1231. {
  1232. dev_dbg(dev, "%s\n", __func__);
  1233. }
  1234. /* -------------------------------------------------------------------------- */
  1235. static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1236. const struct dwc3_event_depevt *event, int status)
  1237. {
  1238. struct dwc3_request *req;
  1239. struct dwc3_trb trb;
  1240. unsigned int count;
  1241. unsigned int s_pkt = 0;
  1242. do {
  1243. req = next_request(&dep->req_queued);
  1244. if (!req) {
  1245. WARN_ON_ONCE(1);
  1246. return 1;
  1247. }
  1248. dwc3_trb_to_nat(req->trb, &trb);
  1249. if (trb.hwo && status != -ESHUTDOWN)
  1250. /*
  1251. * We continue despite the error. There is not much we
  1252. * can do. If we don't clean in up we loop for ever. If
  1253. * we skip the TRB than it gets overwritten reused after
  1254. * a while since we use them in a ring buffer. a BUG()
  1255. * would help. Lets hope that if this occures, someone
  1256. * fixes the root cause instead of looking away :)
  1257. */
  1258. dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
  1259. dep->name, req->trb);
  1260. count = trb.length;
  1261. if (dep->direction) {
  1262. if (count) {
  1263. dev_err(dwc->dev, "incomplete IN transfer %s\n",
  1264. dep->name);
  1265. status = -ECONNRESET;
  1266. }
  1267. } else {
  1268. if (count && (event->status & DEPEVT_STATUS_SHORT))
  1269. s_pkt = 1;
  1270. }
  1271. /*
  1272. * We assume here we will always receive the entire data block
  1273. * which we should receive. Meaning, if we program RX to
  1274. * receive 4K but we receive only 2K, we assume that's all we
  1275. * should receive and we simply bounce the request back to the
  1276. * gadget driver for further processing.
  1277. */
  1278. req->request.actual += req->request.length - count;
  1279. dwc3_gadget_giveback(dep, req, status);
  1280. if (s_pkt)
  1281. break;
  1282. if ((event->status & DEPEVT_STATUS_LST) && trb.lst)
  1283. break;
  1284. if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
  1285. break;
  1286. } while (1);
  1287. if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
  1288. return 0;
  1289. return 1;
  1290. }
  1291. static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
  1292. struct dwc3_ep *dep, const struct dwc3_event_depevt *event,
  1293. int start_new)
  1294. {
  1295. unsigned status = 0;
  1296. int clean_busy;
  1297. if (event->status & DEPEVT_STATUS_BUSERR)
  1298. status = -ECONNRESET;
  1299. clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
  1300. if (clean_busy) {
  1301. dep->flags &= ~DWC3_EP_BUSY;
  1302. dep->res_trans_idx = 0;
  1303. }
  1304. /*
  1305. * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
  1306. * See dwc3_gadget_linksts_change_interrupt() for 1st half.
  1307. */
  1308. if (dwc->revision < DWC3_REVISION_183A) {
  1309. u32 reg;
  1310. int i;
  1311. for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
  1312. struct dwc3_ep *dep = dwc->eps[i];
  1313. if (!(dep->flags & DWC3_EP_ENABLED))
  1314. continue;
  1315. if (!list_empty(&dep->req_queued))
  1316. return;
  1317. }
  1318. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1319. reg |= dwc->u1u2;
  1320. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1321. dwc->u1u2 = 0;
  1322. }
  1323. }
  1324. static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
  1325. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  1326. {
  1327. u32 uf;
  1328. if (list_empty(&dep->request_list)) {
  1329. dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
  1330. dep->name);
  1331. return;
  1332. }
  1333. if (event->parameters) {
  1334. u32 mask;
  1335. mask = ~(dep->interval - 1);
  1336. uf = event->parameters & mask;
  1337. /* 4 micro frames in the future */
  1338. uf += dep->interval * 4;
  1339. } else {
  1340. uf = 0;
  1341. }
  1342. __dwc3_gadget_kick_transfer(dep, uf, 1);
  1343. }
  1344. static void dwc3_process_ep_cmd_complete(struct dwc3_ep *dep,
  1345. const struct dwc3_event_depevt *event)
  1346. {
  1347. struct dwc3 *dwc = dep->dwc;
  1348. struct dwc3_event_depevt mod_ev = *event;
  1349. /*
  1350. * We were asked to remove one requests. It is possible that this
  1351. * request and a few other were started together and have the same
  1352. * transfer index. Since we stopped the complete endpoint we don't
  1353. * know how many requests were already completed (and not yet)
  1354. * reported and how could be done (later). We purge them all until
  1355. * the end of the list.
  1356. */
  1357. mod_ev.status = DEPEVT_STATUS_LST;
  1358. dwc3_cleanup_done_reqs(dwc, dep, &mod_ev, -ESHUTDOWN);
  1359. dep->flags &= ~DWC3_EP_BUSY;
  1360. /* pending requets are ignored and are queued on XferNotReady */
  1361. }
  1362. static void dwc3_ep_cmd_compl(struct dwc3_ep *dep,
  1363. const struct dwc3_event_depevt *event)
  1364. {
  1365. u32 param = event->parameters;
  1366. u32 cmd_type = (param >> 8) & ((1 << 5) - 1);
  1367. switch (cmd_type) {
  1368. case DWC3_DEPCMD_ENDTRANSFER:
  1369. dwc3_process_ep_cmd_complete(dep, event);
  1370. break;
  1371. case DWC3_DEPCMD_STARTTRANSFER:
  1372. dep->res_trans_idx = param & 0x7f;
  1373. break;
  1374. default:
  1375. printk(KERN_ERR "%s() unknown /unexpected type: %d\n",
  1376. __func__, cmd_type);
  1377. break;
  1378. };
  1379. }
  1380. static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
  1381. const struct dwc3_event_depevt *event)
  1382. {
  1383. struct dwc3_ep *dep;
  1384. u8 epnum = event->endpoint_number;
  1385. dep = dwc->eps[epnum];
  1386. dev_vdbg(dwc->dev, "%s: %s\n", dep->name,
  1387. dwc3_ep_event_string(event->endpoint_event));
  1388. if (epnum == 0 || epnum == 1) {
  1389. dwc3_ep0_interrupt(dwc, event);
  1390. return;
  1391. }
  1392. switch (event->endpoint_event) {
  1393. case DWC3_DEPEVT_XFERCOMPLETE:
  1394. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1395. dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
  1396. dep->name);
  1397. return;
  1398. }
  1399. dwc3_endpoint_transfer_complete(dwc, dep, event, 1);
  1400. break;
  1401. case DWC3_DEPEVT_XFERINPROGRESS:
  1402. if (!usb_endpoint_xfer_isoc(dep->desc)) {
  1403. dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n",
  1404. dep->name);
  1405. return;
  1406. }
  1407. dwc3_endpoint_transfer_complete(dwc, dep, event, 0);
  1408. break;
  1409. case DWC3_DEPEVT_XFERNOTREADY:
  1410. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1411. dwc3_gadget_start_isoc(dwc, dep, event);
  1412. } else {
  1413. int ret;
  1414. dev_vdbg(dwc->dev, "%s: reason %s\n",
  1415. dep->name, event->status &
  1416. DEPEVT_STATUS_TRANSFER_ACTIVE
  1417. ? "Transfer Active"
  1418. : "Transfer Not Active");
  1419. ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
  1420. if (!ret || ret == -EBUSY)
  1421. return;
  1422. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  1423. dep->name);
  1424. }
  1425. break;
  1426. case DWC3_DEPEVT_STREAMEVT:
  1427. if (!usb_endpoint_xfer_bulk(dep->desc)) {
  1428. dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
  1429. dep->name);
  1430. return;
  1431. }
  1432. switch (event->status) {
  1433. case DEPEVT_STREAMEVT_FOUND:
  1434. dev_vdbg(dwc->dev, "Stream %d found and started\n",
  1435. event->parameters);
  1436. break;
  1437. case DEPEVT_STREAMEVT_NOTFOUND:
  1438. /* FALLTHROUGH */
  1439. default:
  1440. dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
  1441. }
  1442. break;
  1443. case DWC3_DEPEVT_RXTXFIFOEVT:
  1444. dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
  1445. break;
  1446. case DWC3_DEPEVT_EPCMDCMPLT:
  1447. dwc3_ep_cmd_compl(dep, event);
  1448. break;
  1449. }
  1450. }
  1451. static void dwc3_disconnect_gadget(struct dwc3 *dwc)
  1452. {
  1453. if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
  1454. spin_unlock(&dwc->lock);
  1455. dwc->gadget_driver->disconnect(&dwc->gadget);
  1456. spin_lock(&dwc->lock);
  1457. }
  1458. }
  1459. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum)
  1460. {
  1461. struct dwc3_ep *dep;
  1462. struct dwc3_gadget_ep_cmd_params params;
  1463. u32 cmd;
  1464. int ret;
  1465. dep = dwc->eps[epnum];
  1466. WARN_ON(!dep->res_trans_idx);
  1467. if (dep->res_trans_idx) {
  1468. cmd = DWC3_DEPCMD_ENDTRANSFER;
  1469. cmd |= DWC3_DEPCMD_HIPRI_FORCERM | DWC3_DEPCMD_CMDIOC;
  1470. cmd |= DWC3_DEPCMD_PARAM(dep->res_trans_idx);
  1471. memset(&params, 0, sizeof(params));
  1472. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  1473. WARN_ON_ONCE(ret);
  1474. dep->res_trans_idx = 0;
  1475. }
  1476. }
  1477. static void dwc3_stop_active_transfers(struct dwc3 *dwc)
  1478. {
  1479. u32 epnum;
  1480. for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1481. struct dwc3_ep *dep;
  1482. dep = dwc->eps[epnum];
  1483. if (!(dep->flags & DWC3_EP_ENABLED))
  1484. continue;
  1485. dwc3_remove_requests(dwc, dep);
  1486. }
  1487. }
  1488. static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
  1489. {
  1490. u32 epnum;
  1491. for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1492. struct dwc3_ep *dep;
  1493. struct dwc3_gadget_ep_cmd_params params;
  1494. int ret;
  1495. dep = dwc->eps[epnum];
  1496. if (!(dep->flags & DWC3_EP_STALL))
  1497. continue;
  1498. dep->flags &= ~DWC3_EP_STALL;
  1499. memset(&params, 0, sizeof(params));
  1500. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1501. DWC3_DEPCMD_CLEARSTALL, &params);
  1502. WARN_ON_ONCE(ret);
  1503. }
  1504. }
  1505. static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
  1506. {
  1507. dev_vdbg(dwc->dev, "%s\n", __func__);
  1508. #if 0
  1509. XXX
  1510. U1/U2 is powersave optimization. Skip it for now. Anyway we need to
  1511. enable it before we can disable it.
  1512. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1513. reg &= ~DWC3_DCTL_INITU1ENA;
  1514. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1515. reg &= ~DWC3_DCTL_INITU2ENA;
  1516. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1517. #endif
  1518. dwc3_stop_active_transfers(dwc);
  1519. dwc3_disconnect_gadget(dwc);
  1520. dwc->start_config_issued = false;
  1521. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1522. dwc->setup_packet_pending = false;
  1523. }
  1524. static void dwc3_gadget_usb3_phy_power(struct dwc3 *dwc, int on)
  1525. {
  1526. u32 reg;
  1527. reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
  1528. if (on)
  1529. reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
  1530. else
  1531. reg |= DWC3_GUSB3PIPECTL_SUSPHY;
  1532. dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
  1533. }
  1534. static void dwc3_gadget_usb2_phy_power(struct dwc3 *dwc, int on)
  1535. {
  1536. u32 reg;
  1537. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  1538. if (on)
  1539. reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
  1540. else
  1541. reg |= DWC3_GUSB2PHYCFG_SUSPHY;
  1542. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  1543. }
  1544. static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
  1545. {
  1546. u32 reg;
  1547. dev_vdbg(dwc->dev, "%s\n", __func__);
  1548. /*
  1549. * WORKAROUND: DWC3 revisions <1.88a have an issue which
  1550. * would cause a missing Disconnect Event if there's a
  1551. * pending Setup Packet in the FIFO.
  1552. *
  1553. * There's no suggested workaround on the official Bug
  1554. * report, which states that "unless the driver/application
  1555. * is doing any special handling of a disconnect event,
  1556. * there is no functional issue".
  1557. *
  1558. * Unfortunately, it turns out that we _do_ some special
  1559. * handling of a disconnect event, namely complete all
  1560. * pending transfers, notify gadget driver of the
  1561. * disconnection, and so on.
  1562. *
  1563. * Our suggested workaround is to follow the Disconnect
  1564. * Event steps here, instead, based on a setup_packet_pending
  1565. * flag. Such flag gets set whenever we have a XferNotReady
  1566. * event on EP0 and gets cleared on XferComplete for the
  1567. * same endpoint.
  1568. *
  1569. * Refers to:
  1570. *
  1571. * STAR#9000466709: RTL: Device : Disconnect event not
  1572. * generated if setup packet pending in FIFO
  1573. */
  1574. if (dwc->revision < DWC3_REVISION_188A) {
  1575. if (dwc->setup_packet_pending)
  1576. dwc3_gadget_disconnect_interrupt(dwc);
  1577. }
  1578. /* after reset -> Default State */
  1579. dwc->dev_state = DWC3_DEFAULT_STATE;
  1580. /* Enable PHYs */
  1581. dwc3_gadget_usb2_phy_power(dwc, true);
  1582. dwc3_gadget_usb3_phy_power(dwc, true);
  1583. if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
  1584. dwc3_disconnect_gadget(dwc);
  1585. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1586. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  1587. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1588. dwc3_stop_active_transfers(dwc);
  1589. dwc3_clear_stall_all_ep(dwc);
  1590. dwc->start_config_issued = false;
  1591. /* Reset device address to zero */
  1592. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1593. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  1594. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1595. }
  1596. static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
  1597. {
  1598. u32 reg;
  1599. u32 usb30_clock = DWC3_GCTL_CLK_BUS;
  1600. /*
  1601. * We change the clock only at SS but I dunno why I would want to do
  1602. * this. Maybe it becomes part of the power saving plan.
  1603. */
  1604. if (speed != DWC3_DSTS_SUPERSPEED)
  1605. return;
  1606. /*
  1607. * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
  1608. * each time on Connect Done.
  1609. */
  1610. if (!usb30_clock)
  1611. return;
  1612. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  1613. reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
  1614. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  1615. }
  1616. static void dwc3_gadget_disable_phy(struct dwc3 *dwc, u8 speed)
  1617. {
  1618. switch (speed) {
  1619. case USB_SPEED_SUPER:
  1620. dwc3_gadget_usb2_phy_power(dwc, false);
  1621. break;
  1622. case USB_SPEED_HIGH:
  1623. case USB_SPEED_FULL:
  1624. case USB_SPEED_LOW:
  1625. dwc3_gadget_usb3_phy_power(dwc, false);
  1626. break;
  1627. }
  1628. }
  1629. static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
  1630. {
  1631. struct dwc3_gadget_ep_cmd_params params;
  1632. struct dwc3_ep *dep;
  1633. int ret;
  1634. u32 reg;
  1635. u8 speed;
  1636. dev_vdbg(dwc->dev, "%s\n", __func__);
  1637. memset(&params, 0x00, sizeof(params));
  1638. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1639. speed = reg & DWC3_DSTS_CONNECTSPD;
  1640. dwc->speed = speed;
  1641. dwc3_update_ram_clk_sel(dwc, speed);
  1642. switch (speed) {
  1643. case DWC3_DCFG_SUPERSPEED:
  1644. /*
  1645. * WORKAROUND: DWC3 revisions <1.90a have an issue which
  1646. * would cause a missing USB3 Reset event.
  1647. *
  1648. * In such situations, we should force a USB3 Reset
  1649. * event by calling our dwc3_gadget_reset_interrupt()
  1650. * routine.
  1651. *
  1652. * Refers to:
  1653. *
  1654. * STAR#9000483510: RTL: SS : USB3 reset event may
  1655. * not be generated always when the link enters poll
  1656. */
  1657. if (dwc->revision < DWC3_REVISION_190A)
  1658. dwc3_gadget_reset_interrupt(dwc);
  1659. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1660. dwc->gadget.ep0->maxpacket = 512;
  1661. dwc->gadget.speed = USB_SPEED_SUPER;
  1662. break;
  1663. case DWC3_DCFG_HIGHSPEED:
  1664. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1665. dwc->gadget.ep0->maxpacket = 64;
  1666. dwc->gadget.speed = USB_SPEED_HIGH;
  1667. break;
  1668. case DWC3_DCFG_FULLSPEED2:
  1669. case DWC3_DCFG_FULLSPEED1:
  1670. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1671. dwc->gadget.ep0->maxpacket = 64;
  1672. dwc->gadget.speed = USB_SPEED_FULL;
  1673. break;
  1674. case DWC3_DCFG_LOWSPEED:
  1675. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
  1676. dwc->gadget.ep0->maxpacket = 8;
  1677. dwc->gadget.speed = USB_SPEED_LOW;
  1678. break;
  1679. }
  1680. /* Disable unneded PHY */
  1681. dwc3_gadget_disable_phy(dwc, dwc->gadget.speed);
  1682. dep = dwc->eps[0];
  1683. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1684. if (ret) {
  1685. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1686. return;
  1687. }
  1688. dep = dwc->eps[1];
  1689. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1690. if (ret) {
  1691. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1692. return;
  1693. }
  1694. /*
  1695. * Configure PHY via GUSB3PIPECTLn if required.
  1696. *
  1697. * Update GTXFIFOSIZn
  1698. *
  1699. * In both cases reset values should be sufficient.
  1700. */
  1701. }
  1702. static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
  1703. {
  1704. dev_vdbg(dwc->dev, "%s\n", __func__);
  1705. /*
  1706. * TODO take core out of low power mode when that's
  1707. * implemented.
  1708. */
  1709. dwc->gadget_driver->resume(&dwc->gadget);
  1710. }
  1711. static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
  1712. unsigned int evtinfo)
  1713. {
  1714. enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
  1715. /*
  1716. * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
  1717. * on the link partner, the USB session might do multiple entry/exit
  1718. * of low power states before a transfer takes place.
  1719. *
  1720. * Due to this problem, we might experience lower throughput. The
  1721. * suggested workaround is to disable DCTL[12:9] bits if we're
  1722. * transitioning from U1/U2 to U0 and enable those bits again
  1723. * after a transfer completes and there are no pending transfers
  1724. * on any of the enabled endpoints.
  1725. *
  1726. * This is the first half of that workaround.
  1727. *
  1728. * Refers to:
  1729. *
  1730. * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
  1731. * core send LGO_Ux entering U0
  1732. */
  1733. if (dwc->revision < DWC3_REVISION_183A) {
  1734. if (next == DWC3_LINK_STATE_U0) {
  1735. u32 u1u2;
  1736. u32 reg;
  1737. switch (dwc->link_state) {
  1738. case DWC3_LINK_STATE_U1:
  1739. case DWC3_LINK_STATE_U2:
  1740. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1741. u1u2 = reg & (DWC3_DCTL_INITU2ENA
  1742. | DWC3_DCTL_ACCEPTU2ENA
  1743. | DWC3_DCTL_INITU1ENA
  1744. | DWC3_DCTL_ACCEPTU1ENA);
  1745. if (!dwc->u1u2)
  1746. dwc->u1u2 = reg & u1u2;
  1747. reg &= ~u1u2;
  1748. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1749. break;
  1750. default:
  1751. /* do nothing */
  1752. break;
  1753. }
  1754. }
  1755. }
  1756. dwc->link_state = next;
  1757. dev_vdbg(dwc->dev, "%s link %d\n", __func__, dwc->link_state);
  1758. }
  1759. static void dwc3_gadget_interrupt(struct dwc3 *dwc,
  1760. const struct dwc3_event_devt *event)
  1761. {
  1762. switch (event->type) {
  1763. case DWC3_DEVICE_EVENT_DISCONNECT:
  1764. dwc3_gadget_disconnect_interrupt(dwc);
  1765. break;
  1766. case DWC3_DEVICE_EVENT_RESET:
  1767. dwc3_gadget_reset_interrupt(dwc);
  1768. break;
  1769. case DWC3_DEVICE_EVENT_CONNECT_DONE:
  1770. dwc3_gadget_conndone_interrupt(dwc);
  1771. break;
  1772. case DWC3_DEVICE_EVENT_WAKEUP:
  1773. dwc3_gadget_wakeup_interrupt(dwc);
  1774. break;
  1775. case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
  1776. dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
  1777. break;
  1778. case DWC3_DEVICE_EVENT_EOPF:
  1779. dev_vdbg(dwc->dev, "End of Periodic Frame\n");
  1780. break;
  1781. case DWC3_DEVICE_EVENT_SOF:
  1782. dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
  1783. break;
  1784. case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
  1785. dev_vdbg(dwc->dev, "Erratic Error\n");
  1786. break;
  1787. case DWC3_DEVICE_EVENT_CMD_CMPL:
  1788. dev_vdbg(dwc->dev, "Command Complete\n");
  1789. break;
  1790. case DWC3_DEVICE_EVENT_OVERFLOW:
  1791. dev_vdbg(dwc->dev, "Overflow\n");
  1792. break;
  1793. default:
  1794. dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
  1795. }
  1796. }
  1797. static void dwc3_process_event_entry(struct dwc3 *dwc,
  1798. const union dwc3_event *event)
  1799. {
  1800. /* Endpoint IRQ, handle it and return early */
  1801. if (event->type.is_devspec == 0) {
  1802. /* depevt */
  1803. return dwc3_endpoint_interrupt(dwc, &event->depevt);
  1804. }
  1805. switch (event->type.type) {
  1806. case DWC3_EVENT_TYPE_DEV:
  1807. dwc3_gadget_interrupt(dwc, &event->devt);
  1808. break;
  1809. /* REVISIT what to do with Carkit and I2C events ? */
  1810. default:
  1811. dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
  1812. }
  1813. }
  1814. static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
  1815. {
  1816. struct dwc3_event_buffer *evt;
  1817. int left;
  1818. u32 count;
  1819. count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
  1820. count &= DWC3_GEVNTCOUNT_MASK;
  1821. if (!count)
  1822. return IRQ_NONE;
  1823. evt = dwc->ev_buffs[buf];
  1824. left = count;
  1825. while (left > 0) {
  1826. union dwc3_event event;
  1827. event.raw = *(u32 *) (evt->buf + evt->lpos);
  1828. dwc3_process_event_entry(dwc, &event);
  1829. /*
  1830. * XXX we wrap around correctly to the next entry as almost all
  1831. * entries are 4 bytes in size. There is one entry which has 12
  1832. * bytes which is a regular entry followed by 8 bytes data. ATM
  1833. * I don't know how things are organized if were get next to the
  1834. * a boundary so I worry about that once we try to handle that.
  1835. */
  1836. evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
  1837. left -= 4;
  1838. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
  1839. }
  1840. return IRQ_HANDLED;
  1841. }
  1842. static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
  1843. {
  1844. struct dwc3 *dwc = _dwc;
  1845. int i;
  1846. irqreturn_t ret = IRQ_NONE;
  1847. spin_lock(&dwc->lock);
  1848. for (i = 0; i < dwc->num_event_buffers; i++) {
  1849. irqreturn_t status;
  1850. status = dwc3_process_event_buf(dwc, i);
  1851. if (status == IRQ_HANDLED)
  1852. ret = status;
  1853. }
  1854. spin_unlock(&dwc->lock);
  1855. return ret;
  1856. }
  1857. /**
  1858. * dwc3_gadget_init - Initializes gadget related registers
  1859. * @dwc: Pointer to out controller context structure
  1860. *
  1861. * Returns 0 on success otherwise negative errno.
  1862. */
  1863. int __devinit dwc3_gadget_init(struct dwc3 *dwc)
  1864. {
  1865. u32 reg;
  1866. int ret;
  1867. int irq;
  1868. dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1869. &dwc->ctrl_req_addr, GFP_KERNEL);
  1870. if (!dwc->ctrl_req) {
  1871. dev_err(dwc->dev, "failed to allocate ctrl request\n");
  1872. ret = -ENOMEM;
  1873. goto err0;
  1874. }
  1875. dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1876. &dwc->ep0_trb_addr, GFP_KERNEL);
  1877. if (!dwc->ep0_trb) {
  1878. dev_err(dwc->dev, "failed to allocate ep0 trb\n");
  1879. ret = -ENOMEM;
  1880. goto err1;
  1881. }
  1882. dwc->setup_buf = dma_alloc_coherent(dwc->dev,
  1883. sizeof(*dwc->setup_buf) * 2,
  1884. &dwc->setup_buf_addr, GFP_KERNEL);
  1885. if (!dwc->setup_buf) {
  1886. dev_err(dwc->dev, "failed to allocate setup buffer\n");
  1887. ret = -ENOMEM;
  1888. goto err2;
  1889. }
  1890. dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
  1891. 512, &dwc->ep0_bounce_addr, GFP_KERNEL);
  1892. if (!dwc->ep0_bounce) {
  1893. dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
  1894. ret = -ENOMEM;
  1895. goto err3;
  1896. }
  1897. dev_set_name(&dwc->gadget.dev, "gadget");
  1898. dwc->gadget.ops = &dwc3_gadget_ops;
  1899. dwc->gadget.max_speed = USB_SPEED_SUPER;
  1900. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1901. dwc->gadget.dev.parent = dwc->dev;
  1902. dwc->gadget.sg_supported = true;
  1903. dma_set_coherent_mask(&dwc->gadget.dev, dwc->dev->coherent_dma_mask);
  1904. dwc->gadget.dev.dma_parms = dwc->dev->dma_parms;
  1905. dwc->gadget.dev.dma_mask = dwc->dev->dma_mask;
  1906. dwc->gadget.dev.release = dwc3_gadget_release;
  1907. dwc->gadget.name = "dwc3-gadget";
  1908. /*
  1909. * REVISIT: Here we should clear all pending IRQs to be
  1910. * sure we're starting from a well known location.
  1911. */
  1912. ret = dwc3_gadget_init_endpoints(dwc);
  1913. if (ret)
  1914. goto err4;
  1915. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1916. ret = request_irq(irq, dwc3_interrupt, IRQF_SHARED,
  1917. "dwc3", dwc);
  1918. if (ret) {
  1919. dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
  1920. irq, ret);
  1921. goto err5;
  1922. }
  1923. /* Enable all but Start and End of Frame IRQs */
  1924. reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
  1925. DWC3_DEVTEN_EVNTOVERFLOWEN |
  1926. DWC3_DEVTEN_CMDCMPLTEN |
  1927. DWC3_DEVTEN_ERRTICERREN |
  1928. DWC3_DEVTEN_WKUPEVTEN |
  1929. DWC3_DEVTEN_ULSTCNGEN |
  1930. DWC3_DEVTEN_CONNECTDONEEN |
  1931. DWC3_DEVTEN_USBRSTEN |
  1932. DWC3_DEVTEN_DISCONNEVTEN);
  1933. dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
  1934. ret = device_register(&dwc->gadget.dev);
  1935. if (ret) {
  1936. dev_err(dwc->dev, "failed to register gadget device\n");
  1937. put_device(&dwc->gadget.dev);
  1938. goto err6;
  1939. }
  1940. ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
  1941. if (ret) {
  1942. dev_err(dwc->dev, "failed to register udc\n");
  1943. goto err7;
  1944. }
  1945. return 0;
  1946. err7:
  1947. device_unregister(&dwc->gadget.dev);
  1948. err6:
  1949. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1950. free_irq(irq, dwc);
  1951. err5:
  1952. dwc3_gadget_free_endpoints(dwc);
  1953. err4:
  1954. dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
  1955. dwc->ep0_bounce_addr);
  1956. err3:
  1957. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1958. dwc->setup_buf, dwc->setup_buf_addr);
  1959. err2:
  1960. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1961. dwc->ep0_trb, dwc->ep0_trb_addr);
  1962. err1:
  1963. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1964. dwc->ctrl_req, dwc->ctrl_req_addr);
  1965. err0:
  1966. return ret;
  1967. }
  1968. void dwc3_gadget_exit(struct dwc3 *dwc)
  1969. {
  1970. int irq;
  1971. usb_del_gadget_udc(&dwc->gadget);
  1972. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1973. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1974. free_irq(irq, dwc);
  1975. dwc3_gadget_free_endpoints(dwc);
  1976. dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
  1977. dwc->ep0_bounce_addr);
  1978. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1979. dwc->setup_buf, dwc->setup_buf_addr);
  1980. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1981. dwc->ep0_trb, dwc->ep0_trb_addr);
  1982. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1983. dwc->ctrl_req, dwc->ctrl_req_addr);
  1984. device_unregister(&dwc->gadget.dev);
  1985. }