mach-cpuimx51sd.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364
  1. /*
  2. *
  3. * Copyright (C) 2010 Eric Bénard <eric@eukrea.com>
  4. *
  5. * based on board-mx51_babbage.c which is
  6. * Copyright 2009 Freescale Semiconductor, Inc. All Rights Reserved.
  7. * Copyright (C) 2009-2010 Amit Kucheria <amit.kucheria@canonical.com>
  8. *
  9. * The code contained herein is licensed under the GNU General Public
  10. * License. You may obtain a copy of the GNU General Public License
  11. * Version 2 or later at the following locations:
  12. *
  13. * http://www.opensource.org/licenses/gpl-license.html
  14. * http://www.gnu.org/copyleft/gpl.html
  15. */
  16. #include <linux/init.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/i2c.h>
  19. #include <linux/i2c/tsc2007.h>
  20. #include <linux/gpio.h>
  21. #include <linux/delay.h>
  22. #include <linux/io.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/i2c-gpio.h>
  25. #include <linux/spi/spi.h>
  26. #include <linux/can/platform/mcp251x.h>
  27. #include <asm/setup.h>
  28. #include <asm/mach-types.h>
  29. #include <asm/mach/arch.h>
  30. #include <asm/mach/time.h>
  31. #include "common.h"
  32. #include "devices-imx51.h"
  33. #include "eukrea-baseboards.h"
  34. #include "hardware.h"
  35. #include "iomux-mx51.h"
  36. #define USBH1_RST IMX_GPIO_NR(2, 28)
  37. #define ETH_RST IMX_GPIO_NR(2, 31)
  38. #define TSC2007_IRQGPIO_REV2 IMX_GPIO_NR(3, 12)
  39. #define TSC2007_IRQGPIO_REV3 IMX_GPIO_NR(4, 0)
  40. #define CAN_IRQGPIO IMX_GPIO_NR(1, 1)
  41. #define CAN_RST IMX_GPIO_NR(4, 15)
  42. #define CAN_NCS IMX_GPIO_NR(4, 24)
  43. #define CAN_RXOBF_REV2 IMX_GPIO_NR(1, 4)
  44. #define CAN_RXOBF_REV3 IMX_GPIO_NR(3, 12)
  45. #define CAN_RX1BF IMX_GPIO_NR(1, 6)
  46. #define CAN_TXORTS IMX_GPIO_NR(1, 7)
  47. #define CAN_TX1RTS IMX_GPIO_NR(1, 8)
  48. #define CAN_TX2RTS IMX_GPIO_NR(1, 9)
  49. #define I2C_SCL IMX_GPIO_NR(4, 16)
  50. #define I2C_SDA IMX_GPIO_NR(4, 17)
  51. /* USB_CTRL_1 */
  52. #define MX51_USB_CTRL_1_OFFSET 0x10
  53. #define MX51_USB_CTRL_UH1_EXT_CLK_EN (1 << 25)
  54. #define MX51_USB_PLLDIV_12_MHZ 0x00
  55. #define MX51_USB_PLL_DIV_19_2_MHZ 0x01
  56. #define MX51_USB_PLL_DIV_24_MHZ 0x02
  57. static iomux_v3_cfg_t eukrea_cpuimx51sd_pads[] = {
  58. /* UART1 */
  59. MX51_PAD_UART1_RXD__UART1_RXD,
  60. MX51_PAD_UART1_TXD__UART1_TXD,
  61. MX51_PAD_UART1_RTS__UART1_RTS,
  62. MX51_PAD_UART1_CTS__UART1_CTS,
  63. /* USB HOST1 */
  64. MX51_PAD_USBH1_CLK__USBH1_CLK,
  65. MX51_PAD_USBH1_DIR__USBH1_DIR,
  66. MX51_PAD_USBH1_NXT__USBH1_NXT,
  67. MX51_PAD_USBH1_DATA0__USBH1_DATA0,
  68. MX51_PAD_USBH1_DATA1__USBH1_DATA1,
  69. MX51_PAD_USBH1_DATA2__USBH1_DATA2,
  70. MX51_PAD_USBH1_DATA3__USBH1_DATA3,
  71. MX51_PAD_USBH1_DATA4__USBH1_DATA4,
  72. MX51_PAD_USBH1_DATA5__USBH1_DATA5,
  73. MX51_PAD_USBH1_DATA6__USBH1_DATA6,
  74. MX51_PAD_USBH1_DATA7__USBH1_DATA7,
  75. MX51_PAD_USBH1_STP__USBH1_STP,
  76. MX51_PAD_EIM_CS3__GPIO2_28, /* PHY nRESET */
  77. /* FEC */
  78. MX51_PAD_EIM_DTACK__GPIO2_31, /* PHY nRESET */
  79. /* HSI2C */
  80. MX51_PAD_I2C1_CLK__GPIO4_16,
  81. MX51_PAD_I2C1_DAT__GPIO4_17,
  82. /* I2C1 */
  83. MX51_PAD_SD2_CMD__I2C1_SCL,
  84. MX51_PAD_SD2_CLK__I2C1_SDA,
  85. /* CAN */
  86. MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI,
  87. MX51_PAD_CSPI1_MISO__ECSPI1_MISO,
  88. MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK,
  89. MX51_PAD_CSPI1_SS0__GPIO4_24, /* nCS */
  90. MX51_PAD_CSI2_PIXCLK__GPIO4_15, /* nReset */
  91. MX51_PAD_GPIO1_1__GPIO1_1, /* IRQ */
  92. MX51_PAD_GPIO1_4__GPIO1_4, /* Control signals */
  93. MX51_PAD_GPIO1_6__GPIO1_6,
  94. MX51_PAD_GPIO1_7__GPIO1_7,
  95. MX51_PAD_GPIO1_8__GPIO1_8,
  96. MX51_PAD_GPIO1_9__GPIO1_9,
  97. /* Touchscreen */
  98. /* IRQ */
  99. NEW_PAD_CTRL(MX51_PAD_GPIO_NAND__GPIO_NAND, PAD_CTL_PUS_22K_UP |
  100. PAD_CTL_PKE | PAD_CTL_SRE_FAST |
  101. PAD_CTL_DSE_HIGH | PAD_CTL_PUE | PAD_CTL_HYS),
  102. NEW_PAD_CTRL(MX51_PAD_NANDF_D8__GPIO4_0, PAD_CTL_PUS_22K_UP |
  103. PAD_CTL_PKE | PAD_CTL_SRE_FAST |
  104. PAD_CTL_DSE_HIGH | PAD_CTL_PUE | PAD_CTL_HYS),
  105. };
  106. static const struct imxuart_platform_data uart_pdata __initconst = {
  107. .flags = IMXUART_HAVE_RTSCTS,
  108. };
  109. static int tsc2007_get_pendown_state(void)
  110. {
  111. if (mx51_revision() < IMX_CHIP_REVISION_3_0)
  112. return !gpio_get_value(TSC2007_IRQGPIO_REV2);
  113. else
  114. return !gpio_get_value(TSC2007_IRQGPIO_REV3);
  115. }
  116. static struct tsc2007_platform_data tsc2007_info = {
  117. .model = 2007,
  118. .x_plate_ohms = 180,
  119. .get_pendown_state = tsc2007_get_pendown_state,
  120. };
  121. static struct i2c_board_info eukrea_cpuimx51sd_i2c_devices[] = {
  122. {
  123. I2C_BOARD_INFO("pcf8563", 0x51),
  124. }, {
  125. I2C_BOARD_INFO("tsc2007", 0x49),
  126. .platform_data = &tsc2007_info,
  127. },
  128. };
  129. static const struct mxc_nand_platform_data
  130. eukrea_cpuimx51sd_nand_board_info __initconst = {
  131. .width = 1,
  132. .hw_ecc = 1,
  133. .flash_bbt = 1,
  134. };
  135. /* This function is board specific as the bit mask for the plldiv will also
  136. be different for other Freescale SoCs, thus a common bitmask is not
  137. possible and cannot get place in /plat-mxc/ehci.c.*/
  138. static int initialize_otg_port(struct platform_device *pdev)
  139. {
  140. u32 v;
  141. void __iomem *usb_base;
  142. void __iomem *usbother_base;
  143. usb_base = ioremap(MX51_USB_OTG_BASE_ADDR, SZ_4K);
  144. if (!usb_base)
  145. return -ENOMEM;
  146. usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
  147. /* Set the PHY clock to 19.2MHz */
  148. v = __raw_readl(usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
  149. v &= ~MX5_USB_UTMI_PHYCTRL1_PLLDIV_MASK;
  150. v |= MX51_USB_PLL_DIV_19_2_MHZ;
  151. __raw_writel(v, usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
  152. iounmap(usb_base);
  153. mdelay(10);
  154. return mx51_initialize_usb_hw(0, MXC_EHCI_INTERNAL_PHY);
  155. }
  156. static int initialize_usbh1_port(struct platform_device *pdev)
  157. {
  158. u32 v;
  159. void __iomem *usb_base;
  160. void __iomem *usbother_base;
  161. usb_base = ioremap(MX51_USB_OTG_BASE_ADDR, SZ_4K);
  162. if (!usb_base)
  163. return -ENOMEM;
  164. usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
  165. /* The clock for the USBH1 ULPI port will come from the PHY. */
  166. v = __raw_readl(usbother_base + MX51_USB_CTRL_1_OFFSET);
  167. __raw_writel(v | MX51_USB_CTRL_UH1_EXT_CLK_EN,
  168. usbother_base + MX51_USB_CTRL_1_OFFSET);
  169. iounmap(usb_base);
  170. mdelay(10);
  171. return mx51_initialize_usb_hw(1, MXC_EHCI_POWER_PINS_ENABLED |
  172. MXC_EHCI_ITC_NO_THRESHOLD);
  173. }
  174. static const struct mxc_usbh_platform_data dr_utmi_config __initconst = {
  175. .init = initialize_otg_port,
  176. .portsc = MXC_EHCI_UTMI_16BIT,
  177. };
  178. static const struct fsl_usb2_platform_data usb_pdata __initconst = {
  179. .operating_mode = FSL_USB2_DR_DEVICE,
  180. .phy_mode = FSL_USB2_PHY_UTMI_WIDE,
  181. };
  182. static const struct mxc_usbh_platform_data usbh1_config __initconst = {
  183. .init = initialize_usbh1_port,
  184. .portsc = MXC_EHCI_MODE_ULPI,
  185. };
  186. static bool otg_mode_host __initdata;
  187. static int __init eukrea_cpuimx51sd_otg_mode(char *options)
  188. {
  189. if (!strcmp(options, "host"))
  190. otg_mode_host = true;
  191. else if (!strcmp(options, "device"))
  192. otg_mode_host = false;
  193. else
  194. pr_info("otg_mode neither \"host\" nor \"device\". "
  195. "Defaulting to device\n");
  196. return 1;
  197. }
  198. __setup("otg_mode=", eukrea_cpuimx51sd_otg_mode);
  199. static struct i2c_gpio_platform_data pdata = {
  200. .sda_pin = I2C_SDA,
  201. .sda_is_open_drain = 0,
  202. .scl_pin = I2C_SCL,
  203. .scl_is_open_drain = 0,
  204. .udelay = 2,
  205. };
  206. static struct platform_device hsi2c_gpio_device = {
  207. .name = "i2c-gpio",
  208. .id = 0,
  209. .dev.platform_data = &pdata,
  210. };
  211. static struct mcp251x_platform_data mcp251x_info = {
  212. .oscillator_frequency = 24E6,
  213. };
  214. static struct spi_board_info cpuimx51sd_spi_device[] = {
  215. {
  216. .modalias = "mcp2515",
  217. .max_speed_hz = 10000000,
  218. .bus_num = 0,
  219. .mode = SPI_MODE_0,
  220. .chip_select = 0,
  221. .platform_data = &mcp251x_info,
  222. /* irq number is run-time assigned */
  223. },
  224. };
  225. static int cpuimx51sd_spi1_cs[] = {
  226. CAN_NCS,
  227. };
  228. static const struct spi_imx_master cpuimx51sd_ecspi1_pdata __initconst = {
  229. .chipselect = cpuimx51sd_spi1_cs,
  230. .num_chipselect = ARRAY_SIZE(cpuimx51sd_spi1_cs),
  231. };
  232. static struct platform_device *rev2_platform_devices[] __initdata = {
  233. &hsi2c_gpio_device,
  234. };
  235. static const struct imxi2c_platform_data cpuimx51sd_i2c_data __initconst = {
  236. .bitrate = 100000,
  237. };
  238. static void __init eukrea_cpuimx51sd_init(void)
  239. {
  240. imx51_soc_init();
  241. mxc_iomux_v3_setup_multiple_pads(eukrea_cpuimx51sd_pads,
  242. ARRAY_SIZE(eukrea_cpuimx51sd_pads));
  243. imx51_add_imx_uart(0, &uart_pdata);
  244. imx51_add_mxc_nand(&eukrea_cpuimx51sd_nand_board_info);
  245. imx51_add_imx2_wdt(0);
  246. gpio_request(ETH_RST, "eth_rst");
  247. gpio_set_value(ETH_RST, 1);
  248. imx51_add_fec(NULL);
  249. gpio_request(CAN_IRQGPIO, "can_irq");
  250. gpio_direction_input(CAN_IRQGPIO);
  251. gpio_free(CAN_IRQGPIO);
  252. gpio_request(CAN_NCS, "can_ncs");
  253. gpio_direction_output(CAN_NCS, 1);
  254. gpio_free(CAN_NCS);
  255. gpio_request(CAN_RST, "can_rst");
  256. gpio_direction_output(CAN_RST, 0);
  257. msleep(20);
  258. gpio_set_value(CAN_RST, 1);
  259. imx51_add_ecspi(0, &cpuimx51sd_ecspi1_pdata);
  260. cpuimx51sd_spi_device[0].irq = gpio_to_irq(CAN_IRQGPIO);
  261. spi_register_board_info(cpuimx51sd_spi_device,
  262. ARRAY_SIZE(cpuimx51sd_spi_device));
  263. if (mx51_revision() < IMX_CHIP_REVISION_3_0) {
  264. eukrea_cpuimx51sd_i2c_devices[1].irq =
  265. gpio_to_irq(TSC2007_IRQGPIO_REV2),
  266. platform_add_devices(rev2_platform_devices,
  267. ARRAY_SIZE(rev2_platform_devices));
  268. gpio_request(TSC2007_IRQGPIO_REV2, "tsc2007_irq");
  269. gpio_direction_input(TSC2007_IRQGPIO_REV2);
  270. gpio_free(TSC2007_IRQGPIO_REV2);
  271. } else {
  272. eukrea_cpuimx51sd_i2c_devices[1].irq =
  273. gpio_to_irq(TSC2007_IRQGPIO_REV3),
  274. imx51_add_imx_i2c(0, &cpuimx51sd_i2c_data);
  275. gpio_request(TSC2007_IRQGPIO_REV3, "tsc2007_irq");
  276. gpio_direction_input(TSC2007_IRQGPIO_REV3);
  277. gpio_free(TSC2007_IRQGPIO_REV3);
  278. }
  279. i2c_register_board_info(0, eukrea_cpuimx51sd_i2c_devices,
  280. ARRAY_SIZE(eukrea_cpuimx51sd_i2c_devices));
  281. if (otg_mode_host)
  282. imx51_add_mxc_ehci_otg(&dr_utmi_config);
  283. else {
  284. initialize_otg_port(NULL);
  285. imx51_add_fsl_usb2_udc(&usb_pdata);
  286. }
  287. gpio_request(USBH1_RST, "usb_rst");
  288. gpio_direction_output(USBH1_RST, 0);
  289. msleep(20);
  290. gpio_set_value(USBH1_RST, 1);
  291. imx51_add_mxc_ehci_hs(1, &usbh1_config);
  292. #ifdef CONFIG_MACH_EUKREA_MBIMXSD51_BASEBOARD
  293. eukrea_mbimxsd51_baseboard_init();
  294. #endif
  295. }
  296. static void __init eukrea_cpuimx51sd_timer_init(void)
  297. {
  298. mx51_clocks_init(32768, 24000000, 22579200, 0);
  299. }
  300. MACHINE_START(EUKREA_CPUIMX51SD, "Eukrea CPUIMX51SD")
  301. /* Maintainer: Eric Bénard <eric@eukrea.com> */
  302. .atag_offset = 0x100,
  303. .map_io = mx51_map_io,
  304. .init_early = imx51_init_early,
  305. .init_irq = mx51_init_irq,
  306. .handle_irq = imx51_handle_irq,
  307. .init_time = eukrea_cpuimx51sd_timer_init,
  308. .init_machine = eukrea_cpuimx51sd_init,
  309. .init_late = imx51_init_late,
  310. .restart = mxc_restart,
  311. MACHINE_END