sky2.c 124 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/netdevice.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/ethtool.h>
  31. #include <linux/pci.h>
  32. #include <linux/ip.h>
  33. #include <net/ip.h>
  34. #include <linux/tcp.h>
  35. #include <linux/in.h>
  36. #include <linux/delay.h>
  37. #include <linux/workqueue.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/debugfs.h>
  41. #include <linux/mii.h>
  42. #include <asm/irq.h>
  43. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  44. #define SKY2_VLAN_TAG_USED 1
  45. #endif
  46. #include "sky2.h"
  47. #define DRV_NAME "sky2"
  48. #define DRV_VERSION "1.24"
  49. #define PFX DRV_NAME " "
  50. /*
  51. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  52. * that are organized into three (receive, transmit, status) different rings
  53. * similar to Tigon3.
  54. */
  55. #define RX_LE_SIZE 1024
  56. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  57. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  58. #define RX_DEF_PENDING RX_MAX_PENDING
  59. #define TX_RING_SIZE 512
  60. #define TX_DEF_PENDING 128
  61. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  62. #define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
  63. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  64. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  65. #define TX_WATCHDOG (5 * HZ)
  66. #define NAPI_WEIGHT 64
  67. #define PHY_RETRIES 1000
  68. #define SKY2_EEPROM_MAGIC 0x9955aabb
  69. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  70. static const u32 default_msg =
  71. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  72. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  73. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  74. static int debug = -1; /* defaults above */
  75. module_param(debug, int, 0);
  76. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  77. static int copybreak __read_mostly = 128;
  78. module_param(copybreak, int, 0);
  79. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  80. static int disable_msi = 0;
  81. module_param(disable_msi, int, 0);
  82. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  83. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  84. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  85. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  86. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  87. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  90. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  123. { 0 }
  124. };
  125. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  126. /* Avoid conditionals by using array */
  127. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  128. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  129. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  130. static void sky2_set_multicast(struct net_device *dev);
  131. /* Access to PHY via serial interconnect */
  132. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  133. {
  134. int i;
  135. gma_write16(hw, port, GM_SMI_DATA, val);
  136. gma_write16(hw, port, GM_SMI_CTRL,
  137. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  138. for (i = 0; i < PHY_RETRIES; i++) {
  139. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  140. if (ctrl == 0xffff)
  141. goto io_error;
  142. if (!(ctrl & GM_SMI_CT_BUSY))
  143. return 0;
  144. udelay(10);
  145. }
  146. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  147. return -ETIMEDOUT;
  148. io_error:
  149. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  150. return -EIO;
  151. }
  152. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  153. {
  154. int i;
  155. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  156. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  157. for (i = 0; i < PHY_RETRIES; i++) {
  158. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  159. if (ctrl == 0xffff)
  160. goto io_error;
  161. if (ctrl & GM_SMI_CT_RD_VAL) {
  162. *val = gma_read16(hw, port, GM_SMI_DATA);
  163. return 0;
  164. }
  165. udelay(10);
  166. }
  167. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  168. return -ETIMEDOUT;
  169. io_error:
  170. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  171. return -EIO;
  172. }
  173. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  174. {
  175. u16 v;
  176. __gm_phy_read(hw, port, reg, &v);
  177. return v;
  178. }
  179. static void sky2_power_on(struct sky2_hw *hw)
  180. {
  181. /* switch power to VCC (WA for VAUX problem) */
  182. sky2_write8(hw, B0_POWER_CTRL,
  183. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  184. /* disable Core Clock Division, */
  185. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  186. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  187. /* enable bits are inverted */
  188. sky2_write8(hw, B2_Y2_CLK_GATE,
  189. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  190. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  191. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  192. else
  193. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  194. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  195. u32 reg;
  196. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  197. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  198. /* set all bits to 0 except bits 15..12 and 8 */
  199. reg &= P_ASPM_CONTROL_MSK;
  200. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  201. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  202. /* set all bits to 0 except bits 28 & 27 */
  203. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  204. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  205. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  206. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  207. reg = sky2_read32(hw, B2_GP_IO);
  208. reg |= GLB_GPIO_STAT_RACE_DIS;
  209. sky2_write32(hw, B2_GP_IO, reg);
  210. sky2_read32(hw, B2_GP_IO);
  211. }
  212. }
  213. static void sky2_power_aux(struct sky2_hw *hw)
  214. {
  215. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  216. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  217. else
  218. /* enable bits are inverted */
  219. sky2_write8(hw, B2_Y2_CLK_GATE,
  220. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  221. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  222. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  223. /* switch power to VAUX */
  224. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  225. sky2_write8(hw, B0_POWER_CTRL,
  226. (PC_VAUX_ENA | PC_VCC_ENA |
  227. PC_VAUX_ON | PC_VCC_OFF));
  228. }
  229. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  230. {
  231. u16 reg;
  232. /* disable all GMAC IRQ's */
  233. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  234. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  235. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  236. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  237. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  238. reg = gma_read16(hw, port, GM_RX_CTRL);
  239. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  240. gma_write16(hw, port, GM_RX_CTRL, reg);
  241. }
  242. /* flow control to advertise bits */
  243. static const u16 copper_fc_adv[] = {
  244. [FC_NONE] = 0,
  245. [FC_TX] = PHY_M_AN_ASP,
  246. [FC_RX] = PHY_M_AN_PC,
  247. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  248. };
  249. /* flow control to advertise bits when using 1000BaseX */
  250. static const u16 fiber_fc_adv[] = {
  251. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  252. [FC_TX] = PHY_M_P_ASYM_MD_X,
  253. [FC_RX] = PHY_M_P_SYM_MD_X,
  254. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  255. };
  256. /* flow control to GMA disable bits */
  257. static const u16 gm_fc_disable[] = {
  258. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  259. [FC_TX] = GM_GPCR_FC_RX_DIS,
  260. [FC_RX] = GM_GPCR_FC_TX_DIS,
  261. [FC_BOTH] = 0,
  262. };
  263. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  264. {
  265. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  266. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  267. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  268. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  269. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  270. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  271. PHY_M_EC_MAC_S_MSK);
  272. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  273. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  274. if (hw->chip_id == CHIP_ID_YUKON_EC)
  275. /* set downshift counter to 3x and enable downshift */
  276. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  277. else
  278. /* set master & slave downshift counter to 1x */
  279. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  280. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  281. }
  282. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  283. if (sky2_is_copper(hw)) {
  284. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  285. /* enable automatic crossover */
  286. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  287. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  288. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  289. u16 spec;
  290. /* Enable Class A driver for FE+ A0 */
  291. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  292. spec |= PHY_M_FESC_SEL_CL_A;
  293. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  294. }
  295. } else {
  296. /* disable energy detect */
  297. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  298. /* enable automatic crossover */
  299. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  300. /* downshift on PHY 88E1112 and 88E1149 is changed */
  301. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  302. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  303. /* set downshift counter to 3x and enable downshift */
  304. ctrl &= ~PHY_M_PC_DSC_MSK;
  305. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  306. }
  307. }
  308. } else {
  309. /* workaround for deviation #4.88 (CRC errors) */
  310. /* disable Automatic Crossover */
  311. ctrl &= ~PHY_M_PC_MDIX_MSK;
  312. }
  313. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  314. /* special setup for PHY 88E1112 Fiber */
  315. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  316. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  317. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  318. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  319. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  320. ctrl &= ~PHY_M_MAC_MD_MSK;
  321. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  322. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  323. if (hw->pmd_type == 'P') {
  324. /* select page 1 to access Fiber registers */
  325. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  326. /* for SFP-module set SIGDET polarity to low */
  327. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  328. ctrl |= PHY_M_FIB_SIGD_POL;
  329. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  330. }
  331. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  332. }
  333. ctrl = PHY_CT_RESET;
  334. ct1000 = 0;
  335. adv = PHY_AN_CSMA;
  336. reg = 0;
  337. if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
  338. if (sky2_is_copper(hw)) {
  339. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  340. ct1000 |= PHY_M_1000C_AFD;
  341. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  342. ct1000 |= PHY_M_1000C_AHD;
  343. if (sky2->advertising & ADVERTISED_100baseT_Full)
  344. adv |= PHY_M_AN_100_FD;
  345. if (sky2->advertising & ADVERTISED_100baseT_Half)
  346. adv |= PHY_M_AN_100_HD;
  347. if (sky2->advertising & ADVERTISED_10baseT_Full)
  348. adv |= PHY_M_AN_10_FD;
  349. if (sky2->advertising & ADVERTISED_10baseT_Half)
  350. adv |= PHY_M_AN_10_HD;
  351. } else { /* special defines for FIBER (88E1040S only) */
  352. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  353. adv |= PHY_M_AN_1000X_AFD;
  354. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  355. adv |= PHY_M_AN_1000X_AHD;
  356. }
  357. /* Restart Auto-negotiation */
  358. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  359. } else {
  360. /* forced speed/duplex settings */
  361. ct1000 = PHY_M_1000C_MSE;
  362. /* Disable auto update for duplex flow control and duplex */
  363. reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
  364. switch (sky2->speed) {
  365. case SPEED_1000:
  366. ctrl |= PHY_CT_SP1000;
  367. reg |= GM_GPCR_SPEED_1000;
  368. break;
  369. case SPEED_100:
  370. ctrl |= PHY_CT_SP100;
  371. reg |= GM_GPCR_SPEED_100;
  372. break;
  373. }
  374. if (sky2->duplex == DUPLEX_FULL) {
  375. reg |= GM_GPCR_DUP_FULL;
  376. ctrl |= PHY_CT_DUP_MD;
  377. } else if (sky2->speed < SPEED_1000)
  378. sky2->flow_mode = FC_NONE;
  379. }
  380. if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
  381. if (sky2_is_copper(hw))
  382. adv |= copper_fc_adv[sky2->flow_mode];
  383. else
  384. adv |= fiber_fc_adv[sky2->flow_mode];
  385. } else {
  386. reg |= GM_GPCR_AU_FCT_DIS;
  387. reg |= gm_fc_disable[sky2->flow_mode];
  388. /* Forward pause packets to GMAC? */
  389. if (sky2->flow_mode & FC_RX)
  390. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  391. else
  392. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  393. }
  394. gma_write16(hw, port, GM_GP_CTRL, reg);
  395. if (hw->flags & SKY2_HW_GIGABIT)
  396. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  397. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  398. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  399. /* Setup Phy LED's */
  400. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  401. ledover = 0;
  402. switch (hw->chip_id) {
  403. case CHIP_ID_YUKON_FE:
  404. /* on 88E3082 these bits are at 11..9 (shifted left) */
  405. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  406. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  407. /* delete ACT LED control bits */
  408. ctrl &= ~PHY_M_FELP_LED1_MSK;
  409. /* change ACT LED control to blink mode */
  410. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  411. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  412. break;
  413. case CHIP_ID_YUKON_FE_P:
  414. /* Enable Link Partner Next Page */
  415. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  416. ctrl |= PHY_M_PC_ENA_LIP_NP;
  417. /* disable Energy Detect and enable scrambler */
  418. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  419. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  420. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  421. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  422. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  423. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  424. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  425. break;
  426. case CHIP_ID_YUKON_XL:
  427. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  428. /* select page 3 to access LED control register */
  429. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  430. /* set LED Function Control register */
  431. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  432. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  433. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  434. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  435. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  436. /* set Polarity Control register */
  437. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  438. (PHY_M_POLC_LS1_P_MIX(4) |
  439. PHY_M_POLC_IS0_P_MIX(4) |
  440. PHY_M_POLC_LOS_CTRL(2) |
  441. PHY_M_POLC_INIT_CTRL(2) |
  442. PHY_M_POLC_STA1_CTRL(2) |
  443. PHY_M_POLC_STA0_CTRL(2)));
  444. /* restore page register */
  445. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  446. break;
  447. case CHIP_ID_YUKON_EC_U:
  448. case CHIP_ID_YUKON_EX:
  449. case CHIP_ID_YUKON_SUPR:
  450. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  451. /* select page 3 to access LED control register */
  452. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  453. /* set LED Function Control register */
  454. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  455. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  456. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  457. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  458. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  459. /* set Blink Rate in LED Timer Control Register */
  460. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  461. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  462. /* restore page register */
  463. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  464. break;
  465. default:
  466. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  467. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  468. /* turn off the Rx LED (LED_RX) */
  469. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  470. }
  471. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  472. /* apply fixes in PHY AFE */
  473. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  474. /* increase differential signal amplitude in 10BASE-T */
  475. gm_phy_write(hw, port, 0x18, 0xaa99);
  476. gm_phy_write(hw, port, 0x17, 0x2011);
  477. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  478. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  479. gm_phy_write(hw, port, 0x18, 0xa204);
  480. gm_phy_write(hw, port, 0x17, 0x2002);
  481. }
  482. /* set page register to 0 */
  483. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  484. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  485. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  486. /* apply workaround for integrated resistors calibration */
  487. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  488. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  489. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  490. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  491. /* no effect on Yukon-XL */
  492. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  493. if ( !(sky2->flags & SKY2_FLAG_AUTO_SPEED)
  494. || sky2->speed == SPEED_100) {
  495. /* turn on 100 Mbps LED (LED_LINK100) */
  496. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  497. }
  498. if (ledover)
  499. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  500. }
  501. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  502. if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  503. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  504. else
  505. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  506. }
  507. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  508. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  509. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  510. {
  511. u32 reg1;
  512. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  513. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  514. reg1 &= ~phy_power[port];
  515. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  516. reg1 |= coma_mode[port];
  517. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  518. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  519. sky2_pci_read32(hw, PCI_DEV_REG1);
  520. if (hw->chip_id == CHIP_ID_YUKON_FE)
  521. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  522. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  523. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  524. }
  525. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  526. {
  527. u32 reg1;
  528. u16 ctrl;
  529. /* release GPHY Control reset */
  530. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  531. /* release GMAC reset */
  532. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  533. if (hw->flags & SKY2_HW_NEWER_PHY) {
  534. /* select page 2 to access MAC control register */
  535. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  536. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  537. /* allow GMII Power Down */
  538. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  539. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  540. /* set page register back to 0 */
  541. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  542. }
  543. /* setup General Purpose Control Register */
  544. gma_write16(hw, port, GM_GP_CTRL,
  545. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
  546. GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
  547. GM_GPCR_AU_SPD_DIS);
  548. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  549. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  550. /* select page 2 to access MAC control register */
  551. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  552. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  553. /* enable Power Down */
  554. ctrl |= PHY_M_PC_POW_D_ENA;
  555. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  556. /* set page register back to 0 */
  557. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  558. }
  559. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  560. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  561. }
  562. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  563. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  564. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  565. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  566. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  567. }
  568. /* Force a renegotiation */
  569. static void sky2_phy_reinit(struct sky2_port *sky2)
  570. {
  571. spin_lock_bh(&sky2->phy_lock);
  572. sky2_phy_init(sky2->hw, sky2->port);
  573. spin_unlock_bh(&sky2->phy_lock);
  574. }
  575. /* Put device in state to listen for Wake On Lan */
  576. static void sky2_wol_init(struct sky2_port *sky2)
  577. {
  578. struct sky2_hw *hw = sky2->hw;
  579. unsigned port = sky2->port;
  580. enum flow_control save_mode;
  581. u16 ctrl;
  582. u32 reg1;
  583. /* Bring hardware out of reset */
  584. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  585. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  586. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  587. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  588. /* Force to 10/100
  589. * sky2_reset will re-enable on resume
  590. */
  591. save_mode = sky2->flow_mode;
  592. ctrl = sky2->advertising;
  593. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  594. sky2->flow_mode = FC_NONE;
  595. spin_lock_bh(&sky2->phy_lock);
  596. sky2_phy_power_up(hw, port);
  597. sky2_phy_init(hw, port);
  598. spin_unlock_bh(&sky2->phy_lock);
  599. sky2->flow_mode = save_mode;
  600. sky2->advertising = ctrl;
  601. /* Set GMAC to no flow control and auto update for speed/duplex */
  602. gma_write16(hw, port, GM_GP_CTRL,
  603. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  604. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  605. /* Set WOL address */
  606. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  607. sky2->netdev->dev_addr, ETH_ALEN);
  608. /* Turn on appropriate WOL control bits */
  609. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  610. ctrl = 0;
  611. if (sky2->wol & WAKE_PHY)
  612. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  613. else
  614. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  615. if (sky2->wol & WAKE_MAGIC)
  616. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  617. else
  618. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  619. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  620. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  621. /* Turn on legacy PCI-Express PME mode */
  622. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  623. reg1 |= PCI_Y2_PME_LEGACY;
  624. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  625. /* block receiver */
  626. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  627. }
  628. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  629. {
  630. struct net_device *dev = hw->dev[port];
  631. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  632. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  633. hw->chip_id == CHIP_ID_YUKON_FE_P ||
  634. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  635. /* Yukon-Extreme B0 and further Extreme devices */
  636. /* enable Store & Forward mode for TX */
  637. if (dev->mtu <= ETH_DATA_LEN)
  638. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  639. TX_JUMBO_DIS | TX_STFW_ENA);
  640. else
  641. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  642. TX_JUMBO_ENA| TX_STFW_ENA);
  643. } else {
  644. if (dev->mtu <= ETH_DATA_LEN)
  645. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  646. else {
  647. /* set Tx GMAC FIFO Almost Empty Threshold */
  648. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  649. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  650. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  651. /* Can't do offload because of lack of store/forward */
  652. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  653. }
  654. }
  655. }
  656. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  657. {
  658. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  659. u16 reg;
  660. u32 rx_reg;
  661. int i;
  662. const u8 *addr = hw->dev[port]->dev_addr;
  663. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  664. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  665. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  666. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  667. /* WA DEV_472 -- looks like crossed wires on port 2 */
  668. /* clear GMAC 1 Control reset */
  669. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  670. do {
  671. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  672. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  673. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  674. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  675. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  676. }
  677. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  678. /* Enable Transmit FIFO Underrun */
  679. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  680. spin_lock_bh(&sky2->phy_lock);
  681. sky2_phy_power_up(hw, port);
  682. sky2_phy_init(hw, port);
  683. spin_unlock_bh(&sky2->phy_lock);
  684. /* MIB clear */
  685. reg = gma_read16(hw, port, GM_PHY_ADDR);
  686. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  687. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  688. gma_read16(hw, port, i);
  689. gma_write16(hw, port, GM_PHY_ADDR, reg);
  690. /* transmit control */
  691. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  692. /* receive control reg: unicast + multicast + no FCS */
  693. gma_write16(hw, port, GM_RX_CTRL,
  694. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  695. /* transmit flow control */
  696. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  697. /* transmit parameter */
  698. gma_write16(hw, port, GM_TX_PARAM,
  699. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  700. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  701. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  702. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  703. /* serial mode register */
  704. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  705. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  706. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  707. reg |= GM_SMOD_JUMBO_ENA;
  708. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  709. /* virtual address for data */
  710. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  711. /* physical address: used for pause frames */
  712. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  713. /* ignore counter overflows */
  714. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  715. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  716. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  717. /* Configure Rx MAC FIFO */
  718. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  719. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  720. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  721. hw->chip_id == CHIP_ID_YUKON_FE_P)
  722. rx_reg |= GMF_RX_OVER_ON;
  723. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  724. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  725. /* Hardware errata - clear flush mask */
  726. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  727. } else {
  728. /* Flush Rx MAC FIFO on any flow control or error */
  729. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  730. }
  731. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  732. reg = RX_GMF_FL_THR_DEF + 1;
  733. /* Another magic mystery workaround from sk98lin */
  734. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  735. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  736. reg = 0x178;
  737. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  738. /* Configure Tx MAC FIFO */
  739. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  740. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  741. /* On chips without ram buffer, pause is controled by MAC level */
  742. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  743. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  744. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  745. sky2_set_tx_stfwd(hw, port);
  746. }
  747. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  748. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  749. /* disable dynamic watermark */
  750. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  751. reg &= ~TX_DYN_WM_ENA;
  752. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  753. }
  754. }
  755. /* Assign Ram Buffer allocation to queue */
  756. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  757. {
  758. u32 end;
  759. /* convert from K bytes to qwords used for hw register */
  760. start *= 1024/8;
  761. space *= 1024/8;
  762. end = start + space - 1;
  763. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  764. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  765. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  766. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  767. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  768. if (q == Q_R1 || q == Q_R2) {
  769. u32 tp = space - space/4;
  770. /* On receive queue's set the thresholds
  771. * give receiver priority when > 3/4 full
  772. * send pause when down to 2K
  773. */
  774. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  775. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  776. tp = space - 2048/8;
  777. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  778. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  779. } else {
  780. /* Enable store & forward on Tx queue's because
  781. * Tx FIFO is only 1K on Yukon
  782. */
  783. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  784. }
  785. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  786. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  787. }
  788. /* Setup Bus Memory Interface */
  789. static void sky2_qset(struct sky2_hw *hw, u16 q)
  790. {
  791. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  792. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  793. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  794. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  795. }
  796. /* Setup prefetch unit registers. This is the interface between
  797. * hardware and driver list elements
  798. */
  799. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  800. dma_addr_t addr, u32 last)
  801. {
  802. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  803. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  804. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
  805. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
  806. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  807. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  808. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  809. }
  810. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
  811. {
  812. struct sky2_tx_le *le = sky2->tx_le + *slot;
  813. *slot = RING_NEXT(*slot, TX_RING_SIZE);
  814. le->ctrl = 0;
  815. return le;
  816. }
  817. static void tx_init(struct sky2_port *sky2)
  818. {
  819. struct sky2_tx_le *le;
  820. sky2->tx_prod = sky2->tx_cons = 0;
  821. sky2->tx_tcpsum = 0;
  822. sky2->tx_last_mss = 0;
  823. le = get_tx_le(sky2, &sky2->tx_prod);
  824. le->addr = 0;
  825. le->opcode = OP_ADDR64 | HW_OWNER;
  826. }
  827. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  828. struct sky2_tx_le *le)
  829. {
  830. return sky2->tx_ring + (le - sky2->tx_le);
  831. }
  832. /* Update chip's next pointer */
  833. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  834. {
  835. /* Make sure write' to descriptors are complete before we tell hardware */
  836. wmb();
  837. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  838. /* Synchronize I/O on since next processor may write to tail */
  839. mmiowb();
  840. }
  841. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  842. {
  843. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  844. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  845. le->ctrl = 0;
  846. return le;
  847. }
  848. /* Build description to hardware for one receive segment */
  849. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  850. dma_addr_t map, unsigned len)
  851. {
  852. struct sky2_rx_le *le;
  853. if (sizeof(dma_addr_t) > sizeof(u32)) {
  854. le = sky2_next_rx(sky2);
  855. le->addr = cpu_to_le32(upper_32_bits(map));
  856. le->opcode = OP_ADDR64 | HW_OWNER;
  857. }
  858. le = sky2_next_rx(sky2);
  859. le->addr = cpu_to_le32(lower_32_bits(map));
  860. le->length = cpu_to_le16(len);
  861. le->opcode = op | HW_OWNER;
  862. }
  863. /* Build description to hardware for one possibly fragmented skb */
  864. static void sky2_rx_submit(struct sky2_port *sky2,
  865. const struct rx_ring_info *re)
  866. {
  867. int i;
  868. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  869. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  870. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  871. }
  872. static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  873. unsigned size)
  874. {
  875. struct sk_buff *skb = re->skb;
  876. int i;
  877. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  878. if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
  879. return -EIO;
  880. pci_unmap_len_set(re, data_size, size);
  881. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  882. re->frag_addr[i] = pci_map_page(pdev,
  883. skb_shinfo(skb)->frags[i].page,
  884. skb_shinfo(skb)->frags[i].page_offset,
  885. skb_shinfo(skb)->frags[i].size,
  886. PCI_DMA_FROMDEVICE);
  887. return 0;
  888. }
  889. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  890. {
  891. struct sk_buff *skb = re->skb;
  892. int i;
  893. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  894. PCI_DMA_FROMDEVICE);
  895. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  896. pci_unmap_page(pdev, re->frag_addr[i],
  897. skb_shinfo(skb)->frags[i].size,
  898. PCI_DMA_FROMDEVICE);
  899. }
  900. /* Tell chip where to start receive checksum.
  901. * Actually has two checksums, but set both same to avoid possible byte
  902. * order problems.
  903. */
  904. static void rx_set_checksum(struct sky2_port *sky2)
  905. {
  906. struct sky2_rx_le *le = sky2_next_rx(sky2);
  907. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  908. le->ctrl = 0;
  909. le->opcode = OP_TCPSTART | HW_OWNER;
  910. sky2_write32(sky2->hw,
  911. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  912. (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
  913. ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  914. }
  915. /*
  916. * The RX Stop command will not work for Yukon-2 if the BMU does not
  917. * reach the end of packet and since we can't make sure that we have
  918. * incoming data, we must reset the BMU while it is not doing a DMA
  919. * transfer. Since it is possible that the RX path is still active,
  920. * the RX RAM buffer will be stopped first, so any possible incoming
  921. * data will not trigger a DMA. After the RAM buffer is stopped, the
  922. * BMU is polled until any DMA in progress is ended and only then it
  923. * will be reset.
  924. */
  925. static void sky2_rx_stop(struct sky2_port *sky2)
  926. {
  927. struct sky2_hw *hw = sky2->hw;
  928. unsigned rxq = rxqaddr[sky2->port];
  929. int i;
  930. /* disable the RAM Buffer receive queue */
  931. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  932. for (i = 0; i < 0xffff; i++)
  933. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  934. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  935. goto stopped;
  936. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  937. sky2->netdev->name);
  938. stopped:
  939. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  940. /* reset the Rx prefetch unit */
  941. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  942. mmiowb();
  943. }
  944. /* Clean out receive buffer area, assumes receiver hardware stopped */
  945. static void sky2_rx_clean(struct sky2_port *sky2)
  946. {
  947. unsigned i;
  948. memset(sky2->rx_le, 0, RX_LE_BYTES);
  949. for (i = 0; i < sky2->rx_pending; i++) {
  950. struct rx_ring_info *re = sky2->rx_ring + i;
  951. if (re->skb) {
  952. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  953. kfree_skb(re->skb);
  954. re->skb = NULL;
  955. }
  956. }
  957. skb_queue_purge(&sky2->rx_recycle);
  958. }
  959. /* Basic MII support */
  960. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  961. {
  962. struct mii_ioctl_data *data = if_mii(ifr);
  963. struct sky2_port *sky2 = netdev_priv(dev);
  964. struct sky2_hw *hw = sky2->hw;
  965. int err = -EOPNOTSUPP;
  966. if (!netif_running(dev))
  967. return -ENODEV; /* Phy still in reset */
  968. switch (cmd) {
  969. case SIOCGMIIPHY:
  970. data->phy_id = PHY_ADDR_MARV;
  971. /* fallthru */
  972. case SIOCGMIIREG: {
  973. u16 val = 0;
  974. spin_lock_bh(&sky2->phy_lock);
  975. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  976. spin_unlock_bh(&sky2->phy_lock);
  977. data->val_out = val;
  978. break;
  979. }
  980. case SIOCSMIIREG:
  981. if (!capable(CAP_NET_ADMIN))
  982. return -EPERM;
  983. spin_lock_bh(&sky2->phy_lock);
  984. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  985. data->val_in);
  986. spin_unlock_bh(&sky2->phy_lock);
  987. break;
  988. }
  989. return err;
  990. }
  991. #ifdef SKY2_VLAN_TAG_USED
  992. static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
  993. {
  994. if (onoff) {
  995. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  996. RX_VLAN_STRIP_ON);
  997. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  998. TX_VLAN_TAG_ON);
  999. } else {
  1000. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1001. RX_VLAN_STRIP_OFF);
  1002. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1003. TX_VLAN_TAG_OFF);
  1004. }
  1005. }
  1006. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  1007. {
  1008. struct sky2_port *sky2 = netdev_priv(dev);
  1009. struct sky2_hw *hw = sky2->hw;
  1010. u16 port = sky2->port;
  1011. netif_tx_lock_bh(dev);
  1012. napi_disable(&hw->napi);
  1013. sky2->vlgrp = grp;
  1014. sky2_set_vlan_mode(hw, port, grp != NULL);
  1015. sky2_read32(hw, B0_Y2_SP_LISR);
  1016. napi_enable(&hw->napi);
  1017. netif_tx_unlock_bh(dev);
  1018. }
  1019. #endif
  1020. /* Amount of required worst case padding in rx buffer */
  1021. static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
  1022. {
  1023. return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
  1024. }
  1025. /*
  1026. * Allocate an skb for receiving. If the MTU is large enough
  1027. * make the skb non-linear with a fragment list of pages.
  1028. */
  1029. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  1030. {
  1031. struct sk_buff *skb;
  1032. int i;
  1033. skb = __skb_dequeue(&sky2->rx_recycle);
  1034. if (!skb)
  1035. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size
  1036. + sky2_rx_pad(sky2->hw));
  1037. if (!skb)
  1038. goto nomem;
  1039. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1040. unsigned char *start;
  1041. /*
  1042. * Workaround for a bug in FIFO that cause hang
  1043. * if the FIFO if the receive buffer is not 64 byte aligned.
  1044. * The buffer returned from netdev_alloc_skb is
  1045. * aligned except if slab debugging is enabled.
  1046. */
  1047. start = PTR_ALIGN(skb->data, 8);
  1048. skb_reserve(skb, start - skb->data);
  1049. } else
  1050. skb_reserve(skb, NET_IP_ALIGN);
  1051. for (i = 0; i < sky2->rx_nfrags; i++) {
  1052. struct page *page = alloc_page(GFP_ATOMIC);
  1053. if (!page)
  1054. goto free_partial;
  1055. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1056. }
  1057. return skb;
  1058. free_partial:
  1059. kfree_skb(skb);
  1060. nomem:
  1061. return NULL;
  1062. }
  1063. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1064. {
  1065. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1066. }
  1067. /*
  1068. * Allocate and setup receiver buffer pool.
  1069. * Normal case this ends up creating one list element for skb
  1070. * in the receive ring. Worst case if using large MTU and each
  1071. * allocation falls on a different 64 bit region, that results
  1072. * in 6 list elements per ring entry.
  1073. * One element is used for checksum enable/disable, and one
  1074. * extra to avoid wrap.
  1075. */
  1076. static int sky2_rx_start(struct sky2_port *sky2)
  1077. {
  1078. struct sky2_hw *hw = sky2->hw;
  1079. struct rx_ring_info *re;
  1080. unsigned rxq = rxqaddr[sky2->port];
  1081. unsigned i, size, thresh;
  1082. sky2->rx_put = sky2->rx_next = 0;
  1083. sky2_qset(hw, rxq);
  1084. /* On PCI express lowering the watermark gives better performance */
  1085. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1086. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1087. /* These chips have no ram buffer?
  1088. * MAC Rx RAM Read is controlled by hardware */
  1089. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1090. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  1091. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1092. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1093. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1094. if (!(hw->flags & SKY2_HW_NEW_LE))
  1095. rx_set_checksum(sky2);
  1096. /* Space needed for frame data + headers rounded up */
  1097. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1098. /* Stopping point for hardware truncation */
  1099. thresh = (size - 8) / sizeof(u32);
  1100. sky2->rx_nfrags = size >> PAGE_SHIFT;
  1101. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1102. /* Compute residue after pages */
  1103. size -= sky2->rx_nfrags << PAGE_SHIFT;
  1104. /* Optimize to handle small packets and headers */
  1105. if (size < copybreak)
  1106. size = copybreak;
  1107. if (size < ETH_HLEN)
  1108. size = ETH_HLEN;
  1109. sky2->rx_data_size = size;
  1110. skb_queue_head_init(&sky2->rx_recycle);
  1111. /* Fill Rx ring */
  1112. for (i = 0; i < sky2->rx_pending; i++) {
  1113. re = sky2->rx_ring + i;
  1114. re->skb = sky2_rx_alloc(sky2);
  1115. if (!re->skb)
  1116. goto nomem;
  1117. if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
  1118. dev_kfree_skb(re->skb);
  1119. re->skb = NULL;
  1120. goto nomem;
  1121. }
  1122. sky2_rx_submit(sky2, re);
  1123. }
  1124. /*
  1125. * The receiver hangs if it receives frames larger than the
  1126. * packet buffer. As a workaround, truncate oversize frames, but
  1127. * the register is limited to 9 bits, so if you do frames > 2052
  1128. * you better get the MTU right!
  1129. */
  1130. if (thresh > 0x1ff)
  1131. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1132. else {
  1133. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1134. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1135. }
  1136. /* Tell chip about available buffers */
  1137. sky2_rx_update(sky2, rxq);
  1138. return 0;
  1139. nomem:
  1140. sky2_rx_clean(sky2);
  1141. return -ENOMEM;
  1142. }
  1143. /* Bring up network interface. */
  1144. static int sky2_up(struct net_device *dev)
  1145. {
  1146. struct sky2_port *sky2 = netdev_priv(dev);
  1147. struct sky2_hw *hw = sky2->hw;
  1148. unsigned port = sky2->port;
  1149. u32 imask, ramsize;
  1150. int cap, err = -ENOMEM;
  1151. struct net_device *otherdev = hw->dev[sky2->port^1];
  1152. /*
  1153. * On dual port PCI-X card, there is an problem where status
  1154. * can be received out of order due to split transactions
  1155. */
  1156. if (otherdev && netif_running(otherdev) &&
  1157. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1158. u16 cmd;
  1159. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1160. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1161. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1162. }
  1163. netif_carrier_off(dev);
  1164. /* must be power of 2 */
  1165. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1166. TX_RING_SIZE *
  1167. sizeof(struct sky2_tx_le),
  1168. &sky2->tx_le_map);
  1169. if (!sky2->tx_le)
  1170. goto err_out;
  1171. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1172. GFP_KERNEL);
  1173. if (!sky2->tx_ring)
  1174. goto err_out;
  1175. tx_init(sky2);
  1176. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1177. &sky2->rx_le_map);
  1178. if (!sky2->rx_le)
  1179. goto err_out;
  1180. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1181. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1182. GFP_KERNEL);
  1183. if (!sky2->rx_ring)
  1184. goto err_out;
  1185. sky2_mac_init(hw, port);
  1186. /* Register is number of 4K blocks on internal RAM buffer. */
  1187. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1188. if (ramsize > 0) {
  1189. u32 rxspace;
  1190. hw->flags |= SKY2_HW_RAM_BUFFER;
  1191. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1192. if (ramsize < 16)
  1193. rxspace = ramsize / 2;
  1194. else
  1195. rxspace = 8 + (2*(ramsize - 16))/3;
  1196. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1197. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1198. /* Make sure SyncQ is disabled */
  1199. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1200. RB_RST_SET);
  1201. }
  1202. sky2_qset(hw, txqaddr[port]);
  1203. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1204. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1205. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1206. /* Set almost empty threshold */
  1207. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1208. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1209. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1210. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1211. TX_RING_SIZE - 1);
  1212. #ifdef SKY2_VLAN_TAG_USED
  1213. sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
  1214. #endif
  1215. err = sky2_rx_start(sky2);
  1216. if (err)
  1217. goto err_out;
  1218. /* Enable interrupts from phy/mac for port */
  1219. imask = sky2_read32(hw, B0_IMSK);
  1220. imask |= portirq_msk[port];
  1221. sky2_write32(hw, B0_IMSK, imask);
  1222. sky2_read32(hw, B0_IMSK);
  1223. if (netif_msg_ifup(sky2))
  1224. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1225. return 0;
  1226. err_out:
  1227. if (sky2->rx_le) {
  1228. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1229. sky2->rx_le, sky2->rx_le_map);
  1230. sky2->rx_le = NULL;
  1231. }
  1232. if (sky2->tx_le) {
  1233. pci_free_consistent(hw->pdev,
  1234. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1235. sky2->tx_le, sky2->tx_le_map);
  1236. sky2->tx_le = NULL;
  1237. }
  1238. kfree(sky2->tx_ring);
  1239. kfree(sky2->rx_ring);
  1240. sky2->tx_ring = NULL;
  1241. sky2->rx_ring = NULL;
  1242. return err;
  1243. }
  1244. /* Modular subtraction in ring */
  1245. static inline int tx_dist(unsigned tail, unsigned head)
  1246. {
  1247. return (head - tail) & (TX_RING_SIZE - 1);
  1248. }
  1249. /* Number of list elements available for next tx */
  1250. static inline int tx_avail(const struct sky2_port *sky2)
  1251. {
  1252. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1253. }
  1254. /* Estimate of number of transmit list elements required */
  1255. static unsigned tx_le_req(const struct sk_buff *skb)
  1256. {
  1257. unsigned count;
  1258. count = sizeof(dma_addr_t) / sizeof(u32);
  1259. count += skb_shinfo(skb)->nr_frags * count;
  1260. if (skb_is_gso(skb))
  1261. ++count;
  1262. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1263. ++count;
  1264. return count;
  1265. }
  1266. /*
  1267. * Put one packet in ring for transmit.
  1268. * A single packet can generate multiple list elements, and
  1269. * the number of ring elements will probably be less than the number
  1270. * of list elements used.
  1271. */
  1272. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1273. {
  1274. struct sky2_port *sky2 = netdev_priv(dev);
  1275. struct sky2_hw *hw = sky2->hw;
  1276. struct sky2_tx_le *le = NULL;
  1277. struct tx_ring_info *re;
  1278. unsigned i, len;
  1279. u16 slot;
  1280. dma_addr_t mapping;
  1281. u16 mss;
  1282. u8 ctrl;
  1283. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1284. return NETDEV_TX_BUSY;
  1285. len = skb_headlen(skb);
  1286. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1287. if (pci_dma_mapping_error(hw->pdev, mapping))
  1288. goto mapping_error;
  1289. slot = sky2->tx_prod;
  1290. if (unlikely(netif_msg_tx_queued(sky2)))
  1291. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1292. dev->name, slot, skb->len);
  1293. /* Send high bits if needed */
  1294. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1295. le = get_tx_le(sky2, &slot);
  1296. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1297. le->opcode = OP_ADDR64 | HW_OWNER;
  1298. }
  1299. /* Check for TCP Segmentation Offload */
  1300. mss = skb_shinfo(skb)->gso_size;
  1301. if (mss != 0) {
  1302. if (!(hw->flags & SKY2_HW_NEW_LE))
  1303. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1304. if (mss != sky2->tx_last_mss) {
  1305. le = get_tx_le(sky2, &slot);
  1306. le->addr = cpu_to_le32(mss);
  1307. if (hw->flags & SKY2_HW_NEW_LE)
  1308. le->opcode = OP_MSS | HW_OWNER;
  1309. else
  1310. le->opcode = OP_LRGLEN | HW_OWNER;
  1311. sky2->tx_last_mss = mss;
  1312. }
  1313. }
  1314. ctrl = 0;
  1315. #ifdef SKY2_VLAN_TAG_USED
  1316. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1317. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1318. if (!le) {
  1319. le = get_tx_le(sky2, &slot);
  1320. le->addr = 0;
  1321. le->opcode = OP_VLAN|HW_OWNER;
  1322. } else
  1323. le->opcode |= OP_VLAN;
  1324. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1325. ctrl |= INS_VLAN;
  1326. }
  1327. #endif
  1328. /* Handle TCP checksum offload */
  1329. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1330. /* On Yukon EX (some versions) encoding change. */
  1331. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1332. ctrl |= CALSUM; /* auto checksum */
  1333. else {
  1334. const unsigned offset = skb_transport_offset(skb);
  1335. u32 tcpsum;
  1336. tcpsum = offset << 16; /* sum start */
  1337. tcpsum |= offset + skb->csum_offset; /* sum write */
  1338. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1339. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1340. ctrl |= UDPTCP;
  1341. if (tcpsum != sky2->tx_tcpsum) {
  1342. sky2->tx_tcpsum = tcpsum;
  1343. le = get_tx_le(sky2, &slot);
  1344. le->addr = cpu_to_le32(tcpsum);
  1345. le->length = 0; /* initial checksum value */
  1346. le->ctrl = 1; /* one packet */
  1347. le->opcode = OP_TCPLISW | HW_OWNER;
  1348. }
  1349. }
  1350. }
  1351. le = get_tx_le(sky2, &slot);
  1352. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1353. le->length = cpu_to_le16(len);
  1354. le->ctrl = ctrl;
  1355. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1356. re = tx_le_re(sky2, le);
  1357. re->skb = skb;
  1358. pci_unmap_addr_set(re, mapaddr, mapping);
  1359. pci_unmap_len_set(re, maplen, len);
  1360. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1361. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1362. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1363. frag->size, PCI_DMA_TODEVICE);
  1364. if (pci_dma_mapping_error(hw->pdev, mapping))
  1365. goto mapping_unwind;
  1366. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1367. le = get_tx_le(sky2, &slot);
  1368. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1369. le->ctrl = 0;
  1370. le->opcode = OP_ADDR64 | HW_OWNER;
  1371. }
  1372. le = get_tx_le(sky2, &slot);
  1373. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1374. le->length = cpu_to_le16(frag->size);
  1375. le->ctrl = ctrl;
  1376. le->opcode = OP_BUFFER | HW_OWNER;
  1377. re = tx_le_re(sky2, le);
  1378. re->skb = skb;
  1379. pci_unmap_addr_set(re, mapaddr, mapping);
  1380. pci_unmap_len_set(re, maplen, frag->size);
  1381. }
  1382. le->ctrl |= EOP;
  1383. sky2->tx_prod = slot;
  1384. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1385. netif_stop_queue(dev);
  1386. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1387. return NETDEV_TX_OK;
  1388. mapping_unwind:
  1389. for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, TX_RING_SIZE)) {
  1390. le = sky2->tx_le + i;
  1391. re = sky2->tx_ring + i;
  1392. switch(le->opcode & ~HW_OWNER) {
  1393. case OP_LARGESEND:
  1394. case OP_PACKET:
  1395. pci_unmap_single(hw->pdev,
  1396. pci_unmap_addr(re, mapaddr),
  1397. pci_unmap_len(re, maplen),
  1398. PCI_DMA_TODEVICE);
  1399. break;
  1400. case OP_BUFFER:
  1401. pci_unmap_page(hw->pdev, pci_unmap_addr(re, mapaddr),
  1402. pci_unmap_len(re, maplen),
  1403. PCI_DMA_TODEVICE);
  1404. break;
  1405. }
  1406. }
  1407. mapping_error:
  1408. if (net_ratelimit())
  1409. dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
  1410. dev_kfree_skb(skb);
  1411. return NETDEV_TX_OK;
  1412. }
  1413. /*
  1414. * Free ring elements from starting at tx_cons until "done"
  1415. *
  1416. * NB:
  1417. * 1. The hardware will tell us about partial completion of multi-part
  1418. * buffers so make sure not to free skb to early.
  1419. * 2. This may run in parallel start_xmit because the it only
  1420. * looks at the tail of the queue of FIFO (tx_cons), not
  1421. * the head (tx_prod)
  1422. */
  1423. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1424. {
  1425. struct net_device *dev = sky2->netdev;
  1426. struct pci_dev *pdev = sky2->hw->pdev;
  1427. unsigned idx;
  1428. BUG_ON(done >= TX_RING_SIZE);
  1429. for (idx = sky2->tx_cons; idx != done;
  1430. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1431. struct sky2_tx_le *le = sky2->tx_le + idx;
  1432. struct tx_ring_info *re = sky2->tx_ring + idx;
  1433. switch(le->opcode & ~HW_OWNER) {
  1434. case OP_LARGESEND:
  1435. case OP_PACKET:
  1436. pci_unmap_single(pdev,
  1437. pci_unmap_addr(re, mapaddr),
  1438. pci_unmap_len(re, maplen),
  1439. PCI_DMA_TODEVICE);
  1440. break;
  1441. case OP_BUFFER:
  1442. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1443. pci_unmap_len(re, maplen),
  1444. PCI_DMA_TODEVICE);
  1445. break;
  1446. }
  1447. if (le->ctrl & EOP) {
  1448. struct sk_buff *skb = re->skb;
  1449. if (unlikely(netif_msg_tx_done(sky2)))
  1450. printk(KERN_DEBUG "%s: tx done %u\n",
  1451. dev->name, idx);
  1452. dev->stats.tx_packets++;
  1453. dev->stats.tx_bytes += skb->len;
  1454. if (skb_queue_len(&sky2->rx_recycle) < sky2->rx_pending
  1455. && skb_recycle_check(skb, sky2->rx_data_size
  1456. + sky2_rx_pad(sky2->hw)))
  1457. __skb_queue_head(&sky2->rx_recycle, skb);
  1458. else
  1459. dev_kfree_skb_any(skb);
  1460. sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
  1461. }
  1462. }
  1463. sky2->tx_cons = idx;
  1464. smp_mb();
  1465. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1466. netif_wake_queue(dev);
  1467. }
  1468. static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
  1469. {
  1470. /* Disable Force Sync bit and Enable Alloc bit */
  1471. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1472. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1473. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1474. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1475. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1476. /* Reset the PCI FIFO of the async Tx queue */
  1477. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1478. BMU_RST_SET | BMU_FIFO_RST);
  1479. /* Reset the Tx prefetch units */
  1480. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1481. PREF_UNIT_RST_SET);
  1482. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1483. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1484. }
  1485. /* Network shutdown */
  1486. static int sky2_down(struct net_device *dev)
  1487. {
  1488. struct sky2_port *sky2 = netdev_priv(dev);
  1489. struct sky2_hw *hw = sky2->hw;
  1490. unsigned port = sky2->port;
  1491. u16 ctrl;
  1492. u32 imask;
  1493. /* Never really got started! */
  1494. if (!sky2->tx_le)
  1495. return 0;
  1496. if (netif_msg_ifdown(sky2))
  1497. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1498. /* Force flow control off */
  1499. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1500. /* Stop transmitter */
  1501. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1502. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1503. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1504. RB_RST_SET | RB_DIS_OP_MD);
  1505. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1506. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1507. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1508. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1509. /* Workaround shared GMAC reset */
  1510. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1511. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1512. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1513. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1514. /* Force any delayed status interrrupt and NAPI */
  1515. sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
  1516. sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
  1517. sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
  1518. sky2_read8(hw, STAT_ISR_TIMER_CTRL);
  1519. sky2_rx_stop(sky2);
  1520. /* Disable port IRQ */
  1521. imask = sky2_read32(hw, B0_IMSK);
  1522. imask &= ~portirq_msk[port];
  1523. sky2_write32(hw, B0_IMSK, imask);
  1524. sky2_read32(hw, B0_IMSK);
  1525. synchronize_irq(hw->pdev->irq);
  1526. napi_synchronize(&hw->napi);
  1527. spin_lock_bh(&sky2->phy_lock);
  1528. sky2_phy_power_down(hw, port);
  1529. spin_unlock_bh(&sky2->phy_lock);
  1530. /* turn off LED's */
  1531. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1532. sky2_tx_reset(hw, port);
  1533. /* Free any pending frames stuck in HW queue */
  1534. sky2_tx_complete(sky2, sky2->tx_prod);
  1535. sky2_rx_clean(sky2);
  1536. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1537. sky2->rx_le, sky2->rx_le_map);
  1538. kfree(sky2->rx_ring);
  1539. pci_free_consistent(hw->pdev,
  1540. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1541. sky2->tx_le, sky2->tx_le_map);
  1542. kfree(sky2->tx_ring);
  1543. sky2->tx_le = NULL;
  1544. sky2->rx_le = NULL;
  1545. sky2->rx_ring = NULL;
  1546. sky2->tx_ring = NULL;
  1547. return 0;
  1548. }
  1549. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1550. {
  1551. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1552. return SPEED_1000;
  1553. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1554. if (aux & PHY_M_PS_SPEED_100)
  1555. return SPEED_100;
  1556. else
  1557. return SPEED_10;
  1558. }
  1559. switch (aux & PHY_M_PS_SPEED_MSK) {
  1560. case PHY_M_PS_SPEED_1000:
  1561. return SPEED_1000;
  1562. case PHY_M_PS_SPEED_100:
  1563. return SPEED_100;
  1564. default:
  1565. return SPEED_10;
  1566. }
  1567. }
  1568. static void sky2_link_up(struct sky2_port *sky2)
  1569. {
  1570. struct sky2_hw *hw = sky2->hw;
  1571. unsigned port = sky2->port;
  1572. u16 reg;
  1573. static const char *fc_name[] = {
  1574. [FC_NONE] = "none",
  1575. [FC_TX] = "tx",
  1576. [FC_RX] = "rx",
  1577. [FC_BOTH] = "both",
  1578. };
  1579. /* enable Rx/Tx */
  1580. reg = gma_read16(hw, port, GM_GP_CTRL);
  1581. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1582. gma_write16(hw, port, GM_GP_CTRL, reg);
  1583. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1584. netif_carrier_on(sky2->netdev);
  1585. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1586. /* Turn on link LED */
  1587. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1588. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1589. if (netif_msg_link(sky2))
  1590. printk(KERN_INFO PFX
  1591. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1592. sky2->netdev->name, sky2->speed,
  1593. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1594. fc_name[sky2->flow_status]);
  1595. }
  1596. static void sky2_link_down(struct sky2_port *sky2)
  1597. {
  1598. struct sky2_hw *hw = sky2->hw;
  1599. unsigned port = sky2->port;
  1600. u16 reg;
  1601. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1602. reg = gma_read16(hw, port, GM_GP_CTRL);
  1603. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1604. gma_write16(hw, port, GM_GP_CTRL, reg);
  1605. netif_carrier_off(sky2->netdev);
  1606. /* Turn on link LED */
  1607. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1608. if (netif_msg_link(sky2))
  1609. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1610. sky2_phy_init(hw, port);
  1611. }
  1612. static enum flow_control sky2_flow(int rx, int tx)
  1613. {
  1614. if (rx)
  1615. return tx ? FC_BOTH : FC_RX;
  1616. else
  1617. return tx ? FC_TX : FC_NONE;
  1618. }
  1619. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1620. {
  1621. struct sky2_hw *hw = sky2->hw;
  1622. unsigned port = sky2->port;
  1623. u16 advert, lpa;
  1624. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1625. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1626. if (lpa & PHY_M_AN_RF) {
  1627. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1628. return -1;
  1629. }
  1630. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1631. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1632. sky2->netdev->name);
  1633. return -1;
  1634. }
  1635. sky2->speed = sky2_phy_speed(hw, aux);
  1636. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1637. /* Since the pause result bits seem to in different positions on
  1638. * different chips. look at registers.
  1639. */
  1640. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1641. /* Shift for bits in fiber PHY */
  1642. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1643. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1644. if (advert & ADVERTISE_1000XPAUSE)
  1645. advert |= ADVERTISE_PAUSE_CAP;
  1646. if (advert & ADVERTISE_1000XPSE_ASYM)
  1647. advert |= ADVERTISE_PAUSE_ASYM;
  1648. if (lpa & LPA_1000XPAUSE)
  1649. lpa |= LPA_PAUSE_CAP;
  1650. if (lpa & LPA_1000XPAUSE_ASYM)
  1651. lpa |= LPA_PAUSE_ASYM;
  1652. }
  1653. sky2->flow_status = FC_NONE;
  1654. if (advert & ADVERTISE_PAUSE_CAP) {
  1655. if (lpa & LPA_PAUSE_CAP)
  1656. sky2->flow_status = FC_BOTH;
  1657. else if (advert & ADVERTISE_PAUSE_ASYM)
  1658. sky2->flow_status = FC_RX;
  1659. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1660. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1661. sky2->flow_status = FC_TX;
  1662. }
  1663. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1664. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1665. sky2->flow_status = FC_NONE;
  1666. if (sky2->flow_status & FC_TX)
  1667. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1668. else
  1669. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1670. return 0;
  1671. }
  1672. /* Interrupt from PHY */
  1673. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1674. {
  1675. struct net_device *dev = hw->dev[port];
  1676. struct sky2_port *sky2 = netdev_priv(dev);
  1677. u16 istatus, phystat;
  1678. if (!netif_running(dev))
  1679. return;
  1680. spin_lock(&sky2->phy_lock);
  1681. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1682. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1683. if (netif_msg_intr(sky2))
  1684. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1685. sky2->netdev->name, istatus, phystat);
  1686. if (istatus & PHY_M_IS_AN_COMPL) {
  1687. if (sky2_autoneg_done(sky2, phystat) == 0)
  1688. sky2_link_up(sky2);
  1689. goto out;
  1690. }
  1691. if (istatus & PHY_M_IS_LSP_CHANGE)
  1692. sky2->speed = sky2_phy_speed(hw, phystat);
  1693. if (istatus & PHY_M_IS_DUP_CHANGE)
  1694. sky2->duplex =
  1695. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1696. if (istatus & PHY_M_IS_LST_CHANGE) {
  1697. if (phystat & PHY_M_PS_LINK_UP)
  1698. sky2_link_up(sky2);
  1699. else
  1700. sky2_link_down(sky2);
  1701. }
  1702. out:
  1703. spin_unlock(&sky2->phy_lock);
  1704. }
  1705. /* Transmit timeout is only called if we are running, carrier is up
  1706. * and tx queue is full (stopped).
  1707. */
  1708. static void sky2_tx_timeout(struct net_device *dev)
  1709. {
  1710. struct sky2_port *sky2 = netdev_priv(dev);
  1711. struct sky2_hw *hw = sky2->hw;
  1712. if (netif_msg_timer(sky2))
  1713. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1714. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1715. dev->name, sky2->tx_cons, sky2->tx_prod,
  1716. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1717. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1718. /* can't restart safely under softirq */
  1719. schedule_work(&hw->restart_work);
  1720. }
  1721. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1722. {
  1723. struct sky2_port *sky2 = netdev_priv(dev);
  1724. struct sky2_hw *hw = sky2->hw;
  1725. unsigned port = sky2->port;
  1726. int err;
  1727. u16 ctl, mode;
  1728. u32 imask;
  1729. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1730. return -EINVAL;
  1731. if (new_mtu > ETH_DATA_LEN &&
  1732. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1733. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1734. return -EINVAL;
  1735. if (!netif_running(dev)) {
  1736. dev->mtu = new_mtu;
  1737. return 0;
  1738. }
  1739. imask = sky2_read32(hw, B0_IMSK);
  1740. sky2_write32(hw, B0_IMSK, 0);
  1741. dev->trans_start = jiffies; /* prevent tx timeout */
  1742. netif_stop_queue(dev);
  1743. napi_disable(&hw->napi);
  1744. synchronize_irq(hw->pdev->irq);
  1745. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1746. sky2_set_tx_stfwd(hw, port);
  1747. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1748. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1749. sky2_rx_stop(sky2);
  1750. sky2_rx_clean(sky2);
  1751. dev->mtu = new_mtu;
  1752. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1753. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1754. if (dev->mtu > ETH_DATA_LEN)
  1755. mode |= GM_SMOD_JUMBO_ENA;
  1756. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1757. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1758. err = sky2_rx_start(sky2);
  1759. sky2_write32(hw, B0_IMSK, imask);
  1760. sky2_read32(hw, B0_Y2_SP_LISR);
  1761. napi_enable(&hw->napi);
  1762. if (err)
  1763. dev_close(dev);
  1764. else {
  1765. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1766. netif_wake_queue(dev);
  1767. }
  1768. return err;
  1769. }
  1770. /* For small just reuse existing skb for next receive */
  1771. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1772. const struct rx_ring_info *re,
  1773. unsigned length)
  1774. {
  1775. struct sk_buff *skb;
  1776. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1777. if (likely(skb)) {
  1778. skb_reserve(skb, 2);
  1779. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1780. length, PCI_DMA_FROMDEVICE);
  1781. skb_copy_from_linear_data(re->skb, skb->data, length);
  1782. skb->ip_summed = re->skb->ip_summed;
  1783. skb->csum = re->skb->csum;
  1784. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1785. length, PCI_DMA_FROMDEVICE);
  1786. re->skb->ip_summed = CHECKSUM_NONE;
  1787. skb_put(skb, length);
  1788. }
  1789. return skb;
  1790. }
  1791. /* Adjust length of skb with fragments to match received data */
  1792. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1793. unsigned int length)
  1794. {
  1795. int i, num_frags;
  1796. unsigned int size;
  1797. /* put header into skb */
  1798. size = min(length, hdr_space);
  1799. skb->tail += size;
  1800. skb->len += size;
  1801. length -= size;
  1802. num_frags = skb_shinfo(skb)->nr_frags;
  1803. for (i = 0; i < num_frags; i++) {
  1804. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1805. if (length == 0) {
  1806. /* don't need this page */
  1807. __free_page(frag->page);
  1808. --skb_shinfo(skb)->nr_frags;
  1809. } else {
  1810. size = min(length, (unsigned) PAGE_SIZE);
  1811. frag->size = size;
  1812. skb->data_len += size;
  1813. skb->truesize += size;
  1814. skb->len += size;
  1815. length -= size;
  1816. }
  1817. }
  1818. }
  1819. /* Normal packet - take skb from ring element and put in a new one */
  1820. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1821. struct rx_ring_info *re,
  1822. unsigned int length)
  1823. {
  1824. struct sk_buff *skb, *nskb;
  1825. unsigned hdr_space = sky2->rx_data_size;
  1826. /* Don't be tricky about reusing pages (yet) */
  1827. nskb = sky2_rx_alloc(sky2);
  1828. if (unlikely(!nskb))
  1829. return NULL;
  1830. skb = re->skb;
  1831. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1832. prefetch(skb->data);
  1833. re->skb = nskb;
  1834. if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
  1835. dev_kfree_skb(nskb);
  1836. re->skb = skb;
  1837. return NULL;
  1838. }
  1839. if (skb_shinfo(skb)->nr_frags)
  1840. skb_put_frags(skb, hdr_space, length);
  1841. else
  1842. skb_put(skb, length);
  1843. return skb;
  1844. }
  1845. /*
  1846. * Receive one packet.
  1847. * For larger packets, get new buffer.
  1848. */
  1849. static struct sk_buff *sky2_receive(struct net_device *dev,
  1850. u16 length, u32 status)
  1851. {
  1852. struct sky2_port *sky2 = netdev_priv(dev);
  1853. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1854. struct sk_buff *skb = NULL;
  1855. u16 count = (status & GMR_FS_LEN) >> 16;
  1856. #ifdef SKY2_VLAN_TAG_USED
  1857. /* Account for vlan tag */
  1858. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1859. count -= VLAN_HLEN;
  1860. #endif
  1861. if (unlikely(netif_msg_rx_status(sky2)))
  1862. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1863. dev->name, sky2->rx_next, status, length);
  1864. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1865. prefetch(sky2->rx_ring + sky2->rx_next);
  1866. /* This chip has hardware problems that generates bogus status.
  1867. * So do only marginal checking and expect higher level protocols
  1868. * to handle crap frames.
  1869. */
  1870. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1871. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1872. length != count)
  1873. goto okay;
  1874. if (status & GMR_FS_ANY_ERR)
  1875. goto error;
  1876. if (!(status & GMR_FS_RX_OK))
  1877. goto resubmit;
  1878. /* if length reported by DMA does not match PHY, packet was truncated */
  1879. if (length != count)
  1880. goto len_error;
  1881. okay:
  1882. if (length < copybreak)
  1883. skb = receive_copy(sky2, re, length);
  1884. else
  1885. skb = receive_new(sky2, re, length);
  1886. resubmit:
  1887. sky2_rx_submit(sky2, re);
  1888. return skb;
  1889. len_error:
  1890. /* Truncation of overlength packets
  1891. causes PHY length to not match MAC length */
  1892. ++dev->stats.rx_length_errors;
  1893. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1894. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1895. dev->name, status, length);
  1896. goto resubmit;
  1897. error:
  1898. ++dev->stats.rx_errors;
  1899. if (status & GMR_FS_RX_FF_OV) {
  1900. dev->stats.rx_over_errors++;
  1901. goto resubmit;
  1902. }
  1903. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1904. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1905. dev->name, status, length);
  1906. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1907. dev->stats.rx_length_errors++;
  1908. if (status & GMR_FS_FRAGMENT)
  1909. dev->stats.rx_frame_errors++;
  1910. if (status & GMR_FS_CRC_ERR)
  1911. dev->stats.rx_crc_errors++;
  1912. goto resubmit;
  1913. }
  1914. /* Transmit complete */
  1915. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1916. {
  1917. struct sky2_port *sky2 = netdev_priv(dev);
  1918. if (netif_running(dev))
  1919. sky2_tx_complete(sky2, last);
  1920. }
  1921. static inline void sky2_skb_rx(const struct sky2_port *sky2,
  1922. u32 status, struct sk_buff *skb)
  1923. {
  1924. #ifdef SKY2_VLAN_TAG_USED
  1925. u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
  1926. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1927. if (skb->ip_summed == CHECKSUM_NONE)
  1928. vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
  1929. else
  1930. vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
  1931. vlan_tag, skb);
  1932. return;
  1933. }
  1934. #endif
  1935. if (skb->ip_summed == CHECKSUM_NONE)
  1936. netif_receive_skb(skb);
  1937. else
  1938. napi_gro_receive(&sky2->hw->napi, skb);
  1939. }
  1940. static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
  1941. unsigned packets, unsigned bytes)
  1942. {
  1943. if (packets) {
  1944. struct net_device *dev = hw->dev[port];
  1945. dev->stats.rx_packets += packets;
  1946. dev->stats.rx_bytes += bytes;
  1947. dev->last_rx = jiffies;
  1948. sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
  1949. }
  1950. }
  1951. /* Process status response ring */
  1952. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  1953. {
  1954. int work_done = 0;
  1955. unsigned int total_bytes[2] = { 0 };
  1956. unsigned int total_packets[2] = { 0 };
  1957. rmb();
  1958. do {
  1959. struct sky2_port *sky2;
  1960. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1961. unsigned port;
  1962. struct net_device *dev;
  1963. struct sk_buff *skb;
  1964. u32 status;
  1965. u16 length;
  1966. u8 opcode = le->opcode;
  1967. if (!(opcode & HW_OWNER))
  1968. break;
  1969. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1970. port = le->css & CSS_LINK_BIT;
  1971. dev = hw->dev[port];
  1972. sky2 = netdev_priv(dev);
  1973. length = le16_to_cpu(le->length);
  1974. status = le32_to_cpu(le->status);
  1975. le->opcode = 0;
  1976. switch (opcode & ~HW_OWNER) {
  1977. case OP_RXSTAT:
  1978. total_packets[port]++;
  1979. total_bytes[port] += length;
  1980. skb = sky2_receive(dev, length, status);
  1981. if (unlikely(!skb)) {
  1982. dev->stats.rx_dropped++;
  1983. break;
  1984. }
  1985. /* This chip reports checksum status differently */
  1986. if (hw->flags & SKY2_HW_NEW_LE) {
  1987. if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
  1988. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1989. (le->css & CSS_TCPUDPCSOK))
  1990. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1991. else
  1992. skb->ip_summed = CHECKSUM_NONE;
  1993. }
  1994. skb->protocol = eth_type_trans(skb, dev);
  1995. sky2_skb_rx(sky2, status, skb);
  1996. /* Stop after net poll weight */
  1997. if (++work_done >= to_do)
  1998. goto exit_loop;
  1999. break;
  2000. #ifdef SKY2_VLAN_TAG_USED
  2001. case OP_RXVLAN:
  2002. sky2->rx_tag = length;
  2003. break;
  2004. case OP_RXCHKSVLAN:
  2005. sky2->rx_tag = length;
  2006. /* fall through */
  2007. #endif
  2008. case OP_RXCHKS:
  2009. if (!(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
  2010. break;
  2011. /* If this happens then driver assuming wrong format */
  2012. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  2013. if (net_ratelimit())
  2014. printk(KERN_NOTICE "%s: unexpected"
  2015. " checksum status\n",
  2016. dev->name);
  2017. break;
  2018. }
  2019. /* Both checksum counters are programmed to start at
  2020. * the same offset, so unless there is a problem they
  2021. * should match. This failure is an early indication that
  2022. * hardware receive checksumming won't work.
  2023. */
  2024. if (likely(status >> 16 == (status & 0xffff))) {
  2025. skb = sky2->rx_ring[sky2->rx_next].skb;
  2026. skb->ip_summed = CHECKSUM_COMPLETE;
  2027. skb->csum = le16_to_cpu(status);
  2028. } else {
  2029. printk(KERN_NOTICE PFX "%s: hardware receive "
  2030. "checksum problem (status = %#x)\n",
  2031. dev->name, status);
  2032. sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
  2033. sky2_write32(sky2->hw,
  2034. Q_ADDR(rxqaddr[port], Q_CSR),
  2035. BMU_DIS_RX_CHKSUM);
  2036. }
  2037. break;
  2038. case OP_TXINDEXLE:
  2039. /* TX index reports status for both ports */
  2040. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  2041. sky2_tx_done(hw->dev[0], status & 0xfff);
  2042. if (hw->dev[1])
  2043. sky2_tx_done(hw->dev[1],
  2044. ((status >> 24) & 0xff)
  2045. | (u16)(length & 0xf) << 8);
  2046. break;
  2047. default:
  2048. if (net_ratelimit())
  2049. printk(KERN_WARNING PFX
  2050. "unknown status opcode 0x%x\n", opcode);
  2051. }
  2052. } while (hw->st_idx != idx);
  2053. /* Fully processed status ring so clear irq */
  2054. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2055. exit_loop:
  2056. sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
  2057. sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
  2058. return work_done;
  2059. }
  2060. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2061. {
  2062. struct net_device *dev = hw->dev[port];
  2063. if (net_ratelimit())
  2064. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  2065. dev->name, status);
  2066. if (status & Y2_IS_PAR_RD1) {
  2067. if (net_ratelimit())
  2068. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  2069. dev->name);
  2070. /* Clear IRQ */
  2071. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2072. }
  2073. if (status & Y2_IS_PAR_WR1) {
  2074. if (net_ratelimit())
  2075. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  2076. dev->name);
  2077. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2078. }
  2079. if (status & Y2_IS_PAR_MAC1) {
  2080. if (net_ratelimit())
  2081. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  2082. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2083. }
  2084. if (status & Y2_IS_PAR_RX1) {
  2085. if (net_ratelimit())
  2086. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  2087. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2088. }
  2089. if (status & Y2_IS_TCP_TXA1) {
  2090. if (net_ratelimit())
  2091. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  2092. dev->name);
  2093. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2094. }
  2095. }
  2096. static void sky2_hw_intr(struct sky2_hw *hw)
  2097. {
  2098. struct pci_dev *pdev = hw->pdev;
  2099. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2100. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2101. status &= hwmsk;
  2102. if (status & Y2_IS_TIST_OV)
  2103. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2104. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2105. u16 pci_err;
  2106. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2107. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2108. if (net_ratelimit())
  2109. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2110. pci_err);
  2111. sky2_pci_write16(hw, PCI_STATUS,
  2112. pci_err | PCI_STATUS_ERROR_BITS);
  2113. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2114. }
  2115. if (status & Y2_IS_PCI_EXP) {
  2116. /* PCI-Express uncorrectable Error occurred */
  2117. u32 err;
  2118. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2119. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2120. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2121. 0xfffffffful);
  2122. if (net_ratelimit())
  2123. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2124. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2125. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2126. }
  2127. if (status & Y2_HWE_L1_MASK)
  2128. sky2_hw_error(hw, 0, status);
  2129. status >>= 8;
  2130. if (status & Y2_HWE_L1_MASK)
  2131. sky2_hw_error(hw, 1, status);
  2132. }
  2133. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2134. {
  2135. struct net_device *dev = hw->dev[port];
  2136. struct sky2_port *sky2 = netdev_priv(dev);
  2137. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2138. if (netif_msg_intr(sky2))
  2139. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  2140. dev->name, status);
  2141. if (status & GM_IS_RX_CO_OV)
  2142. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2143. if (status & GM_IS_TX_CO_OV)
  2144. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2145. if (status & GM_IS_RX_FF_OR) {
  2146. ++dev->stats.rx_fifo_errors;
  2147. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2148. }
  2149. if (status & GM_IS_TX_FF_UR) {
  2150. ++dev->stats.tx_fifo_errors;
  2151. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2152. }
  2153. }
  2154. /* This should never happen it is a bug. */
  2155. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  2156. u16 q, unsigned ring_size)
  2157. {
  2158. struct net_device *dev = hw->dev[port];
  2159. struct sky2_port *sky2 = netdev_priv(dev);
  2160. unsigned idx;
  2161. const u64 *le = (q == Q_R1 || q == Q_R2)
  2162. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  2163. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2164. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  2165. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  2166. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2167. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2168. }
  2169. static int sky2_rx_hung(struct net_device *dev)
  2170. {
  2171. struct sky2_port *sky2 = netdev_priv(dev);
  2172. struct sky2_hw *hw = sky2->hw;
  2173. unsigned port = sky2->port;
  2174. unsigned rxq = rxqaddr[port];
  2175. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2176. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2177. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2178. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2179. /* If idle and MAC or PCI is stuck */
  2180. if (sky2->check.last == dev->last_rx &&
  2181. ((mac_rp == sky2->check.mac_rp &&
  2182. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2183. /* Check if the PCI RX hang */
  2184. (fifo_rp == sky2->check.fifo_rp &&
  2185. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2186. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2187. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2188. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2189. return 1;
  2190. } else {
  2191. sky2->check.last = dev->last_rx;
  2192. sky2->check.mac_rp = mac_rp;
  2193. sky2->check.mac_lev = mac_lev;
  2194. sky2->check.fifo_rp = fifo_rp;
  2195. sky2->check.fifo_lev = fifo_lev;
  2196. return 0;
  2197. }
  2198. }
  2199. static void sky2_watchdog(unsigned long arg)
  2200. {
  2201. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2202. /* Check for lost IRQ once a second */
  2203. if (sky2_read32(hw, B0_ISRC)) {
  2204. napi_schedule(&hw->napi);
  2205. } else {
  2206. int i, active = 0;
  2207. for (i = 0; i < hw->ports; i++) {
  2208. struct net_device *dev = hw->dev[i];
  2209. if (!netif_running(dev))
  2210. continue;
  2211. ++active;
  2212. /* For chips with Rx FIFO, check if stuck */
  2213. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2214. sky2_rx_hung(dev)) {
  2215. pr_info(PFX "%s: receiver hang detected\n",
  2216. dev->name);
  2217. schedule_work(&hw->restart_work);
  2218. return;
  2219. }
  2220. }
  2221. if (active == 0)
  2222. return;
  2223. }
  2224. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2225. }
  2226. /* Hardware/software error handling */
  2227. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2228. {
  2229. if (net_ratelimit())
  2230. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2231. if (status & Y2_IS_HW_ERR)
  2232. sky2_hw_intr(hw);
  2233. if (status & Y2_IS_IRQ_MAC1)
  2234. sky2_mac_intr(hw, 0);
  2235. if (status & Y2_IS_IRQ_MAC2)
  2236. sky2_mac_intr(hw, 1);
  2237. if (status & Y2_IS_CHK_RX1)
  2238. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  2239. if (status & Y2_IS_CHK_RX2)
  2240. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  2241. if (status & Y2_IS_CHK_TXA1)
  2242. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  2243. if (status & Y2_IS_CHK_TXA2)
  2244. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  2245. }
  2246. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2247. {
  2248. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2249. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2250. int work_done = 0;
  2251. u16 idx;
  2252. if (unlikely(status & Y2_IS_ERROR))
  2253. sky2_err_intr(hw, status);
  2254. if (status & Y2_IS_IRQ_PHY1)
  2255. sky2_phy_intr(hw, 0);
  2256. if (status & Y2_IS_IRQ_PHY2)
  2257. sky2_phy_intr(hw, 1);
  2258. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2259. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2260. if (work_done >= work_limit)
  2261. goto done;
  2262. }
  2263. napi_complete(napi);
  2264. sky2_read32(hw, B0_Y2_SP_LISR);
  2265. done:
  2266. return work_done;
  2267. }
  2268. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2269. {
  2270. struct sky2_hw *hw = dev_id;
  2271. u32 status;
  2272. /* Reading this mask interrupts as side effect */
  2273. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2274. if (status == 0 || status == ~0)
  2275. return IRQ_NONE;
  2276. prefetch(&hw->st_le[hw->st_idx]);
  2277. napi_schedule(&hw->napi);
  2278. return IRQ_HANDLED;
  2279. }
  2280. #ifdef CONFIG_NET_POLL_CONTROLLER
  2281. static void sky2_netpoll(struct net_device *dev)
  2282. {
  2283. struct sky2_port *sky2 = netdev_priv(dev);
  2284. napi_schedule(&sky2->hw->napi);
  2285. }
  2286. #endif
  2287. /* Chip internal frequency for clock calculations */
  2288. static u32 sky2_mhz(const struct sky2_hw *hw)
  2289. {
  2290. switch (hw->chip_id) {
  2291. case CHIP_ID_YUKON_EC:
  2292. case CHIP_ID_YUKON_EC_U:
  2293. case CHIP_ID_YUKON_EX:
  2294. case CHIP_ID_YUKON_SUPR:
  2295. case CHIP_ID_YUKON_UL_2:
  2296. return 125;
  2297. case CHIP_ID_YUKON_FE:
  2298. return 100;
  2299. case CHIP_ID_YUKON_FE_P:
  2300. return 50;
  2301. case CHIP_ID_YUKON_XL:
  2302. return 156;
  2303. default:
  2304. BUG();
  2305. }
  2306. }
  2307. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2308. {
  2309. return sky2_mhz(hw) * us;
  2310. }
  2311. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2312. {
  2313. return clk / sky2_mhz(hw);
  2314. }
  2315. static int __devinit sky2_init(struct sky2_hw *hw)
  2316. {
  2317. u8 t8;
  2318. /* Enable all clocks and check for bad PCI access */
  2319. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2320. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2321. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2322. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2323. switch(hw->chip_id) {
  2324. case CHIP_ID_YUKON_XL:
  2325. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2326. break;
  2327. case CHIP_ID_YUKON_EC_U:
  2328. hw->flags = SKY2_HW_GIGABIT
  2329. | SKY2_HW_NEWER_PHY
  2330. | SKY2_HW_ADV_POWER_CTL;
  2331. break;
  2332. case CHIP_ID_YUKON_EX:
  2333. hw->flags = SKY2_HW_GIGABIT
  2334. | SKY2_HW_NEWER_PHY
  2335. | SKY2_HW_NEW_LE
  2336. | SKY2_HW_ADV_POWER_CTL;
  2337. /* New transmit checksum */
  2338. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2339. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2340. break;
  2341. case CHIP_ID_YUKON_EC:
  2342. /* This rev is really old, and requires untested workarounds */
  2343. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2344. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2345. return -EOPNOTSUPP;
  2346. }
  2347. hw->flags = SKY2_HW_GIGABIT;
  2348. break;
  2349. case CHIP_ID_YUKON_FE:
  2350. break;
  2351. case CHIP_ID_YUKON_FE_P:
  2352. hw->flags = SKY2_HW_NEWER_PHY
  2353. | SKY2_HW_NEW_LE
  2354. | SKY2_HW_AUTO_TX_SUM
  2355. | SKY2_HW_ADV_POWER_CTL;
  2356. break;
  2357. case CHIP_ID_YUKON_SUPR:
  2358. hw->flags = SKY2_HW_GIGABIT
  2359. | SKY2_HW_NEWER_PHY
  2360. | SKY2_HW_NEW_LE
  2361. | SKY2_HW_AUTO_TX_SUM
  2362. | SKY2_HW_ADV_POWER_CTL;
  2363. break;
  2364. case CHIP_ID_YUKON_UL_2:
  2365. hw->flags = SKY2_HW_GIGABIT
  2366. | SKY2_HW_ADV_POWER_CTL;
  2367. break;
  2368. default:
  2369. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2370. hw->chip_id);
  2371. return -EOPNOTSUPP;
  2372. }
  2373. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2374. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2375. hw->flags |= SKY2_HW_FIBRE_PHY;
  2376. hw->ports = 1;
  2377. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2378. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2379. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2380. ++hw->ports;
  2381. }
  2382. return 0;
  2383. }
  2384. static void sky2_reset(struct sky2_hw *hw)
  2385. {
  2386. struct pci_dev *pdev = hw->pdev;
  2387. u16 status;
  2388. int i, cap;
  2389. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2390. /* disable ASF */
  2391. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2392. status = sky2_read16(hw, HCU_CCSR);
  2393. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2394. HCU_CCSR_UC_STATE_MSK);
  2395. sky2_write16(hw, HCU_CCSR, status);
  2396. } else
  2397. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2398. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2399. /* do a SW reset */
  2400. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2401. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2402. /* allow writes to PCI config */
  2403. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2404. /* clear PCI errors, if any */
  2405. status = sky2_pci_read16(hw, PCI_STATUS);
  2406. status |= PCI_STATUS_ERROR_BITS;
  2407. sky2_pci_write16(hw, PCI_STATUS, status);
  2408. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2409. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2410. if (cap) {
  2411. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2412. 0xfffffffful);
  2413. /* If error bit is stuck on ignore it */
  2414. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2415. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2416. else
  2417. hwe_mask |= Y2_IS_PCI_EXP;
  2418. }
  2419. sky2_power_on(hw);
  2420. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2421. for (i = 0; i < hw->ports; i++) {
  2422. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2423. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2424. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2425. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2426. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2427. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2428. | GMC_BYP_RETR_ON);
  2429. }
  2430. /* Clear I2C IRQ noise */
  2431. sky2_write32(hw, B2_I2C_IRQ, 1);
  2432. /* turn off hardware timer (unused) */
  2433. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2434. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2435. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2436. /* Turn off descriptor polling */
  2437. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2438. /* Turn off receive timestamp */
  2439. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2440. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2441. /* enable the Tx Arbiters */
  2442. for (i = 0; i < hw->ports; i++)
  2443. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2444. /* Initialize ram interface */
  2445. for (i = 0; i < hw->ports; i++) {
  2446. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2447. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2448. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2449. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2450. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2451. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2452. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2453. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2454. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2455. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2456. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2457. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2458. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2459. }
  2460. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2461. for (i = 0; i < hw->ports; i++)
  2462. sky2_gmac_reset(hw, i);
  2463. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2464. hw->st_idx = 0;
  2465. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2466. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2467. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2468. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2469. /* Set the list last index */
  2470. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2471. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2472. sky2_write8(hw, STAT_FIFO_WM, 16);
  2473. /* set Status-FIFO ISR watermark */
  2474. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2475. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2476. else
  2477. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2478. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2479. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2480. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2481. /* enable status unit */
  2482. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2483. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2484. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2485. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2486. }
  2487. /* Take device down (offline).
  2488. * Equivalent to doing dev_stop() but this does not
  2489. * inform upper layers of the transistion.
  2490. */
  2491. static void sky2_detach(struct net_device *dev)
  2492. {
  2493. if (netif_running(dev)) {
  2494. netif_device_detach(dev); /* stop txq */
  2495. sky2_down(dev);
  2496. }
  2497. }
  2498. /* Bring device back after doing sky2_detach */
  2499. static int sky2_reattach(struct net_device *dev)
  2500. {
  2501. int err = 0;
  2502. if (netif_running(dev)) {
  2503. err = sky2_up(dev);
  2504. if (err) {
  2505. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2506. dev->name, err);
  2507. dev_close(dev);
  2508. } else {
  2509. netif_device_attach(dev);
  2510. sky2_set_multicast(dev);
  2511. }
  2512. }
  2513. return err;
  2514. }
  2515. static void sky2_restart(struct work_struct *work)
  2516. {
  2517. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2518. int i;
  2519. rtnl_lock();
  2520. for (i = 0; i < hw->ports; i++)
  2521. sky2_detach(hw->dev[i]);
  2522. napi_disable(&hw->napi);
  2523. sky2_write32(hw, B0_IMSK, 0);
  2524. sky2_reset(hw);
  2525. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2526. napi_enable(&hw->napi);
  2527. for (i = 0; i < hw->ports; i++)
  2528. sky2_reattach(hw->dev[i]);
  2529. rtnl_unlock();
  2530. }
  2531. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2532. {
  2533. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2534. }
  2535. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2536. {
  2537. const struct sky2_port *sky2 = netdev_priv(dev);
  2538. wol->supported = sky2_wol_supported(sky2->hw);
  2539. wol->wolopts = sky2->wol;
  2540. }
  2541. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2542. {
  2543. struct sky2_port *sky2 = netdev_priv(dev);
  2544. struct sky2_hw *hw = sky2->hw;
  2545. if ((wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2546. || !device_can_wakeup(&hw->pdev->dev))
  2547. return -EOPNOTSUPP;
  2548. sky2->wol = wol->wolopts;
  2549. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2550. hw->chip_id == CHIP_ID_YUKON_EX ||
  2551. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2552. sky2_write32(hw, B0_CTST, sky2->wol
  2553. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2554. device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);
  2555. if (!netif_running(dev))
  2556. sky2_wol_init(sky2);
  2557. return 0;
  2558. }
  2559. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2560. {
  2561. if (sky2_is_copper(hw)) {
  2562. u32 modes = SUPPORTED_10baseT_Half
  2563. | SUPPORTED_10baseT_Full
  2564. | SUPPORTED_100baseT_Half
  2565. | SUPPORTED_100baseT_Full
  2566. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2567. if (hw->flags & SKY2_HW_GIGABIT)
  2568. modes |= SUPPORTED_1000baseT_Half
  2569. | SUPPORTED_1000baseT_Full;
  2570. return modes;
  2571. } else
  2572. return SUPPORTED_1000baseT_Half
  2573. | SUPPORTED_1000baseT_Full
  2574. | SUPPORTED_Autoneg
  2575. | SUPPORTED_FIBRE;
  2576. }
  2577. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2578. {
  2579. struct sky2_port *sky2 = netdev_priv(dev);
  2580. struct sky2_hw *hw = sky2->hw;
  2581. ecmd->transceiver = XCVR_INTERNAL;
  2582. ecmd->supported = sky2_supported_modes(hw);
  2583. ecmd->phy_address = PHY_ADDR_MARV;
  2584. if (sky2_is_copper(hw)) {
  2585. ecmd->port = PORT_TP;
  2586. ecmd->speed = sky2->speed;
  2587. } else {
  2588. ecmd->speed = SPEED_1000;
  2589. ecmd->port = PORT_FIBRE;
  2590. }
  2591. ecmd->advertising = sky2->advertising;
  2592. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  2593. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2594. ecmd->duplex = sky2->duplex;
  2595. return 0;
  2596. }
  2597. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2598. {
  2599. struct sky2_port *sky2 = netdev_priv(dev);
  2600. const struct sky2_hw *hw = sky2->hw;
  2601. u32 supported = sky2_supported_modes(hw);
  2602. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2603. sky2->flags |= SKY2_FLAG_AUTO_SPEED;
  2604. ecmd->advertising = supported;
  2605. sky2->duplex = -1;
  2606. sky2->speed = -1;
  2607. } else {
  2608. u32 setting;
  2609. switch (ecmd->speed) {
  2610. case SPEED_1000:
  2611. if (ecmd->duplex == DUPLEX_FULL)
  2612. setting = SUPPORTED_1000baseT_Full;
  2613. else if (ecmd->duplex == DUPLEX_HALF)
  2614. setting = SUPPORTED_1000baseT_Half;
  2615. else
  2616. return -EINVAL;
  2617. break;
  2618. case SPEED_100:
  2619. if (ecmd->duplex == DUPLEX_FULL)
  2620. setting = SUPPORTED_100baseT_Full;
  2621. else if (ecmd->duplex == DUPLEX_HALF)
  2622. setting = SUPPORTED_100baseT_Half;
  2623. else
  2624. return -EINVAL;
  2625. break;
  2626. case SPEED_10:
  2627. if (ecmd->duplex == DUPLEX_FULL)
  2628. setting = SUPPORTED_10baseT_Full;
  2629. else if (ecmd->duplex == DUPLEX_HALF)
  2630. setting = SUPPORTED_10baseT_Half;
  2631. else
  2632. return -EINVAL;
  2633. break;
  2634. default:
  2635. return -EINVAL;
  2636. }
  2637. if ((setting & supported) == 0)
  2638. return -EINVAL;
  2639. sky2->speed = ecmd->speed;
  2640. sky2->duplex = ecmd->duplex;
  2641. sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
  2642. }
  2643. sky2->advertising = ecmd->advertising;
  2644. if (netif_running(dev)) {
  2645. sky2_phy_reinit(sky2);
  2646. sky2_set_multicast(dev);
  2647. }
  2648. return 0;
  2649. }
  2650. static void sky2_get_drvinfo(struct net_device *dev,
  2651. struct ethtool_drvinfo *info)
  2652. {
  2653. struct sky2_port *sky2 = netdev_priv(dev);
  2654. strcpy(info->driver, DRV_NAME);
  2655. strcpy(info->version, DRV_VERSION);
  2656. strcpy(info->fw_version, "N/A");
  2657. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2658. }
  2659. static const struct sky2_stat {
  2660. char name[ETH_GSTRING_LEN];
  2661. u16 offset;
  2662. } sky2_stats[] = {
  2663. { "tx_bytes", GM_TXO_OK_HI },
  2664. { "rx_bytes", GM_RXO_OK_HI },
  2665. { "tx_broadcast", GM_TXF_BC_OK },
  2666. { "rx_broadcast", GM_RXF_BC_OK },
  2667. { "tx_multicast", GM_TXF_MC_OK },
  2668. { "rx_multicast", GM_RXF_MC_OK },
  2669. { "tx_unicast", GM_TXF_UC_OK },
  2670. { "rx_unicast", GM_RXF_UC_OK },
  2671. { "tx_mac_pause", GM_TXF_MPAUSE },
  2672. { "rx_mac_pause", GM_RXF_MPAUSE },
  2673. { "collisions", GM_TXF_COL },
  2674. { "late_collision",GM_TXF_LAT_COL },
  2675. { "aborted", GM_TXF_ABO_COL },
  2676. { "single_collisions", GM_TXF_SNG_COL },
  2677. { "multi_collisions", GM_TXF_MUL_COL },
  2678. { "rx_short", GM_RXF_SHT },
  2679. { "rx_runt", GM_RXE_FRAG },
  2680. { "rx_64_byte_packets", GM_RXF_64B },
  2681. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2682. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2683. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2684. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2685. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2686. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2687. { "rx_too_long", GM_RXF_LNG_ERR },
  2688. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2689. { "rx_jabber", GM_RXF_JAB_PKT },
  2690. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2691. { "tx_64_byte_packets", GM_TXF_64B },
  2692. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2693. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2694. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2695. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2696. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2697. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2698. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2699. };
  2700. static u32 sky2_get_rx_csum(struct net_device *dev)
  2701. {
  2702. struct sky2_port *sky2 = netdev_priv(dev);
  2703. return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
  2704. }
  2705. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2706. {
  2707. struct sky2_port *sky2 = netdev_priv(dev);
  2708. if (data)
  2709. sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
  2710. else
  2711. sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
  2712. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2713. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2714. return 0;
  2715. }
  2716. static u32 sky2_get_msglevel(struct net_device *netdev)
  2717. {
  2718. struct sky2_port *sky2 = netdev_priv(netdev);
  2719. return sky2->msg_enable;
  2720. }
  2721. static int sky2_nway_reset(struct net_device *dev)
  2722. {
  2723. struct sky2_port *sky2 = netdev_priv(dev);
  2724. if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
  2725. return -EINVAL;
  2726. sky2_phy_reinit(sky2);
  2727. sky2_set_multicast(dev);
  2728. return 0;
  2729. }
  2730. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2731. {
  2732. struct sky2_hw *hw = sky2->hw;
  2733. unsigned port = sky2->port;
  2734. int i;
  2735. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2736. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2737. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2738. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2739. for (i = 2; i < count; i++)
  2740. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2741. }
  2742. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2743. {
  2744. struct sky2_port *sky2 = netdev_priv(netdev);
  2745. sky2->msg_enable = value;
  2746. }
  2747. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2748. {
  2749. switch (sset) {
  2750. case ETH_SS_STATS:
  2751. return ARRAY_SIZE(sky2_stats);
  2752. default:
  2753. return -EOPNOTSUPP;
  2754. }
  2755. }
  2756. static void sky2_get_ethtool_stats(struct net_device *dev,
  2757. struct ethtool_stats *stats, u64 * data)
  2758. {
  2759. struct sky2_port *sky2 = netdev_priv(dev);
  2760. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2761. }
  2762. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2763. {
  2764. int i;
  2765. switch (stringset) {
  2766. case ETH_SS_STATS:
  2767. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2768. memcpy(data + i * ETH_GSTRING_LEN,
  2769. sky2_stats[i].name, ETH_GSTRING_LEN);
  2770. break;
  2771. }
  2772. }
  2773. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2774. {
  2775. struct sky2_port *sky2 = netdev_priv(dev);
  2776. struct sky2_hw *hw = sky2->hw;
  2777. unsigned port = sky2->port;
  2778. const struct sockaddr *addr = p;
  2779. if (!is_valid_ether_addr(addr->sa_data))
  2780. return -EADDRNOTAVAIL;
  2781. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2782. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2783. dev->dev_addr, ETH_ALEN);
  2784. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2785. dev->dev_addr, ETH_ALEN);
  2786. /* virtual address for data */
  2787. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2788. /* physical address: used for pause frames */
  2789. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2790. return 0;
  2791. }
  2792. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2793. {
  2794. u32 bit;
  2795. bit = ether_crc(ETH_ALEN, addr) & 63;
  2796. filter[bit >> 3] |= 1 << (bit & 7);
  2797. }
  2798. static void sky2_set_multicast(struct net_device *dev)
  2799. {
  2800. struct sky2_port *sky2 = netdev_priv(dev);
  2801. struct sky2_hw *hw = sky2->hw;
  2802. unsigned port = sky2->port;
  2803. struct dev_mc_list *list = dev->mc_list;
  2804. u16 reg;
  2805. u8 filter[8];
  2806. int rx_pause;
  2807. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2808. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2809. memset(filter, 0, sizeof(filter));
  2810. reg = gma_read16(hw, port, GM_RX_CTRL);
  2811. reg |= GM_RXCR_UCF_ENA;
  2812. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2813. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2814. else if (dev->flags & IFF_ALLMULTI)
  2815. memset(filter, 0xff, sizeof(filter));
  2816. else if (dev->mc_count == 0 && !rx_pause)
  2817. reg &= ~GM_RXCR_MCF_ENA;
  2818. else {
  2819. int i;
  2820. reg |= GM_RXCR_MCF_ENA;
  2821. if (rx_pause)
  2822. sky2_add_filter(filter, pause_mc_addr);
  2823. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2824. sky2_add_filter(filter, list->dmi_addr);
  2825. }
  2826. gma_write16(hw, port, GM_MC_ADDR_H1,
  2827. (u16) filter[0] | ((u16) filter[1] << 8));
  2828. gma_write16(hw, port, GM_MC_ADDR_H2,
  2829. (u16) filter[2] | ((u16) filter[3] << 8));
  2830. gma_write16(hw, port, GM_MC_ADDR_H3,
  2831. (u16) filter[4] | ((u16) filter[5] << 8));
  2832. gma_write16(hw, port, GM_MC_ADDR_H4,
  2833. (u16) filter[6] | ((u16) filter[7] << 8));
  2834. gma_write16(hw, port, GM_RX_CTRL, reg);
  2835. }
  2836. /* Can have one global because blinking is controlled by
  2837. * ethtool and that is always under RTNL mutex
  2838. */
  2839. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  2840. {
  2841. struct sky2_hw *hw = sky2->hw;
  2842. unsigned port = sky2->port;
  2843. spin_lock_bh(&sky2->phy_lock);
  2844. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2845. hw->chip_id == CHIP_ID_YUKON_EX ||
  2846. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2847. u16 pg;
  2848. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2849. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2850. switch (mode) {
  2851. case MO_LED_OFF:
  2852. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2853. PHY_M_LEDC_LOS_CTRL(8) |
  2854. PHY_M_LEDC_INIT_CTRL(8) |
  2855. PHY_M_LEDC_STA1_CTRL(8) |
  2856. PHY_M_LEDC_STA0_CTRL(8));
  2857. break;
  2858. case MO_LED_ON:
  2859. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2860. PHY_M_LEDC_LOS_CTRL(9) |
  2861. PHY_M_LEDC_INIT_CTRL(9) |
  2862. PHY_M_LEDC_STA1_CTRL(9) |
  2863. PHY_M_LEDC_STA0_CTRL(9));
  2864. break;
  2865. case MO_LED_BLINK:
  2866. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2867. PHY_M_LEDC_LOS_CTRL(0xa) |
  2868. PHY_M_LEDC_INIT_CTRL(0xa) |
  2869. PHY_M_LEDC_STA1_CTRL(0xa) |
  2870. PHY_M_LEDC_STA0_CTRL(0xa));
  2871. break;
  2872. case MO_LED_NORM:
  2873. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2874. PHY_M_LEDC_LOS_CTRL(1) |
  2875. PHY_M_LEDC_INIT_CTRL(8) |
  2876. PHY_M_LEDC_STA1_CTRL(7) |
  2877. PHY_M_LEDC_STA0_CTRL(7));
  2878. }
  2879. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2880. } else
  2881. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2882. PHY_M_LED_MO_DUP(mode) |
  2883. PHY_M_LED_MO_10(mode) |
  2884. PHY_M_LED_MO_100(mode) |
  2885. PHY_M_LED_MO_1000(mode) |
  2886. PHY_M_LED_MO_RX(mode) |
  2887. PHY_M_LED_MO_TX(mode));
  2888. spin_unlock_bh(&sky2->phy_lock);
  2889. }
  2890. /* blink LED's for finding board */
  2891. static int sky2_phys_id(struct net_device *dev, u32 data)
  2892. {
  2893. struct sky2_port *sky2 = netdev_priv(dev);
  2894. unsigned int i;
  2895. if (data == 0)
  2896. data = UINT_MAX;
  2897. for (i = 0; i < data; i++) {
  2898. sky2_led(sky2, MO_LED_ON);
  2899. if (msleep_interruptible(500))
  2900. break;
  2901. sky2_led(sky2, MO_LED_OFF);
  2902. if (msleep_interruptible(500))
  2903. break;
  2904. }
  2905. sky2_led(sky2, MO_LED_NORM);
  2906. return 0;
  2907. }
  2908. static void sky2_get_pauseparam(struct net_device *dev,
  2909. struct ethtool_pauseparam *ecmd)
  2910. {
  2911. struct sky2_port *sky2 = netdev_priv(dev);
  2912. switch (sky2->flow_mode) {
  2913. case FC_NONE:
  2914. ecmd->tx_pause = ecmd->rx_pause = 0;
  2915. break;
  2916. case FC_TX:
  2917. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2918. break;
  2919. case FC_RX:
  2920. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2921. break;
  2922. case FC_BOTH:
  2923. ecmd->tx_pause = ecmd->rx_pause = 1;
  2924. }
  2925. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
  2926. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2927. }
  2928. static int sky2_set_pauseparam(struct net_device *dev,
  2929. struct ethtool_pauseparam *ecmd)
  2930. {
  2931. struct sky2_port *sky2 = netdev_priv(dev);
  2932. if (ecmd->autoneg == AUTONEG_ENABLE)
  2933. sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
  2934. else
  2935. sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
  2936. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2937. if (netif_running(dev))
  2938. sky2_phy_reinit(sky2);
  2939. return 0;
  2940. }
  2941. static int sky2_get_coalesce(struct net_device *dev,
  2942. struct ethtool_coalesce *ecmd)
  2943. {
  2944. struct sky2_port *sky2 = netdev_priv(dev);
  2945. struct sky2_hw *hw = sky2->hw;
  2946. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2947. ecmd->tx_coalesce_usecs = 0;
  2948. else {
  2949. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2950. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2951. }
  2952. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2953. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2954. ecmd->rx_coalesce_usecs = 0;
  2955. else {
  2956. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2957. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2958. }
  2959. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2960. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2961. ecmd->rx_coalesce_usecs_irq = 0;
  2962. else {
  2963. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2964. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2965. }
  2966. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2967. return 0;
  2968. }
  2969. /* Note: this affect both ports */
  2970. static int sky2_set_coalesce(struct net_device *dev,
  2971. struct ethtool_coalesce *ecmd)
  2972. {
  2973. struct sky2_port *sky2 = netdev_priv(dev);
  2974. struct sky2_hw *hw = sky2->hw;
  2975. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2976. if (ecmd->tx_coalesce_usecs > tmax ||
  2977. ecmd->rx_coalesce_usecs > tmax ||
  2978. ecmd->rx_coalesce_usecs_irq > tmax)
  2979. return -EINVAL;
  2980. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2981. return -EINVAL;
  2982. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2983. return -EINVAL;
  2984. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2985. return -EINVAL;
  2986. if (ecmd->tx_coalesce_usecs == 0)
  2987. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2988. else {
  2989. sky2_write32(hw, STAT_TX_TIMER_INI,
  2990. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2991. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2992. }
  2993. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2994. if (ecmd->rx_coalesce_usecs == 0)
  2995. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2996. else {
  2997. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2998. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2999. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  3000. }
  3001. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  3002. if (ecmd->rx_coalesce_usecs_irq == 0)
  3003. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  3004. else {
  3005. sky2_write32(hw, STAT_ISR_TIMER_INI,
  3006. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  3007. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  3008. }
  3009. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  3010. return 0;
  3011. }
  3012. static void sky2_get_ringparam(struct net_device *dev,
  3013. struct ethtool_ringparam *ering)
  3014. {
  3015. struct sky2_port *sky2 = netdev_priv(dev);
  3016. ering->rx_max_pending = RX_MAX_PENDING;
  3017. ering->rx_mini_max_pending = 0;
  3018. ering->rx_jumbo_max_pending = 0;
  3019. ering->tx_max_pending = TX_RING_SIZE - 1;
  3020. ering->rx_pending = sky2->rx_pending;
  3021. ering->rx_mini_pending = 0;
  3022. ering->rx_jumbo_pending = 0;
  3023. ering->tx_pending = sky2->tx_pending;
  3024. }
  3025. static int sky2_set_ringparam(struct net_device *dev,
  3026. struct ethtool_ringparam *ering)
  3027. {
  3028. struct sky2_port *sky2 = netdev_priv(dev);
  3029. if (ering->rx_pending > RX_MAX_PENDING ||
  3030. ering->rx_pending < 8 ||
  3031. ering->tx_pending < MAX_SKB_TX_LE ||
  3032. ering->tx_pending > TX_RING_SIZE - 1)
  3033. return -EINVAL;
  3034. sky2_detach(dev);
  3035. sky2->rx_pending = ering->rx_pending;
  3036. sky2->tx_pending = ering->tx_pending;
  3037. return sky2_reattach(dev);
  3038. }
  3039. static int sky2_get_regs_len(struct net_device *dev)
  3040. {
  3041. return 0x4000;
  3042. }
  3043. /*
  3044. * Returns copy of control register region
  3045. * Note: ethtool_get_regs always provides full size (16k) buffer
  3046. */
  3047. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  3048. void *p)
  3049. {
  3050. const struct sky2_port *sky2 = netdev_priv(dev);
  3051. const void __iomem *io = sky2->hw->regs;
  3052. unsigned int b;
  3053. regs->version = 1;
  3054. for (b = 0; b < 128; b++) {
  3055. /* This complicated switch statement is to make sure and
  3056. * only access regions that are unreserved.
  3057. * Some blocks are only valid on dual port cards.
  3058. * and block 3 has some special diagnostic registers that
  3059. * are poison.
  3060. */
  3061. switch (b) {
  3062. case 3:
  3063. /* skip diagnostic ram region */
  3064. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3065. break;
  3066. /* dual port cards only */
  3067. case 5: /* Tx Arbiter 2 */
  3068. case 9: /* RX2 */
  3069. case 14 ... 15: /* TX2 */
  3070. case 17: case 19: /* Ram Buffer 2 */
  3071. case 22 ... 23: /* Tx Ram Buffer 2 */
  3072. case 25: /* Rx MAC Fifo 1 */
  3073. case 27: /* Tx MAC Fifo 2 */
  3074. case 31: /* GPHY 2 */
  3075. case 40 ... 47: /* Pattern Ram 2 */
  3076. case 52: case 54: /* TCP Segmentation 2 */
  3077. case 112 ... 116: /* GMAC 2 */
  3078. if (sky2->hw->ports == 1)
  3079. goto reserved;
  3080. /* fall through */
  3081. case 0: /* Control */
  3082. case 2: /* Mac address */
  3083. case 4: /* Tx Arbiter 1 */
  3084. case 7: /* PCI express reg */
  3085. case 8: /* RX1 */
  3086. case 12 ... 13: /* TX1 */
  3087. case 16: case 18:/* Rx Ram Buffer 1 */
  3088. case 20 ... 21: /* Tx Ram Buffer 1 */
  3089. case 24: /* Rx MAC Fifo 1 */
  3090. case 26: /* Tx MAC Fifo 1 */
  3091. case 28 ... 29: /* Descriptor and status unit */
  3092. case 30: /* GPHY 1*/
  3093. case 32 ... 39: /* Pattern Ram 1 */
  3094. case 48: case 50: /* TCP Segmentation 1 */
  3095. case 56 ... 60: /* PCI space */
  3096. case 80 ... 84: /* GMAC 1 */
  3097. memcpy_fromio(p, io, 128);
  3098. break;
  3099. default:
  3100. reserved:
  3101. memset(p, 0, 128);
  3102. }
  3103. p += 128;
  3104. io += 128;
  3105. }
  3106. }
  3107. /* In order to do Jumbo packets on these chips, need to turn off the
  3108. * transmit store/forward. Therefore checksum offload won't work.
  3109. */
  3110. static int no_tx_offload(struct net_device *dev)
  3111. {
  3112. const struct sky2_port *sky2 = netdev_priv(dev);
  3113. const struct sky2_hw *hw = sky2->hw;
  3114. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  3115. }
  3116. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  3117. {
  3118. if (data && no_tx_offload(dev))
  3119. return -EINVAL;
  3120. return ethtool_op_set_tx_csum(dev, data);
  3121. }
  3122. static int sky2_set_tso(struct net_device *dev, u32 data)
  3123. {
  3124. if (data && no_tx_offload(dev))
  3125. return -EINVAL;
  3126. return ethtool_op_set_tso(dev, data);
  3127. }
  3128. static int sky2_get_eeprom_len(struct net_device *dev)
  3129. {
  3130. struct sky2_port *sky2 = netdev_priv(dev);
  3131. struct sky2_hw *hw = sky2->hw;
  3132. u16 reg2;
  3133. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3134. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3135. }
  3136. static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
  3137. {
  3138. unsigned long start = jiffies;
  3139. while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
  3140. /* Can take up to 10.6 ms for write */
  3141. if (time_after(jiffies, start + HZ/4)) {
  3142. dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
  3143. return -ETIMEDOUT;
  3144. }
  3145. mdelay(1);
  3146. }
  3147. return 0;
  3148. }
  3149. static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
  3150. u16 offset, size_t length)
  3151. {
  3152. int rc = 0;
  3153. while (length > 0) {
  3154. u32 val;
  3155. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3156. rc = sky2_vpd_wait(hw, cap, 0);
  3157. if (rc)
  3158. break;
  3159. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3160. memcpy(data, &val, min(sizeof(val), length));
  3161. offset += sizeof(u32);
  3162. data += sizeof(u32);
  3163. length -= sizeof(u32);
  3164. }
  3165. return rc;
  3166. }
  3167. static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
  3168. u16 offset, unsigned int length)
  3169. {
  3170. unsigned int i;
  3171. int rc = 0;
  3172. for (i = 0; i < length; i += sizeof(u32)) {
  3173. u32 val = *(u32 *)(data + i);
  3174. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  3175. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3176. rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
  3177. if (rc)
  3178. break;
  3179. }
  3180. return rc;
  3181. }
  3182. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3183. u8 *data)
  3184. {
  3185. struct sky2_port *sky2 = netdev_priv(dev);
  3186. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3187. if (!cap)
  3188. return -EINVAL;
  3189. eeprom->magic = SKY2_EEPROM_MAGIC;
  3190. return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3191. }
  3192. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3193. u8 *data)
  3194. {
  3195. struct sky2_port *sky2 = netdev_priv(dev);
  3196. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3197. if (!cap)
  3198. return -EINVAL;
  3199. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3200. return -EINVAL;
  3201. /* Partial writes not supported */
  3202. if ((eeprom->offset & 3) || (eeprom->len & 3))
  3203. return -EINVAL;
  3204. return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3205. }
  3206. static const struct ethtool_ops sky2_ethtool_ops = {
  3207. .get_settings = sky2_get_settings,
  3208. .set_settings = sky2_set_settings,
  3209. .get_drvinfo = sky2_get_drvinfo,
  3210. .get_wol = sky2_get_wol,
  3211. .set_wol = sky2_set_wol,
  3212. .get_msglevel = sky2_get_msglevel,
  3213. .set_msglevel = sky2_set_msglevel,
  3214. .nway_reset = sky2_nway_reset,
  3215. .get_regs_len = sky2_get_regs_len,
  3216. .get_regs = sky2_get_regs,
  3217. .get_link = ethtool_op_get_link,
  3218. .get_eeprom_len = sky2_get_eeprom_len,
  3219. .get_eeprom = sky2_get_eeprom,
  3220. .set_eeprom = sky2_set_eeprom,
  3221. .set_sg = ethtool_op_set_sg,
  3222. .set_tx_csum = sky2_set_tx_csum,
  3223. .set_tso = sky2_set_tso,
  3224. .get_rx_csum = sky2_get_rx_csum,
  3225. .set_rx_csum = sky2_set_rx_csum,
  3226. .get_strings = sky2_get_strings,
  3227. .get_coalesce = sky2_get_coalesce,
  3228. .set_coalesce = sky2_set_coalesce,
  3229. .get_ringparam = sky2_get_ringparam,
  3230. .set_ringparam = sky2_set_ringparam,
  3231. .get_pauseparam = sky2_get_pauseparam,
  3232. .set_pauseparam = sky2_set_pauseparam,
  3233. .phys_id = sky2_phys_id,
  3234. .get_sset_count = sky2_get_sset_count,
  3235. .get_ethtool_stats = sky2_get_ethtool_stats,
  3236. };
  3237. #ifdef CONFIG_SKY2_DEBUG
  3238. static struct dentry *sky2_debug;
  3239. /*
  3240. * Read and parse the first part of Vital Product Data
  3241. */
  3242. #define VPD_SIZE 128
  3243. #define VPD_MAGIC 0x82
  3244. static const struct vpd_tag {
  3245. char tag[2];
  3246. char *label;
  3247. } vpd_tags[] = {
  3248. { "PN", "Part Number" },
  3249. { "EC", "Engineering Level" },
  3250. { "MN", "Manufacturer" },
  3251. { "SN", "Serial Number" },
  3252. { "YA", "Asset Tag" },
  3253. { "VL", "First Error Log Message" },
  3254. { "VF", "Second Error Log Message" },
  3255. { "VB", "Boot Agent ROM Configuration" },
  3256. { "VE", "EFI UNDI Configuration" },
  3257. };
  3258. static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
  3259. {
  3260. size_t vpd_size;
  3261. loff_t offs;
  3262. u8 len;
  3263. unsigned char *buf;
  3264. u16 reg2;
  3265. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3266. vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3267. seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
  3268. buf = kmalloc(vpd_size, GFP_KERNEL);
  3269. if (!buf) {
  3270. seq_puts(seq, "no memory!\n");
  3271. return;
  3272. }
  3273. if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
  3274. seq_puts(seq, "VPD read failed\n");
  3275. goto out;
  3276. }
  3277. if (buf[0] != VPD_MAGIC) {
  3278. seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
  3279. goto out;
  3280. }
  3281. len = buf[1];
  3282. if (len == 0 || len > vpd_size - 4) {
  3283. seq_printf(seq, "Invalid id length: %d\n", len);
  3284. goto out;
  3285. }
  3286. seq_printf(seq, "%.*s\n", len, buf + 3);
  3287. offs = len + 3;
  3288. while (offs < vpd_size - 4) {
  3289. int i;
  3290. if (!memcmp("RW", buf + offs, 2)) /* end marker */
  3291. break;
  3292. len = buf[offs + 2];
  3293. if (offs + len + 3 >= vpd_size)
  3294. break;
  3295. for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
  3296. if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
  3297. seq_printf(seq, " %s: %.*s\n",
  3298. vpd_tags[i].label, len, buf + offs + 3);
  3299. break;
  3300. }
  3301. }
  3302. offs += len + 3;
  3303. }
  3304. out:
  3305. kfree(buf);
  3306. }
  3307. static int sky2_debug_show(struct seq_file *seq, void *v)
  3308. {
  3309. struct net_device *dev = seq->private;
  3310. const struct sky2_port *sky2 = netdev_priv(dev);
  3311. struct sky2_hw *hw = sky2->hw;
  3312. unsigned port = sky2->port;
  3313. unsigned idx, last;
  3314. int sop;
  3315. sky2_show_vpd(seq, hw);
  3316. seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
  3317. sky2_read32(hw, B0_ISRC),
  3318. sky2_read32(hw, B0_IMSK),
  3319. sky2_read32(hw, B0_Y2_SP_ICR));
  3320. if (!netif_running(dev)) {
  3321. seq_printf(seq, "network not running\n");
  3322. return 0;
  3323. }
  3324. napi_disable(&hw->napi);
  3325. last = sky2_read16(hw, STAT_PUT_IDX);
  3326. if (hw->st_idx == last)
  3327. seq_puts(seq, "Status ring (empty)\n");
  3328. else {
  3329. seq_puts(seq, "Status ring\n");
  3330. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3331. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3332. const struct sky2_status_le *le = hw->st_le + idx;
  3333. seq_printf(seq, "[%d] %#x %d %#x\n",
  3334. idx, le->opcode, le->length, le->status);
  3335. }
  3336. seq_puts(seq, "\n");
  3337. }
  3338. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3339. sky2->tx_cons, sky2->tx_prod,
  3340. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3341. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3342. /* Dump contents of tx ring */
  3343. sop = 1;
  3344. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
  3345. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  3346. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3347. u32 a = le32_to_cpu(le->addr);
  3348. if (sop)
  3349. seq_printf(seq, "%u:", idx);
  3350. sop = 0;
  3351. switch(le->opcode & ~HW_OWNER) {
  3352. case OP_ADDR64:
  3353. seq_printf(seq, " %#x:", a);
  3354. break;
  3355. case OP_LRGLEN:
  3356. seq_printf(seq, " mtu=%d", a);
  3357. break;
  3358. case OP_VLAN:
  3359. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3360. break;
  3361. case OP_TCPLISW:
  3362. seq_printf(seq, " csum=%#x", a);
  3363. break;
  3364. case OP_LARGESEND:
  3365. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3366. break;
  3367. case OP_PACKET:
  3368. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3369. break;
  3370. case OP_BUFFER:
  3371. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3372. break;
  3373. default:
  3374. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3375. a, le16_to_cpu(le->length));
  3376. }
  3377. if (le->ctrl & EOP) {
  3378. seq_putc(seq, '\n');
  3379. sop = 1;
  3380. }
  3381. }
  3382. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3383. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3384. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3385. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3386. sky2_read32(hw, B0_Y2_SP_LISR);
  3387. napi_enable(&hw->napi);
  3388. return 0;
  3389. }
  3390. static int sky2_debug_open(struct inode *inode, struct file *file)
  3391. {
  3392. return single_open(file, sky2_debug_show, inode->i_private);
  3393. }
  3394. static const struct file_operations sky2_debug_fops = {
  3395. .owner = THIS_MODULE,
  3396. .open = sky2_debug_open,
  3397. .read = seq_read,
  3398. .llseek = seq_lseek,
  3399. .release = single_release,
  3400. };
  3401. /*
  3402. * Use network device events to create/remove/rename
  3403. * debugfs file entries
  3404. */
  3405. static int sky2_device_event(struct notifier_block *unused,
  3406. unsigned long event, void *ptr)
  3407. {
  3408. struct net_device *dev = ptr;
  3409. struct sky2_port *sky2 = netdev_priv(dev);
  3410. if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
  3411. return NOTIFY_DONE;
  3412. switch(event) {
  3413. case NETDEV_CHANGENAME:
  3414. if (sky2->debugfs) {
  3415. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3416. sky2_debug, dev->name);
  3417. }
  3418. break;
  3419. case NETDEV_GOING_DOWN:
  3420. if (sky2->debugfs) {
  3421. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3422. dev->name);
  3423. debugfs_remove(sky2->debugfs);
  3424. sky2->debugfs = NULL;
  3425. }
  3426. break;
  3427. case NETDEV_UP:
  3428. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3429. sky2_debug, dev,
  3430. &sky2_debug_fops);
  3431. if (IS_ERR(sky2->debugfs))
  3432. sky2->debugfs = NULL;
  3433. }
  3434. return NOTIFY_DONE;
  3435. }
  3436. static struct notifier_block sky2_notifier = {
  3437. .notifier_call = sky2_device_event,
  3438. };
  3439. static __init void sky2_debug_init(void)
  3440. {
  3441. struct dentry *ent;
  3442. ent = debugfs_create_dir("sky2", NULL);
  3443. if (!ent || IS_ERR(ent))
  3444. return;
  3445. sky2_debug = ent;
  3446. register_netdevice_notifier(&sky2_notifier);
  3447. }
  3448. static __exit void sky2_debug_cleanup(void)
  3449. {
  3450. if (sky2_debug) {
  3451. unregister_netdevice_notifier(&sky2_notifier);
  3452. debugfs_remove(sky2_debug);
  3453. sky2_debug = NULL;
  3454. }
  3455. }
  3456. #else
  3457. #define sky2_debug_init()
  3458. #define sky2_debug_cleanup()
  3459. #endif
  3460. /* Two copies of network device operations to handle special case of
  3461. not allowing netpoll on second port */
  3462. static const struct net_device_ops sky2_netdev_ops[2] = {
  3463. {
  3464. .ndo_open = sky2_up,
  3465. .ndo_stop = sky2_down,
  3466. .ndo_start_xmit = sky2_xmit_frame,
  3467. .ndo_do_ioctl = sky2_ioctl,
  3468. .ndo_validate_addr = eth_validate_addr,
  3469. .ndo_set_mac_address = sky2_set_mac_address,
  3470. .ndo_set_multicast_list = sky2_set_multicast,
  3471. .ndo_change_mtu = sky2_change_mtu,
  3472. .ndo_tx_timeout = sky2_tx_timeout,
  3473. #ifdef SKY2_VLAN_TAG_USED
  3474. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3475. #endif
  3476. #ifdef CONFIG_NET_POLL_CONTROLLER
  3477. .ndo_poll_controller = sky2_netpoll,
  3478. #endif
  3479. },
  3480. {
  3481. .ndo_open = sky2_up,
  3482. .ndo_stop = sky2_down,
  3483. .ndo_start_xmit = sky2_xmit_frame,
  3484. .ndo_do_ioctl = sky2_ioctl,
  3485. .ndo_validate_addr = eth_validate_addr,
  3486. .ndo_set_mac_address = sky2_set_mac_address,
  3487. .ndo_set_multicast_list = sky2_set_multicast,
  3488. .ndo_change_mtu = sky2_change_mtu,
  3489. .ndo_tx_timeout = sky2_tx_timeout,
  3490. #ifdef SKY2_VLAN_TAG_USED
  3491. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3492. #endif
  3493. },
  3494. };
  3495. /* Initialize network device */
  3496. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3497. unsigned port,
  3498. int highmem, int wol)
  3499. {
  3500. struct sky2_port *sky2;
  3501. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3502. if (!dev) {
  3503. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3504. return NULL;
  3505. }
  3506. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3507. dev->irq = hw->pdev->irq;
  3508. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3509. dev->watchdog_timeo = TX_WATCHDOG;
  3510. dev->netdev_ops = &sky2_netdev_ops[port];
  3511. sky2 = netdev_priv(dev);
  3512. sky2->netdev = dev;
  3513. sky2->hw = hw;
  3514. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3515. /* Auto speed and flow control */
  3516. sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
  3517. if (hw->chip_id != CHIP_ID_YUKON_XL)
  3518. sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
  3519. sky2->flow_mode = FC_BOTH;
  3520. sky2->duplex = -1;
  3521. sky2->speed = -1;
  3522. sky2->advertising = sky2_supported_modes(hw);
  3523. sky2->wol = wol;
  3524. spin_lock_init(&sky2->phy_lock);
  3525. sky2->tx_pending = TX_DEF_PENDING;
  3526. sky2->rx_pending = RX_DEF_PENDING;
  3527. hw->dev[port] = dev;
  3528. sky2->port = port;
  3529. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3530. if (highmem)
  3531. dev->features |= NETIF_F_HIGHDMA;
  3532. #ifdef SKY2_VLAN_TAG_USED
  3533. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3534. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3535. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3536. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3537. }
  3538. #endif
  3539. /* read the mac address */
  3540. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3541. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3542. return dev;
  3543. }
  3544. static void __devinit sky2_show_addr(struct net_device *dev)
  3545. {
  3546. const struct sky2_port *sky2 = netdev_priv(dev);
  3547. if (netif_msg_probe(sky2))
  3548. printk(KERN_INFO PFX "%s: addr %pM\n",
  3549. dev->name, dev->dev_addr);
  3550. }
  3551. /* Handle software interrupt used during MSI test */
  3552. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3553. {
  3554. struct sky2_hw *hw = dev_id;
  3555. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3556. if (status == 0)
  3557. return IRQ_NONE;
  3558. if (status & Y2_IS_IRQ_SW) {
  3559. hw->flags |= SKY2_HW_USE_MSI;
  3560. wake_up(&hw->msi_wait);
  3561. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3562. }
  3563. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3564. return IRQ_HANDLED;
  3565. }
  3566. /* Test interrupt path by forcing a a software IRQ */
  3567. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3568. {
  3569. struct pci_dev *pdev = hw->pdev;
  3570. int err;
  3571. init_waitqueue_head (&hw->msi_wait);
  3572. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3573. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3574. if (err) {
  3575. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3576. return err;
  3577. }
  3578. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3579. sky2_read8(hw, B0_CTST);
  3580. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3581. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3582. /* MSI test failed, go back to INTx mode */
  3583. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3584. "switching to INTx mode.\n");
  3585. err = -EOPNOTSUPP;
  3586. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3587. }
  3588. sky2_write32(hw, B0_IMSK, 0);
  3589. sky2_read32(hw, B0_IMSK);
  3590. free_irq(pdev->irq, hw);
  3591. return err;
  3592. }
  3593. /* This driver supports yukon2 chipset only */
  3594. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3595. {
  3596. const char *name[] = {
  3597. "XL", /* 0xb3 */
  3598. "EC Ultra", /* 0xb4 */
  3599. "Extreme", /* 0xb5 */
  3600. "EC", /* 0xb6 */
  3601. "FE", /* 0xb7 */
  3602. "FE+", /* 0xb8 */
  3603. "Supreme", /* 0xb9 */
  3604. "UL 2", /* 0xba */
  3605. };
  3606. if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
  3607. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3608. else
  3609. snprintf(buf, sz, "(chip %#x)", chipid);
  3610. return buf;
  3611. }
  3612. static int __devinit sky2_probe(struct pci_dev *pdev,
  3613. const struct pci_device_id *ent)
  3614. {
  3615. struct net_device *dev;
  3616. struct sky2_hw *hw;
  3617. int err, using_dac = 0, wol_default;
  3618. u32 reg;
  3619. char buf1[16];
  3620. err = pci_enable_device(pdev);
  3621. if (err) {
  3622. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3623. goto err_out;
  3624. }
  3625. /* Get configuration information
  3626. * Note: only regular PCI config access once to test for HW issues
  3627. * other PCI access through shared memory for speed and to
  3628. * avoid MMCONFIG problems.
  3629. */
  3630. err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3631. if (err) {
  3632. dev_err(&pdev->dev, "PCI read config failed\n");
  3633. goto err_out;
  3634. }
  3635. if (~reg == 0) {
  3636. dev_err(&pdev->dev, "PCI configuration read error\n");
  3637. goto err_out;
  3638. }
  3639. err = pci_request_regions(pdev, DRV_NAME);
  3640. if (err) {
  3641. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3642. goto err_out_disable;
  3643. }
  3644. pci_set_master(pdev);
  3645. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3646. !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
  3647. using_dac = 1;
  3648. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3649. if (err < 0) {
  3650. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3651. "for consistent allocations\n");
  3652. goto err_out_free_regions;
  3653. }
  3654. } else {
  3655. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3656. if (err) {
  3657. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3658. goto err_out_free_regions;
  3659. }
  3660. }
  3661. #ifdef __BIG_ENDIAN
  3662. /* The sk98lin vendor driver uses hardware byte swapping but
  3663. * this driver uses software swapping.
  3664. */
  3665. reg &= ~PCI_REV_DESC;
  3666. err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
  3667. if (err) {
  3668. dev_err(&pdev->dev, "PCI write config failed\n");
  3669. goto err_out_free_regions;
  3670. }
  3671. #endif
  3672. wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
  3673. err = -ENOMEM;
  3674. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3675. if (!hw) {
  3676. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3677. goto err_out_free_regions;
  3678. }
  3679. hw->pdev = pdev;
  3680. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3681. if (!hw->regs) {
  3682. dev_err(&pdev->dev, "cannot map device registers\n");
  3683. goto err_out_free_hw;
  3684. }
  3685. /* ring for status responses */
  3686. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3687. if (!hw->st_le)
  3688. goto err_out_iounmap;
  3689. err = sky2_init(hw);
  3690. if (err)
  3691. goto err_out_iounmap;
  3692. dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
  3693. sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
  3694. sky2_reset(hw);
  3695. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3696. if (!dev) {
  3697. err = -ENOMEM;
  3698. goto err_out_free_pci;
  3699. }
  3700. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3701. err = sky2_test_msi(hw);
  3702. if (err == -EOPNOTSUPP)
  3703. pci_disable_msi(pdev);
  3704. else if (err)
  3705. goto err_out_free_netdev;
  3706. }
  3707. err = register_netdev(dev);
  3708. if (err) {
  3709. dev_err(&pdev->dev, "cannot register net device\n");
  3710. goto err_out_free_netdev;
  3711. }
  3712. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3713. err = request_irq(pdev->irq, sky2_intr,
  3714. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3715. dev->name, hw);
  3716. if (err) {
  3717. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3718. goto err_out_unregister;
  3719. }
  3720. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3721. napi_enable(&hw->napi);
  3722. sky2_show_addr(dev);
  3723. if (hw->ports > 1) {
  3724. struct net_device *dev1;
  3725. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3726. if (!dev1)
  3727. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3728. else if ((err = register_netdev(dev1))) {
  3729. dev_warn(&pdev->dev,
  3730. "register of second port failed (%d)\n", err);
  3731. hw->dev[1] = NULL;
  3732. free_netdev(dev1);
  3733. } else
  3734. sky2_show_addr(dev1);
  3735. }
  3736. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3737. INIT_WORK(&hw->restart_work, sky2_restart);
  3738. pci_set_drvdata(pdev, hw);
  3739. return 0;
  3740. err_out_unregister:
  3741. if (hw->flags & SKY2_HW_USE_MSI)
  3742. pci_disable_msi(pdev);
  3743. unregister_netdev(dev);
  3744. err_out_free_netdev:
  3745. free_netdev(dev);
  3746. err_out_free_pci:
  3747. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3748. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3749. err_out_iounmap:
  3750. iounmap(hw->regs);
  3751. err_out_free_hw:
  3752. kfree(hw);
  3753. err_out_free_regions:
  3754. pci_release_regions(pdev);
  3755. err_out_disable:
  3756. pci_disable_device(pdev);
  3757. err_out:
  3758. pci_set_drvdata(pdev, NULL);
  3759. return err;
  3760. }
  3761. static void __devexit sky2_remove(struct pci_dev *pdev)
  3762. {
  3763. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3764. int i;
  3765. if (!hw)
  3766. return;
  3767. del_timer_sync(&hw->watchdog_timer);
  3768. cancel_work_sync(&hw->restart_work);
  3769. for (i = hw->ports-1; i >= 0; --i)
  3770. unregister_netdev(hw->dev[i]);
  3771. sky2_write32(hw, B0_IMSK, 0);
  3772. sky2_power_aux(hw);
  3773. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3774. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3775. sky2_read8(hw, B0_CTST);
  3776. free_irq(pdev->irq, hw);
  3777. if (hw->flags & SKY2_HW_USE_MSI)
  3778. pci_disable_msi(pdev);
  3779. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3780. pci_release_regions(pdev);
  3781. pci_disable_device(pdev);
  3782. for (i = hw->ports-1; i >= 0; --i)
  3783. free_netdev(hw->dev[i]);
  3784. iounmap(hw->regs);
  3785. kfree(hw);
  3786. pci_set_drvdata(pdev, NULL);
  3787. }
  3788. #ifdef CONFIG_PM
  3789. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3790. {
  3791. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3792. int i, wol = 0;
  3793. if (!hw)
  3794. return 0;
  3795. del_timer_sync(&hw->watchdog_timer);
  3796. cancel_work_sync(&hw->restart_work);
  3797. rtnl_lock();
  3798. for (i = 0; i < hw->ports; i++) {
  3799. struct net_device *dev = hw->dev[i];
  3800. struct sky2_port *sky2 = netdev_priv(dev);
  3801. sky2_detach(dev);
  3802. if (sky2->wol)
  3803. sky2_wol_init(sky2);
  3804. wol |= sky2->wol;
  3805. }
  3806. sky2_write32(hw, B0_IMSK, 0);
  3807. napi_disable(&hw->napi);
  3808. sky2_power_aux(hw);
  3809. rtnl_unlock();
  3810. pci_save_state(pdev);
  3811. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3812. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3813. return 0;
  3814. }
  3815. static int sky2_resume(struct pci_dev *pdev)
  3816. {
  3817. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3818. int i, err;
  3819. if (!hw)
  3820. return 0;
  3821. err = pci_set_power_state(pdev, PCI_D0);
  3822. if (err)
  3823. goto out;
  3824. err = pci_restore_state(pdev);
  3825. if (err)
  3826. goto out;
  3827. pci_enable_wake(pdev, PCI_D0, 0);
  3828. /* Re-enable all clocks */
  3829. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3830. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3831. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3832. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3833. sky2_reset(hw);
  3834. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3835. napi_enable(&hw->napi);
  3836. rtnl_lock();
  3837. for (i = 0; i < hw->ports; i++) {
  3838. err = sky2_reattach(hw->dev[i]);
  3839. if (err)
  3840. goto out;
  3841. }
  3842. rtnl_unlock();
  3843. return 0;
  3844. out:
  3845. rtnl_unlock();
  3846. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3847. pci_disable_device(pdev);
  3848. return err;
  3849. }
  3850. #endif
  3851. static void sky2_shutdown(struct pci_dev *pdev)
  3852. {
  3853. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3854. int i, wol = 0;
  3855. if (!hw)
  3856. return;
  3857. rtnl_lock();
  3858. del_timer_sync(&hw->watchdog_timer);
  3859. for (i = 0; i < hw->ports; i++) {
  3860. struct net_device *dev = hw->dev[i];
  3861. struct sky2_port *sky2 = netdev_priv(dev);
  3862. if (sky2->wol) {
  3863. wol = 1;
  3864. sky2_wol_init(sky2);
  3865. }
  3866. }
  3867. if (wol)
  3868. sky2_power_aux(hw);
  3869. rtnl_unlock();
  3870. pci_enable_wake(pdev, PCI_D3hot, wol);
  3871. pci_enable_wake(pdev, PCI_D3cold, wol);
  3872. pci_disable_device(pdev);
  3873. pci_set_power_state(pdev, PCI_D3hot);
  3874. }
  3875. static struct pci_driver sky2_driver = {
  3876. .name = DRV_NAME,
  3877. .id_table = sky2_id_table,
  3878. .probe = sky2_probe,
  3879. .remove = __devexit_p(sky2_remove),
  3880. #ifdef CONFIG_PM
  3881. .suspend = sky2_suspend,
  3882. .resume = sky2_resume,
  3883. #endif
  3884. .shutdown = sky2_shutdown,
  3885. };
  3886. static int __init sky2_init_module(void)
  3887. {
  3888. pr_info(PFX "driver version " DRV_VERSION "\n");
  3889. sky2_debug_init();
  3890. return pci_register_driver(&sky2_driver);
  3891. }
  3892. static void __exit sky2_cleanup_module(void)
  3893. {
  3894. pci_unregister_driver(&sky2_driver);
  3895. sky2_debug_cleanup();
  3896. }
  3897. module_init(sky2_init_module);
  3898. module_exit(sky2_cleanup_module);
  3899. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3900. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3901. MODULE_LICENSE("GPL");
  3902. MODULE_VERSION(DRV_VERSION);