mx3fb.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591
  1. /*
  2. * Copyright (C) 2008
  3. * Guennadi Liakhovetski, DENX Software Engineering, <lg@denx.de>
  4. *
  5. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/kernel.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/sched.h>
  15. #include <linux/errno.h>
  16. #include <linux/string.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/slab.h>
  19. #include <linux/fb.h>
  20. #include <linux/delay.h>
  21. #include <linux/init.h>
  22. #include <linux/ioport.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/dmaengine.h>
  25. #include <linux/console.h>
  26. #include <linux/clk.h>
  27. #include <linux/mutex.h>
  28. #include <mach/hardware.h>
  29. #include <mach/ipu.h>
  30. #include <mach/mx3fb.h>
  31. #include <asm/io.h>
  32. #include <asm/uaccess.h>
  33. #define MX3FB_NAME "mx3_sdc_fb"
  34. #define MX3FB_REG_OFFSET 0xB4
  35. /* SDC Registers */
  36. #define SDC_COM_CONF (0xB4 - MX3FB_REG_OFFSET)
  37. #define SDC_GW_CTRL (0xB8 - MX3FB_REG_OFFSET)
  38. #define SDC_FG_POS (0xBC - MX3FB_REG_OFFSET)
  39. #define SDC_BG_POS (0xC0 - MX3FB_REG_OFFSET)
  40. #define SDC_CUR_POS (0xC4 - MX3FB_REG_OFFSET)
  41. #define SDC_PWM_CTRL (0xC8 - MX3FB_REG_OFFSET)
  42. #define SDC_CUR_MAP (0xCC - MX3FB_REG_OFFSET)
  43. #define SDC_HOR_CONF (0xD0 - MX3FB_REG_OFFSET)
  44. #define SDC_VER_CONF (0xD4 - MX3FB_REG_OFFSET)
  45. #define SDC_SHARP_CONF_1 (0xD8 - MX3FB_REG_OFFSET)
  46. #define SDC_SHARP_CONF_2 (0xDC - MX3FB_REG_OFFSET)
  47. /* Register bits */
  48. #define SDC_COM_TFT_COLOR 0x00000001UL
  49. #define SDC_COM_FG_EN 0x00000010UL
  50. #define SDC_COM_GWSEL 0x00000020UL
  51. #define SDC_COM_GLB_A 0x00000040UL
  52. #define SDC_COM_KEY_COLOR_G 0x00000080UL
  53. #define SDC_COM_BG_EN 0x00000200UL
  54. #define SDC_COM_SHARP 0x00001000UL
  55. #define SDC_V_SYNC_WIDTH_L 0x00000001UL
  56. /* Display Interface registers */
  57. #define DI_DISP_IF_CONF (0x0124 - MX3FB_REG_OFFSET)
  58. #define DI_DISP_SIG_POL (0x0128 - MX3FB_REG_OFFSET)
  59. #define DI_SER_DISP1_CONF (0x012C - MX3FB_REG_OFFSET)
  60. #define DI_SER_DISP2_CONF (0x0130 - MX3FB_REG_OFFSET)
  61. #define DI_HSP_CLK_PER (0x0134 - MX3FB_REG_OFFSET)
  62. #define DI_DISP0_TIME_CONF_1 (0x0138 - MX3FB_REG_OFFSET)
  63. #define DI_DISP0_TIME_CONF_2 (0x013C - MX3FB_REG_OFFSET)
  64. #define DI_DISP0_TIME_CONF_3 (0x0140 - MX3FB_REG_OFFSET)
  65. #define DI_DISP1_TIME_CONF_1 (0x0144 - MX3FB_REG_OFFSET)
  66. #define DI_DISP1_TIME_CONF_2 (0x0148 - MX3FB_REG_OFFSET)
  67. #define DI_DISP1_TIME_CONF_3 (0x014C - MX3FB_REG_OFFSET)
  68. #define DI_DISP2_TIME_CONF_1 (0x0150 - MX3FB_REG_OFFSET)
  69. #define DI_DISP2_TIME_CONF_2 (0x0154 - MX3FB_REG_OFFSET)
  70. #define DI_DISP2_TIME_CONF_3 (0x0158 - MX3FB_REG_OFFSET)
  71. #define DI_DISP3_TIME_CONF (0x015C - MX3FB_REG_OFFSET)
  72. #define DI_DISP0_DB0_MAP (0x0160 - MX3FB_REG_OFFSET)
  73. #define DI_DISP0_DB1_MAP (0x0164 - MX3FB_REG_OFFSET)
  74. #define DI_DISP0_DB2_MAP (0x0168 - MX3FB_REG_OFFSET)
  75. #define DI_DISP0_CB0_MAP (0x016C - MX3FB_REG_OFFSET)
  76. #define DI_DISP0_CB1_MAP (0x0170 - MX3FB_REG_OFFSET)
  77. #define DI_DISP0_CB2_MAP (0x0174 - MX3FB_REG_OFFSET)
  78. #define DI_DISP1_DB0_MAP (0x0178 - MX3FB_REG_OFFSET)
  79. #define DI_DISP1_DB1_MAP (0x017C - MX3FB_REG_OFFSET)
  80. #define DI_DISP1_DB2_MAP (0x0180 - MX3FB_REG_OFFSET)
  81. #define DI_DISP1_CB0_MAP (0x0184 - MX3FB_REG_OFFSET)
  82. #define DI_DISP1_CB1_MAP (0x0188 - MX3FB_REG_OFFSET)
  83. #define DI_DISP1_CB2_MAP (0x018C - MX3FB_REG_OFFSET)
  84. #define DI_DISP2_DB0_MAP (0x0190 - MX3FB_REG_OFFSET)
  85. #define DI_DISP2_DB1_MAP (0x0194 - MX3FB_REG_OFFSET)
  86. #define DI_DISP2_DB2_MAP (0x0198 - MX3FB_REG_OFFSET)
  87. #define DI_DISP2_CB0_MAP (0x019C - MX3FB_REG_OFFSET)
  88. #define DI_DISP2_CB1_MAP (0x01A0 - MX3FB_REG_OFFSET)
  89. #define DI_DISP2_CB2_MAP (0x01A4 - MX3FB_REG_OFFSET)
  90. #define DI_DISP3_B0_MAP (0x01A8 - MX3FB_REG_OFFSET)
  91. #define DI_DISP3_B1_MAP (0x01AC - MX3FB_REG_OFFSET)
  92. #define DI_DISP3_B2_MAP (0x01B0 - MX3FB_REG_OFFSET)
  93. #define DI_DISP_ACC_CC (0x01B4 - MX3FB_REG_OFFSET)
  94. #define DI_DISP_LLA_CONF (0x01B8 - MX3FB_REG_OFFSET)
  95. #define DI_DISP_LLA_DATA (0x01BC - MX3FB_REG_OFFSET)
  96. /* DI_DISP_SIG_POL bits */
  97. #define DI_D3_VSYNC_POL_SHIFT 28
  98. #define DI_D3_HSYNC_POL_SHIFT 27
  99. #define DI_D3_DRDY_SHARP_POL_SHIFT 26
  100. #define DI_D3_CLK_POL_SHIFT 25
  101. #define DI_D3_DATA_POL_SHIFT 24
  102. /* DI_DISP_IF_CONF bits */
  103. #define DI_D3_CLK_IDLE_SHIFT 26
  104. #define DI_D3_CLK_SEL_SHIFT 25
  105. #define DI_D3_DATAMSK_SHIFT 24
  106. enum ipu_panel {
  107. IPU_PANEL_SHARP_TFT,
  108. IPU_PANEL_TFT,
  109. };
  110. struct ipu_di_signal_cfg {
  111. unsigned datamask_en:1;
  112. unsigned clksel_en:1;
  113. unsigned clkidle_en:1;
  114. unsigned data_pol:1; /* true = inverted */
  115. unsigned clk_pol:1; /* true = rising edge */
  116. unsigned enable_pol:1;
  117. unsigned Hsync_pol:1; /* true = active high */
  118. unsigned Vsync_pol:1;
  119. };
  120. static const struct fb_videomode mx3fb_modedb[] = {
  121. {
  122. /* 240x320 @ 60 Hz */
  123. .name = "Sharp-QVGA",
  124. .refresh = 60,
  125. .xres = 240,
  126. .yres = 320,
  127. .pixclock = 185925,
  128. .left_margin = 9,
  129. .right_margin = 16,
  130. .upper_margin = 7,
  131. .lower_margin = 9,
  132. .hsync_len = 1,
  133. .vsync_len = 1,
  134. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_SHARP_MODE |
  135. FB_SYNC_CLK_INVERT | FB_SYNC_DATA_INVERT |
  136. FB_SYNC_CLK_IDLE_EN,
  137. .vmode = FB_VMODE_NONINTERLACED,
  138. .flag = 0,
  139. }, {
  140. /* 240x33 @ 60 Hz */
  141. .name = "Sharp-CLI",
  142. .refresh = 60,
  143. .xres = 240,
  144. .yres = 33,
  145. .pixclock = 185925,
  146. .left_margin = 9,
  147. .right_margin = 16,
  148. .upper_margin = 7,
  149. .lower_margin = 9 + 287,
  150. .hsync_len = 1,
  151. .vsync_len = 1,
  152. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_SHARP_MODE |
  153. FB_SYNC_CLK_INVERT | FB_SYNC_DATA_INVERT |
  154. FB_SYNC_CLK_IDLE_EN,
  155. .vmode = FB_VMODE_NONINTERLACED,
  156. .flag = 0,
  157. }, {
  158. /* 640x480 @ 60 Hz */
  159. .name = "NEC-VGA",
  160. .refresh = 60,
  161. .xres = 640,
  162. .yres = 480,
  163. .pixclock = 38255,
  164. .left_margin = 144,
  165. .right_margin = 0,
  166. .upper_margin = 34,
  167. .lower_margin = 40,
  168. .hsync_len = 1,
  169. .vsync_len = 1,
  170. .sync = FB_SYNC_VERT_HIGH_ACT | FB_SYNC_OE_ACT_HIGH,
  171. .vmode = FB_VMODE_NONINTERLACED,
  172. .flag = 0,
  173. }, {
  174. /* NTSC TV output */
  175. .name = "TV-NTSC",
  176. .refresh = 60,
  177. .xres = 640,
  178. .yres = 480,
  179. .pixclock = 37538,
  180. .left_margin = 38,
  181. .right_margin = 858 - 640 - 38 - 3,
  182. .upper_margin = 36,
  183. .lower_margin = 518 - 480 - 36 - 1,
  184. .hsync_len = 3,
  185. .vsync_len = 1,
  186. .sync = 0,
  187. .vmode = FB_VMODE_NONINTERLACED,
  188. .flag = 0,
  189. }, {
  190. /* PAL TV output */
  191. .name = "TV-PAL",
  192. .refresh = 50,
  193. .xres = 640,
  194. .yres = 480,
  195. .pixclock = 37538,
  196. .left_margin = 38,
  197. .right_margin = 960 - 640 - 38 - 32,
  198. .upper_margin = 32,
  199. .lower_margin = 555 - 480 - 32 - 3,
  200. .hsync_len = 32,
  201. .vsync_len = 3,
  202. .sync = 0,
  203. .vmode = FB_VMODE_NONINTERLACED,
  204. .flag = 0,
  205. }, {
  206. /* TV output VGA mode, 640x480 @ 65 Hz */
  207. .name = "TV-VGA",
  208. .refresh = 60,
  209. .xres = 640,
  210. .yres = 480,
  211. .pixclock = 40574,
  212. .left_margin = 35,
  213. .right_margin = 45,
  214. .upper_margin = 9,
  215. .lower_margin = 1,
  216. .hsync_len = 46,
  217. .vsync_len = 5,
  218. .sync = 0,
  219. .vmode = FB_VMODE_NONINTERLACED,
  220. .flag = 0,
  221. },
  222. };
  223. struct mx3fb_data {
  224. struct fb_info *fbi;
  225. int backlight_level;
  226. void __iomem *reg_base;
  227. spinlock_t lock;
  228. struct device *dev;
  229. uint32_t h_start_width;
  230. uint32_t v_start_width;
  231. };
  232. struct dma_chan_request {
  233. struct mx3fb_data *mx3fb;
  234. enum ipu_channel id;
  235. };
  236. /* MX3 specific framebuffer information. */
  237. struct mx3fb_info {
  238. int blank;
  239. enum ipu_channel ipu_ch;
  240. uint32_t cur_ipu_buf;
  241. u32 pseudo_palette[16];
  242. struct completion flip_cmpl;
  243. struct mutex mutex; /* Protects fb-ops */
  244. struct mx3fb_data *mx3fb;
  245. struct idmac_channel *idmac_channel;
  246. struct dma_async_tx_descriptor *txd;
  247. dma_cookie_t cookie;
  248. struct scatterlist sg[2];
  249. u32 sync; /* preserve var->sync flags */
  250. };
  251. static void mx3fb_dma_done(void *);
  252. /* Used fb-mode and bpp. Can be set on kernel command line, therefore file-static. */
  253. static const char *fb_mode;
  254. static unsigned long default_bpp = 16;
  255. static u32 mx3fb_read_reg(struct mx3fb_data *mx3fb, unsigned long reg)
  256. {
  257. return __raw_readl(mx3fb->reg_base + reg);
  258. }
  259. static void mx3fb_write_reg(struct mx3fb_data *mx3fb, u32 value, unsigned long reg)
  260. {
  261. __raw_writel(value, mx3fb->reg_base + reg);
  262. }
  263. static const uint32_t di_mappings[] = {
  264. 0x1600AAAA, 0x00E05555, 0x00070000, 3, /* RGB888 */
  265. 0x0005000F, 0x000B000F, 0x0011000F, 1, /* RGB666 */
  266. 0x0011000F, 0x000B000F, 0x0005000F, 1, /* BGR666 */
  267. 0x0004003F, 0x000A000F, 0x000F003F, 1 /* RGB565 */
  268. };
  269. static void sdc_fb_init(struct mx3fb_info *fbi)
  270. {
  271. struct mx3fb_data *mx3fb = fbi->mx3fb;
  272. uint32_t reg;
  273. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  274. mx3fb_write_reg(mx3fb, reg | SDC_COM_BG_EN, SDC_COM_CONF);
  275. }
  276. /* Returns enabled flag before uninit */
  277. static uint32_t sdc_fb_uninit(struct mx3fb_info *fbi)
  278. {
  279. struct mx3fb_data *mx3fb = fbi->mx3fb;
  280. uint32_t reg;
  281. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  282. mx3fb_write_reg(mx3fb, reg & ~SDC_COM_BG_EN, SDC_COM_CONF);
  283. return reg & SDC_COM_BG_EN;
  284. }
  285. static void sdc_enable_channel(struct mx3fb_info *mx3_fbi)
  286. {
  287. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  288. struct idmac_channel *ichan = mx3_fbi->idmac_channel;
  289. struct dma_chan *dma_chan = &ichan->dma_chan;
  290. unsigned long flags;
  291. dma_cookie_t cookie;
  292. if (mx3_fbi->txd)
  293. dev_dbg(mx3fb->dev, "mx3fbi %p, desc %p, sg %p\n", mx3_fbi,
  294. to_tx_desc(mx3_fbi->txd), to_tx_desc(mx3_fbi->txd)->sg);
  295. else
  296. dev_dbg(mx3fb->dev, "mx3fbi %p, txd = NULL\n", mx3_fbi);
  297. /* This enables the channel */
  298. if (mx3_fbi->cookie < 0) {
  299. mx3_fbi->txd = dma_chan->device->device_prep_slave_sg(dma_chan,
  300. &mx3_fbi->sg[0], 1, DMA_TO_DEVICE, DMA_PREP_INTERRUPT);
  301. if (!mx3_fbi->txd) {
  302. dev_err(mx3fb->dev, "Cannot allocate descriptor on %d\n",
  303. dma_chan->chan_id);
  304. return;
  305. }
  306. mx3_fbi->txd->callback_param = mx3_fbi->txd;
  307. mx3_fbi->txd->callback = mx3fb_dma_done;
  308. cookie = mx3_fbi->txd->tx_submit(mx3_fbi->txd);
  309. dev_dbg(mx3fb->dev, "%d: Submit %p #%d [%c]\n", __LINE__,
  310. mx3_fbi->txd, cookie, list_empty(&ichan->queue) ? '-' : '+');
  311. } else {
  312. if (!mx3_fbi->txd || !mx3_fbi->txd->tx_submit) {
  313. dev_err(mx3fb->dev, "Cannot enable channel %d\n",
  314. dma_chan->chan_id);
  315. return;
  316. }
  317. /* Just re-activate the same buffer */
  318. dma_async_issue_pending(dma_chan);
  319. cookie = mx3_fbi->cookie;
  320. dev_dbg(mx3fb->dev, "%d: Re-submit %p #%d [%c]\n", __LINE__,
  321. mx3_fbi->txd, cookie, list_empty(&ichan->queue) ? '-' : '+');
  322. }
  323. if (cookie >= 0) {
  324. spin_lock_irqsave(&mx3fb->lock, flags);
  325. sdc_fb_init(mx3_fbi);
  326. mx3_fbi->cookie = cookie;
  327. spin_unlock_irqrestore(&mx3fb->lock, flags);
  328. }
  329. /*
  330. * Attention! Without this msleep the channel keeps generating
  331. * interrupts. Next sdc_set_brightness() is going to be called
  332. * from mx3fb_blank().
  333. */
  334. msleep(2);
  335. }
  336. static void sdc_disable_channel(struct mx3fb_info *mx3_fbi)
  337. {
  338. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  339. uint32_t enabled;
  340. unsigned long flags;
  341. spin_lock_irqsave(&mx3fb->lock, flags);
  342. enabled = sdc_fb_uninit(mx3_fbi);
  343. spin_unlock_irqrestore(&mx3fb->lock, flags);
  344. mx3_fbi->txd->chan->device->device_terminate_all(mx3_fbi->txd->chan);
  345. mx3_fbi->txd = NULL;
  346. mx3_fbi->cookie = -EINVAL;
  347. }
  348. /**
  349. * sdc_set_window_pos() - set window position of the respective plane.
  350. * @mx3fb: mx3fb context.
  351. * @channel: IPU DMAC channel ID.
  352. * @x_pos: X coordinate relative to the top left corner to place window at.
  353. * @y_pos: Y coordinate relative to the top left corner to place window at.
  354. * @return: 0 on success or negative error code on failure.
  355. */
  356. static int sdc_set_window_pos(struct mx3fb_data *mx3fb, enum ipu_channel channel,
  357. int16_t x_pos, int16_t y_pos)
  358. {
  359. if (channel != IDMAC_SDC_0)
  360. return -EINVAL;
  361. x_pos += mx3fb->h_start_width;
  362. y_pos += mx3fb->v_start_width;
  363. mx3fb_write_reg(mx3fb, (x_pos << 16) | y_pos, SDC_BG_POS);
  364. return 0;
  365. }
  366. /**
  367. * sdc_init_panel() - initialize a synchronous LCD panel.
  368. * @mx3fb: mx3fb context.
  369. * @panel: panel type.
  370. * @pixel_clk: desired pixel clock frequency in Hz.
  371. * @width: width of panel in pixels.
  372. * @height: height of panel in pixels.
  373. * @pixel_fmt: pixel format of buffer as FOURCC ASCII code.
  374. * @h_start_width: number of pixel clocks between the HSYNC signal pulse
  375. * and the start of valid data.
  376. * @h_sync_width: width of the HSYNC signal in units of pixel clocks.
  377. * @h_end_width: number of pixel clocks between the end of valid data
  378. * and the HSYNC signal for next line.
  379. * @v_start_width: number of lines between the VSYNC signal pulse and the
  380. * start of valid data.
  381. * @v_sync_width: width of the VSYNC signal in units of lines
  382. * @v_end_width: number of lines between the end of valid data and the
  383. * VSYNC signal for next frame.
  384. * @sig: bitfield of signal polarities for LCD interface.
  385. * @return: 0 on success or negative error code on failure.
  386. */
  387. static int sdc_init_panel(struct mx3fb_data *mx3fb, enum ipu_panel panel,
  388. uint32_t pixel_clk,
  389. uint16_t width, uint16_t height,
  390. enum pixel_fmt pixel_fmt,
  391. uint16_t h_start_width, uint16_t h_sync_width,
  392. uint16_t h_end_width, uint16_t v_start_width,
  393. uint16_t v_sync_width, uint16_t v_end_width,
  394. struct ipu_di_signal_cfg sig)
  395. {
  396. unsigned long lock_flags;
  397. uint32_t reg;
  398. uint32_t old_conf;
  399. uint32_t div;
  400. struct clk *ipu_clk;
  401. dev_dbg(mx3fb->dev, "panel size = %d x %d", width, height);
  402. if (v_sync_width == 0 || h_sync_width == 0)
  403. return -EINVAL;
  404. /* Init panel size and blanking periods */
  405. reg = ((uint32_t) (h_sync_width - 1) << 26) |
  406. ((uint32_t) (width + h_start_width + h_end_width - 1) << 16);
  407. mx3fb_write_reg(mx3fb, reg, SDC_HOR_CONF);
  408. #ifdef DEBUG
  409. printk(KERN_CONT " hor_conf %x,", reg);
  410. #endif
  411. reg = ((uint32_t) (v_sync_width - 1) << 26) | SDC_V_SYNC_WIDTH_L |
  412. ((uint32_t) (height + v_start_width + v_end_width - 1) << 16);
  413. mx3fb_write_reg(mx3fb, reg, SDC_VER_CONF);
  414. #ifdef DEBUG
  415. printk(KERN_CONT " ver_conf %x\n", reg);
  416. #endif
  417. mx3fb->h_start_width = h_start_width;
  418. mx3fb->v_start_width = v_start_width;
  419. switch (panel) {
  420. case IPU_PANEL_SHARP_TFT:
  421. mx3fb_write_reg(mx3fb, 0x00FD0102L, SDC_SHARP_CONF_1);
  422. mx3fb_write_reg(mx3fb, 0x00F500F4L, SDC_SHARP_CONF_2);
  423. mx3fb_write_reg(mx3fb, SDC_COM_SHARP | SDC_COM_TFT_COLOR, SDC_COM_CONF);
  424. break;
  425. case IPU_PANEL_TFT:
  426. mx3fb_write_reg(mx3fb, SDC_COM_TFT_COLOR, SDC_COM_CONF);
  427. break;
  428. default:
  429. return -EINVAL;
  430. }
  431. /* Init clocking */
  432. /*
  433. * Calculate divider: fractional part is 4 bits so simply multiple by
  434. * 2^4 to get fractional part, as long as we stay under ~250MHz and on
  435. * i.MX31 it (HSP_CLK) is <= 178MHz. Currently 128.267MHz
  436. */
  437. ipu_clk = clk_get(mx3fb->dev, NULL);
  438. if (!IS_ERR(ipu_clk)) {
  439. div = clk_get_rate(ipu_clk) * 16 / pixel_clk;
  440. clk_put(ipu_clk);
  441. } else {
  442. div = 0;
  443. }
  444. if (div < 0x40) { /* Divider less than 4 */
  445. dev_dbg(mx3fb->dev,
  446. "InitPanel() - Pixel clock divider less than 4\n");
  447. div = 0x40;
  448. }
  449. dev_dbg(mx3fb->dev, "pixel clk = %u, divider %u.%u\n",
  450. pixel_clk, div >> 4, (div & 7) * 125);
  451. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  452. /*
  453. * DISP3_IF_CLK_DOWN_WR is half the divider value and 2 fraction bits
  454. * fewer. Subtract 1 extra from DISP3_IF_CLK_DOWN_WR based on timing
  455. * debug. DISP3_IF_CLK_UP_WR is 0
  456. */
  457. mx3fb_write_reg(mx3fb, (((div / 8) - 1) << 22) | div, DI_DISP3_TIME_CONF);
  458. /* DI settings */
  459. old_conf = mx3fb_read_reg(mx3fb, DI_DISP_IF_CONF) & 0x78FFFFFF;
  460. old_conf |= sig.datamask_en << DI_D3_DATAMSK_SHIFT |
  461. sig.clksel_en << DI_D3_CLK_SEL_SHIFT |
  462. sig.clkidle_en << DI_D3_CLK_IDLE_SHIFT;
  463. mx3fb_write_reg(mx3fb, old_conf, DI_DISP_IF_CONF);
  464. old_conf = mx3fb_read_reg(mx3fb, DI_DISP_SIG_POL) & 0xE0FFFFFF;
  465. old_conf |= sig.data_pol << DI_D3_DATA_POL_SHIFT |
  466. sig.clk_pol << DI_D3_CLK_POL_SHIFT |
  467. sig.enable_pol << DI_D3_DRDY_SHARP_POL_SHIFT |
  468. sig.Hsync_pol << DI_D3_HSYNC_POL_SHIFT |
  469. sig.Vsync_pol << DI_D3_VSYNC_POL_SHIFT;
  470. mx3fb_write_reg(mx3fb, old_conf, DI_DISP_SIG_POL);
  471. switch (pixel_fmt) {
  472. case IPU_PIX_FMT_RGB24:
  473. mx3fb_write_reg(mx3fb, di_mappings[0], DI_DISP3_B0_MAP);
  474. mx3fb_write_reg(mx3fb, di_mappings[1], DI_DISP3_B1_MAP);
  475. mx3fb_write_reg(mx3fb, di_mappings[2], DI_DISP3_B2_MAP);
  476. mx3fb_write_reg(mx3fb, mx3fb_read_reg(mx3fb, DI_DISP_ACC_CC) |
  477. ((di_mappings[3] - 1) << 12), DI_DISP_ACC_CC);
  478. break;
  479. case IPU_PIX_FMT_RGB666:
  480. mx3fb_write_reg(mx3fb, di_mappings[4], DI_DISP3_B0_MAP);
  481. mx3fb_write_reg(mx3fb, di_mappings[5], DI_DISP3_B1_MAP);
  482. mx3fb_write_reg(mx3fb, di_mappings[6], DI_DISP3_B2_MAP);
  483. mx3fb_write_reg(mx3fb, mx3fb_read_reg(mx3fb, DI_DISP_ACC_CC) |
  484. ((di_mappings[7] - 1) << 12), DI_DISP_ACC_CC);
  485. break;
  486. case IPU_PIX_FMT_BGR666:
  487. mx3fb_write_reg(mx3fb, di_mappings[8], DI_DISP3_B0_MAP);
  488. mx3fb_write_reg(mx3fb, di_mappings[9], DI_DISP3_B1_MAP);
  489. mx3fb_write_reg(mx3fb, di_mappings[10], DI_DISP3_B2_MAP);
  490. mx3fb_write_reg(mx3fb, mx3fb_read_reg(mx3fb, DI_DISP_ACC_CC) |
  491. ((di_mappings[11] - 1) << 12), DI_DISP_ACC_CC);
  492. break;
  493. default:
  494. mx3fb_write_reg(mx3fb, di_mappings[12], DI_DISP3_B0_MAP);
  495. mx3fb_write_reg(mx3fb, di_mappings[13], DI_DISP3_B1_MAP);
  496. mx3fb_write_reg(mx3fb, di_mappings[14], DI_DISP3_B2_MAP);
  497. mx3fb_write_reg(mx3fb, mx3fb_read_reg(mx3fb, DI_DISP_ACC_CC) |
  498. ((di_mappings[15] - 1) << 12), DI_DISP_ACC_CC);
  499. break;
  500. }
  501. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  502. dev_dbg(mx3fb->dev, "DI_DISP_IF_CONF = 0x%08X\n",
  503. mx3fb_read_reg(mx3fb, DI_DISP_IF_CONF));
  504. dev_dbg(mx3fb->dev, "DI_DISP_SIG_POL = 0x%08X\n",
  505. mx3fb_read_reg(mx3fb, DI_DISP_SIG_POL));
  506. dev_dbg(mx3fb->dev, "DI_DISP3_TIME_CONF = 0x%08X\n",
  507. mx3fb_read_reg(mx3fb, DI_DISP3_TIME_CONF));
  508. return 0;
  509. }
  510. /**
  511. * sdc_set_color_key() - set the transparent color key for SDC graphic plane.
  512. * @mx3fb: mx3fb context.
  513. * @channel: IPU DMAC channel ID.
  514. * @enable: boolean to enable or disable color keyl.
  515. * @color_key: 24-bit RGB color to use as transparent color key.
  516. * @return: 0 on success or negative error code on failure.
  517. */
  518. static int sdc_set_color_key(struct mx3fb_data *mx3fb, enum ipu_channel channel,
  519. bool enable, uint32_t color_key)
  520. {
  521. uint32_t reg, sdc_conf;
  522. unsigned long lock_flags;
  523. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  524. sdc_conf = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  525. if (channel == IDMAC_SDC_0)
  526. sdc_conf &= ~SDC_COM_GWSEL;
  527. else
  528. sdc_conf |= SDC_COM_GWSEL;
  529. if (enable) {
  530. reg = mx3fb_read_reg(mx3fb, SDC_GW_CTRL) & 0xFF000000L;
  531. mx3fb_write_reg(mx3fb, reg | (color_key & 0x00FFFFFFL),
  532. SDC_GW_CTRL);
  533. sdc_conf |= SDC_COM_KEY_COLOR_G;
  534. } else {
  535. sdc_conf &= ~SDC_COM_KEY_COLOR_G;
  536. }
  537. mx3fb_write_reg(mx3fb, sdc_conf, SDC_COM_CONF);
  538. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  539. return 0;
  540. }
  541. /**
  542. * sdc_set_global_alpha() - set global alpha blending modes.
  543. * @mx3fb: mx3fb context.
  544. * @enable: boolean to enable or disable global alpha blending. If disabled,
  545. * per pixel blending is used.
  546. * @alpha: global alpha value.
  547. * @return: 0 on success or negative error code on failure.
  548. */
  549. static int sdc_set_global_alpha(struct mx3fb_data *mx3fb, bool enable, uint8_t alpha)
  550. {
  551. uint32_t reg;
  552. unsigned long lock_flags;
  553. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  554. if (enable) {
  555. reg = mx3fb_read_reg(mx3fb, SDC_GW_CTRL) & 0x00FFFFFFL;
  556. mx3fb_write_reg(mx3fb, reg | ((uint32_t) alpha << 24), SDC_GW_CTRL);
  557. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  558. mx3fb_write_reg(mx3fb, reg | SDC_COM_GLB_A, SDC_COM_CONF);
  559. } else {
  560. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  561. mx3fb_write_reg(mx3fb, reg & ~SDC_COM_GLB_A, SDC_COM_CONF);
  562. }
  563. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  564. return 0;
  565. }
  566. static void sdc_set_brightness(struct mx3fb_data *mx3fb, uint8_t value)
  567. {
  568. dev_dbg(mx3fb->dev, "%s: value = %d\n", __func__, value);
  569. /* This might be board-specific */
  570. mx3fb_write_reg(mx3fb, 0x03000000UL | value << 16, SDC_PWM_CTRL);
  571. return;
  572. }
  573. static uint32_t bpp_to_pixfmt(int bpp)
  574. {
  575. uint32_t pixfmt = 0;
  576. switch (bpp) {
  577. case 24:
  578. pixfmt = IPU_PIX_FMT_BGR24;
  579. break;
  580. case 32:
  581. pixfmt = IPU_PIX_FMT_BGR32;
  582. break;
  583. case 16:
  584. pixfmt = IPU_PIX_FMT_RGB565;
  585. break;
  586. }
  587. return pixfmt;
  588. }
  589. static int mx3fb_blank(int blank, struct fb_info *fbi);
  590. static int mx3fb_map_video_memory(struct fb_info *fbi, unsigned int mem_len,
  591. bool lock);
  592. static int mx3fb_unmap_video_memory(struct fb_info *fbi);
  593. /**
  594. * mx3fb_set_fix() - set fixed framebuffer parameters from variable settings.
  595. * @info: framebuffer information pointer
  596. * @return: 0 on success or negative error code on failure.
  597. */
  598. static int mx3fb_set_fix(struct fb_info *fbi)
  599. {
  600. struct fb_fix_screeninfo *fix = &fbi->fix;
  601. struct fb_var_screeninfo *var = &fbi->var;
  602. strncpy(fix->id, "DISP3 BG", 8);
  603. fix->line_length = var->xres_virtual * var->bits_per_pixel / 8;
  604. fix->type = FB_TYPE_PACKED_PIXELS;
  605. fix->accel = FB_ACCEL_NONE;
  606. fix->visual = FB_VISUAL_TRUECOLOR;
  607. fix->xpanstep = 1;
  608. fix->ypanstep = 1;
  609. return 0;
  610. }
  611. static void mx3fb_dma_done(void *arg)
  612. {
  613. struct idmac_tx_desc *tx_desc = to_tx_desc(arg);
  614. struct dma_chan *chan = tx_desc->txd.chan;
  615. struct idmac_channel *ichannel = to_idmac_chan(chan);
  616. struct mx3fb_data *mx3fb = ichannel->client;
  617. struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
  618. dev_dbg(mx3fb->dev, "irq %d callback\n", ichannel->eof_irq);
  619. /* We only need one interrupt, it will be re-enabled as needed */
  620. disable_irq_nosync(ichannel->eof_irq);
  621. complete(&mx3_fbi->flip_cmpl);
  622. }
  623. static int __set_par(struct fb_info *fbi, bool lock)
  624. {
  625. u32 mem_len;
  626. struct ipu_di_signal_cfg sig_cfg;
  627. enum ipu_panel mode = IPU_PANEL_TFT;
  628. struct mx3fb_info *mx3_fbi = fbi->par;
  629. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  630. struct idmac_channel *ichan = mx3_fbi->idmac_channel;
  631. struct idmac_video_param *video = &ichan->params.video;
  632. struct scatterlist *sg = mx3_fbi->sg;
  633. /* Total cleanup */
  634. if (mx3_fbi->txd)
  635. sdc_disable_channel(mx3_fbi);
  636. mx3fb_set_fix(fbi);
  637. mem_len = fbi->var.yres_virtual * fbi->fix.line_length;
  638. if (mem_len > fbi->fix.smem_len) {
  639. if (fbi->fix.smem_start)
  640. mx3fb_unmap_video_memory(fbi);
  641. if (mx3fb_map_video_memory(fbi, mem_len, lock) < 0)
  642. return -ENOMEM;
  643. }
  644. sg_init_table(&sg[0], 1);
  645. sg_init_table(&sg[1], 1);
  646. sg_dma_address(&sg[0]) = fbi->fix.smem_start;
  647. sg_set_page(&sg[0], virt_to_page(fbi->screen_base),
  648. fbi->fix.smem_len,
  649. offset_in_page(fbi->screen_base));
  650. if (mx3_fbi->ipu_ch == IDMAC_SDC_0) {
  651. memset(&sig_cfg, 0, sizeof(sig_cfg));
  652. if (fbi->var.sync & FB_SYNC_HOR_HIGH_ACT)
  653. sig_cfg.Hsync_pol = true;
  654. if (fbi->var.sync & FB_SYNC_VERT_HIGH_ACT)
  655. sig_cfg.Vsync_pol = true;
  656. if (fbi->var.sync & FB_SYNC_CLK_INVERT)
  657. sig_cfg.clk_pol = true;
  658. if (fbi->var.sync & FB_SYNC_DATA_INVERT)
  659. sig_cfg.data_pol = true;
  660. if (fbi->var.sync & FB_SYNC_OE_ACT_HIGH)
  661. sig_cfg.enable_pol = true;
  662. if (fbi->var.sync & FB_SYNC_CLK_IDLE_EN)
  663. sig_cfg.clkidle_en = true;
  664. if (fbi->var.sync & FB_SYNC_CLK_SEL_EN)
  665. sig_cfg.clksel_en = true;
  666. if (fbi->var.sync & FB_SYNC_SHARP_MODE)
  667. mode = IPU_PANEL_SHARP_TFT;
  668. dev_dbg(fbi->device, "pixclock = %ul Hz\n",
  669. (u32) (PICOS2KHZ(fbi->var.pixclock) * 1000UL));
  670. if (sdc_init_panel(mx3fb, mode,
  671. (PICOS2KHZ(fbi->var.pixclock)) * 1000UL,
  672. fbi->var.xres, fbi->var.yres,
  673. (fbi->var.sync & FB_SYNC_SWAP_RGB) ?
  674. IPU_PIX_FMT_BGR666 : IPU_PIX_FMT_RGB666,
  675. fbi->var.left_margin,
  676. fbi->var.hsync_len,
  677. fbi->var.right_margin +
  678. fbi->var.hsync_len,
  679. fbi->var.upper_margin,
  680. fbi->var.vsync_len,
  681. fbi->var.lower_margin +
  682. fbi->var.vsync_len, sig_cfg) != 0) {
  683. dev_err(fbi->device,
  684. "mx3fb: Error initializing panel.\n");
  685. return -EINVAL;
  686. }
  687. }
  688. sdc_set_window_pos(mx3fb, mx3_fbi->ipu_ch, 0, 0);
  689. mx3_fbi->cur_ipu_buf = 0;
  690. video->out_pixel_fmt = bpp_to_pixfmt(fbi->var.bits_per_pixel);
  691. video->out_width = fbi->var.xres;
  692. video->out_height = fbi->var.yres;
  693. video->out_stride = fbi->var.xres_virtual;
  694. if (mx3_fbi->blank == FB_BLANK_UNBLANK)
  695. sdc_enable_channel(mx3_fbi);
  696. return 0;
  697. }
  698. /**
  699. * mx3fb_set_par() - set framebuffer parameters and change the operating mode.
  700. * @fbi: framebuffer information pointer.
  701. * @return: 0 on success or negative error code on failure.
  702. */
  703. static int mx3fb_set_par(struct fb_info *fbi)
  704. {
  705. struct mx3fb_info *mx3_fbi = fbi->par;
  706. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  707. struct idmac_channel *ichan = mx3_fbi->idmac_channel;
  708. int ret;
  709. dev_dbg(mx3fb->dev, "%s [%c]\n", __func__, list_empty(&ichan->queue) ? '-' : '+');
  710. mutex_lock(&mx3_fbi->mutex);
  711. ret = __set_par(fbi, true);
  712. mutex_unlock(&mx3_fbi->mutex);
  713. return ret;
  714. }
  715. /**
  716. * mx3fb_check_var() - check and adjust framebuffer variable parameters.
  717. * @var: framebuffer variable parameters
  718. * @fbi: framebuffer information pointer
  719. */
  720. static int mx3fb_check_var(struct fb_var_screeninfo *var, struct fb_info *fbi)
  721. {
  722. struct mx3fb_info *mx3_fbi = fbi->par;
  723. u32 vtotal;
  724. u32 htotal;
  725. dev_dbg(fbi->device, "%s\n", __func__);
  726. if (var->xres_virtual < var->xres)
  727. var->xres_virtual = var->xres;
  728. if (var->yres_virtual < var->yres)
  729. var->yres_virtual = var->yres;
  730. if ((var->bits_per_pixel != 32) && (var->bits_per_pixel != 24) &&
  731. (var->bits_per_pixel != 16))
  732. var->bits_per_pixel = default_bpp;
  733. switch (var->bits_per_pixel) {
  734. case 16:
  735. var->red.length = 5;
  736. var->red.offset = 11;
  737. var->red.msb_right = 0;
  738. var->green.length = 6;
  739. var->green.offset = 5;
  740. var->green.msb_right = 0;
  741. var->blue.length = 5;
  742. var->blue.offset = 0;
  743. var->blue.msb_right = 0;
  744. var->transp.length = 0;
  745. var->transp.offset = 0;
  746. var->transp.msb_right = 0;
  747. break;
  748. case 24:
  749. var->red.length = 8;
  750. var->red.offset = 16;
  751. var->red.msb_right = 0;
  752. var->green.length = 8;
  753. var->green.offset = 8;
  754. var->green.msb_right = 0;
  755. var->blue.length = 8;
  756. var->blue.offset = 0;
  757. var->blue.msb_right = 0;
  758. var->transp.length = 0;
  759. var->transp.offset = 0;
  760. var->transp.msb_right = 0;
  761. break;
  762. case 32:
  763. var->red.length = 8;
  764. var->red.offset = 16;
  765. var->red.msb_right = 0;
  766. var->green.length = 8;
  767. var->green.offset = 8;
  768. var->green.msb_right = 0;
  769. var->blue.length = 8;
  770. var->blue.offset = 0;
  771. var->blue.msb_right = 0;
  772. var->transp.length = 8;
  773. var->transp.offset = 24;
  774. var->transp.msb_right = 0;
  775. break;
  776. }
  777. if (var->pixclock < 1000) {
  778. htotal = var->xres + var->right_margin + var->hsync_len +
  779. var->left_margin;
  780. vtotal = var->yres + var->lower_margin + var->vsync_len +
  781. var->upper_margin;
  782. var->pixclock = (vtotal * htotal * 6UL) / 100UL;
  783. var->pixclock = KHZ2PICOS(var->pixclock);
  784. dev_dbg(fbi->device, "pixclock set for 60Hz refresh = %u ps\n",
  785. var->pixclock);
  786. }
  787. var->height = -1;
  788. var->width = -1;
  789. var->grayscale = 0;
  790. /* Preserve sync flags */
  791. var->sync |= mx3_fbi->sync;
  792. mx3_fbi->sync |= var->sync;
  793. return 0;
  794. }
  795. static u32 chan_to_field(unsigned int chan, struct fb_bitfield *bf)
  796. {
  797. chan &= 0xffff;
  798. chan >>= 16 - bf->length;
  799. return chan << bf->offset;
  800. }
  801. static int mx3fb_setcolreg(unsigned int regno, unsigned int red,
  802. unsigned int green, unsigned int blue,
  803. unsigned int trans, struct fb_info *fbi)
  804. {
  805. struct mx3fb_info *mx3_fbi = fbi->par;
  806. u32 val;
  807. int ret = 1;
  808. dev_dbg(fbi->device, "%s, regno = %u\n", __func__, regno);
  809. mutex_lock(&mx3_fbi->mutex);
  810. /*
  811. * If greyscale is true, then we convert the RGB value
  812. * to greyscale no matter what visual we are using.
  813. */
  814. if (fbi->var.grayscale)
  815. red = green = blue = (19595 * red + 38470 * green +
  816. 7471 * blue) >> 16;
  817. switch (fbi->fix.visual) {
  818. case FB_VISUAL_TRUECOLOR:
  819. /*
  820. * 16-bit True Colour. We encode the RGB value
  821. * according to the RGB bitfield information.
  822. */
  823. if (regno < 16) {
  824. u32 *pal = fbi->pseudo_palette;
  825. val = chan_to_field(red, &fbi->var.red);
  826. val |= chan_to_field(green, &fbi->var.green);
  827. val |= chan_to_field(blue, &fbi->var.blue);
  828. pal[regno] = val;
  829. ret = 0;
  830. }
  831. break;
  832. case FB_VISUAL_STATIC_PSEUDOCOLOR:
  833. case FB_VISUAL_PSEUDOCOLOR:
  834. break;
  835. }
  836. mutex_unlock(&mx3_fbi->mutex);
  837. return ret;
  838. }
  839. static void __blank(int blank, struct fb_info *fbi)
  840. {
  841. struct mx3fb_info *mx3_fbi = fbi->par;
  842. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  843. mx3_fbi->blank = blank;
  844. switch (blank) {
  845. case FB_BLANK_POWERDOWN:
  846. case FB_BLANK_VSYNC_SUSPEND:
  847. case FB_BLANK_HSYNC_SUSPEND:
  848. case FB_BLANK_NORMAL:
  849. sdc_set_brightness(mx3fb, 0);
  850. memset((char *)fbi->screen_base, 0, fbi->fix.smem_len);
  851. /* Give LCD time to update - enough for 50 and 60 Hz */
  852. msleep(25);
  853. sdc_disable_channel(mx3_fbi);
  854. break;
  855. case FB_BLANK_UNBLANK:
  856. sdc_enable_channel(mx3_fbi);
  857. sdc_set_brightness(mx3fb, mx3fb->backlight_level);
  858. break;
  859. }
  860. }
  861. /**
  862. * mx3fb_blank() - blank the display.
  863. */
  864. static int mx3fb_blank(int blank, struct fb_info *fbi)
  865. {
  866. struct mx3fb_info *mx3_fbi = fbi->par;
  867. dev_dbg(fbi->device, "%s, blank = %d, base %p, len %u\n", __func__,
  868. blank, fbi->screen_base, fbi->fix.smem_len);
  869. if (mx3_fbi->blank == blank)
  870. return 0;
  871. mutex_lock(&mx3_fbi->mutex);
  872. __blank(blank, fbi);
  873. mutex_unlock(&mx3_fbi->mutex);
  874. return 0;
  875. }
  876. /**
  877. * mx3fb_pan_display() - pan or wrap the display
  878. * @var: variable screen buffer information.
  879. * @info: framebuffer information pointer.
  880. *
  881. * We look only at xoffset, yoffset and the FB_VMODE_YWRAP flag
  882. */
  883. static int mx3fb_pan_display(struct fb_var_screeninfo *var,
  884. struct fb_info *fbi)
  885. {
  886. struct mx3fb_info *mx3_fbi = fbi->par;
  887. u32 y_bottom;
  888. unsigned long base;
  889. off_t offset;
  890. dma_cookie_t cookie;
  891. struct scatterlist *sg = mx3_fbi->sg;
  892. struct dma_chan *dma_chan = &mx3_fbi->idmac_channel->dma_chan;
  893. struct dma_async_tx_descriptor *txd;
  894. int ret;
  895. dev_dbg(fbi->device, "%s [%c]\n", __func__,
  896. list_empty(&mx3_fbi->idmac_channel->queue) ? '-' : '+');
  897. if (var->xoffset > 0) {
  898. dev_dbg(fbi->device, "x panning not supported\n");
  899. return -EINVAL;
  900. }
  901. if (fbi->var.xoffset == var->xoffset &&
  902. fbi->var.yoffset == var->yoffset)
  903. return 0; /* No change, do nothing */
  904. y_bottom = var->yoffset;
  905. if (!(var->vmode & FB_VMODE_YWRAP))
  906. y_bottom += var->yres;
  907. if (y_bottom > fbi->var.yres_virtual)
  908. return -EINVAL;
  909. mutex_lock(&mx3_fbi->mutex);
  910. offset = (var->yoffset * var->xres_virtual + var->xoffset) *
  911. (var->bits_per_pixel / 8);
  912. base = fbi->fix.smem_start + offset;
  913. dev_dbg(fbi->device, "Updating SDC BG buf %d address=0x%08lX\n",
  914. mx3_fbi->cur_ipu_buf, base);
  915. /*
  916. * We enable the End of Frame interrupt, which will free a tx-descriptor,
  917. * which we will need for the next device_prep_slave_sg(). The
  918. * IRQ-handler will disable the IRQ again.
  919. */
  920. init_completion(&mx3_fbi->flip_cmpl);
  921. enable_irq(mx3_fbi->idmac_channel->eof_irq);
  922. ret = wait_for_completion_timeout(&mx3_fbi->flip_cmpl, HZ / 10);
  923. if (ret <= 0) {
  924. mutex_unlock(&mx3_fbi->mutex);
  925. dev_info(fbi->device, "Panning failed due to %s\n", ret < 0 ?
  926. "user interrupt" : "timeout");
  927. disable_irq(mx3_fbi->idmac_channel->eof_irq);
  928. return ret ? : -ETIMEDOUT;
  929. }
  930. mx3_fbi->cur_ipu_buf = !mx3_fbi->cur_ipu_buf;
  931. sg_dma_address(&sg[mx3_fbi->cur_ipu_buf]) = base;
  932. sg_set_page(&sg[mx3_fbi->cur_ipu_buf],
  933. virt_to_page(fbi->screen_base + offset), fbi->fix.smem_len,
  934. offset_in_page(fbi->screen_base + offset));
  935. if (mx3_fbi->txd)
  936. async_tx_ack(mx3_fbi->txd);
  937. txd = dma_chan->device->device_prep_slave_sg(dma_chan, sg +
  938. mx3_fbi->cur_ipu_buf, 1, DMA_TO_DEVICE, DMA_PREP_INTERRUPT);
  939. if (!txd) {
  940. dev_err(fbi->device,
  941. "Error preparing a DMA transaction descriptor.\n");
  942. mutex_unlock(&mx3_fbi->mutex);
  943. return -EIO;
  944. }
  945. txd->callback_param = txd;
  946. txd->callback = mx3fb_dma_done;
  947. /*
  948. * Emulate original mx3fb behaviour: each new call to idmac_tx_submit()
  949. * should switch to another buffer
  950. */
  951. cookie = txd->tx_submit(txd);
  952. dev_dbg(fbi->device, "%d: Submit %p #%d\n", __LINE__, txd, cookie);
  953. if (cookie < 0) {
  954. dev_err(fbi->device,
  955. "Error updating SDC buf %d to address=0x%08lX\n",
  956. mx3_fbi->cur_ipu_buf, base);
  957. mutex_unlock(&mx3_fbi->mutex);
  958. return -EIO;
  959. }
  960. mx3_fbi->txd = txd;
  961. fbi->var.xoffset = var->xoffset;
  962. fbi->var.yoffset = var->yoffset;
  963. if (var->vmode & FB_VMODE_YWRAP)
  964. fbi->var.vmode |= FB_VMODE_YWRAP;
  965. else
  966. fbi->var.vmode &= ~FB_VMODE_YWRAP;
  967. mutex_unlock(&mx3_fbi->mutex);
  968. dev_dbg(fbi->device, "Update complete\n");
  969. return 0;
  970. }
  971. /*
  972. * This structure contains the pointers to the control functions that are
  973. * invoked by the core framebuffer driver to perform operations like
  974. * blitting, rectangle filling, copy regions and cursor definition.
  975. */
  976. static struct fb_ops mx3fb_ops = {
  977. .owner = THIS_MODULE,
  978. .fb_set_par = mx3fb_set_par,
  979. .fb_check_var = mx3fb_check_var,
  980. .fb_setcolreg = mx3fb_setcolreg,
  981. .fb_pan_display = mx3fb_pan_display,
  982. .fb_fillrect = cfb_fillrect,
  983. .fb_copyarea = cfb_copyarea,
  984. .fb_imageblit = cfb_imageblit,
  985. .fb_blank = mx3fb_blank,
  986. };
  987. #ifdef CONFIG_PM
  988. /*
  989. * Power management hooks. Note that we won't be called from IRQ context,
  990. * unlike the blank functions above, so we may sleep.
  991. */
  992. /*
  993. * Suspends the framebuffer and blanks the screen. Power management support
  994. */
  995. static int mx3fb_suspend(struct platform_device *pdev, pm_message_t state)
  996. {
  997. struct mx3fb_data *mx3fb = platform_get_drvdata(pdev);
  998. struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
  999. acquire_console_sem();
  1000. fb_set_suspend(mx3fb->fbi, 1);
  1001. release_console_sem();
  1002. if (mx3_fbi->blank == FB_BLANK_UNBLANK) {
  1003. sdc_disable_channel(mx3_fbi);
  1004. sdc_set_brightness(mx3fb, 0);
  1005. }
  1006. return 0;
  1007. }
  1008. /*
  1009. * Resumes the framebuffer and unblanks the screen. Power management support
  1010. */
  1011. static int mx3fb_resume(struct platform_device *pdev)
  1012. {
  1013. struct mx3fb_data *mx3fb = platform_get_drvdata(pdev);
  1014. struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
  1015. if (mx3_fbi->blank == FB_BLANK_UNBLANK) {
  1016. sdc_enable_channel(mx3_fbi);
  1017. sdc_set_brightness(mx3fb, mx3fb->backlight_level);
  1018. }
  1019. acquire_console_sem();
  1020. fb_set_suspend(mx3fb->fbi, 0);
  1021. release_console_sem();
  1022. return 0;
  1023. }
  1024. #else
  1025. #define mx3fb_suspend NULL
  1026. #define mx3fb_resume NULL
  1027. #endif
  1028. /*
  1029. * Main framebuffer functions
  1030. */
  1031. /**
  1032. * mx3fb_map_video_memory() - allocates the DRAM memory for the frame buffer.
  1033. * @fbi: framebuffer information pointer
  1034. * @mem_len: length of mapped memory
  1035. * @lock: do not lock during initialisation
  1036. * @return: Error code indicating success or failure
  1037. *
  1038. * This buffer is remapped into a non-cached, non-buffered, memory region to
  1039. * allow palette and pixel writes to occur without flushing the cache. Once this
  1040. * area is remapped, all virtual memory access to the video memory should occur
  1041. * at the new region.
  1042. */
  1043. static int mx3fb_map_video_memory(struct fb_info *fbi, unsigned int mem_len,
  1044. bool lock)
  1045. {
  1046. int retval = 0;
  1047. dma_addr_t addr;
  1048. fbi->screen_base = dma_alloc_writecombine(fbi->device,
  1049. mem_len,
  1050. &addr, GFP_DMA);
  1051. if (!fbi->screen_base) {
  1052. dev_err(fbi->device, "Cannot allocate %u bytes framebuffer memory\n",
  1053. mem_len);
  1054. retval = -EBUSY;
  1055. goto err0;
  1056. }
  1057. if (lock)
  1058. mutex_lock(&fbi->mm_lock);
  1059. fbi->fix.smem_start = addr;
  1060. fbi->fix.smem_len = mem_len;
  1061. if (lock)
  1062. mutex_unlock(&fbi->mm_lock);
  1063. dev_dbg(fbi->device, "allocated fb @ p=0x%08x, v=0x%p, size=%d.\n",
  1064. (uint32_t) fbi->fix.smem_start, fbi->screen_base, fbi->fix.smem_len);
  1065. fbi->screen_size = fbi->fix.smem_len;
  1066. /* Clear the screen */
  1067. memset((char *)fbi->screen_base, 0, fbi->fix.smem_len);
  1068. return 0;
  1069. err0:
  1070. fbi->fix.smem_len = 0;
  1071. fbi->fix.smem_start = 0;
  1072. fbi->screen_base = NULL;
  1073. return retval;
  1074. }
  1075. /**
  1076. * mx3fb_unmap_video_memory() - de-allocate frame buffer memory.
  1077. * @fbi: framebuffer information pointer
  1078. * @return: error code indicating success or failure
  1079. */
  1080. static int mx3fb_unmap_video_memory(struct fb_info *fbi)
  1081. {
  1082. dma_free_writecombine(fbi->device, fbi->fix.smem_len,
  1083. fbi->screen_base, fbi->fix.smem_start);
  1084. fbi->screen_base = 0;
  1085. mutex_lock(&fbi->mm_lock);
  1086. fbi->fix.smem_start = 0;
  1087. fbi->fix.smem_len = 0;
  1088. mutex_unlock(&fbi->mm_lock);
  1089. return 0;
  1090. }
  1091. /**
  1092. * mx3fb_init_fbinfo() - initialize framebuffer information object.
  1093. * @return: initialized framebuffer structure.
  1094. */
  1095. static struct fb_info *mx3fb_init_fbinfo(struct device *dev, struct fb_ops *ops)
  1096. {
  1097. struct fb_info *fbi;
  1098. struct mx3fb_info *mx3fbi;
  1099. int ret;
  1100. /* Allocate sufficient memory for the fb structure */
  1101. fbi = framebuffer_alloc(sizeof(struct mx3fb_info), dev);
  1102. if (!fbi)
  1103. return NULL;
  1104. mx3fbi = fbi->par;
  1105. mx3fbi->cookie = -EINVAL;
  1106. mx3fbi->cur_ipu_buf = 0;
  1107. fbi->var.activate = FB_ACTIVATE_NOW;
  1108. fbi->fbops = ops;
  1109. fbi->flags = FBINFO_FLAG_DEFAULT;
  1110. fbi->pseudo_palette = mx3fbi->pseudo_palette;
  1111. mutex_init(&mx3fbi->mutex);
  1112. /* Allocate colormap */
  1113. ret = fb_alloc_cmap(&fbi->cmap, 16, 0);
  1114. if (ret < 0) {
  1115. framebuffer_release(fbi);
  1116. return NULL;
  1117. }
  1118. return fbi;
  1119. }
  1120. static int init_fb_chan(struct mx3fb_data *mx3fb, struct idmac_channel *ichan)
  1121. {
  1122. struct device *dev = mx3fb->dev;
  1123. struct mx3fb_platform_data *mx3fb_pdata = dev->platform_data;
  1124. const char *name = mx3fb_pdata->name;
  1125. unsigned int irq;
  1126. struct fb_info *fbi;
  1127. struct mx3fb_info *mx3fbi;
  1128. const struct fb_videomode *mode;
  1129. int ret, num_modes;
  1130. ichan->client = mx3fb;
  1131. irq = ichan->eof_irq;
  1132. if (ichan->dma_chan.chan_id != IDMAC_SDC_0)
  1133. return -EINVAL;
  1134. fbi = mx3fb_init_fbinfo(dev, &mx3fb_ops);
  1135. if (!fbi)
  1136. return -ENOMEM;
  1137. if (!fb_mode)
  1138. fb_mode = name;
  1139. if (!fb_mode) {
  1140. ret = -EINVAL;
  1141. goto emode;
  1142. }
  1143. if (mx3fb_pdata->mode && mx3fb_pdata->num_modes) {
  1144. mode = mx3fb_pdata->mode;
  1145. num_modes = mx3fb_pdata->num_modes;
  1146. } else {
  1147. mode = mx3fb_modedb;
  1148. num_modes = ARRAY_SIZE(mx3fb_modedb);
  1149. }
  1150. if (!fb_find_mode(&fbi->var, fbi, fb_mode, mode,
  1151. num_modes, NULL, default_bpp)) {
  1152. ret = -EBUSY;
  1153. goto emode;
  1154. }
  1155. fb_videomode_to_modelist(mode, num_modes, &fbi->modelist);
  1156. /* Default Y virtual size is 2x panel size */
  1157. fbi->var.yres_virtual = fbi->var.yres * 2;
  1158. mx3fb->fbi = fbi;
  1159. /* set Display Interface clock period */
  1160. mx3fb_write_reg(mx3fb, 0x00100010L, DI_HSP_CLK_PER);
  1161. /* Might need to trigger HSP clock change - see 44.3.3.8.5 */
  1162. sdc_set_brightness(mx3fb, 255);
  1163. sdc_set_global_alpha(mx3fb, true, 0xFF);
  1164. sdc_set_color_key(mx3fb, IDMAC_SDC_0, false, 0);
  1165. mx3fbi = fbi->par;
  1166. mx3fbi->idmac_channel = ichan;
  1167. mx3fbi->ipu_ch = ichan->dma_chan.chan_id;
  1168. mx3fbi->mx3fb = mx3fb;
  1169. mx3fbi->blank = FB_BLANK_NORMAL;
  1170. init_completion(&mx3fbi->flip_cmpl);
  1171. disable_irq(ichan->eof_irq);
  1172. dev_dbg(mx3fb->dev, "disabling irq %d\n", ichan->eof_irq);
  1173. ret = __set_par(fbi, false);
  1174. if (ret < 0)
  1175. goto esetpar;
  1176. __blank(FB_BLANK_UNBLANK, fbi);
  1177. dev_info(dev, "registered, using mode %s\n", fb_mode);
  1178. ret = register_framebuffer(fbi);
  1179. if (ret < 0)
  1180. goto erfb;
  1181. return 0;
  1182. erfb:
  1183. esetpar:
  1184. emode:
  1185. fb_dealloc_cmap(&fbi->cmap);
  1186. framebuffer_release(fbi);
  1187. return ret;
  1188. }
  1189. static bool chan_filter(struct dma_chan *chan, void *arg)
  1190. {
  1191. struct dma_chan_request *rq = arg;
  1192. struct device *dev;
  1193. struct mx3fb_platform_data *mx3fb_pdata;
  1194. if (!rq)
  1195. return false;
  1196. dev = rq->mx3fb->dev;
  1197. mx3fb_pdata = dev->platform_data;
  1198. return rq->id == chan->chan_id &&
  1199. mx3fb_pdata->dma_dev == chan->device->dev;
  1200. }
  1201. static void release_fbi(struct fb_info *fbi)
  1202. {
  1203. mx3fb_unmap_video_memory(fbi);
  1204. fb_dealloc_cmap(&fbi->cmap);
  1205. unregister_framebuffer(fbi);
  1206. framebuffer_release(fbi);
  1207. }
  1208. static int mx3fb_probe(struct platform_device *pdev)
  1209. {
  1210. struct device *dev = &pdev->dev;
  1211. int ret;
  1212. struct resource *sdc_reg;
  1213. struct mx3fb_data *mx3fb;
  1214. dma_cap_mask_t mask;
  1215. struct dma_chan *chan;
  1216. struct dma_chan_request rq;
  1217. /*
  1218. * Display Interface (DI) and Synchronous Display Controller (SDC)
  1219. * registers
  1220. */
  1221. sdc_reg = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1222. if (!sdc_reg)
  1223. return -EINVAL;
  1224. mx3fb = kzalloc(sizeof(*mx3fb), GFP_KERNEL);
  1225. if (!mx3fb)
  1226. return -ENOMEM;
  1227. spin_lock_init(&mx3fb->lock);
  1228. mx3fb->reg_base = ioremap(sdc_reg->start, resource_size(sdc_reg));
  1229. if (!mx3fb->reg_base) {
  1230. ret = -ENOMEM;
  1231. goto eremap;
  1232. }
  1233. pr_debug("Remapped %x to %x at %p\n", sdc_reg->start, sdc_reg->end,
  1234. mx3fb->reg_base);
  1235. /* IDMAC interface */
  1236. dmaengine_get();
  1237. mx3fb->dev = dev;
  1238. platform_set_drvdata(pdev, mx3fb);
  1239. rq.mx3fb = mx3fb;
  1240. dma_cap_zero(mask);
  1241. dma_cap_set(DMA_SLAVE, mask);
  1242. dma_cap_set(DMA_PRIVATE, mask);
  1243. rq.id = IDMAC_SDC_0;
  1244. chan = dma_request_channel(mask, chan_filter, &rq);
  1245. if (!chan) {
  1246. ret = -EBUSY;
  1247. goto ersdc0;
  1248. }
  1249. mx3fb->backlight_level = 255;
  1250. ret = init_fb_chan(mx3fb, to_idmac_chan(chan));
  1251. if (ret < 0)
  1252. goto eisdc0;
  1253. return 0;
  1254. eisdc0:
  1255. dma_release_channel(chan);
  1256. ersdc0:
  1257. dmaengine_put();
  1258. iounmap(mx3fb->reg_base);
  1259. eremap:
  1260. kfree(mx3fb);
  1261. dev_err(dev, "mx3fb: failed to register fb\n");
  1262. return ret;
  1263. }
  1264. static int mx3fb_remove(struct platform_device *dev)
  1265. {
  1266. struct mx3fb_data *mx3fb = platform_get_drvdata(dev);
  1267. struct fb_info *fbi = mx3fb->fbi;
  1268. struct mx3fb_info *mx3_fbi = fbi->par;
  1269. struct dma_chan *chan;
  1270. chan = &mx3_fbi->idmac_channel->dma_chan;
  1271. release_fbi(fbi);
  1272. dma_release_channel(chan);
  1273. dmaengine_put();
  1274. iounmap(mx3fb->reg_base);
  1275. kfree(mx3fb);
  1276. return 0;
  1277. }
  1278. static struct platform_driver mx3fb_driver = {
  1279. .driver = {
  1280. .name = MX3FB_NAME,
  1281. },
  1282. .probe = mx3fb_probe,
  1283. .remove = mx3fb_remove,
  1284. .suspend = mx3fb_suspend,
  1285. .resume = mx3fb_resume,
  1286. };
  1287. /*
  1288. * Parse user specified options (`video=mx3fb:')
  1289. * example:
  1290. * video=mx3fb:bpp=16
  1291. */
  1292. static int __init mx3fb_setup(void)
  1293. {
  1294. #ifndef MODULE
  1295. char *opt, *options = NULL;
  1296. if (fb_get_options("mx3fb", &options))
  1297. return -ENODEV;
  1298. if (!options || !*options)
  1299. return 0;
  1300. while ((opt = strsep(&options, ",")) != NULL) {
  1301. if (!*opt)
  1302. continue;
  1303. if (!strncmp(opt, "bpp=", 4))
  1304. default_bpp = simple_strtoul(opt + 4, NULL, 0);
  1305. else
  1306. fb_mode = opt;
  1307. }
  1308. #endif
  1309. return 0;
  1310. }
  1311. static int __init mx3fb_init(void)
  1312. {
  1313. int ret = mx3fb_setup();
  1314. if (ret < 0)
  1315. return ret;
  1316. ret = platform_driver_register(&mx3fb_driver);
  1317. return ret;
  1318. }
  1319. static void __exit mx3fb_exit(void)
  1320. {
  1321. platform_driver_unregister(&mx3fb_driver);
  1322. }
  1323. module_init(mx3fb_init);
  1324. module_exit(mx3fb_exit);
  1325. MODULE_AUTHOR("Freescale Semiconductor, Inc.");
  1326. MODULE_DESCRIPTION("MX3 framebuffer driver");
  1327. MODULE_ALIAS("platform:" MX3FB_NAME);
  1328. MODULE_LICENSE("GPL v2");