blackfin.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368
  1. /*
  2. * MUSB OTG controller driver for Blackfin Processors
  3. *
  4. * Copyright 2006-2008 Analog Devices Inc.
  5. *
  6. * Enter bugs at http://blackfin.uclinux.org/
  7. *
  8. * Licensed under the GPL-2 or later.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/sched.h>
  13. #include <linux/slab.h>
  14. #include <linux/init.h>
  15. #include <linux/list.h>
  16. #include <linux/gpio.h>
  17. #include <linux/io.h>
  18. #include <asm/cacheflush.h>
  19. #include "musb_core.h"
  20. #include "blackfin.h"
  21. /*
  22. * Load an endpoint's FIFO
  23. */
  24. void musb_write_fifo(struct musb_hw_ep *hw_ep, u16 len, const u8 *src)
  25. {
  26. void __iomem *fifo = hw_ep->fifo;
  27. void __iomem *epio = hw_ep->regs;
  28. u8 epnum = hw_ep->epnum;
  29. prefetch((u8 *)src);
  30. musb_writew(epio, MUSB_TXCOUNT, len);
  31. DBG(4, "TX ep%d fifo %p count %d buf %p, epio %p\n",
  32. hw_ep->epnum, fifo, len, src, epio);
  33. dump_fifo_data(src, len);
  34. if (!ANOMALY_05000380 && epnum != 0) {
  35. u16 dma_reg;
  36. flush_dcache_range((unsigned long)src,
  37. (unsigned long)(src + len));
  38. /* Setup DMA address register */
  39. dma_reg = (u32)src;
  40. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_LOW), dma_reg);
  41. SSYNC();
  42. dma_reg = (u32)src >> 16;
  43. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_HIGH), dma_reg);
  44. SSYNC();
  45. /* Setup DMA count register */
  46. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_LOW), len);
  47. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_HIGH), 0);
  48. SSYNC();
  49. /* Enable the DMA */
  50. dma_reg = (epnum << 4) | DMA_ENA | INT_ENA | DIRECTION;
  51. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), dma_reg);
  52. SSYNC();
  53. /* Wait for compelete */
  54. while (!(bfin_read_USB_DMA_INTERRUPT() & (1 << epnum)))
  55. cpu_relax();
  56. /* acknowledge dma interrupt */
  57. bfin_write_USB_DMA_INTERRUPT(1 << epnum);
  58. SSYNC();
  59. /* Reset DMA */
  60. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), 0);
  61. SSYNC();
  62. } else {
  63. SSYNC();
  64. if (unlikely((unsigned long)src & 0x01))
  65. outsw_8((unsigned long)fifo, src, (len + 1) >> 1);
  66. else
  67. outsw((unsigned long)fifo, src, (len + 1) >> 1);
  68. }
  69. }
  70. /*
  71. * Unload an endpoint's FIFO
  72. */
  73. void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
  74. {
  75. void __iomem *fifo = hw_ep->fifo;
  76. u8 epnum = hw_ep->epnum;
  77. if (ANOMALY_05000467 && epnum != 0) {
  78. u16 dma_reg;
  79. invalidate_dcache_range((unsigned long)dst,
  80. (unsigned long)(dst + len));
  81. /* Setup DMA address register */
  82. dma_reg = (u32)dst;
  83. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_LOW), dma_reg);
  84. SSYNC();
  85. dma_reg = (u32)dst >> 16;
  86. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_HIGH), dma_reg);
  87. SSYNC();
  88. /* Setup DMA count register */
  89. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_LOW), len);
  90. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_HIGH), 0);
  91. SSYNC();
  92. /* Enable the DMA */
  93. dma_reg = (epnum << 4) | DMA_ENA | INT_ENA;
  94. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), dma_reg);
  95. SSYNC();
  96. /* Wait for compelete */
  97. while (!(bfin_read_USB_DMA_INTERRUPT() & (1 << epnum)))
  98. cpu_relax();
  99. /* acknowledge dma interrupt */
  100. bfin_write_USB_DMA_INTERRUPT(1 << epnum);
  101. SSYNC();
  102. /* Reset DMA */
  103. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), 0);
  104. SSYNC();
  105. } else {
  106. SSYNC();
  107. /* Read the last byte of packet with odd size from address fifo + 4
  108. * to trigger 1 byte access to EP0 FIFO.
  109. */
  110. if (len == 1)
  111. *dst = (u8)inw((unsigned long)fifo + 4);
  112. else {
  113. if (unlikely((unsigned long)dst & 0x01))
  114. insw_8((unsigned long)fifo, dst, len >> 1);
  115. else
  116. insw((unsigned long)fifo, dst, len >> 1);
  117. if (len & 0x01)
  118. *(dst + len - 1) = (u8)inw((unsigned long)fifo + 4);
  119. }
  120. }
  121. DBG(4, "%cX ep%d fifo %p count %d buf %p\n",
  122. 'R', hw_ep->epnum, fifo, len, dst);
  123. dump_fifo_data(dst, len);
  124. }
  125. static irqreturn_t blackfin_interrupt(int irq, void *__hci)
  126. {
  127. unsigned long flags;
  128. irqreturn_t retval = IRQ_NONE;
  129. struct musb *musb = __hci;
  130. spin_lock_irqsave(&musb->lock, flags);
  131. musb->int_usb = musb_readb(musb->mregs, MUSB_INTRUSB);
  132. musb->int_tx = musb_readw(musb->mregs, MUSB_INTRTX);
  133. musb->int_rx = musb_readw(musb->mregs, MUSB_INTRRX);
  134. if (musb->int_usb || musb->int_tx || musb->int_rx) {
  135. musb_writeb(musb->mregs, MUSB_INTRUSB, musb->int_usb);
  136. musb_writew(musb->mregs, MUSB_INTRTX, musb->int_tx);
  137. musb_writew(musb->mregs, MUSB_INTRRX, musb->int_rx);
  138. retval = musb_interrupt(musb);
  139. }
  140. spin_unlock_irqrestore(&musb->lock, flags);
  141. /* REVISIT we sometimes get spurious IRQs on g_ep0
  142. * not clear why... fall in BF54x too.
  143. */
  144. if (retval != IRQ_HANDLED)
  145. DBG(5, "spurious?\n");
  146. return IRQ_HANDLED;
  147. }
  148. static void musb_conn_timer_handler(unsigned long _musb)
  149. {
  150. struct musb *musb = (void *)_musb;
  151. unsigned long flags;
  152. u16 val;
  153. spin_lock_irqsave(&musb->lock, flags);
  154. switch (musb->xceiv->state) {
  155. case OTG_STATE_A_IDLE:
  156. case OTG_STATE_A_WAIT_BCON:
  157. /* Start a new session */
  158. val = musb_readw(musb->mregs, MUSB_DEVCTL);
  159. val |= MUSB_DEVCTL_SESSION;
  160. musb_writew(musb->mregs, MUSB_DEVCTL, val);
  161. val = musb_readw(musb->mregs, MUSB_DEVCTL);
  162. if (!(val & MUSB_DEVCTL_BDEVICE)) {
  163. gpio_set_value(musb->config->gpio_vrsel, 1);
  164. musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
  165. } else {
  166. gpio_set_value(musb->config->gpio_vrsel, 0);
  167. /* Ignore VBUSERROR and SUSPEND IRQ */
  168. val = musb_readb(musb->mregs, MUSB_INTRUSBE);
  169. val &= ~MUSB_INTR_VBUSERROR;
  170. musb_writeb(musb->mregs, MUSB_INTRUSBE, val);
  171. val = MUSB_INTR_SUSPEND | MUSB_INTR_VBUSERROR;
  172. musb_writeb(musb->mregs, MUSB_INTRUSB, val);
  173. val = MUSB_POWER_HSENAB;
  174. musb_writeb(musb->mregs, MUSB_POWER, val);
  175. }
  176. mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY);
  177. break;
  178. default:
  179. DBG(1, "%s state not handled\n", otg_state_string(musb));
  180. break;
  181. }
  182. spin_unlock_irqrestore(&musb->lock, flags);
  183. DBG(4, "state is %s\n", otg_state_string(musb));
  184. }
  185. void musb_platform_enable(struct musb *musb)
  186. {
  187. if (is_host_enabled(musb)) {
  188. mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY);
  189. musb->a_wait_bcon = TIMER_DELAY;
  190. }
  191. }
  192. void musb_platform_disable(struct musb *musb)
  193. {
  194. }
  195. static void bfin_vbus_power(struct musb *musb, int is_on, int sleeping)
  196. {
  197. }
  198. static void bfin_set_vbus(struct musb *musb, int is_on)
  199. {
  200. if (is_on)
  201. gpio_set_value(musb->config->gpio_vrsel, 1);
  202. else
  203. gpio_set_value(musb->config->gpio_vrsel, 0);
  204. DBG(1, "VBUS %s, devctl %02x "
  205. /* otg %3x conf %08x prcm %08x */ "\n",
  206. otg_state_string(musb),
  207. musb_readb(musb->mregs, MUSB_DEVCTL));
  208. }
  209. static int bfin_set_power(struct otg_transceiver *x, unsigned mA)
  210. {
  211. return 0;
  212. }
  213. void musb_platform_try_idle(struct musb *musb, unsigned long timeout)
  214. {
  215. if (is_host_enabled(musb))
  216. mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY);
  217. }
  218. int musb_platform_get_vbus_status(struct musb *musb)
  219. {
  220. return 0;
  221. }
  222. int musb_platform_set_mode(struct musb *musb, u8 musb_mode)
  223. {
  224. return -EIO;
  225. }
  226. int __init musb_platform_init(struct musb *musb)
  227. {
  228. /*
  229. * Rev 1.0 BF549 EZ-KITs require PE7 to be high for both DEVICE
  230. * and OTG HOST modes, while rev 1.1 and greater require PE7 to
  231. * be low for DEVICE mode and high for HOST mode. We set it high
  232. * here because we are in host mode
  233. */
  234. if (gpio_request(musb->config->gpio_vrsel, "USB_VRSEL")) {
  235. printk(KERN_ERR "Failed ro request USB_VRSEL GPIO_%d \n",
  236. musb->config->gpio_vrsel);
  237. return -ENODEV;
  238. }
  239. gpio_direction_output(musb->config->gpio_vrsel, 0);
  240. usb_nop_xceiv_register();
  241. musb->xceiv = otg_get_transceiver();
  242. if (!musb->xceiv)
  243. return -ENODEV;
  244. if (ANOMALY_05000346) {
  245. bfin_write_USB_APHY_CALIB(ANOMALY_05000346_value);
  246. SSYNC();
  247. }
  248. if (ANOMALY_05000347) {
  249. bfin_write_USB_APHY_CNTRL(0x0);
  250. SSYNC();
  251. }
  252. /* Configure PLL oscillator register */
  253. bfin_write_USB_PLLOSC_CTRL(0x30a8);
  254. SSYNC();
  255. bfin_write_USB_SRP_CLKDIV((get_sclk()/1000) / 32 - 1);
  256. SSYNC();
  257. bfin_write_USB_EP_NI0_RXMAXP(64);
  258. SSYNC();
  259. bfin_write_USB_EP_NI0_TXMAXP(64);
  260. SSYNC();
  261. /* Route INTRUSB/INTR_RX/INTR_TX to USB_INT0*/
  262. bfin_write_USB_GLOBINTR(0x7);
  263. SSYNC();
  264. bfin_write_USB_GLOBAL_CTL(GLOBAL_ENA | EP1_TX_ENA | EP2_TX_ENA |
  265. EP3_TX_ENA | EP4_TX_ENA | EP5_TX_ENA |
  266. EP6_TX_ENA | EP7_TX_ENA | EP1_RX_ENA |
  267. EP2_RX_ENA | EP3_RX_ENA | EP4_RX_ENA |
  268. EP5_RX_ENA | EP6_RX_ENA | EP7_RX_ENA);
  269. SSYNC();
  270. if (is_host_enabled(musb)) {
  271. musb->board_set_vbus = bfin_set_vbus;
  272. setup_timer(&musb_conn_timer,
  273. musb_conn_timer_handler, (unsigned long) musb);
  274. }
  275. if (is_peripheral_enabled(musb))
  276. musb->xceiv->set_power = bfin_set_power;
  277. musb->isr = blackfin_interrupt;
  278. return 0;
  279. }
  280. int musb_platform_suspend(struct musb *musb)
  281. {
  282. return 0;
  283. }
  284. int musb_platform_resume(struct musb *musb)
  285. {
  286. return 0;
  287. }
  288. int musb_platform_exit(struct musb *musb)
  289. {
  290. bfin_vbus_power(musb, 0 /*off*/, 1);
  291. gpio_free(musb->config->gpio_vrsel);
  292. musb_platform_suspend(musb);
  293. return 0;
  294. }