davinci_spi.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255
  1. /*
  2. * Copyright (C) 2009 Texas Instruments.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  17. */
  18. #include <linux/interrupt.h>
  19. #include <linux/io.h>
  20. #include <linux/gpio.h>
  21. #include <linux/module.h>
  22. #include <linux/delay.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/err.h>
  25. #include <linux/clk.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/spi/spi.h>
  28. #include <linux/spi/spi_bitbang.h>
  29. #include <mach/spi.h>
  30. #include <mach/edma.h>
  31. #define SPI_NO_RESOURCE ((resource_size_t)-1)
  32. #define SPI_MAX_CHIPSELECT 2
  33. #define CS_DEFAULT 0xFF
  34. #define SPI_BUFSIZ (SMP_CACHE_BYTES + 1)
  35. #define DAVINCI_DMA_DATA_TYPE_S8 0x01
  36. #define DAVINCI_DMA_DATA_TYPE_S16 0x02
  37. #define DAVINCI_DMA_DATA_TYPE_S32 0x04
  38. #define SPIFMT_PHASE_MASK BIT(16)
  39. #define SPIFMT_POLARITY_MASK BIT(17)
  40. #define SPIFMT_DISTIMER_MASK BIT(18)
  41. #define SPIFMT_SHIFTDIR_MASK BIT(20)
  42. #define SPIFMT_WAITENA_MASK BIT(21)
  43. #define SPIFMT_PARITYENA_MASK BIT(22)
  44. #define SPIFMT_ODD_PARITY_MASK BIT(23)
  45. #define SPIFMT_WDELAY_MASK 0x3f000000u
  46. #define SPIFMT_WDELAY_SHIFT 24
  47. #define SPIFMT_CHARLEN_MASK 0x0000001Fu
  48. /* SPIGCR1 */
  49. #define SPIGCR1_SPIENA_MASK 0x01000000u
  50. /* SPIPC0 */
  51. #define SPIPC0_DIFUN_MASK BIT(11) /* MISO */
  52. #define SPIPC0_DOFUN_MASK BIT(10) /* MOSI */
  53. #define SPIPC0_CLKFUN_MASK BIT(9) /* CLK */
  54. #define SPIPC0_SPIENA_MASK BIT(8) /* nREADY */
  55. #define SPIPC0_EN1FUN_MASK BIT(1)
  56. #define SPIPC0_EN0FUN_MASK BIT(0)
  57. #define SPIINT_MASKALL 0x0101035F
  58. #define SPI_INTLVL_1 0x000001FFu
  59. #define SPI_INTLVL_0 0x00000000u
  60. /* SPIDAT1 */
  61. #define SPIDAT1_CSHOLD_SHIFT 28
  62. #define SPIDAT1_CSNR_SHIFT 16
  63. #define SPIGCR1_CLKMOD_MASK BIT(1)
  64. #define SPIGCR1_MASTER_MASK BIT(0)
  65. #define SPIGCR1_LOOPBACK_MASK BIT(16)
  66. /* SPIBUF */
  67. #define SPIBUF_TXFULL_MASK BIT(29)
  68. #define SPIBUF_RXEMPTY_MASK BIT(31)
  69. /* Error Masks */
  70. #define SPIFLG_DLEN_ERR_MASK BIT(0)
  71. #define SPIFLG_TIMEOUT_MASK BIT(1)
  72. #define SPIFLG_PARERR_MASK BIT(2)
  73. #define SPIFLG_DESYNC_MASK BIT(3)
  74. #define SPIFLG_BITERR_MASK BIT(4)
  75. #define SPIFLG_OVRRUN_MASK BIT(6)
  76. #define SPIFLG_RX_INTR_MASK BIT(8)
  77. #define SPIFLG_TX_INTR_MASK BIT(9)
  78. #define SPIFLG_BUF_INIT_ACTIVE_MASK BIT(24)
  79. #define SPIFLG_MASK (SPIFLG_DLEN_ERR_MASK \
  80. | SPIFLG_TIMEOUT_MASK | SPIFLG_PARERR_MASK \
  81. | SPIFLG_DESYNC_MASK | SPIFLG_BITERR_MASK \
  82. | SPIFLG_OVRRUN_MASK | SPIFLG_RX_INTR_MASK \
  83. | SPIFLG_TX_INTR_MASK \
  84. | SPIFLG_BUF_INIT_ACTIVE_MASK)
  85. #define SPIINT_DLEN_ERR_INTR BIT(0)
  86. #define SPIINT_TIMEOUT_INTR BIT(1)
  87. #define SPIINT_PARERR_INTR BIT(2)
  88. #define SPIINT_DESYNC_INTR BIT(3)
  89. #define SPIINT_BITERR_INTR BIT(4)
  90. #define SPIINT_OVRRUN_INTR BIT(6)
  91. #define SPIINT_RX_INTR BIT(8)
  92. #define SPIINT_TX_INTR BIT(9)
  93. #define SPIINT_DMA_REQ_EN BIT(16)
  94. #define SPIINT_ENABLE_HIGHZ BIT(24)
  95. #define SPI_T2CDELAY_SHIFT 16
  96. #define SPI_C2TDELAY_SHIFT 24
  97. /* SPI Controller registers */
  98. #define SPIGCR0 0x00
  99. #define SPIGCR1 0x04
  100. #define SPIINT 0x08
  101. #define SPILVL 0x0c
  102. #define SPIFLG 0x10
  103. #define SPIPC0 0x14
  104. #define SPIPC1 0x18
  105. #define SPIPC2 0x1c
  106. #define SPIPC3 0x20
  107. #define SPIPC4 0x24
  108. #define SPIPC5 0x28
  109. #define SPIPC6 0x2c
  110. #define SPIPC7 0x30
  111. #define SPIPC8 0x34
  112. #define SPIDAT0 0x38
  113. #define SPIDAT1 0x3c
  114. #define SPIBUF 0x40
  115. #define SPIEMU 0x44
  116. #define SPIDELAY 0x48
  117. #define SPIDEF 0x4c
  118. #define SPIFMT0 0x50
  119. #define SPIFMT1 0x54
  120. #define SPIFMT2 0x58
  121. #define SPIFMT3 0x5c
  122. #define TGINTVEC0 0x60
  123. #define TGINTVEC1 0x64
  124. struct davinci_spi_slave {
  125. u32 cmd_to_write;
  126. u32 clk_ctrl_to_write;
  127. u32 bytes_per_word;
  128. u8 active_cs;
  129. };
  130. /* We have 2 DMA channels per CS, one for RX and one for TX */
  131. struct davinci_spi_dma {
  132. int dma_tx_channel;
  133. int dma_rx_channel;
  134. int dma_tx_sync_dev;
  135. int dma_rx_sync_dev;
  136. enum dma_event_q eventq;
  137. struct completion dma_tx_completion;
  138. struct completion dma_rx_completion;
  139. };
  140. /* SPI Controller driver's private data. */
  141. struct davinci_spi {
  142. struct spi_bitbang bitbang;
  143. struct clk *clk;
  144. u8 version;
  145. resource_size_t pbase;
  146. void __iomem *base;
  147. size_t region_size;
  148. u32 irq;
  149. struct completion done;
  150. const void *tx;
  151. void *rx;
  152. u8 *tmp_buf;
  153. int count;
  154. struct davinci_spi_dma *dma_channels;
  155. struct davinci_spi_platform_data *pdata;
  156. void (*get_rx)(u32 rx_data, struct davinci_spi *);
  157. u32 (*get_tx)(struct davinci_spi *);
  158. struct davinci_spi_slave slave[SPI_MAX_CHIPSELECT];
  159. };
  160. static unsigned use_dma;
  161. static void davinci_spi_rx_buf_u8(u32 data, struct davinci_spi *davinci_spi)
  162. {
  163. u8 *rx = davinci_spi->rx;
  164. *rx++ = (u8)data;
  165. davinci_spi->rx = rx;
  166. }
  167. static void davinci_spi_rx_buf_u16(u32 data, struct davinci_spi *davinci_spi)
  168. {
  169. u16 *rx = davinci_spi->rx;
  170. *rx++ = (u16)data;
  171. davinci_spi->rx = rx;
  172. }
  173. static u32 davinci_spi_tx_buf_u8(struct davinci_spi *davinci_spi)
  174. {
  175. u32 data;
  176. const u8 *tx = davinci_spi->tx;
  177. data = *tx++;
  178. davinci_spi->tx = tx;
  179. return data;
  180. }
  181. static u32 davinci_spi_tx_buf_u16(struct davinci_spi *davinci_spi)
  182. {
  183. u32 data;
  184. const u16 *tx = davinci_spi->tx;
  185. data = *tx++;
  186. davinci_spi->tx = tx;
  187. return data;
  188. }
  189. static inline void set_io_bits(void __iomem *addr, u32 bits)
  190. {
  191. u32 v = ioread32(addr);
  192. v |= bits;
  193. iowrite32(v, addr);
  194. }
  195. static inline void clear_io_bits(void __iomem *addr, u32 bits)
  196. {
  197. u32 v = ioread32(addr);
  198. v &= ~bits;
  199. iowrite32(v, addr);
  200. }
  201. static inline void set_fmt_bits(void __iomem *addr, u32 bits, int cs_num)
  202. {
  203. set_io_bits(addr + SPIFMT0 + (0x4 * cs_num), bits);
  204. }
  205. static inline void clear_fmt_bits(void __iomem *addr, u32 bits, int cs_num)
  206. {
  207. clear_io_bits(addr + SPIFMT0 + (0x4 * cs_num), bits);
  208. }
  209. static void davinci_spi_set_dma_req(const struct spi_device *spi, int enable)
  210. {
  211. struct davinci_spi *davinci_spi = spi_master_get_devdata(spi->master);
  212. if (enable)
  213. set_io_bits(davinci_spi->base + SPIINT, SPIINT_DMA_REQ_EN);
  214. else
  215. clear_io_bits(davinci_spi->base + SPIINT, SPIINT_DMA_REQ_EN);
  216. }
  217. /*
  218. * Interface to control the chip select signal
  219. */
  220. static void davinci_spi_chipselect(struct spi_device *spi, int value)
  221. {
  222. struct davinci_spi *davinci_spi;
  223. struct davinci_spi_platform_data *pdata;
  224. u32 data1_reg_val = 0;
  225. davinci_spi = spi_master_get_devdata(spi->master);
  226. pdata = davinci_spi->pdata;
  227. /*
  228. * Board specific chip select logic decides the polarity and cs
  229. * line for the controller
  230. */
  231. if (value == BITBANG_CS_INACTIVE) {
  232. set_io_bits(davinci_spi->base + SPIDEF, CS_DEFAULT);
  233. data1_reg_val |= CS_DEFAULT << SPIDAT1_CSNR_SHIFT;
  234. iowrite32(data1_reg_val, davinci_spi->base + SPIDAT1);
  235. while ((ioread32(davinci_spi->base + SPIBUF)
  236. & SPIBUF_RXEMPTY_MASK) == 0)
  237. cpu_relax();
  238. }
  239. }
  240. /**
  241. * davinci_spi_setup_transfer - This functions will determine transfer method
  242. * @spi: spi device on which data transfer to be done
  243. * @t: spi transfer in which transfer info is filled
  244. *
  245. * This function determines data transfer method (8/16/32 bit transfer).
  246. * It will also set the SPI Clock Control register according to
  247. * SPI slave device freq.
  248. */
  249. static int davinci_spi_setup_transfer(struct spi_device *spi,
  250. struct spi_transfer *t)
  251. {
  252. struct davinci_spi *davinci_spi;
  253. struct davinci_spi_platform_data *pdata;
  254. u8 bits_per_word = 0;
  255. u32 hz = 0, prescale;
  256. davinci_spi = spi_master_get_devdata(spi->master);
  257. pdata = davinci_spi->pdata;
  258. if (t) {
  259. bits_per_word = t->bits_per_word;
  260. hz = t->speed_hz;
  261. }
  262. /* if bits_per_word is not set then set it default */
  263. if (!bits_per_word)
  264. bits_per_word = spi->bits_per_word;
  265. /*
  266. * Assign function pointer to appropriate transfer method
  267. * 8bit, 16bit or 32bit transfer
  268. */
  269. if (bits_per_word <= 8 && bits_per_word >= 2) {
  270. davinci_spi->get_rx = davinci_spi_rx_buf_u8;
  271. davinci_spi->get_tx = davinci_spi_tx_buf_u8;
  272. davinci_spi->slave[spi->chip_select].bytes_per_word = 1;
  273. } else if (bits_per_word <= 16 && bits_per_word >= 2) {
  274. davinci_spi->get_rx = davinci_spi_rx_buf_u16;
  275. davinci_spi->get_tx = davinci_spi_tx_buf_u16;
  276. davinci_spi->slave[spi->chip_select].bytes_per_word = 2;
  277. } else
  278. return -EINVAL;
  279. if (!hz)
  280. hz = spi->max_speed_hz;
  281. clear_fmt_bits(davinci_spi->base, SPIFMT_CHARLEN_MASK,
  282. spi->chip_select);
  283. set_fmt_bits(davinci_spi->base, bits_per_word & 0x1f,
  284. spi->chip_select);
  285. prescale = ((clk_get_rate(davinci_spi->clk) / hz) - 1) & 0xff;
  286. clear_fmt_bits(davinci_spi->base, 0x0000ff00, spi->chip_select);
  287. set_fmt_bits(davinci_spi->base, prescale << 8, spi->chip_select);
  288. return 0;
  289. }
  290. static void davinci_spi_dma_rx_callback(unsigned lch, u16 ch_status, void *data)
  291. {
  292. struct spi_device *spi = (struct spi_device *)data;
  293. struct davinci_spi *davinci_spi;
  294. struct davinci_spi_dma *davinci_spi_dma;
  295. struct davinci_spi_platform_data *pdata;
  296. davinci_spi = spi_master_get_devdata(spi->master);
  297. davinci_spi_dma = &(davinci_spi->dma_channels[spi->chip_select]);
  298. pdata = davinci_spi->pdata;
  299. if (ch_status == DMA_COMPLETE)
  300. edma_stop(davinci_spi_dma->dma_rx_channel);
  301. else
  302. edma_clean_channel(davinci_spi_dma->dma_rx_channel);
  303. complete(&davinci_spi_dma->dma_rx_completion);
  304. /* We must disable the DMA RX request */
  305. davinci_spi_set_dma_req(spi, 0);
  306. }
  307. static void davinci_spi_dma_tx_callback(unsigned lch, u16 ch_status, void *data)
  308. {
  309. struct spi_device *spi = (struct spi_device *)data;
  310. struct davinci_spi *davinci_spi;
  311. struct davinci_spi_dma *davinci_spi_dma;
  312. struct davinci_spi_platform_data *pdata;
  313. davinci_spi = spi_master_get_devdata(spi->master);
  314. davinci_spi_dma = &(davinci_spi->dma_channels[spi->chip_select]);
  315. pdata = davinci_spi->pdata;
  316. if (ch_status == DMA_COMPLETE)
  317. edma_stop(davinci_spi_dma->dma_tx_channel);
  318. else
  319. edma_clean_channel(davinci_spi_dma->dma_tx_channel);
  320. complete(&davinci_spi_dma->dma_tx_completion);
  321. /* We must disable the DMA TX request */
  322. davinci_spi_set_dma_req(spi, 0);
  323. }
  324. static int davinci_spi_request_dma(struct spi_device *spi)
  325. {
  326. struct davinci_spi *davinci_spi;
  327. struct davinci_spi_dma *davinci_spi_dma;
  328. struct davinci_spi_platform_data *pdata;
  329. struct device *sdev;
  330. int r;
  331. davinci_spi = spi_master_get_devdata(spi->master);
  332. davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
  333. pdata = davinci_spi->pdata;
  334. sdev = davinci_spi->bitbang.master->dev.parent;
  335. r = edma_alloc_channel(davinci_spi_dma->dma_rx_sync_dev,
  336. davinci_spi_dma_rx_callback, spi,
  337. davinci_spi_dma->eventq);
  338. if (r < 0) {
  339. dev_dbg(sdev, "Unable to request DMA channel for SPI RX\n");
  340. return -EAGAIN;
  341. }
  342. davinci_spi_dma->dma_rx_channel = r;
  343. r = edma_alloc_channel(davinci_spi_dma->dma_tx_sync_dev,
  344. davinci_spi_dma_tx_callback, spi,
  345. davinci_spi_dma->eventq);
  346. if (r < 0) {
  347. edma_free_channel(davinci_spi_dma->dma_rx_channel);
  348. davinci_spi_dma->dma_rx_channel = -1;
  349. dev_dbg(sdev, "Unable to request DMA channel for SPI TX\n");
  350. return -EAGAIN;
  351. }
  352. davinci_spi_dma->dma_tx_channel = r;
  353. return 0;
  354. }
  355. /**
  356. * davinci_spi_setup - This functions will set default transfer method
  357. * @spi: spi device on which data transfer to be done
  358. *
  359. * This functions sets the default transfer method.
  360. */
  361. static int davinci_spi_setup(struct spi_device *spi)
  362. {
  363. int retval;
  364. struct davinci_spi *davinci_spi;
  365. struct davinci_spi_dma *davinci_spi_dma;
  366. struct device *sdev;
  367. davinci_spi = spi_master_get_devdata(spi->master);
  368. sdev = davinci_spi->bitbang.master->dev.parent;
  369. /* if bits per word length is zero then set it default 8 */
  370. if (!spi->bits_per_word)
  371. spi->bits_per_word = 8;
  372. davinci_spi->slave[spi->chip_select].cmd_to_write = 0;
  373. if (use_dma && davinci_spi->dma_channels) {
  374. davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
  375. if ((davinci_spi_dma->dma_rx_channel == -1)
  376. || (davinci_spi_dma->dma_tx_channel == -1)) {
  377. retval = davinci_spi_request_dma(spi);
  378. if (retval < 0)
  379. return retval;
  380. }
  381. }
  382. /*
  383. * SPI in DaVinci and DA8xx operate between
  384. * 600 KHz and 50 MHz
  385. */
  386. if (spi->max_speed_hz < 600000 || spi->max_speed_hz > 50000000) {
  387. dev_dbg(sdev, "Operating frequency is not in acceptable "
  388. "range\n");
  389. return -EINVAL;
  390. }
  391. /*
  392. * Set up SPIFMTn register, unique to this chipselect.
  393. *
  394. * NOTE: we could do all of these with one write. Also, some
  395. * of the "version 2" features are found in chips that don't
  396. * support all of them...
  397. */
  398. if (spi->mode & SPI_LSB_FIRST)
  399. set_fmt_bits(davinci_spi->base, SPIFMT_SHIFTDIR_MASK,
  400. spi->chip_select);
  401. else
  402. clear_fmt_bits(davinci_spi->base, SPIFMT_SHIFTDIR_MASK,
  403. spi->chip_select);
  404. if (spi->mode & SPI_CPOL)
  405. set_fmt_bits(davinci_spi->base, SPIFMT_POLARITY_MASK,
  406. spi->chip_select);
  407. else
  408. clear_fmt_bits(davinci_spi->base, SPIFMT_POLARITY_MASK,
  409. spi->chip_select);
  410. if (!(spi->mode & SPI_CPHA))
  411. set_fmt_bits(davinci_spi->base, SPIFMT_PHASE_MASK,
  412. spi->chip_select);
  413. else
  414. clear_fmt_bits(davinci_spi->base, SPIFMT_PHASE_MASK,
  415. spi->chip_select);
  416. /*
  417. * Version 1 hardware supports two basic SPI modes:
  418. * - Standard SPI mode uses 4 pins, with chipselect
  419. * - 3 pin SPI is a 4 pin variant without CS (SPI_NO_CS)
  420. * (distinct from SPI_3WIRE, with just one data wire;
  421. * or similar variants without MOSI or without MISO)
  422. *
  423. * Version 2 hardware supports an optional handshaking signal,
  424. * so it can support two more modes:
  425. * - 5 pin SPI variant is standard SPI plus SPI_READY
  426. * - 4 pin with enable is (SPI_READY | SPI_NO_CS)
  427. */
  428. if (davinci_spi->version == SPI_VERSION_2) {
  429. clear_fmt_bits(davinci_spi->base, SPIFMT_WDELAY_MASK,
  430. spi->chip_select);
  431. set_fmt_bits(davinci_spi->base,
  432. (davinci_spi->pdata->wdelay
  433. << SPIFMT_WDELAY_SHIFT)
  434. & SPIFMT_WDELAY_MASK,
  435. spi->chip_select);
  436. if (davinci_spi->pdata->odd_parity)
  437. set_fmt_bits(davinci_spi->base,
  438. SPIFMT_ODD_PARITY_MASK,
  439. spi->chip_select);
  440. else
  441. clear_fmt_bits(davinci_spi->base,
  442. SPIFMT_ODD_PARITY_MASK,
  443. spi->chip_select);
  444. if (davinci_spi->pdata->parity_enable)
  445. set_fmt_bits(davinci_spi->base,
  446. SPIFMT_PARITYENA_MASK,
  447. spi->chip_select);
  448. else
  449. clear_fmt_bits(davinci_spi->base,
  450. SPIFMT_PARITYENA_MASK,
  451. spi->chip_select);
  452. if (davinci_spi->pdata->wait_enable)
  453. set_fmt_bits(davinci_spi->base,
  454. SPIFMT_WAITENA_MASK,
  455. spi->chip_select);
  456. else
  457. clear_fmt_bits(davinci_spi->base,
  458. SPIFMT_WAITENA_MASK,
  459. spi->chip_select);
  460. if (davinci_spi->pdata->timer_disable)
  461. set_fmt_bits(davinci_spi->base,
  462. SPIFMT_DISTIMER_MASK,
  463. spi->chip_select);
  464. else
  465. clear_fmt_bits(davinci_spi->base,
  466. SPIFMT_DISTIMER_MASK,
  467. spi->chip_select);
  468. }
  469. retval = davinci_spi_setup_transfer(spi, NULL);
  470. return retval;
  471. }
  472. static void davinci_spi_cleanup(struct spi_device *spi)
  473. {
  474. struct davinci_spi *davinci_spi = spi_master_get_devdata(spi->master);
  475. struct davinci_spi_dma *davinci_spi_dma;
  476. davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
  477. if (use_dma && davinci_spi->dma_channels) {
  478. davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
  479. if ((davinci_spi_dma->dma_rx_channel != -1)
  480. && (davinci_spi_dma->dma_tx_channel != -1)) {
  481. edma_free_channel(davinci_spi_dma->dma_tx_channel);
  482. edma_free_channel(davinci_spi_dma->dma_rx_channel);
  483. }
  484. }
  485. }
  486. static int davinci_spi_bufs_prep(struct spi_device *spi,
  487. struct davinci_spi *davinci_spi)
  488. {
  489. int op_mode = 0;
  490. /*
  491. * REVISIT unless devices disagree about SPI_LOOP or
  492. * SPI_READY (SPI_NO_CS only allows one device!), this
  493. * should not need to be done before each message...
  494. * optimize for both flags staying cleared.
  495. */
  496. op_mode = SPIPC0_DIFUN_MASK
  497. | SPIPC0_DOFUN_MASK
  498. | SPIPC0_CLKFUN_MASK;
  499. if (!(spi->mode & SPI_NO_CS))
  500. op_mode |= 1 << spi->chip_select;
  501. if (spi->mode & SPI_READY)
  502. op_mode |= SPIPC0_SPIENA_MASK;
  503. iowrite32(op_mode, davinci_spi->base + SPIPC0);
  504. if (spi->mode & SPI_LOOP)
  505. set_io_bits(davinci_spi->base + SPIGCR1,
  506. SPIGCR1_LOOPBACK_MASK);
  507. else
  508. clear_io_bits(davinci_spi->base + SPIGCR1,
  509. SPIGCR1_LOOPBACK_MASK);
  510. return 0;
  511. }
  512. static int davinci_spi_check_error(struct davinci_spi *davinci_spi,
  513. int int_status)
  514. {
  515. struct device *sdev = davinci_spi->bitbang.master->dev.parent;
  516. if (int_status & SPIFLG_TIMEOUT_MASK) {
  517. dev_dbg(sdev, "SPI Time-out Error\n");
  518. return -ETIMEDOUT;
  519. }
  520. if (int_status & SPIFLG_DESYNC_MASK) {
  521. dev_dbg(sdev, "SPI Desynchronization Error\n");
  522. return -EIO;
  523. }
  524. if (int_status & SPIFLG_BITERR_MASK) {
  525. dev_dbg(sdev, "SPI Bit error\n");
  526. return -EIO;
  527. }
  528. if (davinci_spi->version == SPI_VERSION_2) {
  529. if (int_status & SPIFLG_DLEN_ERR_MASK) {
  530. dev_dbg(sdev, "SPI Data Length Error\n");
  531. return -EIO;
  532. }
  533. if (int_status & SPIFLG_PARERR_MASK) {
  534. dev_dbg(sdev, "SPI Parity Error\n");
  535. return -EIO;
  536. }
  537. if (int_status & SPIFLG_OVRRUN_MASK) {
  538. dev_dbg(sdev, "SPI Data Overrun error\n");
  539. return -EIO;
  540. }
  541. if (int_status & SPIFLG_TX_INTR_MASK) {
  542. dev_dbg(sdev, "SPI TX intr bit set\n");
  543. return -EIO;
  544. }
  545. if (int_status & SPIFLG_BUF_INIT_ACTIVE_MASK) {
  546. dev_dbg(sdev, "SPI Buffer Init Active\n");
  547. return -EBUSY;
  548. }
  549. }
  550. return 0;
  551. }
  552. /**
  553. * davinci_spi_bufs - functions which will handle transfer data
  554. * @spi: spi device on which data transfer to be done
  555. * @t: spi transfer in which transfer info is filled
  556. *
  557. * This function will put data to be transferred into data register
  558. * of SPI controller and then wait until the completion will be marked
  559. * by the IRQ Handler.
  560. */
  561. static int davinci_spi_bufs_pio(struct spi_device *spi, struct spi_transfer *t)
  562. {
  563. struct davinci_spi *davinci_spi;
  564. int int_status, count, ret;
  565. u8 conv, tmp;
  566. u32 tx_data, data1_reg_val;
  567. u32 buf_val, flg_val;
  568. struct davinci_spi_platform_data *pdata;
  569. davinci_spi = spi_master_get_devdata(spi->master);
  570. pdata = davinci_spi->pdata;
  571. davinci_spi->tx = t->tx_buf;
  572. davinci_spi->rx = t->rx_buf;
  573. /* convert len to words based on bits_per_word */
  574. conv = davinci_spi->slave[spi->chip_select].bytes_per_word;
  575. davinci_spi->count = t->len / conv;
  576. INIT_COMPLETION(davinci_spi->done);
  577. ret = davinci_spi_bufs_prep(spi, davinci_spi);
  578. if (ret)
  579. return ret;
  580. /* Enable SPI */
  581. set_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
  582. iowrite32(0 | (pdata->c2tdelay << SPI_C2TDELAY_SHIFT) |
  583. (pdata->t2cdelay << SPI_T2CDELAY_SHIFT),
  584. davinci_spi->base + SPIDELAY);
  585. count = davinci_spi->count;
  586. data1_reg_val = pdata->cs_hold << SPIDAT1_CSHOLD_SHIFT;
  587. tmp = ~(0x1 << spi->chip_select);
  588. clear_io_bits(davinci_spi->base + SPIDEF, ~tmp);
  589. data1_reg_val |= tmp << SPIDAT1_CSNR_SHIFT;
  590. while ((ioread32(davinci_spi->base + SPIBUF)
  591. & SPIBUF_RXEMPTY_MASK) == 0)
  592. cpu_relax();
  593. /* Determine the command to execute READ or WRITE */
  594. if (t->tx_buf) {
  595. clear_io_bits(davinci_spi->base + SPIINT, SPIINT_MASKALL);
  596. while (1) {
  597. tx_data = davinci_spi->get_tx(davinci_spi);
  598. data1_reg_val &= ~(0xFFFF);
  599. data1_reg_val |= (0xFFFF & tx_data);
  600. buf_val = ioread32(davinci_spi->base + SPIBUF);
  601. if ((buf_val & SPIBUF_TXFULL_MASK) == 0) {
  602. iowrite32(data1_reg_val,
  603. davinci_spi->base + SPIDAT1);
  604. count--;
  605. }
  606. while (ioread32(davinci_spi->base + SPIBUF)
  607. & SPIBUF_RXEMPTY_MASK)
  608. cpu_relax();
  609. /* getting the returned byte */
  610. if (t->rx_buf) {
  611. buf_val = ioread32(davinci_spi->base + SPIBUF);
  612. davinci_spi->get_rx(buf_val, davinci_spi);
  613. }
  614. if (count <= 0)
  615. break;
  616. }
  617. } else {
  618. if (pdata->poll_mode) {
  619. while (1) {
  620. /* keeps the serial clock going */
  621. if ((ioread32(davinci_spi->base + SPIBUF)
  622. & SPIBUF_TXFULL_MASK) == 0)
  623. iowrite32(data1_reg_val,
  624. davinci_spi->base + SPIDAT1);
  625. while (ioread32(davinci_spi->base + SPIBUF) &
  626. SPIBUF_RXEMPTY_MASK)
  627. cpu_relax();
  628. flg_val = ioread32(davinci_spi->base + SPIFLG);
  629. buf_val = ioread32(davinci_spi->base + SPIBUF);
  630. davinci_spi->get_rx(buf_val, davinci_spi);
  631. count--;
  632. if (count <= 0)
  633. break;
  634. }
  635. } else { /* Receive in Interrupt mode */
  636. int i;
  637. for (i = 0; i < davinci_spi->count; i++) {
  638. set_io_bits(davinci_spi->base + SPIINT,
  639. SPIINT_BITERR_INTR
  640. | SPIINT_OVRRUN_INTR
  641. | SPIINT_RX_INTR);
  642. iowrite32(data1_reg_val,
  643. davinci_spi->base + SPIDAT1);
  644. while (ioread32(davinci_spi->base + SPIINT) &
  645. SPIINT_RX_INTR)
  646. cpu_relax();
  647. }
  648. iowrite32((data1_reg_val & 0x0ffcffff),
  649. davinci_spi->base + SPIDAT1);
  650. }
  651. }
  652. /*
  653. * Check for bit error, desync error,parity error,timeout error and
  654. * receive overflow errors
  655. */
  656. int_status = ioread32(davinci_spi->base + SPIFLG);
  657. ret = davinci_spi_check_error(davinci_spi, int_status);
  658. if (ret != 0)
  659. return ret;
  660. /* SPI Framework maintains the count only in bytes so convert back */
  661. davinci_spi->count *= conv;
  662. return t->len;
  663. }
  664. #define DAVINCI_DMA_DATA_TYPE_S8 0x01
  665. #define DAVINCI_DMA_DATA_TYPE_S16 0x02
  666. #define DAVINCI_DMA_DATA_TYPE_S32 0x04
  667. static int davinci_spi_bufs_dma(struct spi_device *spi, struct spi_transfer *t)
  668. {
  669. struct davinci_spi *davinci_spi;
  670. int int_status = 0;
  671. int count, temp_count;
  672. u8 conv = 1;
  673. u8 tmp;
  674. u32 data1_reg_val;
  675. struct davinci_spi_dma *davinci_spi_dma;
  676. int word_len, data_type, ret;
  677. unsigned long tx_reg, rx_reg;
  678. struct davinci_spi_platform_data *pdata;
  679. struct device *sdev;
  680. davinci_spi = spi_master_get_devdata(spi->master);
  681. pdata = davinci_spi->pdata;
  682. sdev = davinci_spi->bitbang.master->dev.parent;
  683. davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
  684. tx_reg = (unsigned long)davinci_spi->pbase + SPIDAT1;
  685. rx_reg = (unsigned long)davinci_spi->pbase + SPIBUF;
  686. davinci_spi->tx = t->tx_buf;
  687. davinci_spi->rx = t->rx_buf;
  688. /* convert len to words based on bits_per_word */
  689. conv = davinci_spi->slave[spi->chip_select].bytes_per_word;
  690. davinci_spi->count = t->len / conv;
  691. INIT_COMPLETION(davinci_spi->done);
  692. init_completion(&davinci_spi_dma->dma_rx_completion);
  693. init_completion(&davinci_spi_dma->dma_tx_completion);
  694. word_len = conv * 8;
  695. if (word_len <= 8)
  696. data_type = DAVINCI_DMA_DATA_TYPE_S8;
  697. else if (word_len <= 16)
  698. data_type = DAVINCI_DMA_DATA_TYPE_S16;
  699. else if (word_len <= 32)
  700. data_type = DAVINCI_DMA_DATA_TYPE_S32;
  701. else
  702. return -EINVAL;
  703. ret = davinci_spi_bufs_prep(spi, davinci_spi);
  704. if (ret)
  705. return ret;
  706. /* Put delay val if required */
  707. iowrite32(0 | (pdata->c2tdelay << SPI_C2TDELAY_SHIFT) |
  708. (pdata->t2cdelay << SPI_T2CDELAY_SHIFT),
  709. davinci_spi->base + SPIDELAY);
  710. count = davinci_spi->count; /* the number of elements */
  711. data1_reg_val = pdata->cs_hold << SPIDAT1_CSHOLD_SHIFT;
  712. /* CS default = 0xFF */
  713. tmp = ~(0x1 << spi->chip_select);
  714. clear_io_bits(davinci_spi->base + SPIDEF, ~tmp);
  715. data1_reg_val |= tmp << SPIDAT1_CSNR_SHIFT;
  716. /* disable all interrupts for dma transfers */
  717. clear_io_bits(davinci_spi->base + SPIINT, SPIINT_MASKALL);
  718. /* Disable SPI to write configuration bits in SPIDAT */
  719. clear_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
  720. iowrite32(data1_reg_val, davinci_spi->base + SPIDAT1);
  721. /* Enable SPI */
  722. set_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
  723. while ((ioread32(davinci_spi->base + SPIBUF)
  724. & SPIBUF_RXEMPTY_MASK) == 0)
  725. cpu_relax();
  726. if (t->tx_buf) {
  727. t->tx_dma = dma_map_single(&spi->dev, (void *)t->tx_buf, count,
  728. DMA_TO_DEVICE);
  729. if (dma_mapping_error(&spi->dev, t->tx_dma)) {
  730. dev_dbg(sdev, "Unable to DMA map a %d bytes"
  731. " TX buffer\n", count);
  732. return -ENOMEM;
  733. }
  734. temp_count = count;
  735. } else {
  736. /* We need TX clocking for RX transaction */
  737. t->tx_dma = dma_map_single(&spi->dev,
  738. (void *)davinci_spi->tmp_buf, count + 1,
  739. DMA_TO_DEVICE);
  740. if (dma_mapping_error(&spi->dev, t->tx_dma)) {
  741. dev_dbg(sdev, "Unable to DMA map a %d bytes"
  742. " TX tmp buffer\n", count);
  743. return -ENOMEM;
  744. }
  745. temp_count = count + 1;
  746. }
  747. edma_set_transfer_params(davinci_spi_dma->dma_tx_channel,
  748. data_type, temp_count, 1, 0, ASYNC);
  749. edma_set_dest(davinci_spi_dma->dma_tx_channel, tx_reg, INCR, W8BIT);
  750. edma_set_src(davinci_spi_dma->dma_tx_channel, t->tx_dma, INCR, W8BIT);
  751. edma_set_src_index(davinci_spi_dma->dma_tx_channel, data_type, 0);
  752. edma_set_dest_index(davinci_spi_dma->dma_tx_channel, 0, 0);
  753. if (t->rx_buf) {
  754. /* initiate transaction */
  755. iowrite32(data1_reg_val, davinci_spi->base + SPIDAT1);
  756. t->rx_dma = dma_map_single(&spi->dev, (void *)t->rx_buf, count,
  757. DMA_FROM_DEVICE);
  758. if (dma_mapping_error(&spi->dev, t->rx_dma)) {
  759. dev_dbg(sdev, "Couldn't DMA map a %d bytes RX buffer\n",
  760. count);
  761. if (t->tx_buf != NULL)
  762. dma_unmap_single(NULL, t->tx_dma,
  763. count, DMA_TO_DEVICE);
  764. return -ENOMEM;
  765. }
  766. edma_set_transfer_params(davinci_spi_dma->dma_rx_channel,
  767. data_type, count, 1, 0, ASYNC);
  768. edma_set_src(davinci_spi_dma->dma_rx_channel,
  769. rx_reg, INCR, W8BIT);
  770. edma_set_dest(davinci_spi_dma->dma_rx_channel,
  771. t->rx_dma, INCR, W8BIT);
  772. edma_set_src_index(davinci_spi_dma->dma_rx_channel, 0, 0);
  773. edma_set_dest_index(davinci_spi_dma->dma_rx_channel,
  774. data_type, 0);
  775. }
  776. if ((t->tx_buf) || (t->rx_buf))
  777. edma_start(davinci_spi_dma->dma_tx_channel);
  778. if (t->rx_buf)
  779. edma_start(davinci_spi_dma->dma_rx_channel);
  780. if ((t->rx_buf) || (t->tx_buf))
  781. davinci_spi_set_dma_req(spi, 1);
  782. if (t->tx_buf)
  783. wait_for_completion_interruptible(
  784. &davinci_spi_dma->dma_tx_completion);
  785. if (t->rx_buf)
  786. wait_for_completion_interruptible(
  787. &davinci_spi_dma->dma_rx_completion);
  788. dma_unmap_single(NULL, t->tx_dma, temp_count, DMA_TO_DEVICE);
  789. if (t->rx_buf)
  790. dma_unmap_single(NULL, t->rx_dma, count, DMA_FROM_DEVICE);
  791. /*
  792. * Check for bit error, desync error,parity error,timeout error and
  793. * receive overflow errors
  794. */
  795. int_status = ioread32(davinci_spi->base + SPIFLG);
  796. ret = davinci_spi_check_error(davinci_spi, int_status);
  797. if (ret != 0)
  798. return ret;
  799. /* SPI Framework maintains the count only in bytes so convert back */
  800. davinci_spi->count *= conv;
  801. return t->len;
  802. }
  803. /**
  804. * davinci_spi_irq - IRQ handler for DaVinci SPI
  805. * @irq: IRQ number for this SPI Master
  806. * @context_data: structure for SPI Master controller davinci_spi
  807. */
  808. static irqreturn_t davinci_spi_irq(s32 irq, void *context_data)
  809. {
  810. struct davinci_spi *davinci_spi = context_data;
  811. u32 int_status, rx_data = 0;
  812. irqreturn_t ret = IRQ_NONE;
  813. int_status = ioread32(davinci_spi->base + SPIFLG);
  814. while ((int_status & SPIFLG_RX_INTR_MASK)) {
  815. if (likely(int_status & SPIFLG_RX_INTR_MASK)) {
  816. ret = IRQ_HANDLED;
  817. rx_data = ioread32(davinci_spi->base + SPIBUF);
  818. davinci_spi->get_rx(rx_data, davinci_spi);
  819. /* Disable Receive Interrupt */
  820. iowrite32(~(SPIINT_RX_INTR | SPIINT_TX_INTR),
  821. davinci_spi->base + SPIINT);
  822. } else
  823. (void)davinci_spi_check_error(davinci_spi, int_status);
  824. int_status = ioread32(davinci_spi->base + SPIFLG);
  825. }
  826. return ret;
  827. }
  828. /**
  829. * davinci_spi_probe - probe function for SPI Master Controller
  830. * @pdev: platform_device structure which contains plateform specific data
  831. */
  832. static int davinci_spi_probe(struct platform_device *pdev)
  833. {
  834. struct spi_master *master;
  835. struct davinci_spi *davinci_spi;
  836. struct davinci_spi_platform_data *pdata;
  837. struct resource *r, *mem;
  838. resource_size_t dma_rx_chan = SPI_NO_RESOURCE;
  839. resource_size_t dma_tx_chan = SPI_NO_RESOURCE;
  840. resource_size_t dma_eventq = SPI_NO_RESOURCE;
  841. int i = 0, ret = 0;
  842. pdata = pdev->dev.platform_data;
  843. if (pdata == NULL) {
  844. ret = -ENODEV;
  845. goto err;
  846. }
  847. master = spi_alloc_master(&pdev->dev, sizeof(struct davinci_spi));
  848. if (master == NULL) {
  849. ret = -ENOMEM;
  850. goto err;
  851. }
  852. dev_set_drvdata(&pdev->dev, master);
  853. davinci_spi = spi_master_get_devdata(master);
  854. if (davinci_spi == NULL) {
  855. ret = -ENOENT;
  856. goto free_master;
  857. }
  858. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  859. if (r == NULL) {
  860. ret = -ENOENT;
  861. goto free_master;
  862. }
  863. davinci_spi->pbase = r->start;
  864. davinci_spi->region_size = resource_size(r);
  865. davinci_spi->pdata = pdata;
  866. mem = request_mem_region(r->start, davinci_spi->region_size,
  867. pdev->name);
  868. if (mem == NULL) {
  869. ret = -EBUSY;
  870. goto free_master;
  871. }
  872. davinci_spi->base = (struct davinci_spi_reg __iomem *)
  873. ioremap(r->start, davinci_spi->region_size);
  874. if (davinci_spi->base == NULL) {
  875. ret = -ENOMEM;
  876. goto release_region;
  877. }
  878. davinci_spi->irq = platform_get_irq(pdev, 0);
  879. if (davinci_spi->irq <= 0) {
  880. ret = -EINVAL;
  881. goto unmap_io;
  882. }
  883. ret = request_irq(davinci_spi->irq, davinci_spi_irq, IRQF_DISABLED,
  884. dev_name(&pdev->dev), davinci_spi);
  885. if (ret)
  886. goto unmap_io;
  887. /* Allocate tmp_buf for tx_buf */
  888. davinci_spi->tmp_buf = kzalloc(SPI_BUFSIZ, GFP_KERNEL);
  889. if (davinci_spi->tmp_buf == NULL) {
  890. ret = -ENOMEM;
  891. goto irq_free;
  892. }
  893. davinci_spi->bitbang.master = spi_master_get(master);
  894. if (davinci_spi->bitbang.master == NULL) {
  895. ret = -ENODEV;
  896. goto free_tmp_buf;
  897. }
  898. davinci_spi->clk = clk_get(&pdev->dev, NULL);
  899. if (IS_ERR(davinci_spi->clk)) {
  900. ret = -ENODEV;
  901. goto put_master;
  902. }
  903. clk_enable(davinci_spi->clk);
  904. master->bus_num = pdev->id;
  905. master->num_chipselect = pdata->num_chipselect;
  906. master->setup = davinci_spi_setup;
  907. master->cleanup = davinci_spi_cleanup;
  908. davinci_spi->bitbang.chipselect = davinci_spi_chipselect;
  909. davinci_spi->bitbang.setup_transfer = davinci_spi_setup_transfer;
  910. davinci_spi->version = pdata->version;
  911. use_dma = pdata->use_dma;
  912. davinci_spi->bitbang.flags = SPI_NO_CS | SPI_LSB_FIRST | SPI_LOOP;
  913. if (davinci_spi->version == SPI_VERSION_2)
  914. davinci_spi->bitbang.flags |= SPI_READY;
  915. if (use_dma) {
  916. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  917. if (r)
  918. dma_rx_chan = r->start;
  919. r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  920. if (r)
  921. dma_tx_chan = r->start;
  922. r = platform_get_resource(pdev, IORESOURCE_DMA, 2);
  923. if (r)
  924. dma_eventq = r->start;
  925. }
  926. if (!use_dma ||
  927. dma_rx_chan == SPI_NO_RESOURCE ||
  928. dma_tx_chan == SPI_NO_RESOURCE ||
  929. dma_eventq == SPI_NO_RESOURCE) {
  930. davinci_spi->bitbang.txrx_bufs = davinci_spi_bufs_pio;
  931. use_dma = 0;
  932. } else {
  933. davinci_spi->bitbang.txrx_bufs = davinci_spi_bufs_dma;
  934. davinci_spi->dma_channels = kzalloc(master->num_chipselect
  935. * sizeof(struct davinci_spi_dma), GFP_KERNEL);
  936. if (davinci_spi->dma_channels == NULL) {
  937. ret = -ENOMEM;
  938. goto free_clk;
  939. }
  940. for (i = 0; i < master->num_chipselect; i++) {
  941. davinci_spi->dma_channels[i].dma_rx_channel = -1;
  942. davinci_spi->dma_channels[i].dma_rx_sync_dev =
  943. dma_rx_chan;
  944. davinci_spi->dma_channels[i].dma_tx_channel = -1;
  945. davinci_spi->dma_channels[i].dma_tx_sync_dev =
  946. dma_tx_chan;
  947. davinci_spi->dma_channels[i].eventq = dma_eventq;
  948. }
  949. dev_info(&pdev->dev, "DaVinci SPI driver in EDMA mode\n"
  950. "Using RX channel = %d , TX channel = %d and "
  951. "event queue = %d", dma_rx_chan, dma_tx_chan,
  952. dma_eventq);
  953. }
  954. davinci_spi->get_rx = davinci_spi_rx_buf_u8;
  955. davinci_spi->get_tx = davinci_spi_tx_buf_u8;
  956. init_completion(&davinci_spi->done);
  957. /* Reset In/OUT SPI module */
  958. iowrite32(0, davinci_spi->base + SPIGCR0);
  959. udelay(100);
  960. iowrite32(1, davinci_spi->base + SPIGCR0);
  961. /* Clock internal */
  962. if (davinci_spi->pdata->clk_internal)
  963. set_io_bits(davinci_spi->base + SPIGCR1,
  964. SPIGCR1_CLKMOD_MASK);
  965. else
  966. clear_io_bits(davinci_spi->base + SPIGCR1,
  967. SPIGCR1_CLKMOD_MASK);
  968. /* master mode default */
  969. set_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_MASTER_MASK);
  970. if (davinci_spi->pdata->intr_level)
  971. iowrite32(SPI_INTLVL_1, davinci_spi->base + SPILVL);
  972. else
  973. iowrite32(SPI_INTLVL_0, davinci_spi->base + SPILVL);
  974. ret = spi_bitbang_start(&davinci_spi->bitbang);
  975. if (ret)
  976. goto free_clk;
  977. dev_info(&pdev->dev, "Controller at 0x%p \n", davinci_spi->base);
  978. if (!pdata->poll_mode)
  979. dev_info(&pdev->dev, "Operating in interrupt mode"
  980. " using IRQ %d\n", davinci_spi->irq);
  981. return ret;
  982. free_clk:
  983. clk_disable(davinci_spi->clk);
  984. clk_put(davinci_spi->clk);
  985. put_master:
  986. spi_master_put(master);
  987. free_tmp_buf:
  988. kfree(davinci_spi->tmp_buf);
  989. irq_free:
  990. free_irq(davinci_spi->irq, davinci_spi);
  991. unmap_io:
  992. iounmap(davinci_spi->base);
  993. release_region:
  994. release_mem_region(davinci_spi->pbase, davinci_spi->region_size);
  995. free_master:
  996. kfree(master);
  997. err:
  998. return ret;
  999. }
  1000. /**
  1001. * davinci_spi_remove - remove function for SPI Master Controller
  1002. * @pdev: platform_device structure which contains plateform specific data
  1003. *
  1004. * This function will do the reverse action of davinci_spi_probe function
  1005. * It will free the IRQ and SPI controller's memory region.
  1006. * It will also call spi_bitbang_stop to destroy the work queue which was
  1007. * created by spi_bitbang_start.
  1008. */
  1009. static int __exit davinci_spi_remove(struct platform_device *pdev)
  1010. {
  1011. struct davinci_spi *davinci_spi;
  1012. struct spi_master *master;
  1013. master = dev_get_drvdata(&pdev->dev);
  1014. davinci_spi = spi_master_get_devdata(master);
  1015. spi_bitbang_stop(&davinci_spi->bitbang);
  1016. clk_disable(davinci_spi->clk);
  1017. clk_put(davinci_spi->clk);
  1018. spi_master_put(master);
  1019. kfree(davinci_spi->tmp_buf);
  1020. free_irq(davinci_spi->irq, davinci_spi);
  1021. iounmap(davinci_spi->base);
  1022. release_mem_region(davinci_spi->pbase, davinci_spi->region_size);
  1023. return 0;
  1024. }
  1025. static struct platform_driver davinci_spi_driver = {
  1026. .driver.name = "spi_davinci",
  1027. .remove = __exit_p(davinci_spi_remove),
  1028. };
  1029. static int __init davinci_spi_init(void)
  1030. {
  1031. return platform_driver_probe(&davinci_spi_driver, davinci_spi_probe);
  1032. }
  1033. module_init(davinci_spi_init);
  1034. static void __exit davinci_spi_exit(void)
  1035. {
  1036. platform_driver_unregister(&davinci_spi_driver);
  1037. }
  1038. module_exit(davinci_spi_exit);
  1039. MODULE_DESCRIPTION("TI DaVinci SPI Master Controller Driver");
  1040. MODULE_LICENSE("GPL");