bfin_sport_uart.h 3.3 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061
  1. /*
  2. * Blackfin On-Chip Sport Emulated UART Driver
  3. *
  4. * Copyright 2006-2008 Analog Devices Inc.
  5. *
  6. * Enter bugs at http://blackfin.uclinux.org/
  7. *
  8. * Licensed under the GPL-2 or later.
  9. */
  10. /*
  11. * This driver and the hardware supported are in term of EE-191 of ADI.
  12. * http://www.analog.com/UploadedFiles/Application_Notes/399447663EE191.pdf
  13. * This application note describe how to implement a UART on a Sharc DSP,
  14. * but this driver is implemented on Blackfin Processor.
  15. * Transmit Frame Sync is not used by this driver to transfer data out.
  16. */
  17. #ifndef _BFIN_SPORT_UART_H
  18. #define _BFIN_SPORT_UART_H
  19. #define OFFSET_TCR1 0x00 /* Transmit Configuration 1 Register */
  20. #define OFFSET_TCR2 0x04 /* Transmit Configuration 2 Register */
  21. #define OFFSET_TCLKDIV 0x08 /* Transmit Serial Clock Divider Register */
  22. #define OFFSET_TFSDIV 0x0C /* Transmit Frame Sync Divider Register */
  23. #define OFFSET_TX 0x10 /* Transmit Data Register */
  24. #define OFFSET_RX 0x18 /* Receive Data Register */
  25. #define OFFSET_RCR1 0x20 /* Receive Configuration 1 Register */
  26. #define OFFSET_RCR2 0x24 /* Receive Configuration 2 Register */
  27. #define OFFSET_RCLKDIV 0x28 /* Receive Serial Clock Divider Register */
  28. #define OFFSET_RFSDIV 0x2c /* Receive Frame Sync Divider Register */
  29. #define OFFSET_STAT 0x30 /* Status Register */
  30. #define SPORT_GET_TCR1(sport) bfin_read16(((sport)->port.membase + OFFSET_TCR1))
  31. #define SPORT_GET_TCR2(sport) bfin_read16(((sport)->port.membase + OFFSET_TCR2))
  32. #define SPORT_GET_TCLKDIV(sport) bfin_read16(((sport)->port.membase + OFFSET_TCLKDIV))
  33. #define SPORT_GET_TFSDIV(sport) bfin_read16(((sport)->port.membase + OFFSET_TFSDIV))
  34. #define SPORT_GET_TX(sport) bfin_read16(((sport)->port.membase + OFFSET_TX))
  35. #define SPORT_GET_RX(sport) bfin_read16(((sport)->port.membase + OFFSET_RX))
  36. #define SPORT_GET_RX32(sport) bfin_read32(((sport)->port.membase + OFFSET_RX))
  37. #define SPORT_GET_RCR1(sport) bfin_read16(((sport)->port.membase + OFFSET_RCR1))
  38. #define SPORT_GET_RCR2(sport) bfin_read16(((sport)->port.membase + OFFSET_RCR2))
  39. #define SPORT_GET_RCLKDIV(sport) bfin_read16(((sport)->port.membase + OFFSET_RCLKDIV))
  40. #define SPORT_GET_RFSDIV(sport) bfin_read16(((sport)->port.membase + OFFSET_RFSDIV))
  41. #define SPORT_GET_STAT(sport) bfin_read16(((sport)->port.membase + OFFSET_STAT))
  42. #define SPORT_PUT_TCR1(sport, v) bfin_write16(((sport)->port.membase + OFFSET_TCR1), v)
  43. #define SPORT_PUT_TCR2(sport, v) bfin_write16(((sport)->port.membase + OFFSET_TCR2), v)
  44. #define SPORT_PUT_TCLKDIV(sport, v) bfin_write16(((sport)->port.membase + OFFSET_TCLKDIV), v)
  45. #define SPORT_PUT_TFSDIV(sport, v) bfin_write16(((sport)->port.membase + OFFSET_TFSDIV), v)
  46. #define SPORT_PUT_TX(sport, v) bfin_write16(((sport)->port.membase + OFFSET_TX), v)
  47. #define SPORT_PUT_RX(sport, v) bfin_write16(((sport)->port.membase + OFFSET_RX), v)
  48. #define SPORT_PUT_RCR1(sport, v) bfin_write16(((sport)->port.membase + OFFSET_RCR1), v)
  49. #define SPORT_PUT_RCR2(sport, v) bfin_write16(((sport)->port.membase + OFFSET_RCR2), v)
  50. #define SPORT_PUT_RCLKDIV(sport, v) bfin_write16(((sport)->port.membase + OFFSET_RCLKDIV), v)
  51. #define SPORT_PUT_RFSDIV(sport, v) bfin_write16(((sport)->port.membase + OFFSET_RFSDIV), v)
  52. #define SPORT_PUT_STAT(sport, v) bfin_write16(((sport)->port.membase + OFFSET_STAT), v)
  53. #define SPORT_TX_FIFO_SIZE 8
  54. #endif /* _BFIN_SPORT_UART_H */