8250_pci.c 94 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725
  1. /*
  2. * linux/drivers/char/8250_pci.c
  3. *
  4. * Probe module for 8250/16550-type PCI serial ports.
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Copyright (C) 2001 Russell King, All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/pci.h>
  17. #include <linux/string.h>
  18. #include <linux/kernel.h>
  19. #include <linux/slab.h>
  20. #include <linux/delay.h>
  21. #include <linux/tty.h>
  22. #include <linux/serial_core.h>
  23. #include <linux/8250_pci.h>
  24. #include <linux/bitops.h>
  25. #include <asm/byteorder.h>
  26. #include <asm/io.h>
  27. #include "8250.h"
  28. #undef SERIAL_DEBUG_PCI
  29. /*
  30. * init function returns:
  31. * > 0 - number of ports
  32. * = 0 - use board->num_ports
  33. * < 0 - error
  34. */
  35. struct pci_serial_quirk {
  36. u32 vendor;
  37. u32 device;
  38. u32 subvendor;
  39. u32 subdevice;
  40. int (*init)(struct pci_dev *dev);
  41. int (*setup)(struct serial_private *,
  42. const struct pciserial_board *,
  43. struct uart_port *, int);
  44. void (*exit)(struct pci_dev *dev);
  45. };
  46. #define PCI_NUM_BAR_RESOURCES 6
  47. struct serial_private {
  48. struct pci_dev *dev;
  49. unsigned int nr;
  50. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  51. struct pci_serial_quirk *quirk;
  52. int line[0];
  53. };
  54. static void moan_device(const char *str, struct pci_dev *dev)
  55. {
  56. printk(KERN_WARNING
  57. "%s: %s\n"
  58. "Please send the output of lspci -vv, this\n"
  59. "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  60. "manufacturer and name of serial board or\n"
  61. "modem board to rmk+serial@arm.linux.org.uk.\n",
  62. pci_name(dev), str, dev->vendor, dev->device,
  63. dev->subsystem_vendor, dev->subsystem_device);
  64. }
  65. static int
  66. setup_port(struct serial_private *priv, struct uart_port *port,
  67. int bar, int offset, int regshift)
  68. {
  69. struct pci_dev *dev = priv->dev;
  70. unsigned long base, len;
  71. if (bar >= PCI_NUM_BAR_RESOURCES)
  72. return -EINVAL;
  73. base = pci_resource_start(dev, bar);
  74. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  75. len = pci_resource_len(dev, bar);
  76. if (!priv->remapped_bar[bar])
  77. priv->remapped_bar[bar] = ioremap_nocache(base, len);
  78. if (!priv->remapped_bar[bar])
  79. return -ENOMEM;
  80. port->iotype = UPIO_MEM;
  81. port->iobase = 0;
  82. port->mapbase = base + offset;
  83. port->membase = priv->remapped_bar[bar] + offset;
  84. port->regshift = regshift;
  85. } else {
  86. port->iotype = UPIO_PORT;
  87. port->iobase = base + offset;
  88. port->mapbase = 0;
  89. port->membase = NULL;
  90. port->regshift = 0;
  91. }
  92. return 0;
  93. }
  94. /*
  95. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  96. */
  97. static int addidata_apci7800_setup(struct serial_private *priv,
  98. const struct pciserial_board *board,
  99. struct uart_port *port, int idx)
  100. {
  101. unsigned int bar = 0, offset = board->first_offset;
  102. bar = FL_GET_BASE(board->flags);
  103. if (idx < 2) {
  104. offset += idx * board->uart_offset;
  105. } else if ((idx >= 2) && (idx < 4)) {
  106. bar += 1;
  107. offset += ((idx - 2) * board->uart_offset);
  108. } else if ((idx >= 4) && (idx < 6)) {
  109. bar += 2;
  110. offset += ((idx - 4) * board->uart_offset);
  111. } else if (idx >= 6) {
  112. bar += 3;
  113. offset += ((idx - 6) * board->uart_offset);
  114. }
  115. return setup_port(priv, port, bar, offset, board->reg_shift);
  116. }
  117. /*
  118. * AFAVLAB uses a different mixture of BARs and offsets
  119. * Not that ugly ;) -- HW
  120. */
  121. static int
  122. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  123. struct uart_port *port, int idx)
  124. {
  125. unsigned int bar, offset = board->first_offset;
  126. bar = FL_GET_BASE(board->flags);
  127. if (idx < 4)
  128. bar += idx;
  129. else {
  130. bar = 4;
  131. offset += (idx - 4) * board->uart_offset;
  132. }
  133. return setup_port(priv, port, bar, offset, board->reg_shift);
  134. }
  135. /*
  136. * HP's Remote Management Console. The Diva chip came in several
  137. * different versions. N-class, L2000 and A500 have two Diva chips, each
  138. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  139. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  140. * one Diva chip, but it has been expanded to 5 UARTs.
  141. */
  142. static int pci_hp_diva_init(struct pci_dev *dev)
  143. {
  144. int rc = 0;
  145. switch (dev->subsystem_device) {
  146. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  147. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  148. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  149. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  150. rc = 3;
  151. break;
  152. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  153. rc = 2;
  154. break;
  155. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  156. rc = 4;
  157. break;
  158. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  159. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  160. rc = 1;
  161. break;
  162. }
  163. return rc;
  164. }
  165. /*
  166. * HP's Diva chip puts the 4th/5th serial port further out, and
  167. * some serial ports are supposed to be hidden on certain models.
  168. */
  169. static int
  170. pci_hp_diva_setup(struct serial_private *priv,
  171. const struct pciserial_board *board,
  172. struct uart_port *port, int idx)
  173. {
  174. unsigned int offset = board->first_offset;
  175. unsigned int bar = FL_GET_BASE(board->flags);
  176. switch (priv->dev->subsystem_device) {
  177. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  178. if (idx == 3)
  179. idx++;
  180. break;
  181. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  182. if (idx > 0)
  183. idx++;
  184. if (idx > 2)
  185. idx++;
  186. break;
  187. }
  188. if (idx > 2)
  189. offset = 0x18;
  190. offset += idx * board->uart_offset;
  191. return setup_port(priv, port, bar, offset, board->reg_shift);
  192. }
  193. /*
  194. * Added for EKF Intel i960 serial boards
  195. */
  196. static int pci_inteli960ni_init(struct pci_dev *dev)
  197. {
  198. unsigned long oldval;
  199. if (!(dev->subsystem_device & 0x1000))
  200. return -ENODEV;
  201. /* is firmware started? */
  202. pci_read_config_dword(dev, 0x44, (void *)&oldval);
  203. if (oldval == 0x00001000L) { /* RESET value */
  204. printk(KERN_DEBUG "Local i960 firmware missing");
  205. return -ENODEV;
  206. }
  207. return 0;
  208. }
  209. /*
  210. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  211. * that the card interrupt be explicitly enabled or disabled. This
  212. * seems to be mainly needed on card using the PLX which also use I/O
  213. * mapped memory.
  214. */
  215. static int pci_plx9050_init(struct pci_dev *dev)
  216. {
  217. u8 irq_config;
  218. void __iomem *p;
  219. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  220. moan_device("no memory in bar 0", dev);
  221. return 0;
  222. }
  223. irq_config = 0x41;
  224. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  225. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  226. irq_config = 0x43;
  227. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  228. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  229. /*
  230. * As the megawolf cards have the int pins active
  231. * high, and have 2 UART chips, both ints must be
  232. * enabled on the 9050. Also, the UARTS are set in
  233. * 16450 mode by default, so we have to enable the
  234. * 16C950 'enhanced' mode so that we can use the
  235. * deep FIFOs
  236. */
  237. irq_config = 0x5b;
  238. /*
  239. * enable/disable interrupts
  240. */
  241. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  242. if (p == NULL)
  243. return -ENOMEM;
  244. writel(irq_config, p + 0x4c);
  245. /*
  246. * Read the register back to ensure that it took effect.
  247. */
  248. readl(p + 0x4c);
  249. iounmap(p);
  250. return 0;
  251. }
  252. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  253. {
  254. u8 __iomem *p;
  255. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  256. return;
  257. /*
  258. * disable interrupts
  259. */
  260. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  261. if (p != NULL) {
  262. writel(0, p + 0x4c);
  263. /*
  264. * Read the register back to ensure that it took effect.
  265. */
  266. readl(p + 0x4c);
  267. iounmap(p);
  268. }
  269. }
  270. #define NI8420_INT_ENABLE_REG 0x38
  271. #define NI8420_INT_ENABLE_BIT 0x2000
  272. static void __devexit pci_ni8420_exit(struct pci_dev *dev)
  273. {
  274. void __iomem *p;
  275. unsigned long base, len;
  276. unsigned int bar = 0;
  277. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  278. moan_device("no memory in bar", dev);
  279. return;
  280. }
  281. base = pci_resource_start(dev, bar);
  282. len = pci_resource_len(dev, bar);
  283. p = ioremap_nocache(base, len);
  284. if (p == NULL)
  285. return;
  286. /* Disable the CPU Interrupt */
  287. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  288. p + NI8420_INT_ENABLE_REG);
  289. iounmap(p);
  290. }
  291. /* MITE registers */
  292. #define MITE_IOWBSR1 0xc4
  293. #define MITE_IOWCR1 0xf4
  294. #define MITE_LCIMR1 0x08
  295. #define MITE_LCIMR2 0x10
  296. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  297. static void __devexit pci_ni8430_exit(struct pci_dev *dev)
  298. {
  299. void __iomem *p;
  300. unsigned long base, len;
  301. unsigned int bar = 0;
  302. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  303. moan_device("no memory in bar", dev);
  304. return;
  305. }
  306. base = pci_resource_start(dev, bar);
  307. len = pci_resource_len(dev, bar);
  308. p = ioremap_nocache(base, len);
  309. if (p == NULL)
  310. return;
  311. /* Disable the CPU Interrupt */
  312. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  313. iounmap(p);
  314. }
  315. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  316. static int
  317. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  318. struct uart_port *port, int idx)
  319. {
  320. unsigned int bar, offset = board->first_offset;
  321. bar = 0;
  322. if (idx < 4) {
  323. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  324. offset += idx * board->uart_offset;
  325. } else if (idx < 8) {
  326. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  327. offset += idx * board->uart_offset + 0xC00;
  328. } else /* we have only 8 ports on PMC-OCTALPRO */
  329. return 1;
  330. return setup_port(priv, port, bar, offset, board->reg_shift);
  331. }
  332. /*
  333. * This does initialization for PMC OCTALPRO cards:
  334. * maps the device memory, resets the UARTs (needed, bc
  335. * if the module is removed and inserted again, the card
  336. * is in the sleep mode) and enables global interrupt.
  337. */
  338. /* global control register offset for SBS PMC-OctalPro */
  339. #define OCT_REG_CR_OFF 0x500
  340. static int sbs_init(struct pci_dev *dev)
  341. {
  342. u8 __iomem *p;
  343. p = pci_ioremap_bar(dev, 0);
  344. if (p == NULL)
  345. return -ENOMEM;
  346. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  347. writeb(0x10, p + OCT_REG_CR_OFF);
  348. udelay(50);
  349. writeb(0x0, p + OCT_REG_CR_OFF);
  350. /* Set bit-2 (INTENABLE) of Control Register */
  351. writeb(0x4, p + OCT_REG_CR_OFF);
  352. iounmap(p);
  353. return 0;
  354. }
  355. /*
  356. * Disables the global interrupt of PMC-OctalPro
  357. */
  358. static void __devexit sbs_exit(struct pci_dev *dev)
  359. {
  360. u8 __iomem *p;
  361. p = pci_ioremap_bar(dev, 0);
  362. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  363. if (p != NULL)
  364. writeb(0, p + OCT_REG_CR_OFF);
  365. iounmap(p);
  366. }
  367. /*
  368. * SIIG serial cards have an PCI interface chip which also controls
  369. * the UART clocking frequency. Each UART can be clocked independently
  370. * (except cards equiped with 4 UARTs) and initial clocking settings
  371. * are stored in the EEPROM chip. It can cause problems because this
  372. * version of serial driver doesn't support differently clocked UART's
  373. * on single PCI card. To prevent this, initialization functions set
  374. * high frequency clocking for all UART's on given card. It is safe (I
  375. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  376. * with other OSes (like M$ DOS).
  377. *
  378. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  379. *
  380. * There is two family of SIIG serial cards with different PCI
  381. * interface chip and different configuration methods:
  382. * - 10x cards have control registers in IO and/or memory space;
  383. * - 20x cards have control registers in standard PCI configuration space.
  384. *
  385. * Note: all 10x cards have PCI device ids 0x10..
  386. * all 20x cards have PCI device ids 0x20..
  387. *
  388. * There are also Quartet Serial cards which use Oxford Semiconductor
  389. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  390. *
  391. * Note: some SIIG cards are probed by the parport_serial object.
  392. */
  393. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  394. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  395. static int pci_siig10x_init(struct pci_dev *dev)
  396. {
  397. u16 data;
  398. void __iomem *p;
  399. switch (dev->device & 0xfff8) {
  400. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  401. data = 0xffdf;
  402. break;
  403. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  404. data = 0xf7ff;
  405. break;
  406. default: /* 1S1P, 4S */
  407. data = 0xfffb;
  408. break;
  409. }
  410. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  411. if (p == NULL)
  412. return -ENOMEM;
  413. writew(readw(p + 0x28) & data, p + 0x28);
  414. readw(p + 0x28);
  415. iounmap(p);
  416. return 0;
  417. }
  418. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  419. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  420. static int pci_siig20x_init(struct pci_dev *dev)
  421. {
  422. u8 data;
  423. /* Change clock frequency for the first UART. */
  424. pci_read_config_byte(dev, 0x6f, &data);
  425. pci_write_config_byte(dev, 0x6f, data & 0xef);
  426. /* If this card has 2 UART, we have to do the same with second UART. */
  427. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  428. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  429. pci_read_config_byte(dev, 0x73, &data);
  430. pci_write_config_byte(dev, 0x73, data & 0xef);
  431. }
  432. return 0;
  433. }
  434. static int pci_siig_init(struct pci_dev *dev)
  435. {
  436. unsigned int type = dev->device & 0xff00;
  437. if (type == 0x1000)
  438. return pci_siig10x_init(dev);
  439. else if (type == 0x2000)
  440. return pci_siig20x_init(dev);
  441. moan_device("Unknown SIIG card", dev);
  442. return -ENODEV;
  443. }
  444. static int pci_siig_setup(struct serial_private *priv,
  445. const struct pciserial_board *board,
  446. struct uart_port *port, int idx)
  447. {
  448. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  449. if (idx > 3) {
  450. bar = 4;
  451. offset = (idx - 4) * 8;
  452. }
  453. return setup_port(priv, port, bar, offset, 0);
  454. }
  455. /*
  456. * Timedia has an explosion of boards, and to avoid the PCI table from
  457. * growing *huge*, we use this function to collapse some 70 entries
  458. * in the PCI table into one, for sanity's and compactness's sake.
  459. */
  460. static const unsigned short timedia_single_port[] = {
  461. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  462. };
  463. static const unsigned short timedia_dual_port[] = {
  464. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  465. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  466. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  467. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  468. 0xD079, 0
  469. };
  470. static const unsigned short timedia_quad_port[] = {
  471. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  472. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  473. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  474. 0xB157, 0
  475. };
  476. static const unsigned short timedia_eight_port[] = {
  477. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  478. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  479. };
  480. static const struct timedia_struct {
  481. int num;
  482. const unsigned short *ids;
  483. } timedia_data[] = {
  484. { 1, timedia_single_port },
  485. { 2, timedia_dual_port },
  486. { 4, timedia_quad_port },
  487. { 8, timedia_eight_port }
  488. };
  489. static int pci_timedia_init(struct pci_dev *dev)
  490. {
  491. const unsigned short *ids;
  492. int i, j;
  493. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  494. ids = timedia_data[i].ids;
  495. for (j = 0; ids[j]; j++)
  496. if (dev->subsystem_device == ids[j])
  497. return timedia_data[i].num;
  498. }
  499. return 0;
  500. }
  501. /*
  502. * Timedia/SUNIX uses a mixture of BARs and offsets
  503. * Ugh, this is ugly as all hell --- TYT
  504. */
  505. static int
  506. pci_timedia_setup(struct serial_private *priv,
  507. const struct pciserial_board *board,
  508. struct uart_port *port, int idx)
  509. {
  510. unsigned int bar = 0, offset = board->first_offset;
  511. switch (idx) {
  512. case 0:
  513. bar = 0;
  514. break;
  515. case 1:
  516. offset = board->uart_offset;
  517. bar = 0;
  518. break;
  519. case 2:
  520. bar = 1;
  521. break;
  522. case 3:
  523. offset = board->uart_offset;
  524. /* FALLTHROUGH */
  525. case 4: /* BAR 2 */
  526. case 5: /* BAR 3 */
  527. case 6: /* BAR 4 */
  528. case 7: /* BAR 5 */
  529. bar = idx - 2;
  530. }
  531. return setup_port(priv, port, bar, offset, board->reg_shift);
  532. }
  533. /*
  534. * Some Titan cards are also a little weird
  535. */
  536. static int
  537. titan_400l_800l_setup(struct serial_private *priv,
  538. const struct pciserial_board *board,
  539. struct uart_port *port, int idx)
  540. {
  541. unsigned int bar, offset = board->first_offset;
  542. switch (idx) {
  543. case 0:
  544. bar = 1;
  545. break;
  546. case 1:
  547. bar = 2;
  548. break;
  549. default:
  550. bar = 4;
  551. offset = (idx - 2) * board->uart_offset;
  552. }
  553. return setup_port(priv, port, bar, offset, board->reg_shift);
  554. }
  555. static int pci_xircom_init(struct pci_dev *dev)
  556. {
  557. msleep(100);
  558. return 0;
  559. }
  560. static int pci_ni8420_init(struct pci_dev *dev)
  561. {
  562. void __iomem *p;
  563. unsigned long base, len;
  564. unsigned int bar = 0;
  565. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  566. moan_device("no memory in bar", dev);
  567. return 0;
  568. }
  569. base = pci_resource_start(dev, bar);
  570. len = pci_resource_len(dev, bar);
  571. p = ioremap_nocache(base, len);
  572. if (p == NULL)
  573. return -ENOMEM;
  574. /* Enable CPU Interrupt */
  575. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  576. p + NI8420_INT_ENABLE_REG);
  577. iounmap(p);
  578. return 0;
  579. }
  580. #define MITE_IOWBSR1_WSIZE 0xa
  581. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  582. #define MITE_IOWBSR1_WENAB (1 << 7)
  583. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  584. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  585. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  586. static int pci_ni8430_init(struct pci_dev *dev)
  587. {
  588. void __iomem *p;
  589. unsigned long base, len;
  590. u32 device_window;
  591. unsigned int bar = 0;
  592. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  593. moan_device("no memory in bar", dev);
  594. return 0;
  595. }
  596. base = pci_resource_start(dev, bar);
  597. len = pci_resource_len(dev, bar);
  598. p = ioremap_nocache(base, len);
  599. if (p == NULL)
  600. return -ENOMEM;
  601. /* Set device window address and size in BAR0 */
  602. device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  603. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  604. writel(device_window, p + MITE_IOWBSR1);
  605. /* Set window access to go to RAMSEL IO address space */
  606. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  607. p + MITE_IOWCR1);
  608. /* Enable IO Bus Interrupt 0 */
  609. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  610. /* Enable CPU Interrupt */
  611. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  612. iounmap(p);
  613. return 0;
  614. }
  615. /* UART Port Control Register */
  616. #define NI8430_PORTCON 0x0f
  617. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  618. static int
  619. pci_ni8430_setup(struct serial_private *priv,
  620. const struct pciserial_board *board,
  621. struct uart_port *port, int idx)
  622. {
  623. void __iomem *p;
  624. unsigned long base, len;
  625. unsigned int bar, offset = board->first_offset;
  626. if (idx >= board->num_ports)
  627. return 1;
  628. bar = FL_GET_BASE(board->flags);
  629. offset += idx * board->uart_offset;
  630. base = pci_resource_start(priv->dev, bar);
  631. len = pci_resource_len(priv->dev, bar);
  632. p = ioremap_nocache(base, len);
  633. /* enable the transciever */
  634. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  635. p + offset + NI8430_PORTCON);
  636. iounmap(p);
  637. return setup_port(priv, port, bar, offset, board->reg_shift);
  638. }
  639. static int pci_netmos_init(struct pci_dev *dev)
  640. {
  641. /* subdevice 0x00PS means <P> parallel, <S> serial */
  642. unsigned int num_serial = dev->subsystem_device & 0xf;
  643. if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
  644. (dev->device == PCI_DEVICE_ID_NETMOS_9865))
  645. return 0;
  646. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  647. dev->subsystem_device == 0x0299)
  648. return 0;
  649. if (num_serial == 0)
  650. return -ENODEV;
  651. return num_serial;
  652. }
  653. /*
  654. * These chips are available with optionally one parallel port and up to
  655. * two serial ports. Unfortunately they all have the same product id.
  656. *
  657. * Basic configuration is done over a region of 32 I/O ports. The base
  658. * ioport is called INTA or INTC, depending on docs/other drivers.
  659. *
  660. * The region of the 32 I/O ports is configured in POSIO0R...
  661. */
  662. /* registers */
  663. #define ITE_887x_MISCR 0x9c
  664. #define ITE_887x_INTCBAR 0x78
  665. #define ITE_887x_UARTBAR 0x7c
  666. #define ITE_887x_PS0BAR 0x10
  667. #define ITE_887x_POSIO0 0x60
  668. /* I/O space size */
  669. #define ITE_887x_IOSIZE 32
  670. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  671. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  672. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  673. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  674. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  675. #define ITE_887x_POSIO_SPEED (3 << 29)
  676. /* enable IO_Space bit */
  677. #define ITE_887x_POSIO_ENABLE (1 << 31)
  678. static int pci_ite887x_init(struct pci_dev *dev)
  679. {
  680. /* inta_addr are the configuration addresses of the ITE */
  681. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  682. 0x200, 0x280, 0 };
  683. int ret, i, type;
  684. struct resource *iobase = NULL;
  685. u32 miscr, uartbar, ioport;
  686. /* search for the base-ioport */
  687. i = 0;
  688. while (inta_addr[i] && iobase == NULL) {
  689. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  690. "ite887x");
  691. if (iobase != NULL) {
  692. /* write POSIO0R - speed | size | ioport */
  693. pci_write_config_dword(dev, ITE_887x_POSIO0,
  694. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  695. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  696. /* write INTCBAR - ioport */
  697. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  698. inta_addr[i]);
  699. ret = inb(inta_addr[i]);
  700. if (ret != 0xff) {
  701. /* ioport connected */
  702. break;
  703. }
  704. release_region(iobase->start, ITE_887x_IOSIZE);
  705. iobase = NULL;
  706. }
  707. i++;
  708. }
  709. if (!inta_addr[i]) {
  710. printk(KERN_ERR "ite887x: could not find iobase\n");
  711. return -ENODEV;
  712. }
  713. /* start of undocumented type checking (see parport_pc.c) */
  714. type = inb(iobase->start + 0x18) & 0x0f;
  715. switch (type) {
  716. case 0x2: /* ITE8871 (1P) */
  717. case 0xa: /* ITE8875 (1P) */
  718. ret = 0;
  719. break;
  720. case 0xe: /* ITE8872 (2S1P) */
  721. ret = 2;
  722. break;
  723. case 0x6: /* ITE8873 (1S) */
  724. ret = 1;
  725. break;
  726. case 0x8: /* ITE8874 (2S) */
  727. ret = 2;
  728. break;
  729. default:
  730. moan_device("Unknown ITE887x", dev);
  731. ret = -ENODEV;
  732. }
  733. /* configure all serial ports */
  734. for (i = 0; i < ret; i++) {
  735. /* read the I/O port from the device */
  736. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  737. &ioport);
  738. ioport &= 0x0000FF00; /* the actual base address */
  739. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  740. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  741. ITE_887x_POSIO_IOSIZE_8 | ioport);
  742. /* write the ioport to the UARTBAR */
  743. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  744. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  745. uartbar |= (ioport << (16 * i)); /* set the ioport */
  746. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  747. /* get current config */
  748. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  749. /* disable interrupts (UARTx_Routing[3:0]) */
  750. miscr &= ~(0xf << (12 - 4 * i));
  751. /* activate the UART (UARTx_En) */
  752. miscr |= 1 << (23 - i);
  753. /* write new config with activated UART */
  754. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  755. }
  756. if (ret <= 0) {
  757. /* the device has no UARTs if we get here */
  758. release_region(iobase->start, ITE_887x_IOSIZE);
  759. }
  760. return ret;
  761. }
  762. static void __devexit pci_ite887x_exit(struct pci_dev *dev)
  763. {
  764. u32 ioport;
  765. /* the ioport is bit 0-15 in POSIO0R */
  766. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  767. ioport &= 0xffff;
  768. release_region(ioport, ITE_887x_IOSIZE);
  769. }
  770. /*
  771. * Oxford Semiconductor Inc.
  772. * Check that device is part of the Tornado range of devices, then determine
  773. * the number of ports available on the device.
  774. */
  775. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  776. {
  777. u8 __iomem *p;
  778. unsigned long deviceID;
  779. unsigned int number_uarts = 0;
  780. /* OxSemi Tornado devices are all 0xCxxx */
  781. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  782. (dev->device & 0xF000) != 0xC000)
  783. return 0;
  784. p = pci_iomap(dev, 0, 5);
  785. if (p == NULL)
  786. return -ENOMEM;
  787. deviceID = ioread32(p);
  788. /* Tornado device */
  789. if (deviceID == 0x07000200) {
  790. number_uarts = ioread8(p + 4);
  791. printk(KERN_DEBUG
  792. "%d ports detected on Oxford PCI Express device\n",
  793. number_uarts);
  794. }
  795. pci_iounmap(dev, p);
  796. return number_uarts;
  797. }
  798. static int
  799. pci_default_setup(struct serial_private *priv,
  800. const struct pciserial_board *board,
  801. struct uart_port *port, int idx)
  802. {
  803. unsigned int bar, offset = board->first_offset, maxnr;
  804. bar = FL_GET_BASE(board->flags);
  805. if (board->flags & FL_BASE_BARS)
  806. bar += idx;
  807. else
  808. offset += idx * board->uart_offset;
  809. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  810. (board->reg_shift + 3);
  811. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  812. return 1;
  813. return setup_port(priv, port, bar, offset, board->reg_shift);
  814. }
  815. static int skip_tx_en_setup(struct serial_private *priv,
  816. const struct pciserial_board *board,
  817. struct uart_port *port, int idx)
  818. {
  819. port->flags |= UPF_NO_TXEN_TEST;
  820. printk(KERN_DEBUG "serial8250: skipping TxEn test for device "
  821. "[%04x:%04x] subsystem [%04x:%04x]\n",
  822. priv->dev->vendor,
  823. priv->dev->device,
  824. priv->dev->subsystem_vendor,
  825. priv->dev->subsystem_device);
  826. return pci_default_setup(priv, board, port, idx);
  827. }
  828. /* This should be in linux/pci_ids.h */
  829. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  830. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  831. #define PCI_DEVICE_ID_OCTPRO 0x0001
  832. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  833. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  834. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  835. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  836. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  837. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  838. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  839. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  840. /*
  841. * Master list of serial port init/setup/exit quirks.
  842. * This does not describe the general nature of the port.
  843. * (ie, baud base, number and location of ports, etc)
  844. *
  845. * This list is ordered alphabetically by vendor then device.
  846. * Specific entries must come before more generic entries.
  847. */
  848. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  849. /*
  850. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  851. */
  852. {
  853. .vendor = PCI_VENDOR_ID_ADDIDATA_OLD,
  854. .device = PCI_DEVICE_ID_ADDIDATA_APCI7800,
  855. .subvendor = PCI_ANY_ID,
  856. .subdevice = PCI_ANY_ID,
  857. .setup = addidata_apci7800_setup,
  858. },
  859. /*
  860. * AFAVLAB cards - these may be called via parport_serial
  861. * It is not clear whether this applies to all products.
  862. */
  863. {
  864. .vendor = PCI_VENDOR_ID_AFAVLAB,
  865. .device = PCI_ANY_ID,
  866. .subvendor = PCI_ANY_ID,
  867. .subdevice = PCI_ANY_ID,
  868. .setup = afavlab_setup,
  869. },
  870. /*
  871. * HP Diva
  872. */
  873. {
  874. .vendor = PCI_VENDOR_ID_HP,
  875. .device = PCI_DEVICE_ID_HP_DIVA,
  876. .subvendor = PCI_ANY_ID,
  877. .subdevice = PCI_ANY_ID,
  878. .init = pci_hp_diva_init,
  879. .setup = pci_hp_diva_setup,
  880. },
  881. /*
  882. * Intel
  883. */
  884. {
  885. .vendor = PCI_VENDOR_ID_INTEL,
  886. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  887. .subvendor = 0xe4bf,
  888. .subdevice = PCI_ANY_ID,
  889. .init = pci_inteli960ni_init,
  890. .setup = pci_default_setup,
  891. },
  892. {
  893. .vendor = PCI_VENDOR_ID_INTEL,
  894. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  895. .subvendor = PCI_ANY_ID,
  896. .subdevice = PCI_ANY_ID,
  897. .setup = skip_tx_en_setup,
  898. },
  899. {
  900. .vendor = PCI_VENDOR_ID_INTEL,
  901. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  902. .subvendor = PCI_ANY_ID,
  903. .subdevice = PCI_ANY_ID,
  904. .setup = skip_tx_en_setup,
  905. },
  906. {
  907. .vendor = PCI_VENDOR_ID_INTEL,
  908. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  909. .subvendor = PCI_ANY_ID,
  910. .subdevice = PCI_ANY_ID,
  911. .setup = skip_tx_en_setup,
  912. },
  913. /*
  914. * ITE
  915. */
  916. {
  917. .vendor = PCI_VENDOR_ID_ITE,
  918. .device = PCI_DEVICE_ID_ITE_8872,
  919. .subvendor = PCI_ANY_ID,
  920. .subdevice = PCI_ANY_ID,
  921. .init = pci_ite887x_init,
  922. .setup = pci_default_setup,
  923. .exit = __devexit_p(pci_ite887x_exit),
  924. },
  925. /*
  926. * National Instruments
  927. */
  928. {
  929. .vendor = PCI_VENDOR_ID_NI,
  930. .device = PCI_DEVICE_ID_NI_PCI23216,
  931. .subvendor = PCI_ANY_ID,
  932. .subdevice = PCI_ANY_ID,
  933. .init = pci_ni8420_init,
  934. .setup = pci_default_setup,
  935. .exit = __devexit_p(pci_ni8420_exit),
  936. },
  937. {
  938. .vendor = PCI_VENDOR_ID_NI,
  939. .device = PCI_DEVICE_ID_NI_PCI2328,
  940. .subvendor = PCI_ANY_ID,
  941. .subdevice = PCI_ANY_ID,
  942. .init = pci_ni8420_init,
  943. .setup = pci_default_setup,
  944. .exit = __devexit_p(pci_ni8420_exit),
  945. },
  946. {
  947. .vendor = PCI_VENDOR_ID_NI,
  948. .device = PCI_DEVICE_ID_NI_PCI2324,
  949. .subvendor = PCI_ANY_ID,
  950. .subdevice = PCI_ANY_ID,
  951. .init = pci_ni8420_init,
  952. .setup = pci_default_setup,
  953. .exit = __devexit_p(pci_ni8420_exit),
  954. },
  955. {
  956. .vendor = PCI_VENDOR_ID_NI,
  957. .device = PCI_DEVICE_ID_NI_PCI2322,
  958. .subvendor = PCI_ANY_ID,
  959. .subdevice = PCI_ANY_ID,
  960. .init = pci_ni8420_init,
  961. .setup = pci_default_setup,
  962. .exit = __devexit_p(pci_ni8420_exit),
  963. },
  964. {
  965. .vendor = PCI_VENDOR_ID_NI,
  966. .device = PCI_DEVICE_ID_NI_PCI2324I,
  967. .subvendor = PCI_ANY_ID,
  968. .subdevice = PCI_ANY_ID,
  969. .init = pci_ni8420_init,
  970. .setup = pci_default_setup,
  971. .exit = __devexit_p(pci_ni8420_exit),
  972. },
  973. {
  974. .vendor = PCI_VENDOR_ID_NI,
  975. .device = PCI_DEVICE_ID_NI_PCI2322I,
  976. .subvendor = PCI_ANY_ID,
  977. .subdevice = PCI_ANY_ID,
  978. .init = pci_ni8420_init,
  979. .setup = pci_default_setup,
  980. .exit = __devexit_p(pci_ni8420_exit),
  981. },
  982. {
  983. .vendor = PCI_VENDOR_ID_NI,
  984. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  985. .subvendor = PCI_ANY_ID,
  986. .subdevice = PCI_ANY_ID,
  987. .init = pci_ni8420_init,
  988. .setup = pci_default_setup,
  989. .exit = __devexit_p(pci_ni8420_exit),
  990. },
  991. {
  992. .vendor = PCI_VENDOR_ID_NI,
  993. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  994. .subvendor = PCI_ANY_ID,
  995. .subdevice = PCI_ANY_ID,
  996. .init = pci_ni8420_init,
  997. .setup = pci_default_setup,
  998. .exit = __devexit_p(pci_ni8420_exit),
  999. },
  1000. {
  1001. .vendor = PCI_VENDOR_ID_NI,
  1002. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1003. .subvendor = PCI_ANY_ID,
  1004. .subdevice = PCI_ANY_ID,
  1005. .init = pci_ni8420_init,
  1006. .setup = pci_default_setup,
  1007. .exit = __devexit_p(pci_ni8420_exit),
  1008. },
  1009. {
  1010. .vendor = PCI_VENDOR_ID_NI,
  1011. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1012. .subvendor = PCI_ANY_ID,
  1013. .subdevice = PCI_ANY_ID,
  1014. .init = pci_ni8420_init,
  1015. .setup = pci_default_setup,
  1016. .exit = __devexit_p(pci_ni8420_exit),
  1017. },
  1018. {
  1019. .vendor = PCI_VENDOR_ID_NI,
  1020. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1021. .subvendor = PCI_ANY_ID,
  1022. .subdevice = PCI_ANY_ID,
  1023. .init = pci_ni8420_init,
  1024. .setup = pci_default_setup,
  1025. .exit = __devexit_p(pci_ni8420_exit),
  1026. },
  1027. {
  1028. .vendor = PCI_VENDOR_ID_NI,
  1029. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1030. .subvendor = PCI_ANY_ID,
  1031. .subdevice = PCI_ANY_ID,
  1032. .init = pci_ni8420_init,
  1033. .setup = pci_default_setup,
  1034. .exit = __devexit_p(pci_ni8420_exit),
  1035. },
  1036. {
  1037. .vendor = PCI_VENDOR_ID_NI,
  1038. .device = PCI_ANY_ID,
  1039. .subvendor = PCI_ANY_ID,
  1040. .subdevice = PCI_ANY_ID,
  1041. .init = pci_ni8430_init,
  1042. .setup = pci_ni8430_setup,
  1043. .exit = __devexit_p(pci_ni8430_exit),
  1044. },
  1045. /*
  1046. * Panacom
  1047. */
  1048. {
  1049. .vendor = PCI_VENDOR_ID_PANACOM,
  1050. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1051. .subvendor = PCI_ANY_ID,
  1052. .subdevice = PCI_ANY_ID,
  1053. .init = pci_plx9050_init,
  1054. .setup = pci_default_setup,
  1055. .exit = __devexit_p(pci_plx9050_exit),
  1056. },
  1057. {
  1058. .vendor = PCI_VENDOR_ID_PANACOM,
  1059. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1060. .subvendor = PCI_ANY_ID,
  1061. .subdevice = PCI_ANY_ID,
  1062. .init = pci_plx9050_init,
  1063. .setup = pci_default_setup,
  1064. .exit = __devexit_p(pci_plx9050_exit),
  1065. },
  1066. /*
  1067. * PLX
  1068. */
  1069. {
  1070. .vendor = PCI_VENDOR_ID_PLX,
  1071. .device = PCI_DEVICE_ID_PLX_9030,
  1072. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  1073. .subdevice = PCI_ANY_ID,
  1074. .setup = pci_default_setup,
  1075. },
  1076. {
  1077. .vendor = PCI_VENDOR_ID_PLX,
  1078. .device = PCI_DEVICE_ID_PLX_9050,
  1079. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1080. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1081. .init = pci_plx9050_init,
  1082. .setup = pci_default_setup,
  1083. .exit = __devexit_p(pci_plx9050_exit),
  1084. },
  1085. {
  1086. .vendor = PCI_VENDOR_ID_PLX,
  1087. .device = PCI_DEVICE_ID_PLX_9050,
  1088. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1089. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1090. .init = pci_plx9050_init,
  1091. .setup = pci_default_setup,
  1092. .exit = __devexit_p(pci_plx9050_exit),
  1093. },
  1094. {
  1095. .vendor = PCI_VENDOR_ID_PLX,
  1096. .device = PCI_DEVICE_ID_PLX_9050,
  1097. .subvendor = PCI_VENDOR_ID_PLX,
  1098. .subdevice = PCI_SUBDEVICE_ID_UNKNOWN_0x1584,
  1099. .init = pci_plx9050_init,
  1100. .setup = pci_default_setup,
  1101. .exit = __devexit_p(pci_plx9050_exit),
  1102. },
  1103. {
  1104. .vendor = PCI_VENDOR_ID_PLX,
  1105. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1106. .subvendor = PCI_VENDOR_ID_PLX,
  1107. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1108. .init = pci_plx9050_init,
  1109. .setup = pci_default_setup,
  1110. .exit = __devexit_p(pci_plx9050_exit),
  1111. },
  1112. /*
  1113. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1114. */
  1115. {
  1116. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1117. .device = PCI_DEVICE_ID_OCTPRO,
  1118. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1119. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1120. .init = sbs_init,
  1121. .setup = sbs_setup,
  1122. .exit = __devexit_p(sbs_exit),
  1123. },
  1124. /*
  1125. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1126. */
  1127. {
  1128. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1129. .device = PCI_DEVICE_ID_OCTPRO,
  1130. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1131. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1132. .init = sbs_init,
  1133. .setup = sbs_setup,
  1134. .exit = __devexit_p(sbs_exit),
  1135. },
  1136. /*
  1137. * SBS Technologies, Inc., P-Octal 232
  1138. */
  1139. {
  1140. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1141. .device = PCI_DEVICE_ID_OCTPRO,
  1142. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1143. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1144. .init = sbs_init,
  1145. .setup = sbs_setup,
  1146. .exit = __devexit_p(sbs_exit),
  1147. },
  1148. /*
  1149. * SBS Technologies, Inc., P-Octal 422
  1150. */
  1151. {
  1152. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1153. .device = PCI_DEVICE_ID_OCTPRO,
  1154. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1155. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1156. .init = sbs_init,
  1157. .setup = sbs_setup,
  1158. .exit = __devexit_p(sbs_exit),
  1159. },
  1160. /*
  1161. * SIIG cards - these may be called via parport_serial
  1162. */
  1163. {
  1164. .vendor = PCI_VENDOR_ID_SIIG,
  1165. .device = PCI_ANY_ID,
  1166. .subvendor = PCI_ANY_ID,
  1167. .subdevice = PCI_ANY_ID,
  1168. .init = pci_siig_init,
  1169. .setup = pci_siig_setup,
  1170. },
  1171. /*
  1172. * Titan cards
  1173. */
  1174. {
  1175. .vendor = PCI_VENDOR_ID_TITAN,
  1176. .device = PCI_DEVICE_ID_TITAN_400L,
  1177. .subvendor = PCI_ANY_ID,
  1178. .subdevice = PCI_ANY_ID,
  1179. .setup = titan_400l_800l_setup,
  1180. },
  1181. {
  1182. .vendor = PCI_VENDOR_ID_TITAN,
  1183. .device = PCI_DEVICE_ID_TITAN_800L,
  1184. .subvendor = PCI_ANY_ID,
  1185. .subdevice = PCI_ANY_ID,
  1186. .setup = titan_400l_800l_setup,
  1187. },
  1188. /*
  1189. * Timedia cards
  1190. */
  1191. {
  1192. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1193. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1194. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1195. .subdevice = PCI_ANY_ID,
  1196. .init = pci_timedia_init,
  1197. .setup = pci_timedia_setup,
  1198. },
  1199. {
  1200. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1201. .device = PCI_ANY_ID,
  1202. .subvendor = PCI_ANY_ID,
  1203. .subdevice = PCI_ANY_ID,
  1204. .setup = pci_timedia_setup,
  1205. },
  1206. /*
  1207. * Xircom cards
  1208. */
  1209. {
  1210. .vendor = PCI_VENDOR_ID_XIRCOM,
  1211. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1212. .subvendor = PCI_ANY_ID,
  1213. .subdevice = PCI_ANY_ID,
  1214. .init = pci_xircom_init,
  1215. .setup = pci_default_setup,
  1216. },
  1217. /*
  1218. * Netmos cards - these may be called via parport_serial
  1219. */
  1220. {
  1221. .vendor = PCI_VENDOR_ID_NETMOS,
  1222. .device = PCI_ANY_ID,
  1223. .subvendor = PCI_ANY_ID,
  1224. .subdevice = PCI_ANY_ID,
  1225. .init = pci_netmos_init,
  1226. .setup = pci_default_setup,
  1227. },
  1228. /*
  1229. * For Oxford Semiconductor and Mainpine
  1230. */
  1231. {
  1232. .vendor = PCI_VENDOR_ID_OXSEMI,
  1233. .device = PCI_ANY_ID,
  1234. .subvendor = PCI_ANY_ID,
  1235. .subdevice = PCI_ANY_ID,
  1236. .init = pci_oxsemi_tornado_init,
  1237. .setup = pci_default_setup,
  1238. },
  1239. {
  1240. .vendor = PCI_VENDOR_ID_MAINPINE,
  1241. .device = PCI_ANY_ID,
  1242. .subvendor = PCI_ANY_ID,
  1243. .subdevice = PCI_ANY_ID,
  1244. .init = pci_oxsemi_tornado_init,
  1245. .setup = pci_default_setup,
  1246. },
  1247. /*
  1248. * Default "match everything" terminator entry
  1249. */
  1250. {
  1251. .vendor = PCI_ANY_ID,
  1252. .device = PCI_ANY_ID,
  1253. .subvendor = PCI_ANY_ID,
  1254. .subdevice = PCI_ANY_ID,
  1255. .setup = pci_default_setup,
  1256. }
  1257. };
  1258. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  1259. {
  1260. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  1261. }
  1262. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  1263. {
  1264. struct pci_serial_quirk *quirk;
  1265. for (quirk = pci_serial_quirks; ; quirk++)
  1266. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  1267. quirk_id_matches(quirk->device, dev->device) &&
  1268. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  1269. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  1270. break;
  1271. return quirk;
  1272. }
  1273. static inline int get_pci_irq(struct pci_dev *dev,
  1274. const struct pciserial_board *board)
  1275. {
  1276. if (board->flags & FL_NOIRQ)
  1277. return 0;
  1278. else
  1279. return dev->irq;
  1280. }
  1281. /*
  1282. * This is the configuration table for all of the PCI serial boards
  1283. * which we support. It is directly indexed by the pci_board_num_t enum
  1284. * value, which is encoded in the pci_device_id PCI probe table's
  1285. * driver_data member.
  1286. *
  1287. * The makeup of these names are:
  1288. * pbn_bn{_bt}_n_baud{_offsetinhex}
  1289. *
  1290. * bn = PCI BAR number
  1291. * bt = Index using PCI BARs
  1292. * n = number of serial ports
  1293. * baud = baud rate
  1294. * offsetinhex = offset for each sequential port (in hex)
  1295. *
  1296. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  1297. *
  1298. * Please note: in theory if n = 1, _bt infix should make no difference.
  1299. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  1300. */
  1301. enum pci_board_num_t {
  1302. pbn_default = 0,
  1303. pbn_b0_1_115200,
  1304. pbn_b0_2_115200,
  1305. pbn_b0_4_115200,
  1306. pbn_b0_5_115200,
  1307. pbn_b0_8_115200,
  1308. pbn_b0_1_921600,
  1309. pbn_b0_2_921600,
  1310. pbn_b0_4_921600,
  1311. pbn_b0_2_1130000,
  1312. pbn_b0_4_1152000,
  1313. pbn_b0_2_1843200,
  1314. pbn_b0_4_1843200,
  1315. pbn_b0_2_1843200_200,
  1316. pbn_b0_4_1843200_200,
  1317. pbn_b0_8_1843200_200,
  1318. pbn_b0_1_4000000,
  1319. pbn_b0_bt_1_115200,
  1320. pbn_b0_bt_2_115200,
  1321. pbn_b0_bt_4_115200,
  1322. pbn_b0_bt_8_115200,
  1323. pbn_b0_bt_1_460800,
  1324. pbn_b0_bt_2_460800,
  1325. pbn_b0_bt_4_460800,
  1326. pbn_b0_bt_1_921600,
  1327. pbn_b0_bt_2_921600,
  1328. pbn_b0_bt_4_921600,
  1329. pbn_b0_bt_8_921600,
  1330. pbn_b1_1_115200,
  1331. pbn_b1_2_115200,
  1332. pbn_b1_4_115200,
  1333. pbn_b1_8_115200,
  1334. pbn_b1_16_115200,
  1335. pbn_b1_1_921600,
  1336. pbn_b1_2_921600,
  1337. pbn_b1_4_921600,
  1338. pbn_b1_8_921600,
  1339. pbn_b1_2_1250000,
  1340. pbn_b1_bt_1_115200,
  1341. pbn_b1_bt_2_115200,
  1342. pbn_b1_bt_4_115200,
  1343. pbn_b1_bt_2_921600,
  1344. pbn_b1_1_1382400,
  1345. pbn_b1_2_1382400,
  1346. pbn_b1_4_1382400,
  1347. pbn_b1_8_1382400,
  1348. pbn_b2_1_115200,
  1349. pbn_b2_2_115200,
  1350. pbn_b2_4_115200,
  1351. pbn_b2_8_115200,
  1352. pbn_b2_1_460800,
  1353. pbn_b2_4_460800,
  1354. pbn_b2_8_460800,
  1355. pbn_b2_16_460800,
  1356. pbn_b2_1_921600,
  1357. pbn_b2_4_921600,
  1358. pbn_b2_8_921600,
  1359. pbn_b2_bt_1_115200,
  1360. pbn_b2_bt_2_115200,
  1361. pbn_b2_bt_4_115200,
  1362. pbn_b2_bt_2_921600,
  1363. pbn_b2_bt_4_921600,
  1364. pbn_b3_2_115200,
  1365. pbn_b3_4_115200,
  1366. pbn_b3_8_115200,
  1367. /*
  1368. * Board-specific versions.
  1369. */
  1370. pbn_panacom,
  1371. pbn_panacom2,
  1372. pbn_panacom4,
  1373. pbn_exsys_4055,
  1374. pbn_plx_romulus,
  1375. pbn_oxsemi,
  1376. pbn_oxsemi_1_4000000,
  1377. pbn_oxsemi_2_4000000,
  1378. pbn_oxsemi_4_4000000,
  1379. pbn_oxsemi_8_4000000,
  1380. pbn_intel_i960,
  1381. pbn_sgi_ioc3,
  1382. pbn_computone_4,
  1383. pbn_computone_6,
  1384. pbn_computone_8,
  1385. pbn_sbsxrsio,
  1386. pbn_exar_XR17C152,
  1387. pbn_exar_XR17C154,
  1388. pbn_exar_XR17C158,
  1389. pbn_exar_ibm_saturn,
  1390. pbn_pasemi_1682M,
  1391. pbn_ni8430_2,
  1392. pbn_ni8430_4,
  1393. pbn_ni8430_8,
  1394. pbn_ni8430_16,
  1395. pbn_ADDIDATA_PCIe_1_3906250,
  1396. pbn_ADDIDATA_PCIe_2_3906250,
  1397. pbn_ADDIDATA_PCIe_4_3906250,
  1398. pbn_ADDIDATA_PCIe_8_3906250,
  1399. };
  1400. /*
  1401. * uart_offset - the space between channels
  1402. * reg_shift - describes how the UART registers are mapped
  1403. * to PCI memory by the card.
  1404. * For example IER register on SBS, Inc. PMC-OctPro is located at
  1405. * offset 0x10 from the UART base, while UART_IER is defined as 1
  1406. * in include/linux/serial_reg.h,
  1407. * see first lines of serial_in() and serial_out() in 8250.c
  1408. */
  1409. static struct pciserial_board pci_boards[] __devinitdata = {
  1410. [pbn_default] = {
  1411. .flags = FL_BASE0,
  1412. .num_ports = 1,
  1413. .base_baud = 115200,
  1414. .uart_offset = 8,
  1415. },
  1416. [pbn_b0_1_115200] = {
  1417. .flags = FL_BASE0,
  1418. .num_ports = 1,
  1419. .base_baud = 115200,
  1420. .uart_offset = 8,
  1421. },
  1422. [pbn_b0_2_115200] = {
  1423. .flags = FL_BASE0,
  1424. .num_ports = 2,
  1425. .base_baud = 115200,
  1426. .uart_offset = 8,
  1427. },
  1428. [pbn_b0_4_115200] = {
  1429. .flags = FL_BASE0,
  1430. .num_ports = 4,
  1431. .base_baud = 115200,
  1432. .uart_offset = 8,
  1433. },
  1434. [pbn_b0_5_115200] = {
  1435. .flags = FL_BASE0,
  1436. .num_ports = 5,
  1437. .base_baud = 115200,
  1438. .uart_offset = 8,
  1439. },
  1440. [pbn_b0_8_115200] = {
  1441. .flags = FL_BASE0,
  1442. .num_ports = 8,
  1443. .base_baud = 115200,
  1444. .uart_offset = 8,
  1445. },
  1446. [pbn_b0_1_921600] = {
  1447. .flags = FL_BASE0,
  1448. .num_ports = 1,
  1449. .base_baud = 921600,
  1450. .uart_offset = 8,
  1451. },
  1452. [pbn_b0_2_921600] = {
  1453. .flags = FL_BASE0,
  1454. .num_ports = 2,
  1455. .base_baud = 921600,
  1456. .uart_offset = 8,
  1457. },
  1458. [pbn_b0_4_921600] = {
  1459. .flags = FL_BASE0,
  1460. .num_ports = 4,
  1461. .base_baud = 921600,
  1462. .uart_offset = 8,
  1463. },
  1464. [pbn_b0_2_1130000] = {
  1465. .flags = FL_BASE0,
  1466. .num_ports = 2,
  1467. .base_baud = 1130000,
  1468. .uart_offset = 8,
  1469. },
  1470. [pbn_b0_4_1152000] = {
  1471. .flags = FL_BASE0,
  1472. .num_ports = 4,
  1473. .base_baud = 1152000,
  1474. .uart_offset = 8,
  1475. },
  1476. [pbn_b0_2_1843200] = {
  1477. .flags = FL_BASE0,
  1478. .num_ports = 2,
  1479. .base_baud = 1843200,
  1480. .uart_offset = 8,
  1481. },
  1482. [pbn_b0_4_1843200] = {
  1483. .flags = FL_BASE0,
  1484. .num_ports = 4,
  1485. .base_baud = 1843200,
  1486. .uart_offset = 8,
  1487. },
  1488. [pbn_b0_2_1843200_200] = {
  1489. .flags = FL_BASE0,
  1490. .num_ports = 2,
  1491. .base_baud = 1843200,
  1492. .uart_offset = 0x200,
  1493. },
  1494. [pbn_b0_4_1843200_200] = {
  1495. .flags = FL_BASE0,
  1496. .num_ports = 4,
  1497. .base_baud = 1843200,
  1498. .uart_offset = 0x200,
  1499. },
  1500. [pbn_b0_8_1843200_200] = {
  1501. .flags = FL_BASE0,
  1502. .num_ports = 8,
  1503. .base_baud = 1843200,
  1504. .uart_offset = 0x200,
  1505. },
  1506. [pbn_b0_1_4000000] = {
  1507. .flags = FL_BASE0,
  1508. .num_ports = 1,
  1509. .base_baud = 4000000,
  1510. .uart_offset = 8,
  1511. },
  1512. [pbn_b0_bt_1_115200] = {
  1513. .flags = FL_BASE0|FL_BASE_BARS,
  1514. .num_ports = 1,
  1515. .base_baud = 115200,
  1516. .uart_offset = 8,
  1517. },
  1518. [pbn_b0_bt_2_115200] = {
  1519. .flags = FL_BASE0|FL_BASE_BARS,
  1520. .num_ports = 2,
  1521. .base_baud = 115200,
  1522. .uart_offset = 8,
  1523. },
  1524. [pbn_b0_bt_4_115200] = {
  1525. .flags = FL_BASE0|FL_BASE_BARS,
  1526. .num_ports = 4,
  1527. .base_baud = 115200,
  1528. .uart_offset = 8,
  1529. },
  1530. [pbn_b0_bt_8_115200] = {
  1531. .flags = FL_BASE0|FL_BASE_BARS,
  1532. .num_ports = 8,
  1533. .base_baud = 115200,
  1534. .uart_offset = 8,
  1535. },
  1536. [pbn_b0_bt_1_460800] = {
  1537. .flags = FL_BASE0|FL_BASE_BARS,
  1538. .num_ports = 1,
  1539. .base_baud = 460800,
  1540. .uart_offset = 8,
  1541. },
  1542. [pbn_b0_bt_2_460800] = {
  1543. .flags = FL_BASE0|FL_BASE_BARS,
  1544. .num_ports = 2,
  1545. .base_baud = 460800,
  1546. .uart_offset = 8,
  1547. },
  1548. [pbn_b0_bt_4_460800] = {
  1549. .flags = FL_BASE0|FL_BASE_BARS,
  1550. .num_ports = 4,
  1551. .base_baud = 460800,
  1552. .uart_offset = 8,
  1553. },
  1554. [pbn_b0_bt_1_921600] = {
  1555. .flags = FL_BASE0|FL_BASE_BARS,
  1556. .num_ports = 1,
  1557. .base_baud = 921600,
  1558. .uart_offset = 8,
  1559. },
  1560. [pbn_b0_bt_2_921600] = {
  1561. .flags = FL_BASE0|FL_BASE_BARS,
  1562. .num_ports = 2,
  1563. .base_baud = 921600,
  1564. .uart_offset = 8,
  1565. },
  1566. [pbn_b0_bt_4_921600] = {
  1567. .flags = FL_BASE0|FL_BASE_BARS,
  1568. .num_ports = 4,
  1569. .base_baud = 921600,
  1570. .uart_offset = 8,
  1571. },
  1572. [pbn_b0_bt_8_921600] = {
  1573. .flags = FL_BASE0|FL_BASE_BARS,
  1574. .num_ports = 8,
  1575. .base_baud = 921600,
  1576. .uart_offset = 8,
  1577. },
  1578. [pbn_b1_1_115200] = {
  1579. .flags = FL_BASE1,
  1580. .num_ports = 1,
  1581. .base_baud = 115200,
  1582. .uart_offset = 8,
  1583. },
  1584. [pbn_b1_2_115200] = {
  1585. .flags = FL_BASE1,
  1586. .num_ports = 2,
  1587. .base_baud = 115200,
  1588. .uart_offset = 8,
  1589. },
  1590. [pbn_b1_4_115200] = {
  1591. .flags = FL_BASE1,
  1592. .num_ports = 4,
  1593. .base_baud = 115200,
  1594. .uart_offset = 8,
  1595. },
  1596. [pbn_b1_8_115200] = {
  1597. .flags = FL_BASE1,
  1598. .num_ports = 8,
  1599. .base_baud = 115200,
  1600. .uart_offset = 8,
  1601. },
  1602. [pbn_b1_16_115200] = {
  1603. .flags = FL_BASE1,
  1604. .num_ports = 16,
  1605. .base_baud = 115200,
  1606. .uart_offset = 8,
  1607. },
  1608. [pbn_b1_1_921600] = {
  1609. .flags = FL_BASE1,
  1610. .num_ports = 1,
  1611. .base_baud = 921600,
  1612. .uart_offset = 8,
  1613. },
  1614. [pbn_b1_2_921600] = {
  1615. .flags = FL_BASE1,
  1616. .num_ports = 2,
  1617. .base_baud = 921600,
  1618. .uart_offset = 8,
  1619. },
  1620. [pbn_b1_4_921600] = {
  1621. .flags = FL_BASE1,
  1622. .num_ports = 4,
  1623. .base_baud = 921600,
  1624. .uart_offset = 8,
  1625. },
  1626. [pbn_b1_8_921600] = {
  1627. .flags = FL_BASE1,
  1628. .num_ports = 8,
  1629. .base_baud = 921600,
  1630. .uart_offset = 8,
  1631. },
  1632. [pbn_b1_2_1250000] = {
  1633. .flags = FL_BASE1,
  1634. .num_ports = 2,
  1635. .base_baud = 1250000,
  1636. .uart_offset = 8,
  1637. },
  1638. [pbn_b1_bt_1_115200] = {
  1639. .flags = FL_BASE1|FL_BASE_BARS,
  1640. .num_ports = 1,
  1641. .base_baud = 115200,
  1642. .uart_offset = 8,
  1643. },
  1644. [pbn_b1_bt_2_115200] = {
  1645. .flags = FL_BASE1|FL_BASE_BARS,
  1646. .num_ports = 2,
  1647. .base_baud = 115200,
  1648. .uart_offset = 8,
  1649. },
  1650. [pbn_b1_bt_4_115200] = {
  1651. .flags = FL_BASE1|FL_BASE_BARS,
  1652. .num_ports = 4,
  1653. .base_baud = 115200,
  1654. .uart_offset = 8,
  1655. },
  1656. [pbn_b1_bt_2_921600] = {
  1657. .flags = FL_BASE1|FL_BASE_BARS,
  1658. .num_ports = 2,
  1659. .base_baud = 921600,
  1660. .uart_offset = 8,
  1661. },
  1662. [pbn_b1_1_1382400] = {
  1663. .flags = FL_BASE1,
  1664. .num_ports = 1,
  1665. .base_baud = 1382400,
  1666. .uart_offset = 8,
  1667. },
  1668. [pbn_b1_2_1382400] = {
  1669. .flags = FL_BASE1,
  1670. .num_ports = 2,
  1671. .base_baud = 1382400,
  1672. .uart_offset = 8,
  1673. },
  1674. [pbn_b1_4_1382400] = {
  1675. .flags = FL_BASE1,
  1676. .num_ports = 4,
  1677. .base_baud = 1382400,
  1678. .uart_offset = 8,
  1679. },
  1680. [pbn_b1_8_1382400] = {
  1681. .flags = FL_BASE1,
  1682. .num_ports = 8,
  1683. .base_baud = 1382400,
  1684. .uart_offset = 8,
  1685. },
  1686. [pbn_b2_1_115200] = {
  1687. .flags = FL_BASE2,
  1688. .num_ports = 1,
  1689. .base_baud = 115200,
  1690. .uart_offset = 8,
  1691. },
  1692. [pbn_b2_2_115200] = {
  1693. .flags = FL_BASE2,
  1694. .num_ports = 2,
  1695. .base_baud = 115200,
  1696. .uart_offset = 8,
  1697. },
  1698. [pbn_b2_4_115200] = {
  1699. .flags = FL_BASE2,
  1700. .num_ports = 4,
  1701. .base_baud = 115200,
  1702. .uart_offset = 8,
  1703. },
  1704. [pbn_b2_8_115200] = {
  1705. .flags = FL_BASE2,
  1706. .num_ports = 8,
  1707. .base_baud = 115200,
  1708. .uart_offset = 8,
  1709. },
  1710. [pbn_b2_1_460800] = {
  1711. .flags = FL_BASE2,
  1712. .num_ports = 1,
  1713. .base_baud = 460800,
  1714. .uart_offset = 8,
  1715. },
  1716. [pbn_b2_4_460800] = {
  1717. .flags = FL_BASE2,
  1718. .num_ports = 4,
  1719. .base_baud = 460800,
  1720. .uart_offset = 8,
  1721. },
  1722. [pbn_b2_8_460800] = {
  1723. .flags = FL_BASE2,
  1724. .num_ports = 8,
  1725. .base_baud = 460800,
  1726. .uart_offset = 8,
  1727. },
  1728. [pbn_b2_16_460800] = {
  1729. .flags = FL_BASE2,
  1730. .num_ports = 16,
  1731. .base_baud = 460800,
  1732. .uart_offset = 8,
  1733. },
  1734. [pbn_b2_1_921600] = {
  1735. .flags = FL_BASE2,
  1736. .num_ports = 1,
  1737. .base_baud = 921600,
  1738. .uart_offset = 8,
  1739. },
  1740. [pbn_b2_4_921600] = {
  1741. .flags = FL_BASE2,
  1742. .num_ports = 4,
  1743. .base_baud = 921600,
  1744. .uart_offset = 8,
  1745. },
  1746. [pbn_b2_8_921600] = {
  1747. .flags = FL_BASE2,
  1748. .num_ports = 8,
  1749. .base_baud = 921600,
  1750. .uart_offset = 8,
  1751. },
  1752. [pbn_b2_bt_1_115200] = {
  1753. .flags = FL_BASE2|FL_BASE_BARS,
  1754. .num_ports = 1,
  1755. .base_baud = 115200,
  1756. .uart_offset = 8,
  1757. },
  1758. [pbn_b2_bt_2_115200] = {
  1759. .flags = FL_BASE2|FL_BASE_BARS,
  1760. .num_ports = 2,
  1761. .base_baud = 115200,
  1762. .uart_offset = 8,
  1763. },
  1764. [pbn_b2_bt_4_115200] = {
  1765. .flags = FL_BASE2|FL_BASE_BARS,
  1766. .num_ports = 4,
  1767. .base_baud = 115200,
  1768. .uart_offset = 8,
  1769. },
  1770. [pbn_b2_bt_2_921600] = {
  1771. .flags = FL_BASE2|FL_BASE_BARS,
  1772. .num_ports = 2,
  1773. .base_baud = 921600,
  1774. .uart_offset = 8,
  1775. },
  1776. [pbn_b2_bt_4_921600] = {
  1777. .flags = FL_BASE2|FL_BASE_BARS,
  1778. .num_ports = 4,
  1779. .base_baud = 921600,
  1780. .uart_offset = 8,
  1781. },
  1782. [pbn_b3_2_115200] = {
  1783. .flags = FL_BASE3,
  1784. .num_ports = 2,
  1785. .base_baud = 115200,
  1786. .uart_offset = 8,
  1787. },
  1788. [pbn_b3_4_115200] = {
  1789. .flags = FL_BASE3,
  1790. .num_ports = 4,
  1791. .base_baud = 115200,
  1792. .uart_offset = 8,
  1793. },
  1794. [pbn_b3_8_115200] = {
  1795. .flags = FL_BASE3,
  1796. .num_ports = 8,
  1797. .base_baud = 115200,
  1798. .uart_offset = 8,
  1799. },
  1800. /*
  1801. * Entries following this are board-specific.
  1802. */
  1803. /*
  1804. * Panacom - IOMEM
  1805. */
  1806. [pbn_panacom] = {
  1807. .flags = FL_BASE2,
  1808. .num_ports = 2,
  1809. .base_baud = 921600,
  1810. .uart_offset = 0x400,
  1811. .reg_shift = 7,
  1812. },
  1813. [pbn_panacom2] = {
  1814. .flags = FL_BASE2|FL_BASE_BARS,
  1815. .num_ports = 2,
  1816. .base_baud = 921600,
  1817. .uart_offset = 0x400,
  1818. .reg_shift = 7,
  1819. },
  1820. [pbn_panacom4] = {
  1821. .flags = FL_BASE2|FL_BASE_BARS,
  1822. .num_ports = 4,
  1823. .base_baud = 921600,
  1824. .uart_offset = 0x400,
  1825. .reg_shift = 7,
  1826. },
  1827. [pbn_exsys_4055] = {
  1828. .flags = FL_BASE2,
  1829. .num_ports = 4,
  1830. .base_baud = 115200,
  1831. .uart_offset = 8,
  1832. },
  1833. /* I think this entry is broken - the first_offset looks wrong --rmk */
  1834. [pbn_plx_romulus] = {
  1835. .flags = FL_BASE2,
  1836. .num_ports = 4,
  1837. .base_baud = 921600,
  1838. .uart_offset = 8 << 2,
  1839. .reg_shift = 2,
  1840. .first_offset = 0x03,
  1841. },
  1842. /*
  1843. * This board uses the size of PCI Base region 0 to
  1844. * signal now many ports are available
  1845. */
  1846. [pbn_oxsemi] = {
  1847. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  1848. .num_ports = 32,
  1849. .base_baud = 115200,
  1850. .uart_offset = 8,
  1851. },
  1852. [pbn_oxsemi_1_4000000] = {
  1853. .flags = FL_BASE0,
  1854. .num_ports = 1,
  1855. .base_baud = 4000000,
  1856. .uart_offset = 0x200,
  1857. .first_offset = 0x1000,
  1858. },
  1859. [pbn_oxsemi_2_4000000] = {
  1860. .flags = FL_BASE0,
  1861. .num_ports = 2,
  1862. .base_baud = 4000000,
  1863. .uart_offset = 0x200,
  1864. .first_offset = 0x1000,
  1865. },
  1866. [pbn_oxsemi_4_4000000] = {
  1867. .flags = FL_BASE0,
  1868. .num_ports = 4,
  1869. .base_baud = 4000000,
  1870. .uart_offset = 0x200,
  1871. .first_offset = 0x1000,
  1872. },
  1873. [pbn_oxsemi_8_4000000] = {
  1874. .flags = FL_BASE0,
  1875. .num_ports = 8,
  1876. .base_baud = 4000000,
  1877. .uart_offset = 0x200,
  1878. .first_offset = 0x1000,
  1879. },
  1880. /*
  1881. * EKF addition for i960 Boards form EKF with serial port.
  1882. * Max 256 ports.
  1883. */
  1884. [pbn_intel_i960] = {
  1885. .flags = FL_BASE0,
  1886. .num_ports = 32,
  1887. .base_baud = 921600,
  1888. .uart_offset = 8 << 2,
  1889. .reg_shift = 2,
  1890. .first_offset = 0x10000,
  1891. },
  1892. [pbn_sgi_ioc3] = {
  1893. .flags = FL_BASE0|FL_NOIRQ,
  1894. .num_ports = 1,
  1895. .base_baud = 458333,
  1896. .uart_offset = 8,
  1897. .reg_shift = 0,
  1898. .first_offset = 0x20178,
  1899. },
  1900. /*
  1901. * Computone - uses IOMEM.
  1902. */
  1903. [pbn_computone_4] = {
  1904. .flags = FL_BASE0,
  1905. .num_ports = 4,
  1906. .base_baud = 921600,
  1907. .uart_offset = 0x40,
  1908. .reg_shift = 2,
  1909. .first_offset = 0x200,
  1910. },
  1911. [pbn_computone_6] = {
  1912. .flags = FL_BASE0,
  1913. .num_ports = 6,
  1914. .base_baud = 921600,
  1915. .uart_offset = 0x40,
  1916. .reg_shift = 2,
  1917. .first_offset = 0x200,
  1918. },
  1919. [pbn_computone_8] = {
  1920. .flags = FL_BASE0,
  1921. .num_ports = 8,
  1922. .base_baud = 921600,
  1923. .uart_offset = 0x40,
  1924. .reg_shift = 2,
  1925. .first_offset = 0x200,
  1926. },
  1927. [pbn_sbsxrsio] = {
  1928. .flags = FL_BASE0,
  1929. .num_ports = 8,
  1930. .base_baud = 460800,
  1931. .uart_offset = 256,
  1932. .reg_shift = 4,
  1933. },
  1934. /*
  1935. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  1936. * Only basic 16550A support.
  1937. * XR17C15[24] are not tested, but they should work.
  1938. */
  1939. [pbn_exar_XR17C152] = {
  1940. .flags = FL_BASE0,
  1941. .num_ports = 2,
  1942. .base_baud = 921600,
  1943. .uart_offset = 0x200,
  1944. },
  1945. [pbn_exar_XR17C154] = {
  1946. .flags = FL_BASE0,
  1947. .num_ports = 4,
  1948. .base_baud = 921600,
  1949. .uart_offset = 0x200,
  1950. },
  1951. [pbn_exar_XR17C158] = {
  1952. .flags = FL_BASE0,
  1953. .num_ports = 8,
  1954. .base_baud = 921600,
  1955. .uart_offset = 0x200,
  1956. },
  1957. [pbn_exar_ibm_saturn] = {
  1958. .flags = FL_BASE0,
  1959. .num_ports = 1,
  1960. .base_baud = 921600,
  1961. .uart_offset = 0x200,
  1962. },
  1963. /*
  1964. * PA Semi PWRficient PA6T-1682M on-chip UART
  1965. */
  1966. [pbn_pasemi_1682M] = {
  1967. .flags = FL_BASE0,
  1968. .num_ports = 1,
  1969. .base_baud = 8333333,
  1970. },
  1971. /*
  1972. * National Instruments 843x
  1973. */
  1974. [pbn_ni8430_16] = {
  1975. .flags = FL_BASE0,
  1976. .num_ports = 16,
  1977. .base_baud = 3686400,
  1978. .uart_offset = 0x10,
  1979. .first_offset = 0x800,
  1980. },
  1981. [pbn_ni8430_8] = {
  1982. .flags = FL_BASE0,
  1983. .num_ports = 8,
  1984. .base_baud = 3686400,
  1985. .uart_offset = 0x10,
  1986. .first_offset = 0x800,
  1987. },
  1988. [pbn_ni8430_4] = {
  1989. .flags = FL_BASE0,
  1990. .num_ports = 4,
  1991. .base_baud = 3686400,
  1992. .uart_offset = 0x10,
  1993. .first_offset = 0x800,
  1994. },
  1995. [pbn_ni8430_2] = {
  1996. .flags = FL_BASE0,
  1997. .num_ports = 2,
  1998. .base_baud = 3686400,
  1999. .uart_offset = 0x10,
  2000. .first_offset = 0x800,
  2001. },
  2002. /*
  2003. * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
  2004. */
  2005. [pbn_ADDIDATA_PCIe_1_3906250] = {
  2006. .flags = FL_BASE0,
  2007. .num_ports = 1,
  2008. .base_baud = 3906250,
  2009. .uart_offset = 0x200,
  2010. .first_offset = 0x1000,
  2011. },
  2012. [pbn_ADDIDATA_PCIe_2_3906250] = {
  2013. .flags = FL_BASE0,
  2014. .num_ports = 2,
  2015. .base_baud = 3906250,
  2016. .uart_offset = 0x200,
  2017. .first_offset = 0x1000,
  2018. },
  2019. [pbn_ADDIDATA_PCIe_4_3906250] = {
  2020. .flags = FL_BASE0,
  2021. .num_ports = 4,
  2022. .base_baud = 3906250,
  2023. .uart_offset = 0x200,
  2024. .first_offset = 0x1000,
  2025. },
  2026. [pbn_ADDIDATA_PCIe_8_3906250] = {
  2027. .flags = FL_BASE0,
  2028. .num_ports = 8,
  2029. .base_baud = 3906250,
  2030. .uart_offset = 0x200,
  2031. .first_offset = 0x1000,
  2032. },
  2033. };
  2034. static const struct pci_device_id softmodem_blacklist[] = {
  2035. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  2036. };
  2037. /*
  2038. * Given a complete unknown PCI device, try to use some heuristics to
  2039. * guess what the configuration might be, based on the pitiful PCI
  2040. * serial specs. Returns 0 on success, 1 on failure.
  2041. */
  2042. static int __devinit
  2043. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  2044. {
  2045. const struct pci_device_id *blacklist;
  2046. int num_iomem, num_port, first_port = -1, i;
  2047. /*
  2048. * If it is not a communications device or the programming
  2049. * interface is greater than 6, give up.
  2050. *
  2051. * (Should we try to make guesses for multiport serial devices
  2052. * later?)
  2053. */
  2054. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  2055. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  2056. (dev->class & 0xff) > 6)
  2057. return -ENODEV;
  2058. /*
  2059. * Do not access blacklisted devices that are known not to
  2060. * feature serial ports.
  2061. */
  2062. for (blacklist = softmodem_blacklist;
  2063. blacklist < softmodem_blacklist + ARRAY_SIZE(softmodem_blacklist);
  2064. blacklist++) {
  2065. if (dev->vendor == blacklist->vendor &&
  2066. dev->device == blacklist->device)
  2067. return -ENODEV;
  2068. }
  2069. num_iomem = num_port = 0;
  2070. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2071. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  2072. num_port++;
  2073. if (first_port == -1)
  2074. first_port = i;
  2075. }
  2076. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  2077. num_iomem++;
  2078. }
  2079. /*
  2080. * If there is 1 or 0 iomem regions, and exactly one port,
  2081. * use it. We guess the number of ports based on the IO
  2082. * region size.
  2083. */
  2084. if (num_iomem <= 1 && num_port == 1) {
  2085. board->flags = first_port;
  2086. board->num_ports = pci_resource_len(dev, first_port) / 8;
  2087. return 0;
  2088. }
  2089. /*
  2090. * Now guess if we've got a board which indexes by BARs.
  2091. * Each IO BAR should be 8 bytes, and they should follow
  2092. * consecutively.
  2093. */
  2094. first_port = -1;
  2095. num_port = 0;
  2096. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2097. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  2098. pci_resource_len(dev, i) == 8 &&
  2099. (first_port == -1 || (first_port + num_port) == i)) {
  2100. num_port++;
  2101. if (first_port == -1)
  2102. first_port = i;
  2103. }
  2104. }
  2105. if (num_port > 1) {
  2106. board->flags = first_port | FL_BASE_BARS;
  2107. board->num_ports = num_port;
  2108. return 0;
  2109. }
  2110. return -ENODEV;
  2111. }
  2112. static inline int
  2113. serial_pci_matches(const struct pciserial_board *board,
  2114. const struct pciserial_board *guessed)
  2115. {
  2116. return
  2117. board->num_ports == guessed->num_ports &&
  2118. board->base_baud == guessed->base_baud &&
  2119. board->uart_offset == guessed->uart_offset &&
  2120. board->reg_shift == guessed->reg_shift &&
  2121. board->first_offset == guessed->first_offset;
  2122. }
  2123. struct serial_private *
  2124. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  2125. {
  2126. struct uart_port serial_port;
  2127. struct serial_private *priv;
  2128. struct pci_serial_quirk *quirk;
  2129. int rc, nr_ports, i;
  2130. nr_ports = board->num_ports;
  2131. /*
  2132. * Find an init and setup quirks.
  2133. */
  2134. quirk = find_quirk(dev);
  2135. /*
  2136. * Run the new-style initialization function.
  2137. * The initialization function returns:
  2138. * <0 - error
  2139. * 0 - use board->num_ports
  2140. * >0 - number of ports
  2141. */
  2142. if (quirk->init) {
  2143. rc = quirk->init(dev);
  2144. if (rc < 0) {
  2145. priv = ERR_PTR(rc);
  2146. goto err_out;
  2147. }
  2148. if (rc)
  2149. nr_ports = rc;
  2150. }
  2151. priv = kzalloc(sizeof(struct serial_private) +
  2152. sizeof(unsigned int) * nr_ports,
  2153. GFP_KERNEL);
  2154. if (!priv) {
  2155. priv = ERR_PTR(-ENOMEM);
  2156. goto err_deinit;
  2157. }
  2158. priv->dev = dev;
  2159. priv->quirk = quirk;
  2160. memset(&serial_port, 0, sizeof(struct uart_port));
  2161. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  2162. serial_port.uartclk = board->base_baud * 16;
  2163. serial_port.irq = get_pci_irq(dev, board);
  2164. serial_port.dev = &dev->dev;
  2165. for (i = 0; i < nr_ports; i++) {
  2166. if (quirk->setup(priv, board, &serial_port, i))
  2167. break;
  2168. #ifdef SERIAL_DEBUG_PCI
  2169. printk(KERN_DEBUG "Setup PCI port: port %lx, irq %d, type %d\n",
  2170. serial_port.iobase, serial_port.irq, serial_port.iotype);
  2171. #endif
  2172. priv->line[i] = serial8250_register_port(&serial_port);
  2173. if (priv->line[i] < 0) {
  2174. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  2175. break;
  2176. }
  2177. }
  2178. priv->nr = i;
  2179. return priv;
  2180. err_deinit:
  2181. if (quirk->exit)
  2182. quirk->exit(dev);
  2183. err_out:
  2184. return priv;
  2185. }
  2186. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  2187. void pciserial_remove_ports(struct serial_private *priv)
  2188. {
  2189. struct pci_serial_quirk *quirk;
  2190. int i;
  2191. for (i = 0; i < priv->nr; i++)
  2192. serial8250_unregister_port(priv->line[i]);
  2193. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2194. if (priv->remapped_bar[i])
  2195. iounmap(priv->remapped_bar[i]);
  2196. priv->remapped_bar[i] = NULL;
  2197. }
  2198. /*
  2199. * Find the exit quirks.
  2200. */
  2201. quirk = find_quirk(priv->dev);
  2202. if (quirk->exit)
  2203. quirk->exit(priv->dev);
  2204. kfree(priv);
  2205. }
  2206. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  2207. void pciserial_suspend_ports(struct serial_private *priv)
  2208. {
  2209. int i;
  2210. for (i = 0; i < priv->nr; i++)
  2211. if (priv->line[i] >= 0)
  2212. serial8250_suspend_port(priv->line[i]);
  2213. }
  2214. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  2215. void pciserial_resume_ports(struct serial_private *priv)
  2216. {
  2217. int i;
  2218. /*
  2219. * Ensure that the board is correctly configured.
  2220. */
  2221. if (priv->quirk->init)
  2222. priv->quirk->init(priv->dev);
  2223. for (i = 0; i < priv->nr; i++)
  2224. if (priv->line[i] >= 0)
  2225. serial8250_resume_port(priv->line[i]);
  2226. }
  2227. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  2228. /*
  2229. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  2230. * to the arrangement of serial ports on a PCI card.
  2231. */
  2232. static int __devinit
  2233. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  2234. {
  2235. struct serial_private *priv;
  2236. const struct pciserial_board *board;
  2237. struct pciserial_board tmp;
  2238. int rc;
  2239. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  2240. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  2241. ent->driver_data);
  2242. return -EINVAL;
  2243. }
  2244. board = &pci_boards[ent->driver_data];
  2245. rc = pci_enable_device(dev);
  2246. if (rc)
  2247. return rc;
  2248. if (ent->driver_data == pbn_default) {
  2249. /*
  2250. * Use a copy of the pci_board entry for this;
  2251. * avoid changing entries in the table.
  2252. */
  2253. memcpy(&tmp, board, sizeof(struct pciserial_board));
  2254. board = &tmp;
  2255. /*
  2256. * We matched one of our class entries. Try to
  2257. * determine the parameters of this board.
  2258. */
  2259. rc = serial_pci_guess_board(dev, &tmp);
  2260. if (rc)
  2261. goto disable;
  2262. } else {
  2263. /*
  2264. * We matched an explicit entry. If we are able to
  2265. * detect this boards settings with our heuristic,
  2266. * then we no longer need this entry.
  2267. */
  2268. memcpy(&tmp, &pci_boards[pbn_default],
  2269. sizeof(struct pciserial_board));
  2270. rc = serial_pci_guess_board(dev, &tmp);
  2271. if (rc == 0 && serial_pci_matches(board, &tmp))
  2272. moan_device("Redundant entry in serial pci_table.",
  2273. dev);
  2274. }
  2275. priv = pciserial_init_ports(dev, board);
  2276. if (!IS_ERR(priv)) {
  2277. pci_set_drvdata(dev, priv);
  2278. return 0;
  2279. }
  2280. rc = PTR_ERR(priv);
  2281. disable:
  2282. pci_disable_device(dev);
  2283. return rc;
  2284. }
  2285. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  2286. {
  2287. struct serial_private *priv = pci_get_drvdata(dev);
  2288. pci_set_drvdata(dev, NULL);
  2289. pciserial_remove_ports(priv);
  2290. pci_disable_device(dev);
  2291. }
  2292. #ifdef CONFIG_PM
  2293. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  2294. {
  2295. struct serial_private *priv = pci_get_drvdata(dev);
  2296. if (priv)
  2297. pciserial_suspend_ports(priv);
  2298. pci_save_state(dev);
  2299. pci_set_power_state(dev, pci_choose_state(dev, state));
  2300. return 0;
  2301. }
  2302. static int pciserial_resume_one(struct pci_dev *dev)
  2303. {
  2304. int err;
  2305. struct serial_private *priv = pci_get_drvdata(dev);
  2306. pci_set_power_state(dev, PCI_D0);
  2307. pci_restore_state(dev);
  2308. if (priv) {
  2309. /*
  2310. * The device may have been disabled. Re-enable it.
  2311. */
  2312. err = pci_enable_device(dev);
  2313. /* FIXME: We cannot simply error out here */
  2314. if (err)
  2315. printk(KERN_ERR "pciserial: Unable to re-enable ports, trying to continue.\n");
  2316. pciserial_resume_ports(priv);
  2317. }
  2318. return 0;
  2319. }
  2320. #endif
  2321. static struct pci_device_id serial_pci_tbl[] = {
  2322. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  2323. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  2324. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  2325. pbn_b2_8_921600 },
  2326. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2327. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2328. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2329. pbn_b1_8_1382400 },
  2330. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2331. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2332. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2333. pbn_b1_4_1382400 },
  2334. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2335. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2336. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2337. pbn_b1_2_1382400 },
  2338. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2339. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2340. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2341. pbn_b1_8_1382400 },
  2342. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2343. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2344. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2345. pbn_b1_4_1382400 },
  2346. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2347. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2348. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2349. pbn_b1_2_1382400 },
  2350. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2351. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2352. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  2353. pbn_b1_8_921600 },
  2354. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2355. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2356. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  2357. pbn_b1_8_921600 },
  2358. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2359. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2360. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  2361. pbn_b1_4_921600 },
  2362. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2363. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2364. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  2365. pbn_b1_4_921600 },
  2366. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2367. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2368. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  2369. pbn_b1_2_921600 },
  2370. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2371. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2372. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  2373. pbn_b1_8_921600 },
  2374. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2375. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2376. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  2377. pbn_b1_8_921600 },
  2378. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2379. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2380. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  2381. pbn_b1_4_921600 },
  2382. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2383. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2384. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  2385. pbn_b1_2_1250000 },
  2386. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2387. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2388. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  2389. pbn_b0_2_1843200 },
  2390. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2391. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2392. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  2393. pbn_b0_4_1843200 },
  2394. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2395. PCI_VENDOR_ID_AFAVLAB,
  2396. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  2397. pbn_b0_4_1152000 },
  2398. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2399. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2400. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  2401. pbn_b0_2_1843200_200 },
  2402. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2403. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2404. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  2405. pbn_b0_4_1843200_200 },
  2406. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2407. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2408. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  2409. pbn_b0_8_1843200_200 },
  2410. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2411. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2412. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  2413. pbn_b0_2_1843200_200 },
  2414. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2415. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2416. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  2417. pbn_b0_4_1843200_200 },
  2418. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2419. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2420. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  2421. pbn_b0_8_1843200_200 },
  2422. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2423. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2424. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  2425. pbn_b0_2_1843200_200 },
  2426. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2427. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2428. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  2429. pbn_b0_4_1843200_200 },
  2430. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2431. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2432. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  2433. pbn_b0_8_1843200_200 },
  2434. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2435. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2436. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  2437. pbn_b0_2_1843200_200 },
  2438. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2439. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2440. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  2441. pbn_b0_4_1843200_200 },
  2442. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2443. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2444. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  2445. pbn_b0_8_1843200_200 },
  2446. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2447. PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
  2448. 0, 0, pbn_exar_ibm_saturn },
  2449. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  2450. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2451. pbn_b2_bt_1_115200 },
  2452. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  2453. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2454. pbn_b2_bt_2_115200 },
  2455. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  2456. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2457. pbn_b2_bt_4_115200 },
  2458. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  2459. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2460. pbn_b2_bt_2_115200 },
  2461. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  2462. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2463. pbn_b2_bt_4_115200 },
  2464. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  2465. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2466. pbn_b2_8_115200 },
  2467. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  2468. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2469. pbn_b2_8_460800 },
  2470. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  2471. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2472. pbn_b2_8_115200 },
  2473. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  2474. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2475. pbn_b2_bt_2_115200 },
  2476. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  2477. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2478. pbn_b2_bt_2_921600 },
  2479. /*
  2480. * VScom SPCOM800, from sl@s.pl
  2481. */
  2482. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  2483. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2484. pbn_b2_8_921600 },
  2485. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  2486. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2487. pbn_b2_4_921600 },
  2488. /* Unknown card - subdevice 0x1584 */
  2489. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2490. PCI_VENDOR_ID_PLX,
  2491. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  2492. pbn_b0_4_115200 },
  2493. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2494. PCI_SUBVENDOR_ID_KEYSPAN,
  2495. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  2496. pbn_panacom },
  2497. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  2498. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2499. pbn_panacom4 },
  2500. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  2501. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2502. pbn_panacom2 },
  2503. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2504. PCI_VENDOR_ID_ESDGMBH,
  2505. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  2506. pbn_b2_4_115200 },
  2507. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2508. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2509. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  2510. pbn_b2_4_460800 },
  2511. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2512. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2513. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  2514. pbn_b2_8_460800 },
  2515. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2516. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2517. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  2518. pbn_b2_16_460800 },
  2519. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2520. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2521. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  2522. pbn_b2_16_460800 },
  2523. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2524. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2525. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  2526. pbn_b2_4_460800 },
  2527. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2528. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2529. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  2530. pbn_b2_8_460800 },
  2531. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2532. PCI_SUBVENDOR_ID_EXSYS,
  2533. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  2534. pbn_exsys_4055 },
  2535. /*
  2536. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  2537. * (Exoray@isys.ca)
  2538. */
  2539. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  2540. 0x10b5, 0x106a, 0, 0,
  2541. pbn_plx_romulus },
  2542. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  2543. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2544. pbn_b1_4_115200 },
  2545. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  2546. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2547. pbn_b1_2_115200 },
  2548. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  2549. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2550. pbn_b1_8_115200 },
  2551. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  2552. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2553. pbn_b1_8_115200 },
  2554. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2555. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  2556. 0, 0,
  2557. pbn_b0_4_921600 },
  2558. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2559. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  2560. 0, 0,
  2561. pbn_b0_4_1152000 },
  2562. /*
  2563. * The below card is a little controversial since it is the
  2564. * subject of a PCI vendor/device ID clash. (See
  2565. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  2566. * For now just used the hex ID 0x950a.
  2567. */
  2568. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2569. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_SERIAL, 0, 0,
  2570. pbn_b0_2_115200 },
  2571. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2572. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2573. pbn_b0_2_1130000 },
  2574. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
  2575. PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
  2576. pbn_b0_1_921600 },
  2577. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2578. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2579. pbn_b0_4_115200 },
  2580. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  2581. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2582. pbn_b0_bt_2_921600 },
  2583. /*
  2584. * Oxford Semiconductor Inc. Tornado PCI express device range.
  2585. */
  2586. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  2587. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2588. pbn_b0_1_4000000 },
  2589. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  2590. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2591. pbn_b0_1_4000000 },
  2592. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  2593. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2594. pbn_oxsemi_1_4000000 },
  2595. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  2596. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2597. pbn_oxsemi_1_4000000 },
  2598. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  2599. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2600. pbn_b0_1_4000000 },
  2601. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  2602. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2603. pbn_b0_1_4000000 },
  2604. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  2605. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2606. pbn_oxsemi_1_4000000 },
  2607. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  2608. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2609. pbn_oxsemi_1_4000000 },
  2610. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  2611. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2612. pbn_b0_1_4000000 },
  2613. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  2614. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2615. pbn_b0_1_4000000 },
  2616. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  2617. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2618. pbn_b0_1_4000000 },
  2619. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  2620. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2621. pbn_b0_1_4000000 },
  2622. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  2623. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2624. pbn_oxsemi_2_4000000 },
  2625. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  2626. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2627. pbn_oxsemi_2_4000000 },
  2628. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  2629. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2630. pbn_oxsemi_4_4000000 },
  2631. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  2632. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2633. pbn_oxsemi_4_4000000 },
  2634. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  2635. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2636. pbn_oxsemi_8_4000000 },
  2637. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  2638. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2639. pbn_oxsemi_8_4000000 },
  2640. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  2641. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2642. pbn_oxsemi_1_4000000 },
  2643. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  2644. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2645. pbn_oxsemi_1_4000000 },
  2646. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  2647. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2648. pbn_oxsemi_1_4000000 },
  2649. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  2650. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2651. pbn_oxsemi_1_4000000 },
  2652. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  2653. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2654. pbn_oxsemi_1_4000000 },
  2655. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  2656. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2657. pbn_oxsemi_1_4000000 },
  2658. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  2659. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2660. pbn_oxsemi_1_4000000 },
  2661. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  2662. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2663. pbn_oxsemi_1_4000000 },
  2664. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  2665. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2666. pbn_oxsemi_1_4000000 },
  2667. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  2668. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2669. pbn_oxsemi_1_4000000 },
  2670. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  2671. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2672. pbn_oxsemi_1_4000000 },
  2673. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  2674. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2675. pbn_oxsemi_1_4000000 },
  2676. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  2677. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2678. pbn_oxsemi_1_4000000 },
  2679. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  2680. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2681. pbn_oxsemi_1_4000000 },
  2682. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  2683. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2684. pbn_oxsemi_1_4000000 },
  2685. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  2686. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2687. pbn_oxsemi_1_4000000 },
  2688. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  2689. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2690. pbn_oxsemi_1_4000000 },
  2691. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  2692. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2693. pbn_oxsemi_1_4000000 },
  2694. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  2695. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2696. pbn_oxsemi_1_4000000 },
  2697. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  2698. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2699. pbn_oxsemi_1_4000000 },
  2700. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  2701. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2702. pbn_oxsemi_1_4000000 },
  2703. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  2704. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2705. pbn_oxsemi_1_4000000 },
  2706. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  2707. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2708. pbn_oxsemi_1_4000000 },
  2709. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  2710. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2711. pbn_oxsemi_1_4000000 },
  2712. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  2713. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2714. pbn_oxsemi_1_4000000 },
  2715. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  2716. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2717. pbn_oxsemi_1_4000000 },
  2718. /*
  2719. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  2720. */
  2721. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  2722. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  2723. pbn_oxsemi_1_4000000 },
  2724. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  2725. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  2726. pbn_oxsemi_2_4000000 },
  2727. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  2728. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  2729. pbn_oxsemi_4_4000000 },
  2730. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  2731. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  2732. pbn_oxsemi_8_4000000 },
  2733. /*
  2734. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  2735. * from skokodyn@yahoo.com
  2736. */
  2737. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2738. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  2739. pbn_sbsxrsio },
  2740. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2741. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  2742. pbn_sbsxrsio },
  2743. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2744. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  2745. pbn_sbsxrsio },
  2746. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2747. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  2748. pbn_sbsxrsio },
  2749. /*
  2750. * Digitan DS560-558, from jimd@esoft.com
  2751. */
  2752. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  2753. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2754. pbn_b1_1_115200 },
  2755. /*
  2756. * Titan Electronic cards
  2757. * The 400L and 800L have a custom setup quirk.
  2758. */
  2759. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  2760. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2761. pbn_b0_1_921600 },
  2762. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  2763. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2764. pbn_b0_2_921600 },
  2765. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  2766. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2767. pbn_b0_4_921600 },
  2768. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  2769. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2770. pbn_b0_4_921600 },
  2771. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  2772. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2773. pbn_b1_1_921600 },
  2774. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  2775. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2776. pbn_b1_bt_2_921600 },
  2777. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  2778. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2779. pbn_b0_bt_4_921600 },
  2780. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  2781. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2782. pbn_b0_bt_8_921600 },
  2783. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  2784. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2785. pbn_b2_1_460800 },
  2786. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  2787. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2788. pbn_b2_1_460800 },
  2789. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  2790. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2791. pbn_b2_1_460800 },
  2792. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  2793. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2794. pbn_b2_bt_2_921600 },
  2795. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  2796. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2797. pbn_b2_bt_2_921600 },
  2798. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  2799. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2800. pbn_b2_bt_2_921600 },
  2801. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  2802. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2803. pbn_b2_bt_4_921600 },
  2804. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  2805. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2806. pbn_b2_bt_4_921600 },
  2807. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  2808. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2809. pbn_b2_bt_4_921600 },
  2810. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  2811. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2812. pbn_b0_1_921600 },
  2813. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  2814. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2815. pbn_b0_1_921600 },
  2816. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  2817. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2818. pbn_b0_1_921600 },
  2819. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  2820. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2821. pbn_b0_bt_2_921600 },
  2822. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  2823. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2824. pbn_b0_bt_2_921600 },
  2825. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  2826. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2827. pbn_b0_bt_2_921600 },
  2828. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  2829. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2830. pbn_b0_bt_4_921600 },
  2831. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  2832. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2833. pbn_b0_bt_4_921600 },
  2834. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  2835. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2836. pbn_b0_bt_4_921600 },
  2837. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  2838. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2839. pbn_b0_bt_8_921600 },
  2840. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  2841. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2842. pbn_b0_bt_8_921600 },
  2843. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  2844. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2845. pbn_b0_bt_8_921600 },
  2846. /*
  2847. * Computone devices submitted by Doug McNash dmcnash@computone.com
  2848. */
  2849. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2850. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  2851. 0, 0, pbn_computone_4 },
  2852. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2853. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  2854. 0, 0, pbn_computone_8 },
  2855. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2856. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  2857. 0, 0, pbn_computone_6 },
  2858. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  2859. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2860. pbn_oxsemi },
  2861. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  2862. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  2863. pbn_b0_bt_1_921600 },
  2864. /*
  2865. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  2866. */
  2867. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  2868. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2869. pbn_b0_bt_8_115200 },
  2870. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  2871. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2872. pbn_b0_bt_8_115200 },
  2873. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  2874. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2875. pbn_b0_bt_2_115200 },
  2876. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  2877. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2878. pbn_b0_bt_2_115200 },
  2879. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  2880. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2881. pbn_b0_bt_2_115200 },
  2882. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
  2883. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2884. pbn_b0_bt_2_115200 },
  2885. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
  2886. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2887. pbn_b0_bt_2_115200 },
  2888. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  2889. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2890. pbn_b0_bt_4_460800 },
  2891. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  2892. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2893. pbn_b0_bt_4_460800 },
  2894. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  2895. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2896. pbn_b0_bt_2_460800 },
  2897. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  2898. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2899. pbn_b0_bt_2_460800 },
  2900. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  2901. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2902. pbn_b0_bt_2_460800 },
  2903. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  2904. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2905. pbn_b0_bt_1_115200 },
  2906. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  2907. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2908. pbn_b0_bt_1_460800 },
  2909. /*
  2910. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  2911. * Cards are identified by their subsystem vendor IDs, which
  2912. * (in hex) match the model number.
  2913. *
  2914. * Note that JC140x are RS422/485 cards which require ox950
  2915. * ACR = 0x10, and as such are not currently fully supported.
  2916. */
  2917. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2918. 0x1204, 0x0004, 0, 0,
  2919. pbn_b0_4_921600 },
  2920. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2921. 0x1208, 0x0004, 0, 0,
  2922. pbn_b0_4_921600 },
  2923. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2924. 0x1402, 0x0002, 0, 0,
  2925. pbn_b0_2_921600 }, */
  2926. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2927. 0x1404, 0x0004, 0, 0,
  2928. pbn_b0_4_921600 }, */
  2929. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  2930. 0x1208, 0x0004, 0, 0,
  2931. pbn_b0_4_921600 },
  2932. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  2933. 0x1204, 0x0004, 0, 0,
  2934. pbn_b0_4_921600 },
  2935. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  2936. 0x1208, 0x0004, 0, 0,
  2937. pbn_b0_4_921600 },
  2938. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
  2939. 0x1208, 0x0004, 0, 0,
  2940. pbn_b0_4_921600 },
  2941. /*
  2942. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  2943. */
  2944. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  2945. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2946. pbn_b1_1_1382400 },
  2947. /*
  2948. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  2949. */
  2950. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  2951. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2952. pbn_b1_1_1382400 },
  2953. /*
  2954. * RAStel 2 port modem, gerg@moreton.com.au
  2955. */
  2956. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  2957. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2958. pbn_b2_bt_2_115200 },
  2959. /*
  2960. * EKF addition for i960 Boards form EKF with serial port
  2961. */
  2962. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  2963. 0xE4BF, PCI_ANY_ID, 0, 0,
  2964. pbn_intel_i960 },
  2965. /*
  2966. * Xircom Cardbus/Ethernet combos
  2967. */
  2968. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  2969. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2970. pbn_b0_1_115200 },
  2971. /*
  2972. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  2973. */
  2974. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  2975. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2976. pbn_b0_1_115200 },
  2977. /*
  2978. * Untested PCI modems, sent in from various folks...
  2979. */
  2980. /*
  2981. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  2982. */
  2983. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  2984. 0x1048, 0x1500, 0, 0,
  2985. pbn_b1_1_115200 },
  2986. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  2987. 0xFF00, 0, 0, 0,
  2988. pbn_sgi_ioc3 },
  2989. /*
  2990. * HP Diva card
  2991. */
  2992. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2993. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  2994. pbn_b1_1_115200 },
  2995. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2996. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2997. pbn_b0_5_115200 },
  2998. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  2999. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3000. pbn_b2_1_115200 },
  3001. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  3002. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3003. pbn_b3_2_115200 },
  3004. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  3005. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3006. pbn_b3_4_115200 },
  3007. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  3008. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3009. pbn_b3_8_115200 },
  3010. /*
  3011. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  3012. */
  3013. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3014. PCI_ANY_ID, PCI_ANY_ID,
  3015. 0,
  3016. 0, pbn_exar_XR17C152 },
  3017. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3018. PCI_ANY_ID, PCI_ANY_ID,
  3019. 0,
  3020. 0, pbn_exar_XR17C154 },
  3021. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3022. PCI_ANY_ID, PCI_ANY_ID,
  3023. 0,
  3024. 0, pbn_exar_XR17C158 },
  3025. /*
  3026. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  3027. */
  3028. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  3029. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3030. pbn_b0_1_115200 },
  3031. /*
  3032. * ITE
  3033. */
  3034. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  3035. PCI_ANY_ID, PCI_ANY_ID,
  3036. 0, 0,
  3037. pbn_b1_bt_1_115200 },
  3038. /*
  3039. * IntaShield IS-200
  3040. */
  3041. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  3042. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  3043. pbn_b2_2_115200 },
  3044. /*
  3045. * IntaShield IS-400
  3046. */
  3047. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  3048. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  3049. pbn_b2_4_115200 },
  3050. /*
  3051. * Perle PCI-RAS cards
  3052. */
  3053. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3054. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  3055. 0, 0, pbn_b2_4_921600 },
  3056. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3057. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  3058. 0, 0, pbn_b2_8_921600 },
  3059. /*
  3060. * Mainpine series cards: Fairly standard layout but fools
  3061. * parts of the autodetect in some cases and uses otherwise
  3062. * unmatched communications subclasses in the PCI Express case
  3063. */
  3064. { /* RockForceDUO */
  3065. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3066. PCI_VENDOR_ID_MAINPINE, 0x0200,
  3067. 0, 0, pbn_b0_2_115200 },
  3068. { /* RockForceQUATRO */
  3069. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3070. PCI_VENDOR_ID_MAINPINE, 0x0300,
  3071. 0, 0, pbn_b0_4_115200 },
  3072. { /* RockForceDUO+ */
  3073. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3074. PCI_VENDOR_ID_MAINPINE, 0x0400,
  3075. 0, 0, pbn_b0_2_115200 },
  3076. { /* RockForceQUATRO+ */
  3077. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3078. PCI_VENDOR_ID_MAINPINE, 0x0500,
  3079. 0, 0, pbn_b0_4_115200 },
  3080. { /* RockForce+ */
  3081. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3082. PCI_VENDOR_ID_MAINPINE, 0x0600,
  3083. 0, 0, pbn_b0_2_115200 },
  3084. { /* RockForce+ */
  3085. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3086. PCI_VENDOR_ID_MAINPINE, 0x0700,
  3087. 0, 0, pbn_b0_4_115200 },
  3088. { /* RockForceOCTO+ */
  3089. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3090. PCI_VENDOR_ID_MAINPINE, 0x0800,
  3091. 0, 0, pbn_b0_8_115200 },
  3092. { /* RockForceDUO+ */
  3093. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3094. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  3095. 0, 0, pbn_b0_2_115200 },
  3096. { /* RockForceQUARTRO+ */
  3097. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3098. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  3099. 0, 0, pbn_b0_4_115200 },
  3100. { /* RockForceOCTO+ */
  3101. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3102. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  3103. 0, 0, pbn_b0_8_115200 },
  3104. { /* RockForceD1 */
  3105. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3106. PCI_VENDOR_ID_MAINPINE, 0x2000,
  3107. 0, 0, pbn_b0_1_115200 },
  3108. { /* RockForceF1 */
  3109. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3110. PCI_VENDOR_ID_MAINPINE, 0x2100,
  3111. 0, 0, pbn_b0_1_115200 },
  3112. { /* RockForceD2 */
  3113. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3114. PCI_VENDOR_ID_MAINPINE, 0x2200,
  3115. 0, 0, pbn_b0_2_115200 },
  3116. { /* RockForceF2 */
  3117. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3118. PCI_VENDOR_ID_MAINPINE, 0x2300,
  3119. 0, 0, pbn_b0_2_115200 },
  3120. { /* RockForceD4 */
  3121. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3122. PCI_VENDOR_ID_MAINPINE, 0x2400,
  3123. 0, 0, pbn_b0_4_115200 },
  3124. { /* RockForceF4 */
  3125. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3126. PCI_VENDOR_ID_MAINPINE, 0x2500,
  3127. 0, 0, pbn_b0_4_115200 },
  3128. { /* RockForceD8 */
  3129. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3130. PCI_VENDOR_ID_MAINPINE, 0x2600,
  3131. 0, 0, pbn_b0_8_115200 },
  3132. { /* RockForceF8 */
  3133. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3134. PCI_VENDOR_ID_MAINPINE, 0x2700,
  3135. 0, 0, pbn_b0_8_115200 },
  3136. { /* IQ Express D1 */
  3137. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3138. PCI_VENDOR_ID_MAINPINE, 0x3000,
  3139. 0, 0, pbn_b0_1_115200 },
  3140. { /* IQ Express F1 */
  3141. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3142. PCI_VENDOR_ID_MAINPINE, 0x3100,
  3143. 0, 0, pbn_b0_1_115200 },
  3144. { /* IQ Express D2 */
  3145. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3146. PCI_VENDOR_ID_MAINPINE, 0x3200,
  3147. 0, 0, pbn_b0_2_115200 },
  3148. { /* IQ Express F2 */
  3149. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3150. PCI_VENDOR_ID_MAINPINE, 0x3300,
  3151. 0, 0, pbn_b0_2_115200 },
  3152. { /* IQ Express D4 */
  3153. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3154. PCI_VENDOR_ID_MAINPINE, 0x3400,
  3155. 0, 0, pbn_b0_4_115200 },
  3156. { /* IQ Express F4 */
  3157. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3158. PCI_VENDOR_ID_MAINPINE, 0x3500,
  3159. 0, 0, pbn_b0_4_115200 },
  3160. { /* IQ Express D8 */
  3161. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3162. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  3163. 0, 0, pbn_b0_8_115200 },
  3164. { /* IQ Express F8 */
  3165. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3166. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  3167. 0, 0, pbn_b0_8_115200 },
  3168. /*
  3169. * PA Semi PA6T-1682M on-chip UART
  3170. */
  3171. { PCI_VENDOR_ID_PASEMI, 0xa004,
  3172. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3173. pbn_pasemi_1682M },
  3174. /*
  3175. * National Instruments
  3176. */
  3177. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  3178. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3179. pbn_b1_16_115200 },
  3180. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  3181. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3182. pbn_b1_8_115200 },
  3183. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  3184. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3185. pbn_b1_bt_4_115200 },
  3186. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  3187. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3188. pbn_b1_bt_2_115200 },
  3189. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  3190. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3191. pbn_b1_bt_4_115200 },
  3192. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  3193. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3194. pbn_b1_bt_2_115200 },
  3195. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  3196. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3197. pbn_b1_16_115200 },
  3198. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  3199. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3200. pbn_b1_8_115200 },
  3201. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  3202. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3203. pbn_b1_bt_4_115200 },
  3204. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  3205. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3206. pbn_b1_bt_2_115200 },
  3207. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  3208. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3209. pbn_b1_bt_4_115200 },
  3210. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  3211. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3212. pbn_b1_bt_2_115200 },
  3213. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  3214. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3215. pbn_ni8430_2 },
  3216. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  3217. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3218. pbn_ni8430_2 },
  3219. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  3220. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3221. pbn_ni8430_4 },
  3222. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  3223. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3224. pbn_ni8430_4 },
  3225. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  3226. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3227. pbn_ni8430_8 },
  3228. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  3229. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3230. pbn_ni8430_8 },
  3231. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  3232. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3233. pbn_ni8430_16 },
  3234. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  3235. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3236. pbn_ni8430_16 },
  3237. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  3238. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3239. pbn_ni8430_2 },
  3240. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  3241. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3242. pbn_ni8430_2 },
  3243. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  3244. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3245. pbn_ni8430_4 },
  3246. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  3247. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3248. pbn_ni8430_4 },
  3249. /*
  3250. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  3251. */
  3252. { PCI_VENDOR_ID_ADDIDATA,
  3253. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  3254. PCI_ANY_ID,
  3255. PCI_ANY_ID,
  3256. 0,
  3257. 0,
  3258. pbn_b0_4_115200 },
  3259. { PCI_VENDOR_ID_ADDIDATA,
  3260. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  3261. PCI_ANY_ID,
  3262. PCI_ANY_ID,
  3263. 0,
  3264. 0,
  3265. pbn_b0_2_115200 },
  3266. { PCI_VENDOR_ID_ADDIDATA,
  3267. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  3268. PCI_ANY_ID,
  3269. PCI_ANY_ID,
  3270. 0,
  3271. 0,
  3272. pbn_b0_1_115200 },
  3273. { PCI_VENDOR_ID_ADDIDATA_OLD,
  3274. PCI_DEVICE_ID_ADDIDATA_APCI7800,
  3275. PCI_ANY_ID,
  3276. PCI_ANY_ID,
  3277. 0,
  3278. 0,
  3279. pbn_b1_8_115200 },
  3280. { PCI_VENDOR_ID_ADDIDATA,
  3281. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  3282. PCI_ANY_ID,
  3283. PCI_ANY_ID,
  3284. 0,
  3285. 0,
  3286. pbn_b0_4_115200 },
  3287. { PCI_VENDOR_ID_ADDIDATA,
  3288. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  3289. PCI_ANY_ID,
  3290. PCI_ANY_ID,
  3291. 0,
  3292. 0,
  3293. pbn_b0_2_115200 },
  3294. { PCI_VENDOR_ID_ADDIDATA,
  3295. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  3296. PCI_ANY_ID,
  3297. PCI_ANY_ID,
  3298. 0,
  3299. 0,
  3300. pbn_b0_1_115200 },
  3301. { PCI_VENDOR_ID_ADDIDATA,
  3302. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  3303. PCI_ANY_ID,
  3304. PCI_ANY_ID,
  3305. 0,
  3306. 0,
  3307. pbn_b0_4_115200 },
  3308. { PCI_VENDOR_ID_ADDIDATA,
  3309. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  3310. PCI_ANY_ID,
  3311. PCI_ANY_ID,
  3312. 0,
  3313. 0,
  3314. pbn_b0_2_115200 },
  3315. { PCI_VENDOR_ID_ADDIDATA,
  3316. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  3317. PCI_ANY_ID,
  3318. PCI_ANY_ID,
  3319. 0,
  3320. 0,
  3321. pbn_b0_1_115200 },
  3322. { PCI_VENDOR_ID_ADDIDATA,
  3323. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  3324. PCI_ANY_ID,
  3325. PCI_ANY_ID,
  3326. 0,
  3327. 0,
  3328. pbn_b0_8_115200 },
  3329. { PCI_VENDOR_ID_ADDIDATA,
  3330. PCI_DEVICE_ID_ADDIDATA_APCIe7500,
  3331. PCI_ANY_ID,
  3332. PCI_ANY_ID,
  3333. 0,
  3334. 0,
  3335. pbn_ADDIDATA_PCIe_4_3906250 },
  3336. { PCI_VENDOR_ID_ADDIDATA,
  3337. PCI_DEVICE_ID_ADDIDATA_APCIe7420,
  3338. PCI_ANY_ID,
  3339. PCI_ANY_ID,
  3340. 0,
  3341. 0,
  3342. pbn_ADDIDATA_PCIe_2_3906250 },
  3343. { PCI_VENDOR_ID_ADDIDATA,
  3344. PCI_DEVICE_ID_ADDIDATA_APCIe7300,
  3345. PCI_ANY_ID,
  3346. PCI_ANY_ID,
  3347. 0,
  3348. 0,
  3349. pbn_ADDIDATA_PCIe_1_3906250 },
  3350. { PCI_VENDOR_ID_ADDIDATA,
  3351. PCI_DEVICE_ID_ADDIDATA_APCIe7800,
  3352. PCI_ANY_ID,
  3353. PCI_ANY_ID,
  3354. 0,
  3355. 0,
  3356. pbn_ADDIDATA_PCIe_8_3906250 },
  3357. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  3358. PCI_VENDOR_ID_IBM, 0x0299,
  3359. 0, 0, pbn_b0_bt_2_115200 },
  3360. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
  3361. 0xA000, 0x1000,
  3362. 0, 0, pbn_b0_1_115200 },
  3363. /*
  3364. * Best Connectivity PCI Multi I/O cards
  3365. */
  3366. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3367. 0xA000, 0x1000,
  3368. 0, 0, pbn_b0_1_115200 },
  3369. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3370. 0xA000, 0x3004,
  3371. 0, 0, pbn_b0_bt_4_115200 },
  3372. /*
  3373. * These entries match devices with class COMMUNICATION_SERIAL,
  3374. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  3375. */
  3376. { PCI_ANY_ID, PCI_ANY_ID,
  3377. PCI_ANY_ID, PCI_ANY_ID,
  3378. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  3379. 0xffff00, pbn_default },
  3380. { PCI_ANY_ID, PCI_ANY_ID,
  3381. PCI_ANY_ID, PCI_ANY_ID,
  3382. PCI_CLASS_COMMUNICATION_MODEM << 8,
  3383. 0xffff00, pbn_default },
  3384. { PCI_ANY_ID, PCI_ANY_ID,
  3385. PCI_ANY_ID, PCI_ANY_ID,
  3386. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  3387. 0xffff00, pbn_default },
  3388. { 0, }
  3389. };
  3390. static struct pci_driver serial_pci_driver = {
  3391. .name = "serial",
  3392. .probe = pciserial_init_one,
  3393. .remove = __devexit_p(pciserial_remove_one),
  3394. #ifdef CONFIG_PM
  3395. .suspend = pciserial_suspend_one,
  3396. .resume = pciserial_resume_one,
  3397. #endif
  3398. .id_table = serial_pci_tbl,
  3399. };
  3400. static int __init serial8250_pci_init(void)
  3401. {
  3402. return pci_register_driver(&serial_pci_driver);
  3403. }
  3404. static void __exit serial8250_pci_exit(void)
  3405. {
  3406. pci_unregister_driver(&serial_pci_driver);
  3407. }
  3408. module_init(serial8250_pci_init);
  3409. module_exit(serial8250_pci_exit);
  3410. MODULE_LICENSE("GPL");
  3411. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  3412. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);