quirks.c 96 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/delay.h>
  22. #include <linux/acpi.h>
  23. #include <linux/kallsyms.h>
  24. #include <linux/dmi.h>
  25. #include <linux/pci-aspm.h>
  26. #include <linux/ioport.h>
  27. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  28. #include "pci.h"
  29. /*
  30. * This quirk function disables memory decoding and releases memory resources
  31. * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
  32. * It also rounds up size to specified alignment.
  33. * Later on, the kernel will assign page-aligned memory resource back
  34. * to the device.
  35. */
  36. static void __devinit quirk_resource_alignment(struct pci_dev *dev)
  37. {
  38. int i;
  39. struct resource *r;
  40. resource_size_t align, size;
  41. u16 command;
  42. if (!pci_is_reassigndev(dev))
  43. return;
  44. if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
  45. (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
  46. dev_warn(&dev->dev,
  47. "Can't reassign resources to host bridge.\n");
  48. return;
  49. }
  50. dev_info(&dev->dev,
  51. "Disabling memory decoding and releasing memory resources.\n");
  52. pci_read_config_word(dev, PCI_COMMAND, &command);
  53. command &= ~PCI_COMMAND_MEMORY;
  54. pci_write_config_word(dev, PCI_COMMAND, command);
  55. align = pci_specified_resource_alignment(dev);
  56. for (i=0; i < PCI_BRIDGE_RESOURCES; i++) {
  57. r = &dev->resource[i];
  58. if (!(r->flags & IORESOURCE_MEM))
  59. continue;
  60. size = resource_size(r);
  61. if (size < align) {
  62. size = align;
  63. dev_info(&dev->dev,
  64. "Rounding up size of resource #%d to %#llx.\n",
  65. i, (unsigned long long)size);
  66. }
  67. r->end = size - 1;
  68. r->start = 0;
  69. }
  70. /* Need to disable bridge's resource window,
  71. * to enable the kernel to reassign new resource
  72. * window later on.
  73. */
  74. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  75. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  76. for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
  77. r = &dev->resource[i];
  78. if (!(r->flags & IORESOURCE_MEM))
  79. continue;
  80. r->end = resource_size(r) - 1;
  81. r->start = 0;
  82. }
  83. pci_disable_bridge_window(dev);
  84. }
  85. }
  86. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_resource_alignment);
  87. /* The Mellanox Tavor device gives false positive parity errors
  88. * Mark this device with a broken_parity_status, to allow
  89. * PCI scanning code to "skip" this now blacklisted device.
  90. */
  91. static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
  92. {
  93. dev->broken_parity_status = 1; /* This device gives false positives */
  94. }
  95. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  96. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  97. /* Deal with broken BIOS'es that neglect to enable passive release,
  98. which can cause problems in combination with the 82441FX/PPro MTRRs */
  99. static void quirk_passive_release(struct pci_dev *dev)
  100. {
  101. struct pci_dev *d = NULL;
  102. unsigned char dlc;
  103. /* We have to make sure a particular bit is set in the PIIX3
  104. ISA bridge, so we have to go out and find it. */
  105. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  106. pci_read_config_byte(d, 0x82, &dlc);
  107. if (!(dlc & 1<<1)) {
  108. dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
  109. dlc |= 1<<1;
  110. pci_write_config_byte(d, 0x82, dlc);
  111. }
  112. }
  113. }
  114. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  115. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  116. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  117. but VIA don't answer queries. If you happen to have good contacts at VIA
  118. ask them for me please -- Alan
  119. This appears to be BIOS not version dependent. So presumably there is a
  120. chipset level fix */
  121. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  122. {
  123. if (!isa_dma_bridge_buggy) {
  124. isa_dma_bridge_buggy=1;
  125. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  126. }
  127. }
  128. /*
  129. * Its not totally clear which chipsets are the problematic ones
  130. * We know 82C586 and 82C596 variants are affected.
  131. */
  132. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  133. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  134. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  135. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  136. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  137. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  138. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  139. /*
  140. * Chipsets where PCI->PCI transfers vanish or hang
  141. */
  142. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  143. {
  144. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  145. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  146. pci_pci_problems |= PCIPCI_FAIL;
  147. }
  148. }
  149. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  150. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  151. static void __devinit quirk_nopciamd(struct pci_dev *dev)
  152. {
  153. u8 rev;
  154. pci_read_config_byte(dev, 0x08, &rev);
  155. if (rev == 0x13) {
  156. /* Erratum 24 */
  157. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  158. pci_pci_problems |= PCIAGP_FAIL;
  159. }
  160. }
  161. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  162. /*
  163. * Triton requires workarounds to be used by the drivers
  164. */
  165. static void __devinit quirk_triton(struct pci_dev *dev)
  166. {
  167. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  168. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  169. pci_pci_problems |= PCIPCI_TRITON;
  170. }
  171. }
  172. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  173. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  174. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  175. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  176. /*
  177. * VIA Apollo KT133 needs PCI latency patch
  178. * Made according to a windows driver based patch by George E. Breese
  179. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  180. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  181. * the info on which Mr Breese based his work.
  182. *
  183. * Updated based on further information from the site and also on
  184. * information provided by VIA
  185. */
  186. static void quirk_vialatency(struct pci_dev *dev)
  187. {
  188. struct pci_dev *p;
  189. u8 busarb;
  190. /* Ok we have a potential problem chipset here. Now see if we have
  191. a buggy southbridge */
  192. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  193. if (p!=NULL) {
  194. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  195. /* Check for buggy part revisions */
  196. if (p->revision < 0x40 || p->revision > 0x42)
  197. goto exit;
  198. } else {
  199. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  200. if (p==NULL) /* No problem parts */
  201. goto exit;
  202. /* Check for buggy part revisions */
  203. if (p->revision < 0x10 || p->revision > 0x12)
  204. goto exit;
  205. }
  206. /*
  207. * Ok we have the problem. Now set the PCI master grant to
  208. * occur every master grant. The apparent bug is that under high
  209. * PCI load (quite common in Linux of course) you can get data
  210. * loss when the CPU is held off the bus for 3 bus master requests
  211. * This happens to include the IDE controllers....
  212. *
  213. * VIA only apply this fix when an SB Live! is present but under
  214. * both Linux and Windows this isnt enough, and we have seen
  215. * corruption without SB Live! but with things like 3 UDMA IDE
  216. * controllers. So we ignore that bit of the VIA recommendation..
  217. */
  218. pci_read_config_byte(dev, 0x76, &busarb);
  219. /* Set bit 4 and bi 5 of byte 76 to 0x01
  220. "Master priority rotation on every PCI master grant */
  221. busarb &= ~(1<<5);
  222. busarb |= (1<<4);
  223. pci_write_config_byte(dev, 0x76, busarb);
  224. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  225. exit:
  226. pci_dev_put(p);
  227. }
  228. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  229. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  230. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  231. /* Must restore this on a resume from RAM */
  232. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  233. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  234. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  235. /*
  236. * VIA Apollo VP3 needs ETBF on BT848/878
  237. */
  238. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  239. {
  240. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  241. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  242. pci_pci_problems |= PCIPCI_VIAETBF;
  243. }
  244. }
  245. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  246. static void __devinit quirk_vsfx(struct pci_dev *dev)
  247. {
  248. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  249. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  250. pci_pci_problems |= PCIPCI_VSFX;
  251. }
  252. }
  253. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  254. /*
  255. * Ali Magik requires workarounds to be used by the drivers
  256. * that DMA to AGP space. Latency must be set to 0xA and triton
  257. * workaround applied too
  258. * [Info kindly provided by ALi]
  259. */
  260. static void __init quirk_alimagik(struct pci_dev *dev)
  261. {
  262. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  263. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  264. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  265. }
  266. }
  267. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  268. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  269. /*
  270. * Natoma has some interesting boundary conditions with Zoran stuff
  271. * at least
  272. */
  273. static void __devinit quirk_natoma(struct pci_dev *dev)
  274. {
  275. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  276. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  277. pci_pci_problems |= PCIPCI_NATOMA;
  278. }
  279. }
  280. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  281. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  282. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  283. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  284. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  285. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  286. /*
  287. * This chip can cause PCI parity errors if config register 0xA0 is read
  288. * while DMAs are occurring.
  289. */
  290. static void __devinit quirk_citrine(struct pci_dev *dev)
  291. {
  292. dev->cfg_size = 0xA0;
  293. }
  294. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  295. /*
  296. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  297. * If it's needed, re-allocate the region.
  298. */
  299. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  300. {
  301. struct resource *r = &dev->resource[0];
  302. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  303. r->start = 0;
  304. r->end = 0x3ffffff;
  305. }
  306. }
  307. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  308. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  309. /*
  310. * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
  311. * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
  312. * BAR0 should be 8 bytes; instead, it may be set to something like 8k
  313. * (which conflicts w/ BAR1's memory range).
  314. */
  315. static void __devinit quirk_cs5536_vsa(struct pci_dev *dev)
  316. {
  317. if (pci_resource_len(dev, 0) != 8) {
  318. struct resource *res = &dev->resource[0];
  319. res->end = res->start + 8 - 1;
  320. dev_info(&dev->dev, "CS5536 ISA bridge bug detected "
  321. "(incorrect header); workaround applied.\n");
  322. }
  323. }
  324. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
  325. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  326. unsigned size, int nr, const char *name)
  327. {
  328. region &= ~(size-1);
  329. if (region) {
  330. struct pci_bus_region bus_region;
  331. struct resource *res = dev->resource + nr;
  332. res->name = pci_name(dev);
  333. res->start = region;
  334. res->end = region + size - 1;
  335. res->flags = IORESOURCE_IO;
  336. /* Convert from PCI bus to resource space. */
  337. bus_region.start = res->start;
  338. bus_region.end = res->end;
  339. pcibios_bus_to_resource(dev, res, &bus_region);
  340. pci_claim_resource(dev, nr);
  341. dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
  342. }
  343. }
  344. /*
  345. * ATI Northbridge setups MCE the processor if you even
  346. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  347. */
  348. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  349. {
  350. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  351. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  352. request_region(0x3b0, 0x0C, "RadeonIGP");
  353. request_region(0x3d3, 0x01, "RadeonIGP");
  354. }
  355. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  356. /*
  357. * Let's make the southbridge information explicit instead
  358. * of having to worry about people probing the ACPI areas,
  359. * for example.. (Yes, it happens, and if you read the wrong
  360. * ACPI register it will put the machine to sleep with no
  361. * way of waking it up again. Bummer).
  362. *
  363. * ALI M7101: Two IO regions pointed to by words at
  364. * 0xE0 (64 bytes of ACPI registers)
  365. * 0xE2 (32 bytes of SMB registers)
  366. */
  367. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  368. {
  369. u16 region;
  370. pci_read_config_word(dev, 0xE0, &region);
  371. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  372. pci_read_config_word(dev, 0xE2, &region);
  373. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  374. }
  375. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  376. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  377. {
  378. u32 devres;
  379. u32 mask, size, base;
  380. pci_read_config_dword(dev, port, &devres);
  381. if ((devres & enable) != enable)
  382. return;
  383. mask = (devres >> 16) & 15;
  384. base = devres & 0xffff;
  385. size = 16;
  386. for (;;) {
  387. unsigned bit = size >> 1;
  388. if ((bit & mask) == bit)
  389. break;
  390. size = bit;
  391. }
  392. /*
  393. * For now we only print it out. Eventually we'll want to
  394. * reserve it (at least if it's in the 0x1000+ range), but
  395. * let's get enough confirmation reports first.
  396. */
  397. base &= -size;
  398. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
  399. }
  400. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  401. {
  402. u32 devres;
  403. u32 mask, size, base;
  404. pci_read_config_dword(dev, port, &devres);
  405. if ((devres & enable) != enable)
  406. return;
  407. base = devres & 0xffff0000;
  408. mask = (devres & 0x3f) << 16;
  409. size = 128 << 16;
  410. for (;;) {
  411. unsigned bit = size >> 1;
  412. if ((bit & mask) == bit)
  413. break;
  414. size = bit;
  415. }
  416. /*
  417. * For now we only print it out. Eventually we'll want to
  418. * reserve it, but let's get enough confirmation reports first.
  419. */
  420. base &= -size;
  421. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  422. }
  423. /*
  424. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  425. * 0x40 (64 bytes of ACPI registers)
  426. * 0x90 (16 bytes of SMB registers)
  427. * and a few strange programmable PIIX4 device resources.
  428. */
  429. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  430. {
  431. u32 region, res_a;
  432. pci_read_config_dword(dev, 0x40, &region);
  433. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  434. pci_read_config_dword(dev, 0x90, &region);
  435. quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  436. /* Device resource A has enables for some of the other ones */
  437. pci_read_config_dword(dev, 0x5c, &res_a);
  438. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  439. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  440. /* Device resource D is just bitfields for static resources */
  441. /* Device 12 enabled? */
  442. if (res_a & (1 << 29)) {
  443. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  444. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  445. }
  446. /* Device 13 enabled? */
  447. if (res_a & (1 << 30)) {
  448. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  449. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  450. }
  451. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  452. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  453. }
  454. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  455. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  456. /*
  457. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  458. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  459. * 0x58 (64 bytes of GPIO I/O space)
  460. */
  461. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  462. {
  463. u32 region;
  464. pci_read_config_dword(dev, 0x40, &region);
  465. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
  466. pci_read_config_dword(dev, 0x58, &region);
  467. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
  468. }
  469. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  470. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  471. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  472. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  473. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  474. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  475. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  476. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  477. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  478. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  479. static void __devinit ich6_lpc_acpi_gpio(struct pci_dev *dev)
  480. {
  481. u32 region;
  482. pci_read_config_dword(dev, 0x40, &region);
  483. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
  484. pci_read_config_dword(dev, 0x48, &region);
  485. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
  486. }
  487. static void __devinit ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
  488. {
  489. u32 val;
  490. u32 size, base;
  491. pci_read_config_dword(dev, reg, &val);
  492. /* Enabled? */
  493. if (!(val & 1))
  494. return;
  495. base = val & 0xfffc;
  496. if (dynsize) {
  497. /*
  498. * This is not correct. It is 16, 32 or 64 bytes depending on
  499. * register D31:F0:ADh bits 5:4.
  500. *
  501. * But this gets us at least _part_ of it.
  502. */
  503. size = 16;
  504. } else {
  505. size = 128;
  506. }
  507. base &= ~(size-1);
  508. /* Just print it out for now. We should reserve it after more debugging */
  509. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  510. }
  511. static void __devinit quirk_ich6_lpc(struct pci_dev *dev)
  512. {
  513. /* Shared ACPI/GPIO decode with all ICH6+ */
  514. ich6_lpc_acpi_gpio(dev);
  515. /* ICH6-specific generic IO decode */
  516. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  517. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  518. }
  519. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  520. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  521. static void __devinit ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
  522. {
  523. u32 val;
  524. u32 mask, base;
  525. pci_read_config_dword(dev, reg, &val);
  526. /* Enabled? */
  527. if (!(val & 1))
  528. return;
  529. /*
  530. * IO base in bits 15:2, mask in bits 23:18, both
  531. * are dword-based
  532. */
  533. base = val & 0xfffc;
  534. mask = (val >> 16) & 0xfc;
  535. mask |= 3;
  536. /* Just print it out for now. We should reserve it after more debugging */
  537. dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  538. }
  539. /* ICH7-10 has the same common LPC generic IO decode registers */
  540. static void __devinit quirk_ich7_lpc(struct pci_dev *dev)
  541. {
  542. /* We share the common ACPI/DPIO decode with ICH6 */
  543. ich6_lpc_acpi_gpio(dev);
  544. /* And have 4 ICH7+ generic decodes */
  545. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  546. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  547. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  548. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  549. }
  550. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  551. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  552. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  553. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  554. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  555. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  556. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  557. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  558. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  559. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  560. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  561. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  562. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  563. /*
  564. * VIA ACPI: One IO region pointed to by longword at
  565. * 0x48 or 0x20 (256 bytes of ACPI registers)
  566. */
  567. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  568. {
  569. u32 region;
  570. if (dev->revision & 0x10) {
  571. pci_read_config_dword(dev, 0x48, &region);
  572. region &= PCI_BASE_ADDRESS_IO_MASK;
  573. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  574. }
  575. }
  576. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  577. /*
  578. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  579. * 0x48 (256 bytes of ACPI registers)
  580. * 0x70 (128 bytes of hardware monitoring register)
  581. * 0x90 (16 bytes of SMB registers)
  582. */
  583. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  584. {
  585. u16 hm;
  586. u32 smb;
  587. quirk_vt82c586_acpi(dev);
  588. pci_read_config_word(dev, 0x70, &hm);
  589. hm &= PCI_BASE_ADDRESS_IO_MASK;
  590. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
  591. pci_read_config_dword(dev, 0x90, &smb);
  592. smb &= PCI_BASE_ADDRESS_IO_MASK;
  593. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
  594. }
  595. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  596. /*
  597. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  598. * 0x88 (128 bytes of power management registers)
  599. * 0xd0 (16 bytes of SMB registers)
  600. */
  601. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  602. {
  603. u16 pm, smb;
  604. pci_read_config_word(dev, 0x88, &pm);
  605. pm &= PCI_BASE_ADDRESS_IO_MASK;
  606. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  607. pci_read_config_word(dev, 0xd0, &smb);
  608. smb &= PCI_BASE_ADDRESS_IO_MASK;
  609. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  610. }
  611. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  612. /*
  613. * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
  614. * Disable fast back-to-back on the secondary bus segment
  615. */
  616. static void __devinit quirk_xio2000a(struct pci_dev *dev)
  617. {
  618. struct pci_dev *pdev;
  619. u16 command;
  620. dev_warn(&dev->dev, "TI XIO2000a quirk detected; "
  621. "secondary bus fast back-to-back transfers disabled\n");
  622. list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
  623. pci_read_config_word(pdev, PCI_COMMAND, &command);
  624. if (command & PCI_COMMAND_FAST_BACK)
  625. pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
  626. }
  627. }
  628. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
  629. quirk_xio2000a);
  630. #ifdef CONFIG_X86_IO_APIC
  631. #include <asm/io_apic.h>
  632. /*
  633. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  634. * devices to the external APIC.
  635. *
  636. * TODO: When we have device-specific interrupt routers,
  637. * this code will go away from quirks.
  638. */
  639. static void quirk_via_ioapic(struct pci_dev *dev)
  640. {
  641. u8 tmp;
  642. if (nr_ioapics < 1)
  643. tmp = 0; /* nothing routed to external APIC */
  644. else
  645. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  646. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  647. tmp == 0 ? "Disa" : "Ena");
  648. /* Offset 0x58: External APIC IRQ output control */
  649. pci_write_config_byte (dev, 0x58, tmp);
  650. }
  651. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  652. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  653. /*
  654. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  655. * This leads to doubled level interrupt rates.
  656. * Set this bit to get rid of cycle wastage.
  657. * Otherwise uncritical.
  658. */
  659. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  660. {
  661. u8 misc_control2;
  662. #define BYPASS_APIC_DEASSERT 8
  663. pci_read_config_byte(dev, 0x5B, &misc_control2);
  664. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  665. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  666. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  667. }
  668. }
  669. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  670. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  671. /*
  672. * The AMD io apic can hang the box when an apic irq is masked.
  673. * We check all revs >= B0 (yet not in the pre production!) as the bug
  674. * is currently marked NoFix
  675. *
  676. * We have multiple reports of hangs with this chipset that went away with
  677. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  678. * of course. However the advice is demonstrably good even if so..
  679. */
  680. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  681. {
  682. if (dev->revision >= 0x02) {
  683. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  684. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  685. }
  686. }
  687. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  688. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  689. {
  690. if (dev->devfn == 0 && dev->bus->number == 0)
  691. sis_apic_bug = 1;
  692. }
  693. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
  694. #endif /* CONFIG_X86_IO_APIC */
  695. /*
  696. * Some settings of MMRBC can lead to data corruption so block changes.
  697. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  698. */
  699. static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
  700. {
  701. if (dev->subordinate && dev->revision <= 0x12) {
  702. dev_info(&dev->dev, "AMD8131 rev %x detected; "
  703. "disabling PCI-X MMRBC\n", dev->revision);
  704. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  705. }
  706. }
  707. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  708. /*
  709. * FIXME: it is questionable that quirk_via_acpi
  710. * is needed. It shows up as an ISA bridge, and does not
  711. * support the PCI_INTERRUPT_LINE register at all. Therefore
  712. * it seems like setting the pci_dev's 'irq' to the
  713. * value of the ACPI SCI interrupt is only done for convenience.
  714. * -jgarzik
  715. */
  716. static void __devinit quirk_via_acpi(struct pci_dev *d)
  717. {
  718. /*
  719. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  720. */
  721. u8 irq;
  722. pci_read_config_byte(d, 0x42, &irq);
  723. irq &= 0xf;
  724. if (irq && (irq != 2))
  725. d->irq = irq;
  726. }
  727. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  728. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  729. /*
  730. * VIA bridges which have VLink
  731. */
  732. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  733. static void quirk_via_bridge(struct pci_dev *dev)
  734. {
  735. /* See what bridge we have and find the device ranges */
  736. switch (dev->device) {
  737. case PCI_DEVICE_ID_VIA_82C686:
  738. /* The VT82C686 is special, it attaches to PCI and can have
  739. any device number. All its subdevices are functions of
  740. that single device. */
  741. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  742. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  743. break;
  744. case PCI_DEVICE_ID_VIA_8237:
  745. case PCI_DEVICE_ID_VIA_8237A:
  746. via_vlink_dev_lo = 15;
  747. break;
  748. case PCI_DEVICE_ID_VIA_8235:
  749. via_vlink_dev_lo = 16;
  750. break;
  751. case PCI_DEVICE_ID_VIA_8231:
  752. case PCI_DEVICE_ID_VIA_8233_0:
  753. case PCI_DEVICE_ID_VIA_8233A:
  754. case PCI_DEVICE_ID_VIA_8233C_0:
  755. via_vlink_dev_lo = 17;
  756. break;
  757. }
  758. }
  759. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  760. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  761. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  762. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  763. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  764. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  765. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  766. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  767. /**
  768. * quirk_via_vlink - VIA VLink IRQ number update
  769. * @dev: PCI device
  770. *
  771. * If the device we are dealing with is on a PIC IRQ we need to
  772. * ensure that the IRQ line register which usually is not relevant
  773. * for PCI cards, is actually written so that interrupts get sent
  774. * to the right place.
  775. * We only do this on systems where a VIA south bridge was detected,
  776. * and only for VIA devices on the motherboard (see quirk_via_bridge
  777. * above).
  778. */
  779. static void quirk_via_vlink(struct pci_dev *dev)
  780. {
  781. u8 irq, new_irq;
  782. /* Check if we have VLink at all */
  783. if (via_vlink_dev_lo == -1)
  784. return;
  785. new_irq = dev->irq;
  786. /* Don't quirk interrupts outside the legacy IRQ range */
  787. if (!new_irq || new_irq > 15)
  788. return;
  789. /* Internal device ? */
  790. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  791. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  792. return;
  793. /* This is an internal VLink device on a PIC interrupt. The BIOS
  794. ought to have set this but may not have, so we redo it */
  795. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  796. if (new_irq != irq) {
  797. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  798. irq, new_irq);
  799. udelay(15); /* unknown if delay really needed */
  800. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  801. }
  802. }
  803. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  804. /*
  805. * VIA VT82C598 has its device ID settable and many BIOSes
  806. * set it to the ID of VT82C597 for backward compatibility.
  807. * We need to switch it off to be able to recognize the real
  808. * type of the chip.
  809. */
  810. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  811. {
  812. pci_write_config_byte(dev, 0xfc, 0);
  813. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  814. }
  815. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  816. /*
  817. * CardBus controllers have a legacy base address that enables them
  818. * to respond as i82365 pcmcia controllers. We don't want them to
  819. * do this even if the Linux CardBus driver is not loaded, because
  820. * the Linux i82365 driver does not (and should not) handle CardBus.
  821. */
  822. static void quirk_cardbus_legacy(struct pci_dev *dev)
  823. {
  824. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  825. return;
  826. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  827. }
  828. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  829. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  830. /*
  831. * Following the PCI ordering rules is optional on the AMD762. I'm not
  832. * sure what the designers were smoking but let's not inhale...
  833. *
  834. * To be fair to AMD, it follows the spec by default, its BIOS people
  835. * who turn it off!
  836. */
  837. static void quirk_amd_ordering(struct pci_dev *dev)
  838. {
  839. u32 pcic;
  840. pci_read_config_dword(dev, 0x4C, &pcic);
  841. if ((pcic&6)!=6) {
  842. pcic |= 6;
  843. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  844. pci_write_config_dword(dev, 0x4C, pcic);
  845. pci_read_config_dword(dev, 0x84, &pcic);
  846. pcic |= (1<<23); /* Required in this mode */
  847. pci_write_config_dword(dev, 0x84, pcic);
  848. }
  849. }
  850. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  851. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  852. /*
  853. * DreamWorks provided workaround for Dunord I-3000 problem
  854. *
  855. * This card decodes and responds to addresses not apparently
  856. * assigned to it. We force a larger allocation to ensure that
  857. * nothing gets put too close to it.
  858. */
  859. static void __devinit quirk_dunord ( struct pci_dev * dev )
  860. {
  861. struct resource *r = &dev->resource [1];
  862. r->start = 0;
  863. r->end = 0xffffff;
  864. }
  865. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  866. /*
  867. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  868. * is subtractive decoding (transparent), and does indicate this
  869. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  870. * instead of 0x01.
  871. */
  872. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  873. {
  874. dev->transparent = 1;
  875. }
  876. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  877. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  878. /*
  879. * Common misconfiguration of the MediaGX/Geode PCI master that will
  880. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  881. * datasheets found at http://www.national.com/ds/GX for info on what
  882. * these bits do. <christer@weinigel.se>
  883. */
  884. static void quirk_mediagx_master(struct pci_dev *dev)
  885. {
  886. u8 reg;
  887. pci_read_config_byte(dev, 0x41, &reg);
  888. if (reg & 2) {
  889. reg &= ~2;
  890. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  891. pci_write_config_byte(dev, 0x41, reg);
  892. }
  893. }
  894. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  895. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  896. /*
  897. * Ensure C0 rev restreaming is off. This is normally done by
  898. * the BIOS but in the odd case it is not the results are corruption
  899. * hence the presence of a Linux check
  900. */
  901. static void quirk_disable_pxb(struct pci_dev *pdev)
  902. {
  903. u16 config;
  904. if (pdev->revision != 0x04) /* Only C0 requires this */
  905. return;
  906. pci_read_config_word(pdev, 0x40, &config);
  907. if (config & (1<<6)) {
  908. config &= ~(1<<6);
  909. pci_write_config_word(pdev, 0x40, config);
  910. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  911. }
  912. }
  913. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  914. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  915. static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
  916. {
  917. /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
  918. u8 tmp;
  919. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  920. if (tmp == 0x01) {
  921. pci_read_config_byte(pdev, 0x40, &tmp);
  922. pci_write_config_byte(pdev, 0x40, tmp|1);
  923. pci_write_config_byte(pdev, 0x9, 1);
  924. pci_write_config_byte(pdev, 0xa, 6);
  925. pci_write_config_byte(pdev, 0x40, tmp);
  926. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  927. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  928. }
  929. }
  930. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  931. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  932. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  933. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  934. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  935. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  936. /*
  937. * Serverworks CSB5 IDE does not fully support native mode
  938. */
  939. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  940. {
  941. u8 prog;
  942. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  943. if (prog & 5) {
  944. prog &= ~5;
  945. pdev->class &= ~5;
  946. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  947. /* PCI layer will sort out resources */
  948. }
  949. }
  950. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  951. /*
  952. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  953. */
  954. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  955. {
  956. u8 prog;
  957. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  958. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  959. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  960. prog &= ~5;
  961. pdev->class &= ~5;
  962. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  963. }
  964. }
  965. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  966. /*
  967. * Some ATA devices break if put into D3
  968. */
  969. static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
  970. {
  971. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  972. if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
  973. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  974. }
  975. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
  976. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
  977. /* ALi loses some register settings that we cannot then restore */
  978. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, quirk_no_ata_d3);
  979. /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
  980. occur when mode detecting */
  981. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_no_ata_d3);
  982. /* This was originally an Alpha specific thing, but it really fits here.
  983. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  984. */
  985. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  986. {
  987. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  988. }
  989. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  990. /*
  991. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  992. * is not activated. The myth is that Asus said that they do not want the
  993. * users to be irritated by just another PCI Device in the Win98 device
  994. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  995. * package 2.7.0 for details)
  996. *
  997. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  998. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  999. * becomes necessary to do this tweak in two steps -- the chosen trigger
  1000. * is either the Host bridge (preferred) or on-board VGA controller.
  1001. *
  1002. * Note that we used to unhide the SMBus that way on Toshiba laptops
  1003. * (Satellite A40 and Tecra M2) but then found that the thermal management
  1004. * was done by SMM code, which could cause unsynchronized concurrent
  1005. * accesses to the SMBus registers, with potentially bad effects. Thus you
  1006. * should be very careful when adding new entries: if SMM is accessing the
  1007. * Intel SMBus, this is a very good reason to leave it hidden.
  1008. *
  1009. * Likewise, many recent laptops use ACPI for thermal management. If the
  1010. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  1011. * natively, and keeping the SMBus hidden is the right thing to do. If you
  1012. * are about to add an entry in the table below, please first disassemble
  1013. * the DSDT and double-check that there is no code accessing the SMBus.
  1014. */
  1015. static int asus_hides_smbus;
  1016. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  1017. {
  1018. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1019. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  1020. switch(dev->subsystem_device) {
  1021. case 0x8025: /* P4B-LX */
  1022. case 0x8070: /* P4B */
  1023. case 0x8088: /* P4B533 */
  1024. case 0x1626: /* L3C notebook */
  1025. asus_hides_smbus = 1;
  1026. }
  1027. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  1028. switch(dev->subsystem_device) {
  1029. case 0x80b1: /* P4GE-V */
  1030. case 0x80b2: /* P4PE */
  1031. case 0x8093: /* P4B533-V */
  1032. asus_hides_smbus = 1;
  1033. }
  1034. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  1035. switch(dev->subsystem_device) {
  1036. case 0x8030: /* P4T533 */
  1037. asus_hides_smbus = 1;
  1038. }
  1039. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  1040. switch (dev->subsystem_device) {
  1041. case 0x8070: /* P4G8X Deluxe */
  1042. asus_hides_smbus = 1;
  1043. }
  1044. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  1045. switch (dev->subsystem_device) {
  1046. case 0x80c9: /* PU-DLS */
  1047. asus_hides_smbus = 1;
  1048. }
  1049. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  1050. switch (dev->subsystem_device) {
  1051. case 0x1751: /* M2N notebook */
  1052. case 0x1821: /* M5N notebook */
  1053. case 0x1897: /* A6L notebook */
  1054. asus_hides_smbus = 1;
  1055. }
  1056. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1057. switch (dev->subsystem_device) {
  1058. case 0x184b: /* W1N notebook */
  1059. case 0x186a: /* M6Ne notebook */
  1060. asus_hides_smbus = 1;
  1061. }
  1062. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1063. switch (dev->subsystem_device) {
  1064. case 0x80f2: /* P4P800-X */
  1065. asus_hides_smbus = 1;
  1066. }
  1067. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  1068. switch (dev->subsystem_device) {
  1069. case 0x1882: /* M6V notebook */
  1070. case 0x1977: /* A6VA notebook */
  1071. asus_hides_smbus = 1;
  1072. }
  1073. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  1074. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1075. switch(dev->subsystem_device) {
  1076. case 0x088C: /* HP Compaq nc8000 */
  1077. case 0x0890: /* HP Compaq nc6000 */
  1078. asus_hides_smbus = 1;
  1079. }
  1080. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1081. switch (dev->subsystem_device) {
  1082. case 0x12bc: /* HP D330L */
  1083. case 0x12bd: /* HP D530 */
  1084. case 0x006a: /* HP Compaq nx9500 */
  1085. asus_hides_smbus = 1;
  1086. }
  1087. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  1088. switch (dev->subsystem_device) {
  1089. case 0x12bf: /* HP xw4100 */
  1090. asus_hides_smbus = 1;
  1091. }
  1092. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  1093. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1094. switch(dev->subsystem_device) {
  1095. case 0xC00C: /* Samsung P35 notebook */
  1096. asus_hides_smbus = 1;
  1097. }
  1098. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1099. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1100. switch(dev->subsystem_device) {
  1101. case 0x0058: /* Compaq Evo N620c */
  1102. asus_hides_smbus = 1;
  1103. }
  1104. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1105. switch(dev->subsystem_device) {
  1106. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1107. /* Motherboard doesn't have Host bridge
  1108. * subvendor/subdevice IDs, therefore checking
  1109. * its on-board VGA controller */
  1110. asus_hides_smbus = 1;
  1111. }
  1112. else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
  1113. switch(dev->subsystem_device) {
  1114. case 0x00b8: /* Compaq Evo D510 CMT */
  1115. case 0x00b9: /* Compaq Evo D510 SFF */
  1116. case 0x00ba: /* Compaq Evo D510 USDT */
  1117. /* Motherboard doesn't have Host bridge
  1118. * subvendor/subdevice IDs and on-board VGA
  1119. * controller is disabled if an AGP card is
  1120. * inserted, therefore checking USB UHCI
  1121. * Controller #1 */
  1122. asus_hides_smbus = 1;
  1123. }
  1124. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1125. switch (dev->subsystem_device) {
  1126. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1127. /* Motherboard doesn't have host bridge
  1128. * subvendor/subdevice IDs, therefore checking
  1129. * its on-board VGA controller */
  1130. asus_hides_smbus = 1;
  1131. }
  1132. }
  1133. }
  1134. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1135. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1136. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1137. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1138. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1139. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1140. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1141. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1142. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1143. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1144. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1145. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
  1146. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1147. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1148. {
  1149. u16 val;
  1150. if (likely(!asus_hides_smbus))
  1151. return;
  1152. pci_read_config_word(dev, 0xF2, &val);
  1153. if (val & 0x8) {
  1154. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1155. pci_read_config_word(dev, 0xF2, &val);
  1156. if (val & 0x8)
  1157. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  1158. else
  1159. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  1160. }
  1161. }
  1162. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1163. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1164. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1165. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1166. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1167. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1168. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1169. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1170. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1171. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1172. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1173. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1174. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1175. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1176. /* It appears we just have one such device. If not, we have a warning */
  1177. static void __iomem *asus_rcba_base;
  1178. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1179. {
  1180. u32 rcba;
  1181. if (likely(!asus_hides_smbus))
  1182. return;
  1183. WARN_ON(asus_rcba_base);
  1184. pci_read_config_dword(dev, 0xF0, &rcba);
  1185. /* use bits 31:14, 16 kB aligned */
  1186. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1187. if (asus_rcba_base == NULL)
  1188. return;
  1189. }
  1190. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1191. {
  1192. u32 val;
  1193. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1194. return;
  1195. /* read the Function Disable register, dword mode only */
  1196. val = readl(asus_rcba_base + 0x3418);
  1197. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1198. }
  1199. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1200. {
  1201. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1202. return;
  1203. iounmap(asus_rcba_base);
  1204. asus_rcba_base = NULL;
  1205. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1206. }
  1207. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1208. {
  1209. asus_hides_smbus_lpc_ich6_suspend(dev);
  1210. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1211. asus_hides_smbus_lpc_ich6_resume(dev);
  1212. }
  1213. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1214. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1215. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1216. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1217. /*
  1218. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1219. */
  1220. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1221. {
  1222. u8 val = 0;
  1223. pci_read_config_byte(dev, 0x77, &val);
  1224. if (val & 0x10) {
  1225. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1226. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1227. }
  1228. }
  1229. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1230. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1231. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1232. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1233. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1234. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1235. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1236. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1237. /*
  1238. * ... This is further complicated by the fact that some SiS96x south
  1239. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1240. * spotted a compatible north bridge to make sure.
  1241. * (pci_find_device doesn't work yet)
  1242. *
  1243. * We can also enable the sis96x bit in the discovery register..
  1244. */
  1245. #define SIS_DETECT_REGISTER 0x40
  1246. static void quirk_sis_503(struct pci_dev *dev)
  1247. {
  1248. u8 reg;
  1249. u16 devid;
  1250. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1251. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1252. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1253. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1254. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1255. return;
  1256. }
  1257. /*
  1258. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1259. * hand in case it has already been processed.
  1260. * (depends on link order, which is apparently not guaranteed)
  1261. */
  1262. dev->device = devid;
  1263. quirk_sis_96x_smbus(dev);
  1264. }
  1265. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1266. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1267. /*
  1268. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1269. * and MC97 modem controller are disabled when a second PCI soundcard is
  1270. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1271. * -- bjd
  1272. */
  1273. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1274. {
  1275. u8 val;
  1276. int asus_hides_ac97 = 0;
  1277. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1278. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1279. asus_hides_ac97 = 1;
  1280. }
  1281. if (!asus_hides_ac97)
  1282. return;
  1283. pci_read_config_byte(dev, 0x50, &val);
  1284. if (val & 0xc0) {
  1285. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1286. pci_read_config_byte(dev, 0x50, &val);
  1287. if (val & 0xc0)
  1288. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1289. else
  1290. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1291. }
  1292. }
  1293. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1294. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1295. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1296. /*
  1297. * If we are using libata we can drive this chip properly but must
  1298. * do this early on to make the additional device appear during
  1299. * the PCI scanning.
  1300. */
  1301. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1302. {
  1303. u32 conf1, conf5, class;
  1304. u8 hdr;
  1305. /* Only poke fn 0 */
  1306. if (PCI_FUNC(pdev->devfn))
  1307. return;
  1308. pci_read_config_dword(pdev, 0x40, &conf1);
  1309. pci_read_config_dword(pdev, 0x80, &conf5);
  1310. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1311. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1312. switch (pdev->device) {
  1313. case PCI_DEVICE_ID_JMICRON_JMB360:
  1314. /* The controller should be in single function ahci mode */
  1315. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1316. break;
  1317. case PCI_DEVICE_ID_JMICRON_JMB365:
  1318. case PCI_DEVICE_ID_JMICRON_JMB366:
  1319. /* Redirect IDE second PATA port to the right spot */
  1320. conf5 |= (1 << 24);
  1321. /* Fall through */
  1322. case PCI_DEVICE_ID_JMICRON_JMB361:
  1323. case PCI_DEVICE_ID_JMICRON_JMB363:
  1324. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1325. /* Set the class codes correctly and then direct IDE 0 */
  1326. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1327. break;
  1328. case PCI_DEVICE_ID_JMICRON_JMB368:
  1329. /* The controller should be in single function IDE mode */
  1330. conf1 |= 0x00C00000; /* Set 22, 23 */
  1331. break;
  1332. }
  1333. pci_write_config_dword(pdev, 0x40, conf1);
  1334. pci_write_config_dword(pdev, 0x80, conf5);
  1335. /* Update pdev accordingly */
  1336. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1337. pdev->hdr_type = hdr & 0x7f;
  1338. pdev->multifunction = !!(hdr & 0x80);
  1339. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1340. pdev->class = class >> 8;
  1341. }
  1342. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1343. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1344. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1345. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1346. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1347. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1348. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1349. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1350. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1351. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1352. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1353. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1354. #endif
  1355. #ifdef CONFIG_X86_IO_APIC
  1356. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1357. {
  1358. int i;
  1359. if ((pdev->class >> 8) != 0xff00)
  1360. return;
  1361. /* the first BAR is the location of the IO APIC...we must
  1362. * not touch this (and it's already covered by the fixmap), so
  1363. * forcibly insert it into the resource tree */
  1364. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1365. insert_resource(&iomem_resource, &pdev->resource[0]);
  1366. /* The next five BARs all seem to be rubbish, so just clean
  1367. * them out */
  1368. for (i=1; i < 6; i++) {
  1369. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1370. }
  1371. }
  1372. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1373. #endif
  1374. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1375. {
  1376. pci_msi_off(pdev);
  1377. pdev->no_msi = 1;
  1378. }
  1379. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1380. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1381. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1382. /*
  1383. * It's possible for the MSI to get corrupted if shpc and acpi
  1384. * are used together on certain PXH-based systems.
  1385. */
  1386. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1387. {
  1388. pci_msi_off(dev);
  1389. dev->no_msi = 1;
  1390. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1391. }
  1392. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1393. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1394. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1395. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1396. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1397. /*
  1398. * Some Intel PCI Express chipsets have trouble with downstream
  1399. * device power management.
  1400. */
  1401. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1402. {
  1403. pci_pm_d3_delay = 120;
  1404. dev->no_d1d2 = 1;
  1405. }
  1406. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1407. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1408. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1409. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1410. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1411. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1412. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1413. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1414. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1415. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1416. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1417. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1418. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1419. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1420. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1421. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1422. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1423. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1424. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1425. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1426. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1427. #ifdef CONFIG_X86_IO_APIC
  1428. /*
  1429. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1430. * remap the original interrupt in the linux kernel to the boot interrupt, so
  1431. * that a PCI device's interrupt handler is installed on the boot interrupt
  1432. * line instead.
  1433. */
  1434. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1435. {
  1436. if (noioapicquirk || noioapicreroute)
  1437. return;
  1438. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1439. dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
  1440. dev->vendor, dev->device);
  1441. }
  1442. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1443. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1444. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1445. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1446. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1447. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1448. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1449. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1450. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1451. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1452. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1453. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1454. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1455. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1456. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1457. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1458. /*
  1459. * On some chipsets we can disable the generation of legacy INTx boot
  1460. * interrupts.
  1461. */
  1462. /*
  1463. * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
  1464. * 300641-004US, section 5.7.3.
  1465. */
  1466. #define INTEL_6300_IOAPIC_ABAR 0x40
  1467. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1468. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1469. {
  1470. u16 pci_config_word;
  1471. if (noioapicquirk)
  1472. return;
  1473. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1474. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1475. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1476. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1477. dev->vendor, dev->device);
  1478. }
  1479. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1480. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1481. /*
  1482. * disable boot interrupts on HT-1000
  1483. */
  1484. #define BC_HT1000_FEATURE_REG 0x64
  1485. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1486. #define BC_HT1000_MAP_IDX 0xC00
  1487. #define BC_HT1000_MAP_DATA 0xC01
  1488. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1489. {
  1490. u32 pci_config_dword;
  1491. u8 irq;
  1492. if (noioapicquirk)
  1493. return;
  1494. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1495. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1496. BC_HT1000_PIC_REGS_ENABLE);
  1497. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1498. outb(irq, BC_HT1000_MAP_IDX);
  1499. outb(0x00, BC_HT1000_MAP_DATA);
  1500. }
  1501. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1502. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1503. dev->vendor, dev->device);
  1504. }
  1505. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1506. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1507. /*
  1508. * disable boot interrupts on AMD and ATI chipsets
  1509. */
  1510. /*
  1511. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1512. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1513. * (due to an erratum).
  1514. */
  1515. #define AMD_813X_MISC 0x40
  1516. #define AMD_813X_NOIOAMODE (1<<0)
  1517. #define AMD_813X_REV_B1 0x12
  1518. #define AMD_813X_REV_B2 0x13
  1519. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1520. {
  1521. u32 pci_config_dword;
  1522. if (noioapicquirk)
  1523. return;
  1524. if ((dev->revision == AMD_813X_REV_B1) ||
  1525. (dev->revision == AMD_813X_REV_B2))
  1526. return;
  1527. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1528. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1529. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1530. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1531. dev->vendor, dev->device);
  1532. }
  1533. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1534. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1535. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1536. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1537. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1538. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1539. {
  1540. u16 pci_config_word;
  1541. if (noioapicquirk)
  1542. return;
  1543. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1544. if (!pci_config_word) {
  1545. dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] "
  1546. "already disabled\n", dev->vendor, dev->device);
  1547. return;
  1548. }
  1549. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1550. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1551. dev->vendor, dev->device);
  1552. }
  1553. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1554. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1555. #endif /* CONFIG_X86_IO_APIC */
  1556. /*
  1557. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1558. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1559. * Re-allocate the region if needed...
  1560. */
  1561. static void __init quirk_tc86c001_ide(struct pci_dev *dev)
  1562. {
  1563. struct resource *r = &dev->resource[0];
  1564. if (r->start & 0x8) {
  1565. r->start = 0;
  1566. r->end = 0xf;
  1567. }
  1568. }
  1569. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1570. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1571. quirk_tc86c001_ide);
  1572. static void __devinit quirk_netmos(struct pci_dev *dev)
  1573. {
  1574. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1575. unsigned int num_serial = dev->subsystem_device & 0xf;
  1576. /*
  1577. * These Netmos parts are multiport serial devices with optional
  1578. * parallel ports. Even when parallel ports are present, they
  1579. * are identified as class SERIAL, which means the serial driver
  1580. * will claim them. To prevent this, mark them as class OTHER.
  1581. * These combo devices should be claimed by parport_serial.
  1582. *
  1583. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1584. * of parallel ports and <S> is the number of serial ports.
  1585. */
  1586. switch (dev->device) {
  1587. case PCI_DEVICE_ID_NETMOS_9835:
  1588. /* Well, this rule doesn't hold for the following 9835 device */
  1589. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  1590. dev->subsystem_device == 0x0299)
  1591. return;
  1592. case PCI_DEVICE_ID_NETMOS_9735:
  1593. case PCI_DEVICE_ID_NETMOS_9745:
  1594. case PCI_DEVICE_ID_NETMOS_9845:
  1595. case PCI_DEVICE_ID_NETMOS_9855:
  1596. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1597. num_parallel) {
  1598. dev_info(&dev->dev, "Netmos %04x (%u parallel, "
  1599. "%u serial); changing class SERIAL to OTHER "
  1600. "(use parport_serial)\n",
  1601. dev->device, num_parallel, num_serial);
  1602. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1603. (dev->class & 0xff);
  1604. }
  1605. }
  1606. }
  1607. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1608. static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
  1609. {
  1610. u16 command, pmcsr;
  1611. u8 __iomem *csr;
  1612. u8 cmd_hi;
  1613. int pm;
  1614. switch (dev->device) {
  1615. /* PCI IDs taken from drivers/net/e100.c */
  1616. case 0x1029:
  1617. case 0x1030 ... 0x1034:
  1618. case 0x1038 ... 0x103E:
  1619. case 0x1050 ... 0x1057:
  1620. case 0x1059:
  1621. case 0x1064 ... 0x106B:
  1622. case 0x1091 ... 0x1095:
  1623. case 0x1209:
  1624. case 0x1229:
  1625. case 0x2449:
  1626. case 0x2459:
  1627. case 0x245D:
  1628. case 0x27DC:
  1629. break;
  1630. default:
  1631. return;
  1632. }
  1633. /*
  1634. * Some firmware hands off the e100 with interrupts enabled,
  1635. * which can cause a flood of interrupts if packets are
  1636. * received before the driver attaches to the device. So
  1637. * disable all e100 interrupts here. The driver will
  1638. * re-enable them when it's ready.
  1639. */
  1640. pci_read_config_word(dev, PCI_COMMAND, &command);
  1641. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1642. return;
  1643. /*
  1644. * Check that the device is in the D0 power state. If it's not,
  1645. * there is no point to look any further.
  1646. */
  1647. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  1648. if (pm) {
  1649. pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
  1650. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1651. return;
  1652. }
  1653. /* Convert from PCI bus to resource space. */
  1654. csr = ioremap(pci_resource_start(dev, 0), 8);
  1655. if (!csr) {
  1656. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1657. return;
  1658. }
  1659. cmd_hi = readb(csr + 3);
  1660. if (cmd_hi == 0) {
  1661. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
  1662. "disabling\n");
  1663. writeb(1, csr + 3);
  1664. }
  1665. iounmap(csr);
  1666. }
  1667. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
  1668. /*
  1669. * The 82575 and 82598 may experience data corruption issues when transitioning
  1670. * out of L0S. To prevent this we need to disable L0S on the pci-e link
  1671. */
  1672. static void __devinit quirk_disable_aspm_l0s(struct pci_dev *dev)
  1673. {
  1674. dev_info(&dev->dev, "Disabling L0s\n");
  1675. pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
  1676. }
  1677. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
  1678. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
  1679. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
  1680. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
  1681. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
  1682. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
  1683. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
  1684. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
  1685. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
  1686. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
  1687. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
  1688. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
  1689. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
  1690. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
  1691. static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
  1692. {
  1693. /* rev 1 ncr53c810 chips don't set the class at all which means
  1694. * they don't get their resources remapped. Fix that here.
  1695. */
  1696. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1697. dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
  1698. dev->class = PCI_CLASS_STORAGE_SCSI;
  1699. }
  1700. }
  1701. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1702. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1703. static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
  1704. {
  1705. u16 en1k;
  1706. u8 io_base_lo, io_limit_lo;
  1707. unsigned long base, limit;
  1708. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1709. pci_read_config_word(dev, 0x40, &en1k);
  1710. if (en1k & 0x200) {
  1711. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1712. pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
  1713. pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
  1714. base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1715. limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1716. if (base <= limit) {
  1717. res->start = base;
  1718. res->end = limit + 0x3ff;
  1719. }
  1720. }
  1721. }
  1722. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1723. /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
  1724. * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
  1725. * in drivers/pci/setup-bus.c
  1726. */
  1727. static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
  1728. {
  1729. u16 en1k, iobl_adr, iobl_adr_1k;
  1730. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1731. pci_read_config_word(dev, 0x40, &en1k);
  1732. if (en1k & 0x200) {
  1733. pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
  1734. iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
  1735. if (iobl_adr != iobl_adr_1k) {
  1736. dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
  1737. iobl_adr,iobl_adr_1k);
  1738. pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
  1739. }
  1740. }
  1741. }
  1742. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
  1743. /* Under some circumstances, AER is not linked with extended capabilities.
  1744. * Force it to be linked by setting the corresponding control bit in the
  1745. * config space.
  1746. */
  1747. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1748. {
  1749. uint8_t b;
  1750. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1751. if (!(b & 0x20)) {
  1752. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1753. dev_info(&dev->dev,
  1754. "Linking AER extended capability\n");
  1755. }
  1756. }
  1757. }
  1758. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1759. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1760. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1761. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1762. static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1763. {
  1764. /*
  1765. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1766. * which causes unspecified timing errors with a VT6212L on the PCI
  1767. * bus leading to USB2.0 packet loss. The defaults are that these
  1768. * features are turned off but some BIOSes turn them on.
  1769. */
  1770. uint8_t b;
  1771. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1772. if (b & 0x40) {
  1773. /* Turn off PCI Bus Parking */
  1774. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1775. dev_info(&dev->dev,
  1776. "Disabling VIA CX700 PCI parking\n");
  1777. }
  1778. }
  1779. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1780. if (b != 0) {
  1781. /* Turn off PCI Master read caching */
  1782. pci_write_config_byte(dev, 0x72, 0x0);
  1783. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1784. pci_write_config_byte(dev, 0x75, 0x1);
  1785. /* Disable "Read FIFO Timer" */
  1786. pci_write_config_byte(dev, 0x77, 0x0);
  1787. dev_info(&dev->dev,
  1788. "Disabling VIA CX700 PCI caching\n");
  1789. }
  1790. }
  1791. }
  1792. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1793. /*
  1794. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1795. * VPD end tag will hang the device. This problem was initially
  1796. * observed when a vpd entry was created in sysfs
  1797. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1798. * will dump 32k of data. Reading a full 32k will cause an access
  1799. * beyond the VPD end tag causing the device to hang. Once the device
  1800. * is hung, the bnx2 driver will not be able to reset the device.
  1801. * We believe that it is legal to read beyond the end tag and
  1802. * therefore the solution is to limit the read/write length.
  1803. */
  1804. static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1805. {
  1806. /*
  1807. * Only disable the VPD capability for 5706, 5706S, 5708,
  1808. * 5708S and 5709 rev. A
  1809. */
  1810. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1811. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1812. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1813. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1814. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1815. (dev->revision & 0xf0) == 0x0)) {
  1816. if (dev->vpd)
  1817. dev->vpd->len = 0x80;
  1818. }
  1819. }
  1820. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1821. PCI_DEVICE_ID_NX2_5706,
  1822. quirk_brcm_570x_limit_vpd);
  1823. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1824. PCI_DEVICE_ID_NX2_5706S,
  1825. quirk_brcm_570x_limit_vpd);
  1826. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1827. PCI_DEVICE_ID_NX2_5708,
  1828. quirk_brcm_570x_limit_vpd);
  1829. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1830. PCI_DEVICE_ID_NX2_5708S,
  1831. quirk_brcm_570x_limit_vpd);
  1832. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1833. PCI_DEVICE_ID_NX2_5709,
  1834. quirk_brcm_570x_limit_vpd);
  1835. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1836. PCI_DEVICE_ID_NX2_5709S,
  1837. quirk_brcm_570x_limit_vpd);
  1838. /* Originally in EDAC sources for i82875P:
  1839. * Intel tells BIOS developers to hide device 6 which
  1840. * configures the overflow device access containing
  1841. * the DRBs - this is where we expose device 6.
  1842. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  1843. */
  1844. static void __devinit quirk_unhide_mch_dev6(struct pci_dev *dev)
  1845. {
  1846. u8 reg;
  1847. if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
  1848. dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
  1849. pci_write_config_byte(dev, 0xF4, reg | 0x02);
  1850. }
  1851. }
  1852. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
  1853. quirk_unhide_mch_dev6);
  1854. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
  1855. quirk_unhide_mch_dev6);
  1856. #ifdef CONFIG_PCI_MSI
  1857. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1858. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1859. * some other busses controlled by the chipset even if Linux is not
  1860. * aware of it. Instead of setting the flag on all busses in the
  1861. * machine, simply disable MSI globally.
  1862. */
  1863. static void __init quirk_disable_all_msi(struct pci_dev *dev)
  1864. {
  1865. pci_no_msi();
  1866. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  1867. }
  1868. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1869. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1870. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  1871. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  1872. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  1873. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
  1874. /* Disable MSI on chipsets that are known to not support it */
  1875. static void __devinit quirk_disable_msi(struct pci_dev *dev)
  1876. {
  1877. if (dev->subordinate) {
  1878. dev_warn(&dev->dev, "MSI quirk detected; "
  1879. "subordinate MSI disabled\n");
  1880. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1881. }
  1882. }
  1883. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1884. /* Go through the list of Hypertransport capabilities and
  1885. * return 1 if a HT MSI capability is found and enabled */
  1886. static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
  1887. {
  1888. int pos, ttl = 48;
  1889. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1890. while (pos && ttl--) {
  1891. u8 flags;
  1892. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1893. &flags) == 0)
  1894. {
  1895. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  1896. flags & HT_MSI_FLAGS_ENABLE ?
  1897. "enabled" : "disabled");
  1898. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  1899. }
  1900. pos = pci_find_next_ht_capability(dev, pos,
  1901. HT_CAPTYPE_MSI_MAPPING);
  1902. }
  1903. return 0;
  1904. }
  1905. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  1906. static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
  1907. {
  1908. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  1909. dev_warn(&dev->dev, "MSI quirk detected; "
  1910. "subordinate MSI disabled\n");
  1911. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1912. }
  1913. }
  1914. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  1915. quirk_msi_ht_cap);
  1916. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  1917. * MSI are supported if the MSI capability set in any of these mappings.
  1918. */
  1919. static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  1920. {
  1921. struct pci_dev *pdev;
  1922. if (!dev->subordinate)
  1923. return;
  1924. /* check HT MSI cap on this chipset and the root one.
  1925. * a single one having MSI is enough to be sure that MSI are supported.
  1926. */
  1927. pdev = pci_get_slot(dev->bus, 0);
  1928. if (!pdev)
  1929. return;
  1930. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  1931. dev_warn(&dev->dev, "MSI quirk detected; "
  1932. "subordinate MSI disabled\n");
  1933. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1934. }
  1935. pci_dev_put(pdev);
  1936. }
  1937. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1938. quirk_nvidia_ck804_msi_ht_cap);
  1939. /* Force enable MSI mapping capability on HT bridges */
  1940. static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
  1941. {
  1942. int pos, ttl = 48;
  1943. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1944. while (pos && ttl--) {
  1945. u8 flags;
  1946. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1947. &flags) == 0) {
  1948. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  1949. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  1950. flags | HT_MSI_FLAGS_ENABLE);
  1951. }
  1952. pos = pci_find_next_ht_capability(dev, pos,
  1953. HT_CAPTYPE_MSI_MAPPING);
  1954. }
  1955. }
  1956. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  1957. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  1958. ht_enable_msi_mapping);
  1959. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  1960. ht_enable_msi_mapping);
  1961. /* The P5N32-SLI Premium motherboard from Asus has a problem with msi
  1962. * for the MCP55 NIC. It is not yet determined whether the msi problem
  1963. * also affects other devices. As for now, turn off msi for this device.
  1964. */
  1965. static void __devinit nvenet_msi_disable(struct pci_dev *dev)
  1966. {
  1967. if (dmi_name_in_vendors("P5N32-SLI PREMIUM")) {
  1968. dev_info(&dev->dev,
  1969. "Disabling msi for MCP55 NIC on P5N32-SLI Premium\n");
  1970. dev->no_msi = 1;
  1971. }
  1972. }
  1973. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  1974. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  1975. nvenet_msi_disable);
  1976. static int __devinit ht_check_msi_mapping(struct pci_dev *dev)
  1977. {
  1978. int pos, ttl = 48;
  1979. int found = 0;
  1980. /* check if there is HT MSI cap or enabled on this device */
  1981. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1982. while (pos && ttl--) {
  1983. u8 flags;
  1984. if (found < 1)
  1985. found = 1;
  1986. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1987. &flags) == 0) {
  1988. if (flags & HT_MSI_FLAGS_ENABLE) {
  1989. if (found < 2) {
  1990. found = 2;
  1991. break;
  1992. }
  1993. }
  1994. }
  1995. pos = pci_find_next_ht_capability(dev, pos,
  1996. HT_CAPTYPE_MSI_MAPPING);
  1997. }
  1998. return found;
  1999. }
  2000. static int __devinit host_bridge_with_leaf(struct pci_dev *host_bridge)
  2001. {
  2002. struct pci_dev *dev;
  2003. int pos;
  2004. int i, dev_no;
  2005. int found = 0;
  2006. dev_no = host_bridge->devfn >> 3;
  2007. for (i = dev_no + 1; i < 0x20; i++) {
  2008. dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
  2009. if (!dev)
  2010. continue;
  2011. /* found next host bridge ?*/
  2012. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2013. if (pos != 0) {
  2014. pci_dev_put(dev);
  2015. break;
  2016. }
  2017. if (ht_check_msi_mapping(dev)) {
  2018. found = 1;
  2019. pci_dev_put(dev);
  2020. break;
  2021. }
  2022. pci_dev_put(dev);
  2023. }
  2024. return found;
  2025. }
  2026. #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
  2027. #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
  2028. static int __devinit is_end_of_ht_chain(struct pci_dev *dev)
  2029. {
  2030. int pos, ctrl_off;
  2031. int end = 0;
  2032. u16 flags, ctrl;
  2033. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2034. if (!pos)
  2035. goto out;
  2036. pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
  2037. ctrl_off = ((flags >> 10) & 1) ?
  2038. PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
  2039. pci_read_config_word(dev, pos + ctrl_off, &ctrl);
  2040. if (ctrl & (1 << 6))
  2041. end = 1;
  2042. out:
  2043. return end;
  2044. }
  2045. static void __devinit nv_ht_enable_msi_mapping(struct pci_dev *dev)
  2046. {
  2047. struct pci_dev *host_bridge;
  2048. int pos;
  2049. int i, dev_no;
  2050. int found = 0;
  2051. dev_no = dev->devfn >> 3;
  2052. for (i = dev_no; i >= 0; i--) {
  2053. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  2054. if (!host_bridge)
  2055. continue;
  2056. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2057. if (pos != 0) {
  2058. found = 1;
  2059. break;
  2060. }
  2061. pci_dev_put(host_bridge);
  2062. }
  2063. if (!found)
  2064. return;
  2065. /* don't enable end_device/host_bridge with leaf directly here */
  2066. if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
  2067. host_bridge_with_leaf(host_bridge))
  2068. goto out;
  2069. /* root did that ! */
  2070. if (msi_ht_cap_enabled(host_bridge))
  2071. goto out;
  2072. ht_enable_msi_mapping(dev);
  2073. out:
  2074. pci_dev_put(host_bridge);
  2075. }
  2076. static void __devinit ht_disable_msi_mapping(struct pci_dev *dev)
  2077. {
  2078. int pos, ttl = 48;
  2079. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2080. while (pos && ttl--) {
  2081. u8 flags;
  2082. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2083. &flags) == 0) {
  2084. dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
  2085. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2086. flags & ~HT_MSI_FLAGS_ENABLE);
  2087. }
  2088. pos = pci_find_next_ht_capability(dev, pos,
  2089. HT_CAPTYPE_MSI_MAPPING);
  2090. }
  2091. }
  2092. static void __devinit __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
  2093. {
  2094. struct pci_dev *host_bridge;
  2095. int pos;
  2096. int found;
  2097. /* check if there is HT MSI cap or enabled on this device */
  2098. found = ht_check_msi_mapping(dev);
  2099. /* no HT MSI CAP */
  2100. if (found == 0)
  2101. return;
  2102. /*
  2103. * HT MSI mapping should be disabled on devices that are below
  2104. * a non-Hypertransport host bridge. Locate the host bridge...
  2105. */
  2106. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  2107. if (host_bridge == NULL) {
  2108. dev_warn(&dev->dev,
  2109. "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  2110. return;
  2111. }
  2112. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2113. if (pos != 0) {
  2114. /* Host bridge is to HT */
  2115. if (found == 1) {
  2116. /* it is not enabled, try to enable it */
  2117. if (all)
  2118. ht_enable_msi_mapping(dev);
  2119. else
  2120. nv_ht_enable_msi_mapping(dev);
  2121. }
  2122. return;
  2123. }
  2124. /* HT MSI is not enabled */
  2125. if (found == 1)
  2126. return;
  2127. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  2128. ht_disable_msi_mapping(dev);
  2129. }
  2130. static void __devinit nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
  2131. {
  2132. return __nv_msi_ht_cap_quirk(dev, 1);
  2133. }
  2134. static void __devinit nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
  2135. {
  2136. return __nv_msi_ht_cap_quirk(dev, 0);
  2137. }
  2138. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2139. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2140. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2141. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2142. static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
  2143. {
  2144. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2145. }
  2146. static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  2147. {
  2148. struct pci_dev *p;
  2149. /* SB700 MSI issue will be fixed at HW level from revision A21,
  2150. * we need check PCI REVISION ID of SMBus controller to get SB700
  2151. * revision.
  2152. */
  2153. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2154. NULL);
  2155. if (!p)
  2156. return;
  2157. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  2158. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2159. pci_dev_put(p);
  2160. }
  2161. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2162. PCI_DEVICE_ID_TIGON3_5780,
  2163. quirk_msi_intx_disable_bug);
  2164. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2165. PCI_DEVICE_ID_TIGON3_5780S,
  2166. quirk_msi_intx_disable_bug);
  2167. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2168. PCI_DEVICE_ID_TIGON3_5714,
  2169. quirk_msi_intx_disable_bug);
  2170. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2171. PCI_DEVICE_ID_TIGON3_5714S,
  2172. quirk_msi_intx_disable_bug);
  2173. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2174. PCI_DEVICE_ID_TIGON3_5715,
  2175. quirk_msi_intx_disable_bug);
  2176. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2177. PCI_DEVICE_ID_TIGON3_5715S,
  2178. quirk_msi_intx_disable_bug);
  2179. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  2180. quirk_msi_intx_disable_ati_bug);
  2181. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  2182. quirk_msi_intx_disable_ati_bug);
  2183. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  2184. quirk_msi_intx_disable_ati_bug);
  2185. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  2186. quirk_msi_intx_disable_ati_bug);
  2187. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  2188. quirk_msi_intx_disable_ati_bug);
  2189. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  2190. quirk_msi_intx_disable_bug);
  2191. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  2192. quirk_msi_intx_disable_bug);
  2193. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  2194. quirk_msi_intx_disable_bug);
  2195. #endif /* CONFIG_PCI_MSI */
  2196. #ifdef CONFIG_PCI_IOV
  2197. /*
  2198. * For Intel 82576 SR-IOV NIC, if BIOS doesn't allocate resources for the
  2199. * SR-IOV BARs, zero the Flash BAR and program the SR-IOV BARs to use the
  2200. * old Flash Memory Space.
  2201. */
  2202. static void __devinit quirk_i82576_sriov(struct pci_dev *dev)
  2203. {
  2204. int pos, flags;
  2205. u32 bar, start, size;
  2206. if (PAGE_SIZE > 0x10000)
  2207. return;
  2208. flags = pci_resource_flags(dev, 0);
  2209. if ((flags & PCI_BASE_ADDRESS_SPACE) !=
  2210. PCI_BASE_ADDRESS_SPACE_MEMORY ||
  2211. (flags & PCI_BASE_ADDRESS_MEM_TYPE_MASK) !=
  2212. PCI_BASE_ADDRESS_MEM_TYPE_32)
  2213. return;
  2214. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_SRIOV);
  2215. if (!pos)
  2216. return;
  2217. pci_read_config_dword(dev, pos + PCI_SRIOV_BAR, &bar);
  2218. if (bar & PCI_BASE_ADDRESS_MEM_MASK)
  2219. return;
  2220. start = pci_resource_start(dev, 1);
  2221. size = pci_resource_len(dev, 1);
  2222. if (!start || size != 0x400000 || start & (size - 1))
  2223. return;
  2224. pci_resource_flags(dev, 1) = 0;
  2225. pci_write_config_dword(dev, PCI_BASE_ADDRESS_1, 0);
  2226. pci_write_config_dword(dev, pos + PCI_SRIOV_BAR, start);
  2227. pci_write_config_dword(dev, pos + PCI_SRIOV_BAR + 12, start + size / 2);
  2228. dev_info(&dev->dev, "use Flash Memory Space for SR-IOV BARs\n");
  2229. }
  2230. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10c9, quirk_i82576_sriov);
  2231. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e6, quirk_i82576_sriov);
  2232. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e7, quirk_i82576_sriov);
  2233. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e8, quirk_i82576_sriov);
  2234. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x150a, quirk_i82576_sriov);
  2235. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x150d, quirk_i82576_sriov);
  2236. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1518, quirk_i82576_sriov);
  2237. #endif /* CONFIG_PCI_IOV */
  2238. /*
  2239. * This is a quirk for the Ricoh MMC controller found as a part of
  2240. * some mulifunction chips.
  2241. * This is very similiar and based on the ricoh_mmc driver written by
  2242. * Philip Langdale. Thank you for these magic sequences.
  2243. *
  2244. * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
  2245. * and one or both of cardbus or firewire.
  2246. *
  2247. * It happens that they implement SD and MMC
  2248. * support as separate controllers (and PCI functions). The linux SDHCI
  2249. * driver supports MMC cards but the chip detects MMC cards in hardware
  2250. * and directs them to the MMC controller - so the SDHCI driver never sees
  2251. * them.
  2252. *
  2253. * To get around this, we must disable the useless MMC controller.
  2254. * At that point, the SDHCI controller will start seeing them
  2255. * It seems to be the case that the relevant PCI registers to deactivate the
  2256. * MMC controller live on PCI function 0, which might be the cardbus controller
  2257. * or the firewire controller, depending on the particular chip in question
  2258. *
  2259. * This has to be done early, because as soon as we disable the MMC controller
  2260. * other pci functions shift up one level, e.g. function #2 becomes function
  2261. * #1, and this will confuse the pci core.
  2262. */
  2263. #ifdef CONFIG_MMC_RICOH_MMC
  2264. static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
  2265. {
  2266. /* disable via cardbus interface */
  2267. u8 write_enable;
  2268. u8 write_target;
  2269. u8 disable;
  2270. /* disable must be done via function #0 */
  2271. if (PCI_FUNC(dev->devfn))
  2272. return;
  2273. pci_read_config_byte(dev, 0xB7, &disable);
  2274. if (disable & 0x02)
  2275. return;
  2276. pci_read_config_byte(dev, 0x8E, &write_enable);
  2277. pci_write_config_byte(dev, 0x8E, 0xAA);
  2278. pci_read_config_byte(dev, 0x8D, &write_target);
  2279. pci_write_config_byte(dev, 0x8D, 0xB7);
  2280. pci_write_config_byte(dev, 0xB7, disable | 0x02);
  2281. pci_write_config_byte(dev, 0x8E, write_enable);
  2282. pci_write_config_byte(dev, 0x8D, write_target);
  2283. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
  2284. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2285. }
  2286. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2287. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2288. static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
  2289. {
  2290. /* disable via firewire interface */
  2291. u8 write_enable;
  2292. u8 disable;
  2293. /* disable must be done via function #0 */
  2294. if (PCI_FUNC(dev->devfn))
  2295. return;
  2296. pci_read_config_byte(dev, 0xCB, &disable);
  2297. if (disable & 0x02)
  2298. return;
  2299. pci_read_config_byte(dev, 0xCA, &write_enable);
  2300. pci_write_config_byte(dev, 0xCA, 0x57);
  2301. pci_write_config_byte(dev, 0xCB, disable | 0x02);
  2302. pci_write_config_byte(dev, 0xCA, write_enable);
  2303. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
  2304. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2305. }
  2306. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2307. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2308. #endif /*CONFIG_MMC_RICOH_MMC*/
  2309. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  2310. struct pci_fixup *end)
  2311. {
  2312. while (f < end) {
  2313. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  2314. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  2315. dev_dbg(&dev->dev, "calling %pF\n", f->hook);
  2316. f->hook(dev);
  2317. }
  2318. f++;
  2319. }
  2320. }
  2321. extern struct pci_fixup __start_pci_fixups_early[];
  2322. extern struct pci_fixup __end_pci_fixups_early[];
  2323. extern struct pci_fixup __start_pci_fixups_header[];
  2324. extern struct pci_fixup __end_pci_fixups_header[];
  2325. extern struct pci_fixup __start_pci_fixups_final[];
  2326. extern struct pci_fixup __end_pci_fixups_final[];
  2327. extern struct pci_fixup __start_pci_fixups_enable[];
  2328. extern struct pci_fixup __end_pci_fixups_enable[];
  2329. extern struct pci_fixup __start_pci_fixups_resume[];
  2330. extern struct pci_fixup __end_pci_fixups_resume[];
  2331. extern struct pci_fixup __start_pci_fixups_resume_early[];
  2332. extern struct pci_fixup __end_pci_fixups_resume_early[];
  2333. extern struct pci_fixup __start_pci_fixups_suspend[];
  2334. extern struct pci_fixup __end_pci_fixups_suspend[];
  2335. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  2336. {
  2337. struct pci_fixup *start, *end;
  2338. switch(pass) {
  2339. case pci_fixup_early:
  2340. start = __start_pci_fixups_early;
  2341. end = __end_pci_fixups_early;
  2342. break;
  2343. case pci_fixup_header:
  2344. start = __start_pci_fixups_header;
  2345. end = __end_pci_fixups_header;
  2346. break;
  2347. case pci_fixup_final:
  2348. start = __start_pci_fixups_final;
  2349. end = __end_pci_fixups_final;
  2350. break;
  2351. case pci_fixup_enable:
  2352. start = __start_pci_fixups_enable;
  2353. end = __end_pci_fixups_enable;
  2354. break;
  2355. case pci_fixup_resume:
  2356. start = __start_pci_fixups_resume;
  2357. end = __end_pci_fixups_resume;
  2358. break;
  2359. case pci_fixup_resume_early:
  2360. start = __start_pci_fixups_resume_early;
  2361. end = __end_pci_fixups_resume_early;
  2362. break;
  2363. case pci_fixup_suspend:
  2364. start = __start_pci_fixups_suspend;
  2365. end = __end_pci_fixups_suspend;
  2366. break;
  2367. default:
  2368. /* stupid compiler warning, you would think with an enum... */
  2369. return;
  2370. }
  2371. pci_do_fixups(dev, start, end);
  2372. }
  2373. EXPORT_SYMBOL(pci_fixup_device);
  2374. static int __init pci_apply_final_quirks(void)
  2375. {
  2376. struct pci_dev *dev = NULL;
  2377. u8 cls = 0;
  2378. u8 tmp;
  2379. if (pci_cache_line_size)
  2380. printk(KERN_DEBUG "PCI: CLS %u bytes\n",
  2381. pci_cache_line_size << 2);
  2382. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  2383. pci_fixup_device(pci_fixup_final, dev);
  2384. /*
  2385. * If arch hasn't set it explicitly yet, use the CLS
  2386. * value shared by all PCI devices. If there's a
  2387. * mismatch, fall back to the default value.
  2388. */
  2389. if (!pci_cache_line_size) {
  2390. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
  2391. if (!cls)
  2392. cls = tmp;
  2393. if (!tmp || cls == tmp)
  2394. continue;
  2395. printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), "
  2396. "using %u bytes\n", cls << 2, tmp << 2,
  2397. pci_dfl_cache_line_size << 2);
  2398. pci_cache_line_size = pci_dfl_cache_line_size;
  2399. }
  2400. }
  2401. if (!pci_cache_line_size) {
  2402. printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
  2403. cls << 2, pci_dfl_cache_line_size << 2);
  2404. pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
  2405. }
  2406. return 0;
  2407. }
  2408. fs_initcall_sync(pci_apply_final_quirks);
  2409. /*
  2410. * Followings are device-specific reset methods which can be used to
  2411. * reset a single function if other methods (e.g. FLR, PM D0->D3) are
  2412. * not available.
  2413. */
  2414. static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
  2415. {
  2416. int pos;
  2417. /* only implement PCI_CLASS_SERIAL_USB at present */
  2418. if (dev->class == PCI_CLASS_SERIAL_USB) {
  2419. pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
  2420. if (!pos)
  2421. return -ENOTTY;
  2422. if (probe)
  2423. return 0;
  2424. pci_write_config_byte(dev, pos + 0x4, 1);
  2425. msleep(100);
  2426. return 0;
  2427. } else {
  2428. return -ENOTTY;
  2429. }
  2430. }
  2431. static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
  2432. {
  2433. int pos;
  2434. pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
  2435. if (!pos)
  2436. return -ENOTTY;
  2437. if (probe)
  2438. return 0;
  2439. pci_write_config_word(dev, pos + PCI_EXP_DEVCTL,
  2440. PCI_EXP_DEVCTL_BCR_FLR);
  2441. msleep(100);
  2442. return 0;
  2443. }
  2444. #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
  2445. static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
  2446. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
  2447. reset_intel_82599_sfp_virtfn },
  2448. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  2449. reset_intel_generic_dev },
  2450. { 0 }
  2451. };
  2452. int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  2453. {
  2454. const struct pci_dev_reset_methods *i;
  2455. for (i = pci_dev_reset_methods; i->reset; i++) {
  2456. if ((i->vendor == dev->vendor ||
  2457. i->vendor == (u16)PCI_ANY_ID) &&
  2458. (i->device == dev->device ||
  2459. i->device == (u16)PCI_ANY_ID))
  2460. return i->reset(dev, probe);
  2461. }
  2462. return -ENOTTY;
  2463. }