iwl-core.c 97 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 - 2010 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *****************************************************************************/
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/sched.h>
  32. #include <net/mac80211.h>
  33. #include "iwl-eeprom.h"
  34. #include "iwl-dev.h" /* FIXME: remove */
  35. #include "iwl-debug.h"
  36. #include "iwl-core.h"
  37. #include "iwl-io.h"
  38. #include "iwl-power.h"
  39. #include "iwl-sta.h"
  40. #include "iwl-helpers.h"
  41. MODULE_DESCRIPTION("iwl core");
  42. MODULE_VERSION(IWLWIFI_VERSION);
  43. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  44. MODULE_LICENSE("GPL");
  45. /*
  46. * set bt_coex_active to true, uCode will do kill/defer
  47. * every time the priority line is asserted (BT is sending signals on the
  48. * priority line in the PCIx).
  49. * set bt_coex_active to false, uCode will ignore the BT activity and
  50. * perform the normal operation
  51. *
  52. * User might experience transmit issue on some platform due to WiFi/BT
  53. * co-exist problem. The possible behaviors are:
  54. * Able to scan and finding all the available AP
  55. * Not able to associate with any AP
  56. * On those platforms, WiFi communication can be restored by set
  57. * "bt_coex_active" module parameter to "false"
  58. *
  59. * default: bt_coex_active = true (BT_COEX_ENABLE)
  60. */
  61. static bool bt_coex_active = true;
  62. module_param(bt_coex_active, bool, S_IRUGO);
  63. MODULE_PARM_DESC(bt_coex_active, "enable wifi/bluetooth co-exist\n");
  64. static struct iwl_wimax_coex_event_entry cu_priorities[COEX_NUM_OF_EVENTS] = {
  65. {COEX_CU_UNASSOC_IDLE_RP, COEX_CU_UNASSOC_IDLE_WP,
  66. 0, COEX_UNASSOC_IDLE_FLAGS},
  67. {COEX_CU_UNASSOC_MANUAL_SCAN_RP, COEX_CU_UNASSOC_MANUAL_SCAN_WP,
  68. 0, COEX_UNASSOC_MANUAL_SCAN_FLAGS},
  69. {COEX_CU_UNASSOC_AUTO_SCAN_RP, COEX_CU_UNASSOC_AUTO_SCAN_WP,
  70. 0, COEX_UNASSOC_AUTO_SCAN_FLAGS},
  71. {COEX_CU_CALIBRATION_RP, COEX_CU_CALIBRATION_WP,
  72. 0, COEX_CALIBRATION_FLAGS},
  73. {COEX_CU_PERIODIC_CALIBRATION_RP, COEX_CU_PERIODIC_CALIBRATION_WP,
  74. 0, COEX_PERIODIC_CALIBRATION_FLAGS},
  75. {COEX_CU_CONNECTION_ESTAB_RP, COEX_CU_CONNECTION_ESTAB_WP,
  76. 0, COEX_CONNECTION_ESTAB_FLAGS},
  77. {COEX_CU_ASSOCIATED_IDLE_RP, COEX_CU_ASSOCIATED_IDLE_WP,
  78. 0, COEX_ASSOCIATED_IDLE_FLAGS},
  79. {COEX_CU_ASSOC_MANUAL_SCAN_RP, COEX_CU_ASSOC_MANUAL_SCAN_WP,
  80. 0, COEX_ASSOC_MANUAL_SCAN_FLAGS},
  81. {COEX_CU_ASSOC_AUTO_SCAN_RP, COEX_CU_ASSOC_AUTO_SCAN_WP,
  82. 0, COEX_ASSOC_AUTO_SCAN_FLAGS},
  83. {COEX_CU_ASSOC_ACTIVE_LEVEL_RP, COEX_CU_ASSOC_ACTIVE_LEVEL_WP,
  84. 0, COEX_ASSOC_ACTIVE_LEVEL_FLAGS},
  85. {COEX_CU_RF_ON_RP, COEX_CU_RF_ON_WP, 0, COEX_CU_RF_ON_FLAGS},
  86. {COEX_CU_RF_OFF_RP, COEX_CU_RF_OFF_WP, 0, COEX_RF_OFF_FLAGS},
  87. {COEX_CU_STAND_ALONE_DEBUG_RP, COEX_CU_STAND_ALONE_DEBUG_WP,
  88. 0, COEX_STAND_ALONE_DEBUG_FLAGS},
  89. {COEX_CU_IPAN_ASSOC_LEVEL_RP, COEX_CU_IPAN_ASSOC_LEVEL_WP,
  90. 0, COEX_IPAN_ASSOC_LEVEL_FLAGS},
  91. {COEX_CU_RSRVD1_RP, COEX_CU_RSRVD1_WP, 0, COEX_RSRVD1_FLAGS},
  92. {COEX_CU_RSRVD2_RP, COEX_CU_RSRVD2_WP, 0, COEX_RSRVD2_FLAGS}
  93. };
  94. #define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
  95. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  96. IWL_RATE_SISO_##s##M_PLCP, \
  97. IWL_RATE_MIMO2_##s##M_PLCP,\
  98. IWL_RATE_MIMO3_##s##M_PLCP,\
  99. IWL_RATE_##r##M_IEEE, \
  100. IWL_RATE_##ip##M_INDEX, \
  101. IWL_RATE_##in##M_INDEX, \
  102. IWL_RATE_##rp##M_INDEX, \
  103. IWL_RATE_##rn##M_INDEX, \
  104. IWL_RATE_##pp##M_INDEX, \
  105. IWL_RATE_##np##M_INDEX }
  106. u32 iwl_debug_level;
  107. EXPORT_SYMBOL(iwl_debug_level);
  108. static irqreturn_t iwl_isr(int irq, void *data);
  109. /*
  110. * Parameter order:
  111. * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
  112. *
  113. * If there isn't a valid next or previous rate then INV is used which
  114. * maps to IWL_RATE_INVALID
  115. *
  116. */
  117. const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
  118. IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
  119. IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
  120. IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  121. IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
  122. IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  123. IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
  124. IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  125. IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  126. IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  127. IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  128. IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  129. IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  130. IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
  131. /* FIXME:RS: ^^ should be INV (legacy) */
  132. };
  133. EXPORT_SYMBOL(iwl_rates);
  134. /**
  135. * translate ucode response to mac80211 tx status control values
  136. */
  137. void iwl_hwrate_to_tx_control(struct iwl_priv *priv, u32 rate_n_flags,
  138. struct ieee80211_tx_info *info)
  139. {
  140. struct ieee80211_tx_rate *r = &info->control.rates[0];
  141. info->antenna_sel_tx =
  142. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  143. if (rate_n_flags & RATE_MCS_HT_MSK)
  144. r->flags |= IEEE80211_TX_RC_MCS;
  145. if (rate_n_flags & RATE_MCS_GF_MSK)
  146. r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
  147. if (rate_n_flags & RATE_MCS_HT40_MSK)
  148. r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  149. if (rate_n_flags & RATE_MCS_DUP_MSK)
  150. r->flags |= IEEE80211_TX_RC_DUP_DATA;
  151. if (rate_n_flags & RATE_MCS_SGI_MSK)
  152. r->flags |= IEEE80211_TX_RC_SHORT_GI;
  153. r->idx = iwl_hwrate_to_mac80211_idx(rate_n_flags, info->band);
  154. }
  155. EXPORT_SYMBOL(iwl_hwrate_to_tx_control);
  156. int iwl_hwrate_to_plcp_idx(u32 rate_n_flags)
  157. {
  158. int idx = 0;
  159. /* HT rate format */
  160. if (rate_n_flags & RATE_MCS_HT_MSK) {
  161. idx = (rate_n_flags & 0xff);
  162. if (idx >= IWL_RATE_MIMO3_6M_PLCP)
  163. idx = idx - IWL_RATE_MIMO3_6M_PLCP;
  164. else if (idx >= IWL_RATE_MIMO2_6M_PLCP)
  165. idx = idx - IWL_RATE_MIMO2_6M_PLCP;
  166. idx += IWL_FIRST_OFDM_RATE;
  167. /* skip 9M not supported in ht*/
  168. if (idx >= IWL_RATE_9M_INDEX)
  169. idx += 1;
  170. if ((idx >= IWL_FIRST_OFDM_RATE) && (idx <= IWL_LAST_OFDM_RATE))
  171. return idx;
  172. /* legacy rate format, search for match in table */
  173. } else {
  174. for (idx = 0; idx < ARRAY_SIZE(iwl_rates); idx++)
  175. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  176. return idx;
  177. }
  178. return -1;
  179. }
  180. EXPORT_SYMBOL(iwl_hwrate_to_plcp_idx);
  181. int iwl_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
  182. {
  183. int idx = 0;
  184. int band_offset = 0;
  185. /* HT rate format: mac80211 wants an MCS number, which is just LSB */
  186. if (rate_n_flags & RATE_MCS_HT_MSK) {
  187. idx = (rate_n_flags & 0xff);
  188. return idx;
  189. /* Legacy rate format, search for match in table */
  190. } else {
  191. if (band == IEEE80211_BAND_5GHZ)
  192. band_offset = IWL_FIRST_OFDM_RATE;
  193. for (idx = band_offset; idx < IWL_RATE_COUNT_LEGACY; idx++)
  194. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  195. return idx - band_offset;
  196. }
  197. return -1;
  198. }
  199. u8 iwl_toggle_tx_ant(struct iwl_priv *priv, u8 ant)
  200. {
  201. int i;
  202. u8 ind = ant;
  203. for (i = 0; i < RATE_ANT_NUM - 1; i++) {
  204. ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
  205. if (priv->hw_params.valid_tx_ant & BIT(ind))
  206. return ind;
  207. }
  208. return ant;
  209. }
  210. EXPORT_SYMBOL(iwl_toggle_tx_ant);
  211. const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  212. EXPORT_SYMBOL(iwl_bcast_addr);
  213. /* This function both allocates and initializes hw and priv. */
  214. struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
  215. struct ieee80211_ops *hw_ops)
  216. {
  217. struct iwl_priv *priv;
  218. /* mac80211 allocates memory for this device instance, including
  219. * space for this driver's private structure */
  220. struct ieee80211_hw *hw =
  221. ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
  222. if (hw == NULL) {
  223. printk(KERN_ERR "%s: Can not allocate network device\n",
  224. cfg->name);
  225. goto out;
  226. }
  227. priv = hw->priv;
  228. priv->hw = hw;
  229. out:
  230. return hw;
  231. }
  232. EXPORT_SYMBOL(iwl_alloc_all);
  233. void iwl_hw_detect(struct iwl_priv *priv)
  234. {
  235. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  236. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  237. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  238. }
  239. EXPORT_SYMBOL(iwl_hw_detect);
  240. int iwl_hw_nic_init(struct iwl_priv *priv)
  241. {
  242. unsigned long flags;
  243. struct iwl_rx_queue *rxq = &priv->rxq;
  244. int ret;
  245. /* nic_init */
  246. spin_lock_irqsave(&priv->lock, flags);
  247. priv->cfg->ops->lib->apm_ops.init(priv);
  248. /* Set interrupt coalescing calibration timer to default (512 usecs) */
  249. iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
  250. spin_unlock_irqrestore(&priv->lock, flags);
  251. ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  252. priv->cfg->ops->lib->apm_ops.config(priv);
  253. /* Allocate the RX queue, or reset if it is already allocated */
  254. if (!rxq->bd) {
  255. ret = iwl_rx_queue_alloc(priv);
  256. if (ret) {
  257. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  258. return -ENOMEM;
  259. }
  260. } else
  261. iwl_rx_queue_reset(priv, rxq);
  262. iwl_rx_replenish(priv);
  263. iwl_rx_init(priv, rxq);
  264. spin_lock_irqsave(&priv->lock, flags);
  265. rxq->need_update = 1;
  266. iwl_rx_queue_update_write_ptr(priv, rxq);
  267. spin_unlock_irqrestore(&priv->lock, flags);
  268. /* Allocate and init all Tx and Command queues */
  269. ret = iwl_txq_ctx_reset(priv);
  270. if (ret)
  271. return ret;
  272. set_bit(STATUS_INIT, &priv->status);
  273. return 0;
  274. }
  275. EXPORT_SYMBOL(iwl_hw_nic_init);
  276. /*
  277. * QoS support
  278. */
  279. void iwl_activate_qos(struct iwl_priv *priv, u8 force)
  280. {
  281. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  282. return;
  283. priv->qos_data.def_qos_parm.qos_flags = 0;
  284. if (priv->qos_data.qos_cap.q_AP.queue_request &&
  285. !priv->qos_data.qos_cap.q_AP.txop_request)
  286. priv->qos_data.def_qos_parm.qos_flags |=
  287. QOS_PARAM_FLG_TXOP_TYPE_MSK;
  288. if (priv->qos_data.qos_active)
  289. priv->qos_data.def_qos_parm.qos_flags |=
  290. QOS_PARAM_FLG_UPDATE_EDCA_MSK;
  291. if (priv->current_ht_config.is_ht)
  292. priv->qos_data.def_qos_parm.qos_flags |= QOS_PARAM_FLG_TGN_MSK;
  293. if (force || iwl_is_associated(priv)) {
  294. IWL_DEBUG_QOS(priv, "send QoS cmd with Qos active=%d FLAGS=0x%X\n",
  295. priv->qos_data.qos_active,
  296. priv->qos_data.def_qos_parm.qos_flags);
  297. iwl_send_cmd_pdu_async(priv, REPLY_QOS_PARAM,
  298. sizeof(struct iwl_qosparam_cmd),
  299. &priv->qos_data.def_qos_parm, NULL);
  300. }
  301. }
  302. EXPORT_SYMBOL(iwl_activate_qos);
  303. /*
  304. * AC CWmin CW max AIFSN TXOP Limit TXOP Limit
  305. * (802.11b) (802.11a/g)
  306. * AC_BK 15 1023 7 0 0
  307. * AC_BE 15 1023 3 0 0
  308. * AC_VI 7 15 2 6.016ms 3.008ms
  309. * AC_VO 3 7 2 3.264ms 1.504ms
  310. */
  311. void iwl_reset_qos(struct iwl_priv *priv)
  312. {
  313. u16 cw_min = 15;
  314. u16 cw_max = 1023;
  315. u8 aifs = 2;
  316. bool is_legacy = false;
  317. unsigned long flags;
  318. int i;
  319. spin_lock_irqsave(&priv->lock, flags);
  320. /* QoS always active in AP and ADHOC mode
  321. * In STA mode wait for association
  322. */
  323. if (priv->iw_mode == NL80211_IFTYPE_ADHOC ||
  324. priv->iw_mode == NL80211_IFTYPE_AP)
  325. priv->qos_data.qos_active = 1;
  326. else
  327. priv->qos_data.qos_active = 0;
  328. /* check for legacy mode */
  329. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  330. (priv->active_rate & IWL_OFDM_RATES_MASK) == 0) ||
  331. (priv->iw_mode == NL80211_IFTYPE_STATION &&
  332. (priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK) == 0)) {
  333. cw_min = 31;
  334. is_legacy = 1;
  335. }
  336. if (priv->qos_data.qos_active)
  337. aifs = 3;
  338. /* AC_BE */
  339. priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
  340. priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
  341. priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
  342. priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
  343. priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
  344. if (priv->qos_data.qos_active) {
  345. /* AC_BK */
  346. i = 1;
  347. priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
  348. priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
  349. priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
  350. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  351. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  352. /* AC_VI */
  353. i = 2;
  354. priv->qos_data.def_qos_parm.ac[i].cw_min =
  355. cpu_to_le16((cw_min + 1) / 2 - 1);
  356. priv->qos_data.def_qos_parm.ac[i].cw_max =
  357. cpu_to_le16(cw_min);
  358. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  359. if (is_legacy)
  360. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  361. cpu_to_le16(6016);
  362. else
  363. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  364. cpu_to_le16(3008);
  365. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  366. /* AC_VO */
  367. i = 3;
  368. priv->qos_data.def_qos_parm.ac[i].cw_min =
  369. cpu_to_le16((cw_min + 1) / 4 - 1);
  370. priv->qos_data.def_qos_parm.ac[i].cw_max =
  371. cpu_to_le16((cw_min + 1) / 2 - 1);
  372. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  373. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  374. if (is_legacy)
  375. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  376. cpu_to_le16(3264);
  377. else
  378. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  379. cpu_to_le16(1504);
  380. } else {
  381. for (i = 1; i < 4; i++) {
  382. priv->qos_data.def_qos_parm.ac[i].cw_min =
  383. cpu_to_le16(cw_min);
  384. priv->qos_data.def_qos_parm.ac[i].cw_max =
  385. cpu_to_le16(cw_max);
  386. priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
  387. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  388. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  389. }
  390. }
  391. IWL_DEBUG_QOS(priv, "set QoS to default \n");
  392. spin_unlock_irqrestore(&priv->lock, flags);
  393. }
  394. EXPORT_SYMBOL(iwl_reset_qos);
  395. #define MAX_BIT_RATE_40_MHZ 150 /* Mbps */
  396. #define MAX_BIT_RATE_20_MHZ 72 /* Mbps */
  397. static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
  398. struct ieee80211_sta_ht_cap *ht_info,
  399. enum ieee80211_band band)
  400. {
  401. u16 max_bit_rate = 0;
  402. u8 rx_chains_num = priv->hw_params.rx_chains_num;
  403. u8 tx_chains_num = priv->hw_params.tx_chains_num;
  404. ht_info->cap = 0;
  405. memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
  406. ht_info->ht_supported = true;
  407. if (priv->cfg->ht_greenfield_support)
  408. ht_info->cap |= IEEE80211_HT_CAP_GRN_FLD;
  409. ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
  410. max_bit_rate = MAX_BIT_RATE_20_MHZ;
  411. if (priv->hw_params.ht40_channel & BIT(band)) {
  412. ht_info->cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
  413. ht_info->cap |= IEEE80211_HT_CAP_SGI_40;
  414. ht_info->mcs.rx_mask[4] = 0x01;
  415. max_bit_rate = MAX_BIT_RATE_40_MHZ;
  416. }
  417. if (priv->cfg->mod_params->amsdu_size_8K)
  418. ht_info->cap |= IEEE80211_HT_CAP_MAX_AMSDU;
  419. ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
  420. ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
  421. ht_info->mcs.rx_mask[0] = 0xFF;
  422. if (rx_chains_num >= 2)
  423. ht_info->mcs.rx_mask[1] = 0xFF;
  424. if (rx_chains_num >= 3)
  425. ht_info->mcs.rx_mask[2] = 0xFF;
  426. /* Highest supported Rx data rate */
  427. max_bit_rate *= rx_chains_num;
  428. WARN_ON(max_bit_rate & ~IEEE80211_HT_MCS_RX_HIGHEST_MASK);
  429. ht_info->mcs.rx_highest = cpu_to_le16(max_bit_rate);
  430. /* Tx MCS capabilities */
  431. ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
  432. if (tx_chains_num != rx_chains_num) {
  433. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  434. ht_info->mcs.tx_params |= ((tx_chains_num - 1) <<
  435. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  436. }
  437. }
  438. /**
  439. * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
  440. */
  441. int iwlcore_init_geos(struct iwl_priv *priv)
  442. {
  443. struct iwl_channel_info *ch;
  444. struct ieee80211_supported_band *sband;
  445. struct ieee80211_channel *channels;
  446. struct ieee80211_channel *geo_ch;
  447. struct ieee80211_rate *rates;
  448. int i = 0;
  449. if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
  450. priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
  451. IWL_DEBUG_INFO(priv, "Geography modes already initialized.\n");
  452. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  453. return 0;
  454. }
  455. channels = kzalloc(sizeof(struct ieee80211_channel) *
  456. priv->channel_count, GFP_KERNEL);
  457. if (!channels)
  458. return -ENOMEM;
  459. rates = kzalloc((sizeof(struct ieee80211_rate) * IWL_RATE_COUNT_LEGACY),
  460. GFP_KERNEL);
  461. if (!rates) {
  462. kfree(channels);
  463. return -ENOMEM;
  464. }
  465. /* 5.2GHz channels start after the 2.4GHz channels */
  466. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  467. sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
  468. /* just OFDM */
  469. sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
  470. sband->n_bitrates = IWL_RATE_COUNT_LEGACY - IWL_FIRST_OFDM_RATE;
  471. if (priv->cfg->sku & IWL_SKU_N)
  472. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  473. IEEE80211_BAND_5GHZ);
  474. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  475. sband->channels = channels;
  476. /* OFDM & CCK */
  477. sband->bitrates = rates;
  478. sband->n_bitrates = IWL_RATE_COUNT_LEGACY;
  479. if (priv->cfg->sku & IWL_SKU_N)
  480. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  481. IEEE80211_BAND_2GHZ);
  482. priv->ieee_channels = channels;
  483. priv->ieee_rates = rates;
  484. for (i = 0; i < priv->channel_count; i++) {
  485. ch = &priv->channel_info[i];
  486. /* FIXME: might be removed if scan is OK */
  487. if (!is_channel_valid(ch))
  488. continue;
  489. if (is_channel_a_band(ch))
  490. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  491. else
  492. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  493. geo_ch = &sband->channels[sband->n_channels++];
  494. geo_ch->center_freq =
  495. ieee80211_channel_to_frequency(ch->channel);
  496. geo_ch->max_power = ch->max_power_avg;
  497. geo_ch->max_antenna_gain = 0xff;
  498. geo_ch->hw_value = ch->channel;
  499. if (is_channel_valid(ch)) {
  500. if (!(ch->flags & EEPROM_CHANNEL_IBSS))
  501. geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
  502. if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
  503. geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
  504. if (ch->flags & EEPROM_CHANNEL_RADAR)
  505. geo_ch->flags |= IEEE80211_CHAN_RADAR;
  506. geo_ch->flags |= ch->ht40_extension_channel;
  507. if (ch->max_power_avg > priv->tx_power_device_lmt)
  508. priv->tx_power_device_lmt = ch->max_power_avg;
  509. } else {
  510. geo_ch->flags |= IEEE80211_CHAN_DISABLED;
  511. }
  512. IWL_DEBUG_INFO(priv, "Channel %d Freq=%d[%sGHz] %s flag=0x%X\n",
  513. ch->channel, geo_ch->center_freq,
  514. is_channel_a_band(ch) ? "5.2" : "2.4",
  515. geo_ch->flags & IEEE80211_CHAN_DISABLED ?
  516. "restricted" : "valid",
  517. geo_ch->flags);
  518. }
  519. if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
  520. priv->cfg->sku & IWL_SKU_A) {
  521. IWL_INFO(priv, "Incorrectly detected BG card as ABG. "
  522. "Please send your PCI ID 0x%04X:0x%04X to maintainer.\n",
  523. priv->pci_dev->device,
  524. priv->pci_dev->subsystem_device);
  525. priv->cfg->sku &= ~IWL_SKU_A;
  526. }
  527. IWL_INFO(priv, "Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  528. priv->bands[IEEE80211_BAND_2GHZ].n_channels,
  529. priv->bands[IEEE80211_BAND_5GHZ].n_channels);
  530. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  531. return 0;
  532. }
  533. EXPORT_SYMBOL(iwlcore_init_geos);
  534. /*
  535. * iwlcore_free_geos - undo allocations in iwlcore_init_geos
  536. */
  537. void iwlcore_free_geos(struct iwl_priv *priv)
  538. {
  539. kfree(priv->ieee_channels);
  540. kfree(priv->ieee_rates);
  541. clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
  542. }
  543. EXPORT_SYMBOL(iwlcore_free_geos);
  544. /*
  545. * iwlcore_rts_tx_cmd_flag: Set rts/cts. 3945 and 4965 only share this
  546. * function.
  547. */
  548. void iwlcore_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
  549. __le32 *tx_flags)
  550. {
  551. if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  552. *tx_flags |= TX_CMD_FLG_RTS_MSK;
  553. *tx_flags &= ~TX_CMD_FLG_CTS_MSK;
  554. } else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  555. *tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  556. *tx_flags |= TX_CMD_FLG_CTS_MSK;
  557. }
  558. }
  559. EXPORT_SYMBOL(iwlcore_rts_tx_cmd_flag);
  560. static bool is_single_rx_stream(struct iwl_priv *priv)
  561. {
  562. return priv->current_ht_config.smps == IEEE80211_SMPS_STATIC ||
  563. priv->current_ht_config.single_chain_sufficient;
  564. }
  565. static u8 iwl_is_channel_extension(struct iwl_priv *priv,
  566. enum ieee80211_band band,
  567. u16 channel, u8 extension_chan_offset)
  568. {
  569. const struct iwl_channel_info *ch_info;
  570. ch_info = iwl_get_channel_info(priv, band, channel);
  571. if (!is_channel_valid(ch_info))
  572. return 0;
  573. if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_ABOVE)
  574. return !(ch_info->ht40_extension_channel &
  575. IEEE80211_CHAN_NO_HT40PLUS);
  576. else if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_BELOW)
  577. return !(ch_info->ht40_extension_channel &
  578. IEEE80211_CHAN_NO_HT40MINUS);
  579. return 0;
  580. }
  581. u8 iwl_is_ht40_tx_allowed(struct iwl_priv *priv,
  582. struct ieee80211_sta_ht_cap *sta_ht_inf)
  583. {
  584. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  585. if (!ht_conf->is_ht || !ht_conf->is_40mhz)
  586. return 0;
  587. /* We do not check for IEEE80211_HT_CAP_SUP_WIDTH_20_40
  588. * the bit will not set if it is pure 40MHz case
  589. */
  590. if (sta_ht_inf) {
  591. if (!sta_ht_inf->ht_supported)
  592. return 0;
  593. }
  594. #ifdef CONFIG_IWLWIFI_DEBUG
  595. if (priv->disable_ht40)
  596. return 0;
  597. #endif
  598. return iwl_is_channel_extension(priv, priv->band,
  599. le16_to_cpu(priv->staging_rxon.channel),
  600. ht_conf->extension_chan_offset);
  601. }
  602. EXPORT_SYMBOL(iwl_is_ht40_tx_allowed);
  603. static u16 iwl_adjust_beacon_interval(u16 beacon_val, u16 max_beacon_val)
  604. {
  605. u16 new_val = 0;
  606. u16 beacon_factor = 0;
  607. beacon_factor = (beacon_val + max_beacon_val) / max_beacon_val;
  608. new_val = beacon_val / beacon_factor;
  609. if (!new_val)
  610. new_val = max_beacon_val;
  611. return new_val;
  612. }
  613. void iwl_setup_rxon_timing(struct iwl_priv *priv)
  614. {
  615. u64 tsf;
  616. s32 interval_tm, rem;
  617. unsigned long flags;
  618. struct ieee80211_conf *conf = NULL;
  619. u16 beacon_int;
  620. conf = ieee80211_get_hw_conf(priv->hw);
  621. spin_lock_irqsave(&priv->lock, flags);
  622. priv->rxon_timing.timestamp = cpu_to_le64(priv->timestamp);
  623. priv->rxon_timing.listen_interval = cpu_to_le16(conf->listen_interval);
  624. if (priv->iw_mode == NL80211_IFTYPE_STATION) {
  625. beacon_int = priv->beacon_int;
  626. priv->rxon_timing.atim_window = 0;
  627. } else {
  628. beacon_int = priv->vif->bss_conf.beacon_int;
  629. /* TODO: we need to get atim_window from upper stack
  630. * for now we set to 0 */
  631. priv->rxon_timing.atim_window = 0;
  632. }
  633. beacon_int = iwl_adjust_beacon_interval(beacon_int,
  634. priv->hw_params.max_beacon_itrvl * 1024);
  635. priv->rxon_timing.beacon_interval = cpu_to_le16(beacon_int);
  636. tsf = priv->timestamp; /* tsf is modifed by do_div: copy it */
  637. interval_tm = beacon_int * 1024;
  638. rem = do_div(tsf, interval_tm);
  639. priv->rxon_timing.beacon_init_val = cpu_to_le32(interval_tm - rem);
  640. spin_unlock_irqrestore(&priv->lock, flags);
  641. IWL_DEBUG_ASSOC(priv,
  642. "beacon interval %d beacon timer %d beacon tim %d\n",
  643. le16_to_cpu(priv->rxon_timing.beacon_interval),
  644. le32_to_cpu(priv->rxon_timing.beacon_init_val),
  645. le16_to_cpu(priv->rxon_timing.atim_window));
  646. }
  647. EXPORT_SYMBOL(iwl_setup_rxon_timing);
  648. void iwl_set_rxon_hwcrypto(struct iwl_priv *priv, int hw_decrypt)
  649. {
  650. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  651. if (hw_decrypt)
  652. rxon->filter_flags &= ~RXON_FILTER_DIS_DECRYPT_MSK;
  653. else
  654. rxon->filter_flags |= RXON_FILTER_DIS_DECRYPT_MSK;
  655. }
  656. EXPORT_SYMBOL(iwl_set_rxon_hwcrypto);
  657. /**
  658. * iwl_check_rxon_cmd - validate RXON structure is valid
  659. *
  660. * NOTE: This is really only useful during development and can eventually
  661. * be #ifdef'd out once the driver is stable and folks aren't actively
  662. * making changes
  663. */
  664. int iwl_check_rxon_cmd(struct iwl_priv *priv)
  665. {
  666. int error = 0;
  667. int counter = 1;
  668. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  669. if (rxon->flags & RXON_FLG_BAND_24G_MSK) {
  670. error |= le32_to_cpu(rxon->flags &
  671. (RXON_FLG_TGJ_NARROW_BAND_MSK |
  672. RXON_FLG_RADAR_DETECT_MSK));
  673. if (error)
  674. IWL_WARN(priv, "check 24G fields %d | %d\n",
  675. counter++, error);
  676. } else {
  677. error |= (rxon->flags & RXON_FLG_SHORT_SLOT_MSK) ?
  678. 0 : le32_to_cpu(RXON_FLG_SHORT_SLOT_MSK);
  679. if (error)
  680. IWL_WARN(priv, "check 52 fields %d | %d\n",
  681. counter++, error);
  682. error |= le32_to_cpu(rxon->flags & RXON_FLG_CCK_MSK);
  683. if (error)
  684. IWL_WARN(priv, "check 52 CCK %d | %d\n",
  685. counter++, error);
  686. }
  687. error |= (rxon->node_addr[0] | rxon->bssid_addr[0]) & 0x1;
  688. if (error)
  689. IWL_WARN(priv, "check mac addr %d | %d\n", counter++, error);
  690. /* make sure basic rates 6Mbps and 1Mbps are supported */
  691. error |= (((rxon->ofdm_basic_rates & IWL_RATE_6M_MASK) == 0) &&
  692. ((rxon->cck_basic_rates & IWL_RATE_1M_MASK) == 0));
  693. if (error)
  694. IWL_WARN(priv, "check basic rate %d | %d\n", counter++, error);
  695. error |= (le16_to_cpu(rxon->assoc_id) > 2007);
  696. if (error)
  697. IWL_WARN(priv, "check assoc id %d | %d\n", counter++, error);
  698. error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK))
  699. == (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK));
  700. if (error)
  701. IWL_WARN(priv, "check CCK and short slot %d | %d\n",
  702. counter++, error);
  703. error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK))
  704. == (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK));
  705. if (error)
  706. IWL_WARN(priv, "check CCK & auto detect %d | %d\n",
  707. counter++, error);
  708. error |= ((rxon->flags & (RXON_FLG_AUTO_DETECT_MSK |
  709. RXON_FLG_TGG_PROTECT_MSK)) == RXON_FLG_TGG_PROTECT_MSK);
  710. if (error)
  711. IWL_WARN(priv, "check TGG and auto detect %d | %d\n",
  712. counter++, error);
  713. if (error)
  714. IWL_WARN(priv, "Tuning to channel %d\n",
  715. le16_to_cpu(rxon->channel));
  716. if (error) {
  717. IWL_ERR(priv, "Not a valid iwl_rxon_assoc_cmd field values\n");
  718. return -1;
  719. }
  720. return 0;
  721. }
  722. EXPORT_SYMBOL(iwl_check_rxon_cmd);
  723. /**
  724. * iwl_full_rxon_required - check if full RXON (vs RXON_ASSOC) cmd is needed
  725. * @priv: staging_rxon is compared to active_rxon
  726. *
  727. * If the RXON structure is changing enough to require a new tune,
  728. * or is clearing the RXON_FILTER_ASSOC_MSK, then return 1 to indicate that
  729. * a new tune (full RXON command, rather than RXON_ASSOC cmd) is required.
  730. */
  731. int iwl_full_rxon_required(struct iwl_priv *priv)
  732. {
  733. /* These items are only settable from the full RXON command */
  734. if (!(iwl_is_associated(priv)) ||
  735. compare_ether_addr(priv->staging_rxon.bssid_addr,
  736. priv->active_rxon.bssid_addr) ||
  737. compare_ether_addr(priv->staging_rxon.node_addr,
  738. priv->active_rxon.node_addr) ||
  739. compare_ether_addr(priv->staging_rxon.wlap_bssid_addr,
  740. priv->active_rxon.wlap_bssid_addr) ||
  741. (priv->staging_rxon.dev_type != priv->active_rxon.dev_type) ||
  742. (priv->staging_rxon.channel != priv->active_rxon.channel) ||
  743. (priv->staging_rxon.air_propagation !=
  744. priv->active_rxon.air_propagation) ||
  745. (priv->staging_rxon.ofdm_ht_single_stream_basic_rates !=
  746. priv->active_rxon.ofdm_ht_single_stream_basic_rates) ||
  747. (priv->staging_rxon.ofdm_ht_dual_stream_basic_rates !=
  748. priv->active_rxon.ofdm_ht_dual_stream_basic_rates) ||
  749. (priv->staging_rxon.ofdm_ht_triple_stream_basic_rates !=
  750. priv->active_rxon.ofdm_ht_triple_stream_basic_rates) ||
  751. (priv->staging_rxon.assoc_id != priv->active_rxon.assoc_id))
  752. return 1;
  753. /* flags, filter_flags, ofdm_basic_rates, and cck_basic_rates can
  754. * be updated with the RXON_ASSOC command -- however only some
  755. * flag transitions are allowed using RXON_ASSOC */
  756. /* Check if we are not switching bands */
  757. if ((priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) !=
  758. (priv->active_rxon.flags & RXON_FLG_BAND_24G_MSK))
  759. return 1;
  760. /* Check if we are switching association toggle */
  761. if ((priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK) !=
  762. (priv->active_rxon.filter_flags & RXON_FILTER_ASSOC_MSK))
  763. return 1;
  764. return 0;
  765. }
  766. EXPORT_SYMBOL(iwl_full_rxon_required);
  767. u8 iwl_rate_get_lowest_plcp(struct iwl_priv *priv)
  768. {
  769. int i;
  770. int rate_mask;
  771. /* Set rate mask*/
  772. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK)
  773. rate_mask = priv->active_rate_basic & IWL_CCK_RATES_MASK;
  774. else
  775. rate_mask = priv->active_rate_basic & IWL_OFDM_RATES_MASK;
  776. /* Find lowest valid rate */
  777. for (i = IWL_RATE_1M_INDEX; i != IWL_RATE_INVALID;
  778. i = iwl_rates[i].next_ieee) {
  779. if (rate_mask & (1 << i))
  780. return iwl_rates[i].plcp;
  781. }
  782. /* No valid rate was found. Assign the lowest one */
  783. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK)
  784. return IWL_RATE_1M_PLCP;
  785. else
  786. return IWL_RATE_6M_PLCP;
  787. }
  788. EXPORT_SYMBOL(iwl_rate_get_lowest_plcp);
  789. void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_config *ht_conf)
  790. {
  791. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  792. if (!ht_conf->is_ht) {
  793. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MSK |
  794. RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK |
  795. RXON_FLG_HT40_PROT_MSK |
  796. RXON_FLG_HT_PROT_MSK);
  797. return;
  798. }
  799. /* FIXME: if the definition of ht_protection changed, the "translation"
  800. * will be needed for rxon->flags
  801. */
  802. rxon->flags |= cpu_to_le32(ht_conf->ht_protection << RXON_FLG_HT_OPERATING_MODE_POS);
  803. /* Set up channel bandwidth:
  804. * 20 MHz only, 20/40 mixed or pure 40 if ht40 ok */
  805. /* clear the HT channel mode before set the mode */
  806. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MSK |
  807. RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  808. if (iwl_is_ht40_tx_allowed(priv, NULL)) {
  809. /* pure ht40 */
  810. if (ht_conf->ht_protection == IEEE80211_HT_OP_MODE_PROTECTION_20MHZ) {
  811. rxon->flags |= RXON_FLG_CHANNEL_MODE_PURE_40;
  812. /* Note: control channel is opposite of extension channel */
  813. switch (ht_conf->extension_chan_offset) {
  814. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  815. rxon->flags &= ~RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  816. break;
  817. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  818. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  819. break;
  820. }
  821. } else {
  822. /* Note: control channel is opposite of extension channel */
  823. switch (ht_conf->extension_chan_offset) {
  824. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  825. rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  826. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED;
  827. break;
  828. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  829. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  830. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED;
  831. break;
  832. case IEEE80211_HT_PARAM_CHA_SEC_NONE:
  833. default:
  834. /* channel location only valid if in Mixed mode */
  835. IWL_ERR(priv, "invalid extension channel offset\n");
  836. break;
  837. }
  838. }
  839. } else {
  840. rxon->flags |= RXON_FLG_CHANNEL_MODE_LEGACY;
  841. }
  842. if (priv->cfg->ops->hcmd->set_rxon_chain)
  843. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  844. IWL_DEBUG_ASSOC(priv, "rxon flags 0x%X operation mode :0x%X "
  845. "extension channel offset 0x%x\n",
  846. le32_to_cpu(rxon->flags), ht_conf->ht_protection,
  847. ht_conf->extension_chan_offset);
  848. return;
  849. }
  850. EXPORT_SYMBOL(iwl_set_rxon_ht);
  851. #define IWL_NUM_RX_CHAINS_MULTIPLE 3
  852. #define IWL_NUM_RX_CHAINS_SINGLE 2
  853. #define IWL_NUM_IDLE_CHAINS_DUAL 2
  854. #define IWL_NUM_IDLE_CHAINS_SINGLE 1
  855. /*
  856. * Determine how many receiver/antenna chains to use.
  857. *
  858. * More provides better reception via diversity. Fewer saves power
  859. * at the expense of throughput, but only when not in powersave to
  860. * start with.
  861. *
  862. * MIMO (dual stream) requires at least 2, but works better with 3.
  863. * This does not determine *which* chains to use, just how many.
  864. */
  865. static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
  866. {
  867. /* # of Rx chains to use when expecting MIMO. */
  868. if (is_single_rx_stream(priv))
  869. return IWL_NUM_RX_CHAINS_SINGLE;
  870. else
  871. return IWL_NUM_RX_CHAINS_MULTIPLE;
  872. }
  873. /*
  874. * When we are in power saving mode, unless device support spatial
  875. * multiplexing power save, use the active count for rx chain count.
  876. */
  877. static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
  878. {
  879. /* # Rx chains when idling, depending on SMPS mode */
  880. switch (priv->current_ht_config.smps) {
  881. case IEEE80211_SMPS_STATIC:
  882. case IEEE80211_SMPS_DYNAMIC:
  883. return IWL_NUM_IDLE_CHAINS_SINGLE;
  884. case IEEE80211_SMPS_OFF:
  885. return active_cnt;
  886. default:
  887. WARN(1, "invalid SMPS mode %d",
  888. priv->current_ht_config.smps);
  889. return active_cnt;
  890. }
  891. }
  892. /* up to 4 chains */
  893. static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
  894. {
  895. u8 res;
  896. res = (chain_bitmap & BIT(0)) >> 0;
  897. res += (chain_bitmap & BIT(1)) >> 1;
  898. res += (chain_bitmap & BIT(2)) >> 2;
  899. res += (chain_bitmap & BIT(3)) >> 3;
  900. return res;
  901. }
  902. /**
  903. * iwl_is_monitor_mode - Determine if interface in monitor mode
  904. *
  905. * priv->iw_mode is set in add_interface, but add_interface is
  906. * never called for monitor mode. The only way mac80211 informs us about
  907. * monitor mode is through configuring filters (call to configure_filter).
  908. */
  909. bool iwl_is_monitor_mode(struct iwl_priv *priv)
  910. {
  911. return !!(priv->staging_rxon.filter_flags & RXON_FILTER_PROMISC_MSK);
  912. }
  913. EXPORT_SYMBOL(iwl_is_monitor_mode);
  914. /**
  915. * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  916. *
  917. * Selects how many and which Rx receivers/antennas/chains to use.
  918. * This should not be used for scan command ... it puts data in wrong place.
  919. */
  920. void iwl_set_rxon_chain(struct iwl_priv *priv)
  921. {
  922. bool is_single = is_single_rx_stream(priv);
  923. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  924. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  925. u32 active_chains;
  926. u16 rx_chain;
  927. /* Tell uCode which antennas are actually connected.
  928. * Before first association, we assume all antennas are connected.
  929. * Just after first association, iwl_chain_noise_calibration()
  930. * checks which antennas actually *are* connected. */
  931. if (priv->chain_noise_data.active_chains)
  932. active_chains = priv->chain_noise_data.active_chains;
  933. else
  934. active_chains = priv->hw_params.valid_rx_ant;
  935. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  936. /* How many receivers should we use? */
  937. active_rx_cnt = iwl_get_active_rx_chain_count(priv);
  938. idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
  939. /* correct rx chain count according hw settings
  940. * and chain noise calibration
  941. */
  942. valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
  943. if (valid_rx_cnt < active_rx_cnt)
  944. active_rx_cnt = valid_rx_cnt;
  945. if (valid_rx_cnt < idle_rx_cnt)
  946. idle_rx_cnt = valid_rx_cnt;
  947. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  948. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  949. /* copied from 'iwl_bg_request_scan()' */
  950. /* Force use of chains B and C (0x6) for Rx for 4965
  951. * Avoid A (0x1) because of its off-channel reception on A-band.
  952. * MIMO is not used here, but value is required */
  953. if (iwl_is_monitor_mode(priv) &&
  954. !(priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) &&
  955. ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) == CSR_HW_REV_TYPE_4965)) {
  956. rx_chain = ANT_ABC << RXON_RX_CHAIN_VALID_POS;
  957. rx_chain |= ANT_BC << RXON_RX_CHAIN_FORCE_SEL_POS;
  958. rx_chain |= ANT_ABC << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
  959. rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
  960. }
  961. priv->staging_rxon.rx_chain = cpu_to_le16(rx_chain);
  962. if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
  963. priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  964. else
  965. priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  966. IWL_DEBUG_ASSOC(priv, "rx_chain=0x%X active=%d idle=%d\n",
  967. priv->staging_rxon.rx_chain,
  968. active_rx_cnt, idle_rx_cnt);
  969. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  970. active_rx_cnt < idle_rx_cnt);
  971. }
  972. EXPORT_SYMBOL(iwl_set_rxon_chain);
  973. /**
  974. * iwl_set_rxon_channel - Set the phymode and channel values in staging RXON
  975. * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
  976. * @channel: Any channel valid for the requested phymode
  977. * In addition to setting the staging RXON, priv->phymode is also set.
  978. *
  979. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  980. * in the staging RXON flag structure based on the phymode
  981. */
  982. int iwl_set_rxon_channel(struct iwl_priv *priv, struct ieee80211_channel *ch)
  983. {
  984. enum ieee80211_band band = ch->band;
  985. u16 channel = ieee80211_frequency_to_channel(ch->center_freq);
  986. if (!iwl_get_channel_info(priv, band, channel)) {
  987. IWL_DEBUG_INFO(priv, "Could not set channel to %d [%d]\n",
  988. channel, band);
  989. return -EINVAL;
  990. }
  991. if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
  992. (priv->band == band))
  993. return 0;
  994. priv->staging_rxon.channel = cpu_to_le16(channel);
  995. if (band == IEEE80211_BAND_5GHZ)
  996. priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
  997. else
  998. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  999. priv->band = band;
  1000. IWL_DEBUG_INFO(priv, "Staging channel set to %d [%d]\n", channel, band);
  1001. return 0;
  1002. }
  1003. EXPORT_SYMBOL(iwl_set_rxon_channel);
  1004. void iwl_set_flags_for_band(struct iwl_priv *priv,
  1005. enum ieee80211_band band)
  1006. {
  1007. if (band == IEEE80211_BAND_5GHZ) {
  1008. priv->staging_rxon.flags &=
  1009. ~(RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK
  1010. | RXON_FLG_CCK_MSK);
  1011. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  1012. } else {
  1013. /* Copied from iwl_post_associate() */
  1014. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_SLOT_TIME)
  1015. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  1016. else
  1017. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1018. if (priv->iw_mode == NL80211_IFTYPE_ADHOC)
  1019. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1020. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  1021. priv->staging_rxon.flags |= RXON_FLG_AUTO_DETECT_MSK;
  1022. priv->staging_rxon.flags &= ~RXON_FLG_CCK_MSK;
  1023. }
  1024. }
  1025. /*
  1026. * initialize rxon structure with default values from eeprom
  1027. */
  1028. void iwl_connection_init_rx_config(struct iwl_priv *priv, int mode)
  1029. {
  1030. const struct iwl_channel_info *ch_info;
  1031. memset(&priv->staging_rxon, 0, sizeof(priv->staging_rxon));
  1032. switch (mode) {
  1033. case NL80211_IFTYPE_AP:
  1034. priv->staging_rxon.dev_type = RXON_DEV_TYPE_AP;
  1035. break;
  1036. case NL80211_IFTYPE_STATION:
  1037. priv->staging_rxon.dev_type = RXON_DEV_TYPE_ESS;
  1038. priv->staging_rxon.filter_flags = RXON_FILTER_ACCEPT_GRP_MSK;
  1039. break;
  1040. case NL80211_IFTYPE_ADHOC:
  1041. priv->staging_rxon.dev_type = RXON_DEV_TYPE_IBSS;
  1042. priv->staging_rxon.flags = RXON_FLG_SHORT_PREAMBLE_MSK;
  1043. priv->staging_rxon.filter_flags = RXON_FILTER_BCON_AWARE_MSK |
  1044. RXON_FILTER_ACCEPT_GRP_MSK;
  1045. break;
  1046. default:
  1047. IWL_ERR(priv, "Unsupported interface type %d\n", mode);
  1048. break;
  1049. }
  1050. #if 0
  1051. /* TODO: Figure out when short_preamble would be set and cache from
  1052. * that */
  1053. if (!hw_to_local(priv->hw)->short_preamble)
  1054. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  1055. else
  1056. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  1057. #endif
  1058. ch_info = iwl_get_channel_info(priv, priv->band,
  1059. le16_to_cpu(priv->active_rxon.channel));
  1060. if (!ch_info)
  1061. ch_info = &priv->channel_info[0];
  1062. /*
  1063. * in some case A channels are all non IBSS
  1064. * in this case force B/G channel
  1065. */
  1066. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC) &&
  1067. !(is_channel_ibss(ch_info)))
  1068. ch_info = &priv->channel_info[0];
  1069. priv->staging_rxon.channel = cpu_to_le16(ch_info->channel);
  1070. priv->band = ch_info->band;
  1071. iwl_set_flags_for_band(priv, priv->band);
  1072. priv->staging_rxon.ofdm_basic_rates =
  1073. (IWL_OFDM_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  1074. priv->staging_rxon.cck_basic_rates =
  1075. (IWL_CCK_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
  1076. /* clear both MIX and PURE40 mode flag */
  1077. priv->staging_rxon.flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED |
  1078. RXON_FLG_CHANNEL_MODE_PURE_40);
  1079. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  1080. memcpy(priv->staging_rxon.wlap_bssid_addr, priv->mac_addr, ETH_ALEN);
  1081. priv->staging_rxon.ofdm_ht_single_stream_basic_rates = 0xff;
  1082. priv->staging_rxon.ofdm_ht_dual_stream_basic_rates = 0xff;
  1083. priv->staging_rxon.ofdm_ht_triple_stream_basic_rates = 0xff;
  1084. }
  1085. EXPORT_SYMBOL(iwl_connection_init_rx_config);
  1086. static void iwl_set_rate(struct iwl_priv *priv)
  1087. {
  1088. const struct ieee80211_supported_band *hw = NULL;
  1089. struct ieee80211_rate *rate;
  1090. int i;
  1091. hw = iwl_get_hw_mode(priv, priv->band);
  1092. if (!hw) {
  1093. IWL_ERR(priv, "Failed to set rate: unable to get hw mode\n");
  1094. return;
  1095. }
  1096. priv->active_rate = 0;
  1097. priv->active_rate_basic = 0;
  1098. for (i = 0; i < hw->n_bitrates; i++) {
  1099. rate = &(hw->bitrates[i]);
  1100. if (rate->hw_value < IWL_RATE_COUNT_LEGACY)
  1101. priv->active_rate |= (1 << rate->hw_value);
  1102. }
  1103. IWL_DEBUG_RATE(priv, "Set active_rate = %0x, active_rate_basic = %0x\n",
  1104. priv->active_rate, priv->active_rate_basic);
  1105. /*
  1106. * If a basic rate is configured, then use it (adding IWL_RATE_1M_MASK)
  1107. * otherwise set it to the default of all CCK rates and 6, 12, 24 for
  1108. * OFDM
  1109. */
  1110. if (priv->active_rate_basic & IWL_CCK_BASIC_RATES_MASK)
  1111. priv->staging_rxon.cck_basic_rates =
  1112. ((priv->active_rate_basic &
  1113. IWL_CCK_RATES_MASK) >> IWL_FIRST_CCK_RATE) & 0xF;
  1114. else
  1115. priv->staging_rxon.cck_basic_rates =
  1116. (IWL_CCK_BASIC_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
  1117. if (priv->active_rate_basic & IWL_OFDM_BASIC_RATES_MASK)
  1118. priv->staging_rxon.ofdm_basic_rates =
  1119. ((priv->active_rate_basic &
  1120. (IWL_OFDM_BASIC_RATES_MASK | IWL_RATE_6M_MASK)) >>
  1121. IWL_FIRST_OFDM_RATE) & 0xFF;
  1122. else
  1123. priv->staging_rxon.ofdm_basic_rates =
  1124. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  1125. }
  1126. void iwl_rx_csa(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
  1127. {
  1128. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1129. struct iwl_rxon_cmd *rxon = (void *)&priv->active_rxon;
  1130. struct iwl_csa_notification *csa = &(pkt->u.csa_notif);
  1131. if (priv->switch_rxon.switch_in_progress) {
  1132. if (!le32_to_cpu(csa->status) &&
  1133. (csa->channel == priv->switch_rxon.channel)) {
  1134. rxon->channel = csa->channel;
  1135. priv->staging_rxon.channel = csa->channel;
  1136. IWL_DEBUG_11H(priv, "CSA notif: channel %d\n",
  1137. le16_to_cpu(csa->channel));
  1138. } else
  1139. IWL_ERR(priv, "CSA notif (fail) : channel %d\n",
  1140. le16_to_cpu(csa->channel));
  1141. priv->switch_rxon.switch_in_progress = false;
  1142. }
  1143. }
  1144. EXPORT_SYMBOL(iwl_rx_csa);
  1145. #ifdef CONFIG_IWLWIFI_DEBUG
  1146. void iwl_print_rx_config_cmd(struct iwl_priv *priv)
  1147. {
  1148. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  1149. IWL_DEBUG_RADIO(priv, "RX CONFIG:\n");
  1150. iwl_print_hex_dump(priv, IWL_DL_RADIO, (u8 *) rxon, sizeof(*rxon));
  1151. IWL_DEBUG_RADIO(priv, "u16 channel: 0x%x\n", le16_to_cpu(rxon->channel));
  1152. IWL_DEBUG_RADIO(priv, "u32 flags: 0x%08X\n", le32_to_cpu(rxon->flags));
  1153. IWL_DEBUG_RADIO(priv, "u32 filter_flags: 0x%08x\n",
  1154. le32_to_cpu(rxon->filter_flags));
  1155. IWL_DEBUG_RADIO(priv, "u8 dev_type: 0x%x\n", rxon->dev_type);
  1156. IWL_DEBUG_RADIO(priv, "u8 ofdm_basic_rates: 0x%02x\n",
  1157. rxon->ofdm_basic_rates);
  1158. IWL_DEBUG_RADIO(priv, "u8 cck_basic_rates: 0x%02x\n", rxon->cck_basic_rates);
  1159. IWL_DEBUG_RADIO(priv, "u8[6] node_addr: %pM\n", rxon->node_addr);
  1160. IWL_DEBUG_RADIO(priv, "u8[6] bssid_addr: %pM\n", rxon->bssid_addr);
  1161. IWL_DEBUG_RADIO(priv, "u16 assoc_id: 0x%x\n", le16_to_cpu(rxon->assoc_id));
  1162. }
  1163. EXPORT_SYMBOL(iwl_print_rx_config_cmd);
  1164. #endif
  1165. /**
  1166. * iwl_irq_handle_error - called for HW or SW error interrupt from card
  1167. */
  1168. void iwl_irq_handle_error(struct iwl_priv *priv)
  1169. {
  1170. /* Set the FW error flag -- cleared on iwl_down */
  1171. set_bit(STATUS_FW_ERROR, &priv->status);
  1172. /* Cancel currently queued command. */
  1173. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  1174. priv->cfg->ops->lib->dump_nic_error_log(priv);
  1175. if (priv->cfg->ops->lib->dump_csr)
  1176. priv->cfg->ops->lib->dump_csr(priv);
  1177. if (priv->cfg->ops->lib->dump_fh)
  1178. priv->cfg->ops->lib->dump_fh(priv, NULL, false);
  1179. priv->cfg->ops->lib->dump_nic_event_log(priv, false, NULL, false);
  1180. #ifdef CONFIG_IWLWIFI_DEBUG
  1181. if (iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS)
  1182. iwl_print_rx_config_cmd(priv);
  1183. #endif
  1184. wake_up_interruptible(&priv->wait_command_queue);
  1185. /* Keep the restart process from trying to send host
  1186. * commands by clearing the INIT status bit */
  1187. clear_bit(STATUS_READY, &priv->status);
  1188. if (!test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  1189. IWL_DEBUG(priv, IWL_DL_FW_ERRORS,
  1190. "Restarting adapter due to uCode error.\n");
  1191. if (priv->cfg->mod_params->restart_fw)
  1192. queue_work(priv->workqueue, &priv->restart);
  1193. }
  1194. }
  1195. EXPORT_SYMBOL(iwl_irq_handle_error);
  1196. int iwl_apm_stop_master(struct iwl_priv *priv)
  1197. {
  1198. int ret = 0;
  1199. /* stop device's busmaster DMA activity */
  1200. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  1201. ret = iwl_poll_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_MASTER_DISABLED,
  1202. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  1203. if (ret)
  1204. IWL_WARN(priv, "Master Disable Timed Out, 100 usec\n");
  1205. IWL_DEBUG_INFO(priv, "stop master\n");
  1206. return ret;
  1207. }
  1208. EXPORT_SYMBOL(iwl_apm_stop_master);
  1209. void iwl_apm_stop(struct iwl_priv *priv)
  1210. {
  1211. IWL_DEBUG_INFO(priv, "Stop card, put in low power state\n");
  1212. /* Stop device's DMA activity */
  1213. iwl_apm_stop_master(priv);
  1214. /* Reset the entire device */
  1215. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  1216. udelay(10);
  1217. /*
  1218. * Clear "initialization complete" bit to move adapter from
  1219. * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
  1220. */
  1221. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1222. }
  1223. EXPORT_SYMBOL(iwl_apm_stop);
  1224. /*
  1225. * Start up NIC's basic functionality after it has been reset
  1226. * (e.g. after platform boot, or shutdown via iwl_apm_stop())
  1227. * NOTE: This does not load uCode nor start the embedded processor
  1228. */
  1229. int iwl_apm_init(struct iwl_priv *priv)
  1230. {
  1231. int ret = 0;
  1232. u16 lctl;
  1233. IWL_DEBUG_INFO(priv, "Init card's basic functions\n");
  1234. /*
  1235. * Use "set_bit" below rather than "write", to preserve any hardware
  1236. * bits already set by default after reset.
  1237. */
  1238. /* Disable L0S exit timer (platform NMI Work/Around) */
  1239. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  1240. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  1241. /*
  1242. * Disable L0s without affecting L1;
  1243. * don't wait for ICH L0s (ICH bug W/A)
  1244. */
  1245. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  1246. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  1247. /* Set FH wait threshold to maximum (HW error during stress W/A) */
  1248. iwl_set_bit(priv, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
  1249. /*
  1250. * Enable HAP INTA (interrupt from management bus) to
  1251. * wake device's PCI Express link L1a -> L0s
  1252. * NOTE: This is no-op for 3945 (non-existant bit)
  1253. */
  1254. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1255. CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
  1256. /*
  1257. * HW bug W/A for instability in PCIe bus L0->L0S->L1 transition.
  1258. * Check if BIOS (or OS) enabled L1-ASPM on this device.
  1259. * If so (likely), disable L0S, so device moves directly L0->L1;
  1260. * costs negligible amount of power savings.
  1261. * If not (unlikely), enable L0S, so there is at least some
  1262. * power savings, even without L1.
  1263. */
  1264. if (priv->cfg->set_l0s) {
  1265. lctl = iwl_pcie_link_ctl(priv);
  1266. if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
  1267. PCI_CFG_LINK_CTRL_VAL_L1_EN) {
  1268. /* L1-ASPM enabled; disable(!) L0S */
  1269. iwl_set_bit(priv, CSR_GIO_REG,
  1270. CSR_GIO_REG_VAL_L0S_ENABLED);
  1271. IWL_DEBUG_POWER(priv, "L1 Enabled; Disabling L0S\n");
  1272. } else {
  1273. /* L1-ASPM disabled; enable(!) L0S */
  1274. iwl_clear_bit(priv, CSR_GIO_REG,
  1275. CSR_GIO_REG_VAL_L0S_ENABLED);
  1276. IWL_DEBUG_POWER(priv, "L1 Disabled; Enabling L0S\n");
  1277. }
  1278. }
  1279. /* Configure analog phase-lock-loop before activating to D0A */
  1280. if (priv->cfg->pll_cfg_val)
  1281. iwl_set_bit(priv, CSR_ANA_PLL_CFG, priv->cfg->pll_cfg_val);
  1282. /*
  1283. * Set "initialization complete" bit to move adapter from
  1284. * D0U* --> D0A* (powered-up active) state.
  1285. */
  1286. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1287. /*
  1288. * Wait for clock stabilization; once stabilized, access to
  1289. * device-internal resources is supported, e.g. iwl_write_prph()
  1290. * and accesses to uCode SRAM.
  1291. */
  1292. ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
  1293. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  1294. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  1295. if (ret < 0) {
  1296. IWL_DEBUG_INFO(priv, "Failed to init the card\n");
  1297. goto out;
  1298. }
  1299. /*
  1300. * Enable DMA and BSM (if used) clocks, wait for them to stabilize.
  1301. * BSM (Boostrap State Machine) is only in 3945 and 4965;
  1302. * later devices (i.e. 5000 and later) have non-volatile SRAM,
  1303. * and don't need BSM to restore data after power-saving sleep.
  1304. *
  1305. * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
  1306. * do not disable clocks. This preserves any hardware bits already
  1307. * set by default in "CLK_CTRL_REG" after reset.
  1308. */
  1309. if (priv->cfg->use_bsm)
  1310. iwl_write_prph(priv, APMG_CLK_EN_REG,
  1311. APMG_CLK_VAL_DMA_CLK_RQT | APMG_CLK_VAL_BSM_CLK_RQT);
  1312. else
  1313. iwl_write_prph(priv, APMG_CLK_EN_REG,
  1314. APMG_CLK_VAL_DMA_CLK_RQT);
  1315. udelay(20);
  1316. /* Disable L1-Active */
  1317. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  1318. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  1319. out:
  1320. return ret;
  1321. }
  1322. EXPORT_SYMBOL(iwl_apm_init);
  1323. void iwl_configure_filter(struct ieee80211_hw *hw,
  1324. unsigned int changed_flags,
  1325. unsigned int *total_flags,
  1326. u64 multicast)
  1327. {
  1328. struct iwl_priv *priv = hw->priv;
  1329. __le32 *filter_flags = &priv->staging_rxon.filter_flags;
  1330. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  1331. changed_flags, *total_flags);
  1332. if (changed_flags & (FIF_OTHER_BSS | FIF_PROMISC_IN_BSS)) {
  1333. if (*total_flags & (FIF_OTHER_BSS | FIF_PROMISC_IN_BSS))
  1334. *filter_flags |= RXON_FILTER_PROMISC_MSK;
  1335. else
  1336. *filter_flags &= ~RXON_FILTER_PROMISC_MSK;
  1337. }
  1338. if (changed_flags & FIF_ALLMULTI) {
  1339. if (*total_flags & FIF_ALLMULTI)
  1340. *filter_flags |= RXON_FILTER_ACCEPT_GRP_MSK;
  1341. else
  1342. *filter_flags &= ~RXON_FILTER_ACCEPT_GRP_MSK;
  1343. }
  1344. if (changed_flags & FIF_CONTROL) {
  1345. if (*total_flags & FIF_CONTROL)
  1346. *filter_flags |= RXON_FILTER_CTL2HOST_MSK;
  1347. else
  1348. *filter_flags &= ~RXON_FILTER_CTL2HOST_MSK;
  1349. }
  1350. if (changed_flags & FIF_BCN_PRBRESP_PROMISC) {
  1351. if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
  1352. *filter_flags |= RXON_FILTER_BCON_AWARE_MSK;
  1353. else
  1354. *filter_flags &= ~RXON_FILTER_BCON_AWARE_MSK;
  1355. }
  1356. /* We avoid iwl_commit_rxon here to commit the new filter flags
  1357. * since mac80211 will call ieee80211_hw_config immediately.
  1358. * (mc_list is not supported at this time). Otherwise, we need to
  1359. * queue a background iwl_commit_rxon work.
  1360. */
  1361. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  1362. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  1363. }
  1364. EXPORT_SYMBOL(iwl_configure_filter);
  1365. int iwl_set_hw_params(struct iwl_priv *priv)
  1366. {
  1367. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  1368. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  1369. if (priv->cfg->mod_params->amsdu_size_8K)
  1370. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  1371. else
  1372. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  1373. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  1374. if (priv->cfg->mod_params->disable_11n)
  1375. priv->cfg->sku &= ~IWL_SKU_N;
  1376. /* Device-specific setup */
  1377. return priv->cfg->ops->lib->set_hw_params(priv);
  1378. }
  1379. EXPORT_SYMBOL(iwl_set_hw_params);
  1380. int iwl_set_tx_power(struct iwl_priv *priv, s8 tx_power, bool force)
  1381. {
  1382. int ret = 0;
  1383. s8 prev_tx_power = priv->tx_power_user_lmt;
  1384. if (tx_power < IWL_TX_POWER_TARGET_POWER_MIN) {
  1385. IWL_WARN(priv, "Requested user TXPOWER %d below lower limit %d.\n",
  1386. tx_power,
  1387. IWL_TX_POWER_TARGET_POWER_MIN);
  1388. return -EINVAL;
  1389. }
  1390. if (tx_power > priv->tx_power_device_lmt) {
  1391. IWL_WARN(priv,
  1392. "Requested user TXPOWER %d above upper limit %d.\n",
  1393. tx_power, priv->tx_power_device_lmt);
  1394. return -EINVAL;
  1395. }
  1396. if (priv->tx_power_user_lmt != tx_power)
  1397. force = true;
  1398. /* if nic is not up don't send command */
  1399. if (iwl_is_ready_rf(priv)) {
  1400. priv->tx_power_user_lmt = tx_power;
  1401. if (force && priv->cfg->ops->lib->send_tx_power)
  1402. ret = priv->cfg->ops->lib->send_tx_power(priv);
  1403. else if (!priv->cfg->ops->lib->send_tx_power)
  1404. ret = -EOPNOTSUPP;
  1405. /*
  1406. * if fail to set tx_power, restore the orig. tx power
  1407. */
  1408. if (ret)
  1409. priv->tx_power_user_lmt = prev_tx_power;
  1410. }
  1411. /*
  1412. * Even this is an async host command, the command
  1413. * will always report success from uCode
  1414. * So once driver can placing the command into the queue
  1415. * successfully, driver can use priv->tx_power_user_lmt
  1416. * to reflect the current tx power
  1417. */
  1418. return ret;
  1419. }
  1420. EXPORT_SYMBOL(iwl_set_tx_power);
  1421. #define ICT_COUNT (PAGE_SIZE/sizeof(u32))
  1422. /* Free dram table */
  1423. void iwl_free_isr_ict(struct iwl_priv *priv)
  1424. {
  1425. if (priv->ict_tbl_vir) {
  1426. dma_free_coherent(&priv->pci_dev->dev,
  1427. (sizeof(u32) * ICT_COUNT) + PAGE_SIZE,
  1428. priv->ict_tbl_vir, priv->ict_tbl_dma);
  1429. priv->ict_tbl_vir = NULL;
  1430. }
  1431. }
  1432. EXPORT_SYMBOL(iwl_free_isr_ict);
  1433. /* allocate dram shared table it is a PAGE_SIZE aligned
  1434. * also reset all data related to ICT table interrupt.
  1435. */
  1436. int iwl_alloc_isr_ict(struct iwl_priv *priv)
  1437. {
  1438. if (priv->cfg->use_isr_legacy)
  1439. return 0;
  1440. /* allocate shrared data table */
  1441. priv->ict_tbl_vir = dma_alloc_coherent(&priv->pci_dev->dev,
  1442. (sizeof(u32) * ICT_COUNT) + PAGE_SIZE,
  1443. &priv->ict_tbl_dma, GFP_KERNEL);
  1444. if (!priv->ict_tbl_vir)
  1445. return -ENOMEM;
  1446. /* align table to PAGE_SIZE boundry */
  1447. priv->aligned_ict_tbl_dma = ALIGN(priv->ict_tbl_dma, PAGE_SIZE);
  1448. IWL_DEBUG_ISR(priv, "ict dma addr %Lx dma aligned %Lx diff %d\n",
  1449. (unsigned long long)priv->ict_tbl_dma,
  1450. (unsigned long long)priv->aligned_ict_tbl_dma,
  1451. (int)(priv->aligned_ict_tbl_dma - priv->ict_tbl_dma));
  1452. priv->ict_tbl = priv->ict_tbl_vir +
  1453. (priv->aligned_ict_tbl_dma - priv->ict_tbl_dma);
  1454. IWL_DEBUG_ISR(priv, "ict vir addr %p vir aligned %p diff %d\n",
  1455. priv->ict_tbl, priv->ict_tbl_vir,
  1456. (int)(priv->aligned_ict_tbl_dma - priv->ict_tbl_dma));
  1457. /* reset table and index to all 0 */
  1458. memset(priv->ict_tbl_vir,0, (sizeof(u32) * ICT_COUNT) + PAGE_SIZE);
  1459. priv->ict_index = 0;
  1460. /* add periodic RX interrupt */
  1461. priv->inta_mask |= CSR_INT_BIT_RX_PERIODIC;
  1462. return 0;
  1463. }
  1464. EXPORT_SYMBOL(iwl_alloc_isr_ict);
  1465. /* Device is going up inform it about using ICT interrupt table,
  1466. * also we need to tell the driver to start using ICT interrupt.
  1467. */
  1468. int iwl_reset_ict(struct iwl_priv *priv)
  1469. {
  1470. u32 val;
  1471. unsigned long flags;
  1472. if (!priv->ict_tbl_vir)
  1473. return 0;
  1474. spin_lock_irqsave(&priv->lock, flags);
  1475. iwl_disable_interrupts(priv);
  1476. memset(&priv->ict_tbl[0], 0, sizeof(u32) * ICT_COUNT);
  1477. val = priv->aligned_ict_tbl_dma >> PAGE_SHIFT;
  1478. val |= CSR_DRAM_INT_TBL_ENABLE;
  1479. val |= CSR_DRAM_INIT_TBL_WRAP_CHECK;
  1480. IWL_DEBUG_ISR(priv, "CSR_DRAM_INT_TBL_REG =0x%X "
  1481. "aligned dma address %Lx\n",
  1482. val, (unsigned long long)priv->aligned_ict_tbl_dma);
  1483. iwl_write32(priv, CSR_DRAM_INT_TBL_REG, val);
  1484. priv->use_ict = true;
  1485. priv->ict_index = 0;
  1486. iwl_write32(priv, CSR_INT, priv->inta_mask);
  1487. iwl_enable_interrupts(priv);
  1488. spin_unlock_irqrestore(&priv->lock, flags);
  1489. return 0;
  1490. }
  1491. EXPORT_SYMBOL(iwl_reset_ict);
  1492. /* Device is going down disable ict interrupt usage */
  1493. void iwl_disable_ict(struct iwl_priv *priv)
  1494. {
  1495. unsigned long flags;
  1496. spin_lock_irqsave(&priv->lock, flags);
  1497. priv->use_ict = false;
  1498. spin_unlock_irqrestore(&priv->lock, flags);
  1499. }
  1500. EXPORT_SYMBOL(iwl_disable_ict);
  1501. /* interrupt handler using ict table, with this interrupt driver will
  1502. * stop using INTA register to get device's interrupt, reading this register
  1503. * is expensive, device will write interrupts in ICT dram table, increment
  1504. * index then will fire interrupt to driver, driver will OR all ICT table
  1505. * entries from current index up to table entry with 0 value. the result is
  1506. * the interrupt we need to service, driver will set the entries back to 0 and
  1507. * set index.
  1508. */
  1509. irqreturn_t iwl_isr_ict(int irq, void *data)
  1510. {
  1511. struct iwl_priv *priv = data;
  1512. u32 inta, inta_mask;
  1513. u32 val = 0;
  1514. if (!priv)
  1515. return IRQ_NONE;
  1516. /* dram interrupt table not set yet,
  1517. * use legacy interrupt.
  1518. */
  1519. if (!priv->use_ict)
  1520. return iwl_isr(irq, data);
  1521. spin_lock(&priv->lock);
  1522. /* Disable (but don't clear!) interrupts here to avoid
  1523. * back-to-back ISRs and sporadic interrupts from our NIC.
  1524. * If we have something to service, the tasklet will re-enable ints.
  1525. * If we *don't* have something, we'll re-enable before leaving here.
  1526. */
  1527. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1528. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1529. /* Ignore interrupt if there's nothing in NIC to service.
  1530. * This may be due to IRQ shared with another device,
  1531. * or due to sporadic interrupts thrown from our NIC. */
  1532. if (!priv->ict_tbl[priv->ict_index]) {
  1533. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0\n");
  1534. goto none;
  1535. }
  1536. /* read all entries that not 0 start with ict_index */
  1537. while (priv->ict_tbl[priv->ict_index]) {
  1538. val |= le32_to_cpu(priv->ict_tbl[priv->ict_index]);
  1539. IWL_DEBUG_ISR(priv, "ICT index %d value 0x%08X\n",
  1540. priv->ict_index,
  1541. le32_to_cpu(priv->ict_tbl[priv->ict_index]));
  1542. priv->ict_tbl[priv->ict_index] = 0;
  1543. priv->ict_index = iwl_queue_inc_wrap(priv->ict_index,
  1544. ICT_COUNT);
  1545. }
  1546. /* We should not get this value, just ignore it. */
  1547. if (val == 0xffffffff)
  1548. val = 0;
  1549. /*
  1550. * this is a w/a for a h/w bug. the h/w bug may cause the Rx bit
  1551. * (bit 15 before shifting it to 31) to clear when using interrupt
  1552. * coalescing. fortunately, bits 18 and 19 stay set when this happens
  1553. * so we use them to decide on the real state of the Rx bit.
  1554. * In order words, bit 15 is set if bit 18 or bit 19 are set.
  1555. */
  1556. if (val & 0xC0000)
  1557. val |= 0x8000;
  1558. inta = (0xff & val) | ((0xff00 & val) << 16);
  1559. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x ict 0x%08x\n",
  1560. inta, inta_mask, val);
  1561. inta &= priv->inta_mask;
  1562. priv->inta |= inta;
  1563. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1564. if (likely(inta))
  1565. tasklet_schedule(&priv->irq_tasklet);
  1566. else if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta) {
  1567. /* Allow interrupt if was disabled by this handler and
  1568. * no tasklet was schedules, We should not enable interrupt,
  1569. * tasklet will enable it.
  1570. */
  1571. iwl_enable_interrupts(priv);
  1572. }
  1573. spin_unlock(&priv->lock);
  1574. return IRQ_HANDLED;
  1575. none:
  1576. /* re-enable interrupts here since we don't have anything to service.
  1577. * only Re-enable if disabled by irq.
  1578. */
  1579. if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1580. iwl_enable_interrupts(priv);
  1581. spin_unlock(&priv->lock);
  1582. return IRQ_NONE;
  1583. }
  1584. EXPORT_SYMBOL(iwl_isr_ict);
  1585. static irqreturn_t iwl_isr(int irq, void *data)
  1586. {
  1587. struct iwl_priv *priv = data;
  1588. u32 inta, inta_mask;
  1589. #ifdef CONFIG_IWLWIFI_DEBUG
  1590. u32 inta_fh;
  1591. #endif
  1592. if (!priv)
  1593. return IRQ_NONE;
  1594. spin_lock(&priv->lock);
  1595. /* Disable (but don't clear!) interrupts here to avoid
  1596. * back-to-back ISRs and sporadic interrupts from our NIC.
  1597. * If we have something to service, the tasklet will re-enable ints.
  1598. * If we *don't* have something, we'll re-enable before leaving here. */
  1599. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1600. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1601. /* Discover which interrupts are active/pending */
  1602. inta = iwl_read32(priv, CSR_INT);
  1603. /* Ignore interrupt if there's nothing in NIC to service.
  1604. * This may be due to IRQ shared with another device,
  1605. * or due to sporadic interrupts thrown from our NIC. */
  1606. if (!inta) {
  1607. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0\n");
  1608. goto none;
  1609. }
  1610. if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
  1611. /* Hardware disappeared. It might have already raised
  1612. * an interrupt */
  1613. IWL_WARN(priv, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
  1614. goto unplugged;
  1615. }
  1616. #ifdef CONFIG_IWLWIFI_DEBUG
  1617. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1618. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1619. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x, "
  1620. "fh 0x%08x\n", inta, inta_mask, inta_fh);
  1621. }
  1622. #endif
  1623. priv->inta |= inta;
  1624. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1625. if (likely(inta))
  1626. tasklet_schedule(&priv->irq_tasklet);
  1627. else if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1628. iwl_enable_interrupts(priv);
  1629. unplugged:
  1630. spin_unlock(&priv->lock);
  1631. return IRQ_HANDLED;
  1632. none:
  1633. /* re-enable interrupts here since we don't have anything to service. */
  1634. /* only Re-enable if diabled by irq and no schedules tasklet. */
  1635. if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1636. iwl_enable_interrupts(priv);
  1637. spin_unlock(&priv->lock);
  1638. return IRQ_NONE;
  1639. }
  1640. irqreturn_t iwl_isr_legacy(int irq, void *data)
  1641. {
  1642. struct iwl_priv *priv = data;
  1643. u32 inta, inta_mask;
  1644. u32 inta_fh;
  1645. if (!priv)
  1646. return IRQ_NONE;
  1647. spin_lock(&priv->lock);
  1648. /* Disable (but don't clear!) interrupts here to avoid
  1649. * back-to-back ISRs and sporadic interrupts from our NIC.
  1650. * If we have something to service, the tasklet will re-enable ints.
  1651. * If we *don't* have something, we'll re-enable before leaving here. */
  1652. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1653. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1654. /* Discover which interrupts are active/pending */
  1655. inta = iwl_read32(priv, CSR_INT);
  1656. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1657. /* Ignore interrupt if there's nothing in NIC to service.
  1658. * This may be due to IRQ shared with another device,
  1659. * or due to sporadic interrupts thrown from our NIC. */
  1660. if (!inta && !inta_fh) {
  1661. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0, inta_fh == 0\n");
  1662. goto none;
  1663. }
  1664. if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
  1665. /* Hardware disappeared. It might have already raised
  1666. * an interrupt */
  1667. IWL_WARN(priv, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
  1668. goto unplugged;
  1669. }
  1670. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  1671. inta, inta_mask, inta_fh);
  1672. inta &= ~CSR_INT_BIT_SCD;
  1673. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1674. if (likely(inta || inta_fh))
  1675. tasklet_schedule(&priv->irq_tasklet);
  1676. unplugged:
  1677. spin_unlock(&priv->lock);
  1678. return IRQ_HANDLED;
  1679. none:
  1680. /* re-enable interrupts here since we don't have anything to service. */
  1681. /* only Re-enable if diabled by irq */
  1682. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1683. iwl_enable_interrupts(priv);
  1684. spin_unlock(&priv->lock);
  1685. return IRQ_NONE;
  1686. }
  1687. EXPORT_SYMBOL(iwl_isr_legacy);
  1688. int iwl_send_bt_config(struct iwl_priv *priv)
  1689. {
  1690. struct iwl_bt_cmd bt_cmd = {
  1691. .lead_time = BT_LEAD_TIME_DEF,
  1692. .max_kill = BT_MAX_KILL_DEF,
  1693. .kill_ack_mask = 0,
  1694. .kill_cts_mask = 0,
  1695. };
  1696. if (!bt_coex_active)
  1697. bt_cmd.flags = BT_COEX_DISABLE;
  1698. else
  1699. bt_cmd.flags = BT_COEX_ENABLE;
  1700. IWL_DEBUG_INFO(priv, "BT coex %s\n",
  1701. (bt_cmd.flags == BT_COEX_DISABLE) ? "disable" : "active");
  1702. return iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG,
  1703. sizeof(struct iwl_bt_cmd), &bt_cmd);
  1704. }
  1705. EXPORT_SYMBOL(iwl_send_bt_config);
  1706. int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags, bool clear)
  1707. {
  1708. struct iwl_statistics_cmd statistics_cmd = {
  1709. .configuration_flags =
  1710. clear ? IWL_STATS_CONF_CLEAR_STATS : 0,
  1711. };
  1712. if (flags & CMD_ASYNC)
  1713. return iwl_send_cmd_pdu_async(priv, REPLY_STATISTICS_CMD,
  1714. sizeof(struct iwl_statistics_cmd),
  1715. &statistics_cmd, NULL);
  1716. else
  1717. return iwl_send_cmd_pdu(priv, REPLY_STATISTICS_CMD,
  1718. sizeof(struct iwl_statistics_cmd),
  1719. &statistics_cmd);
  1720. }
  1721. EXPORT_SYMBOL(iwl_send_statistics_request);
  1722. /**
  1723. * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
  1724. * using sample data 100 bytes apart. If these sample points are good,
  1725. * it's a pretty good bet that everything between them is good, too.
  1726. */
  1727. static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  1728. {
  1729. u32 val;
  1730. int ret = 0;
  1731. u32 errcnt = 0;
  1732. u32 i;
  1733. IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
  1734. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  1735. /* read data comes through single port, auto-incr addr */
  1736. /* NOTE: Use the debugless read so we don't flood kernel log
  1737. * if IWL_DL_IO is set */
  1738. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  1739. i + IWL49_RTC_INST_LOWER_BOUND);
  1740. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1741. if (val != le32_to_cpu(*image)) {
  1742. ret = -EIO;
  1743. errcnt++;
  1744. if (errcnt >= 3)
  1745. break;
  1746. }
  1747. }
  1748. return ret;
  1749. }
  1750. /**
  1751. * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
  1752. * looking at all data.
  1753. */
  1754. static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
  1755. u32 len)
  1756. {
  1757. u32 val;
  1758. u32 save_len = len;
  1759. int ret = 0;
  1760. u32 errcnt;
  1761. IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
  1762. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  1763. IWL49_RTC_INST_LOWER_BOUND);
  1764. errcnt = 0;
  1765. for (; len > 0; len -= sizeof(u32), image++) {
  1766. /* read data comes through single port, auto-incr addr */
  1767. /* NOTE: Use the debugless read so we don't flood kernel log
  1768. * if IWL_DL_IO is set */
  1769. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1770. if (val != le32_to_cpu(*image)) {
  1771. IWL_ERR(priv, "uCode INST section is invalid at "
  1772. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  1773. save_len - len, val, le32_to_cpu(*image));
  1774. ret = -EIO;
  1775. errcnt++;
  1776. if (errcnt >= 20)
  1777. break;
  1778. }
  1779. }
  1780. if (!errcnt)
  1781. IWL_DEBUG_INFO(priv,
  1782. "ucode image in INSTRUCTION memory is good\n");
  1783. return ret;
  1784. }
  1785. /**
  1786. * iwl_verify_ucode - determine which instruction image is in SRAM,
  1787. * and verify its contents
  1788. */
  1789. int iwl_verify_ucode(struct iwl_priv *priv)
  1790. {
  1791. __le32 *image;
  1792. u32 len;
  1793. int ret;
  1794. /* Try bootstrap */
  1795. image = (__le32 *)priv->ucode_boot.v_addr;
  1796. len = priv->ucode_boot.len;
  1797. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1798. if (!ret) {
  1799. IWL_DEBUG_INFO(priv, "Bootstrap uCode is good in inst SRAM\n");
  1800. return 0;
  1801. }
  1802. /* Try initialize */
  1803. image = (__le32 *)priv->ucode_init.v_addr;
  1804. len = priv->ucode_init.len;
  1805. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1806. if (!ret) {
  1807. IWL_DEBUG_INFO(priv, "Initialize uCode is good in inst SRAM\n");
  1808. return 0;
  1809. }
  1810. /* Try runtime/protocol */
  1811. image = (__le32 *)priv->ucode_code.v_addr;
  1812. len = priv->ucode_code.len;
  1813. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1814. if (!ret) {
  1815. IWL_DEBUG_INFO(priv, "Runtime uCode is good in inst SRAM\n");
  1816. return 0;
  1817. }
  1818. IWL_ERR(priv, "NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  1819. /* Since nothing seems to match, show first several data entries in
  1820. * instruction SRAM, so maybe visual inspection will give a clue.
  1821. * Selection of bootstrap image (vs. other images) is arbitrary. */
  1822. image = (__le32 *)priv->ucode_boot.v_addr;
  1823. len = priv->ucode_boot.len;
  1824. ret = iwl_verify_inst_full(priv, image, len);
  1825. return ret;
  1826. }
  1827. EXPORT_SYMBOL(iwl_verify_ucode);
  1828. void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  1829. {
  1830. struct iwl_ct_kill_config cmd;
  1831. struct iwl_ct_kill_throttling_config adv_cmd;
  1832. unsigned long flags;
  1833. int ret = 0;
  1834. spin_lock_irqsave(&priv->lock, flags);
  1835. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1836. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  1837. spin_unlock_irqrestore(&priv->lock, flags);
  1838. priv->thermal_throttle.ct_kill_toggle = false;
  1839. if (priv->cfg->support_ct_kill_exit) {
  1840. adv_cmd.critical_temperature_enter =
  1841. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1842. adv_cmd.critical_temperature_exit =
  1843. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  1844. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1845. sizeof(adv_cmd), &adv_cmd);
  1846. if (ret)
  1847. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1848. else
  1849. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1850. "succeeded, "
  1851. "critical temperature enter is %d,"
  1852. "exit is %d\n",
  1853. priv->hw_params.ct_kill_threshold,
  1854. priv->hw_params.ct_kill_exit_threshold);
  1855. } else {
  1856. cmd.critical_temperature_R =
  1857. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1858. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1859. sizeof(cmd), &cmd);
  1860. if (ret)
  1861. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1862. else
  1863. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1864. "succeeded, "
  1865. "critical temperature is %d\n",
  1866. priv->hw_params.ct_kill_threshold);
  1867. }
  1868. }
  1869. EXPORT_SYMBOL(iwl_rf_kill_ct_config);
  1870. /*
  1871. * CARD_STATE_CMD
  1872. *
  1873. * Use: Sets the device's internal card state to enable, disable, or halt
  1874. *
  1875. * When in the 'enable' state the card operates as normal.
  1876. * When in the 'disable' state, the card enters into a low power mode.
  1877. * When in the 'halt' state, the card is shut down and must be fully
  1878. * restarted to come back on.
  1879. */
  1880. int iwl_send_card_state(struct iwl_priv *priv, u32 flags, u8 meta_flag)
  1881. {
  1882. struct iwl_host_cmd cmd = {
  1883. .id = REPLY_CARD_STATE_CMD,
  1884. .len = sizeof(u32),
  1885. .data = &flags,
  1886. .flags = meta_flag,
  1887. };
  1888. return iwl_send_cmd(priv, &cmd);
  1889. }
  1890. void iwl_rx_pm_sleep_notif(struct iwl_priv *priv,
  1891. struct iwl_rx_mem_buffer *rxb)
  1892. {
  1893. #ifdef CONFIG_IWLWIFI_DEBUG
  1894. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1895. struct iwl_sleep_notification *sleep = &(pkt->u.sleep_notif);
  1896. IWL_DEBUG_RX(priv, "sleep mode: %d, src: %d\n",
  1897. sleep->pm_sleep_mode, sleep->pm_wakeup_src);
  1898. #endif
  1899. }
  1900. EXPORT_SYMBOL(iwl_rx_pm_sleep_notif);
  1901. void iwl_rx_pm_debug_statistics_notif(struct iwl_priv *priv,
  1902. struct iwl_rx_mem_buffer *rxb)
  1903. {
  1904. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1905. u32 len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  1906. IWL_DEBUG_RADIO(priv, "Dumping %d bytes of unhandled "
  1907. "notification for %s:\n", len,
  1908. get_cmd_string(pkt->hdr.cmd));
  1909. iwl_print_hex_dump(priv, IWL_DL_RADIO, pkt->u.raw, len);
  1910. }
  1911. EXPORT_SYMBOL(iwl_rx_pm_debug_statistics_notif);
  1912. void iwl_rx_reply_error(struct iwl_priv *priv,
  1913. struct iwl_rx_mem_buffer *rxb)
  1914. {
  1915. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1916. IWL_ERR(priv, "Error Reply type 0x%08X cmd %s (0x%02X) "
  1917. "seq 0x%04X ser 0x%08X\n",
  1918. le32_to_cpu(pkt->u.err_resp.error_type),
  1919. get_cmd_string(pkt->u.err_resp.cmd_id),
  1920. pkt->u.err_resp.cmd_id,
  1921. le16_to_cpu(pkt->u.err_resp.bad_cmd_seq_num),
  1922. le32_to_cpu(pkt->u.err_resp.error_info));
  1923. }
  1924. EXPORT_SYMBOL(iwl_rx_reply_error);
  1925. void iwl_clear_isr_stats(struct iwl_priv *priv)
  1926. {
  1927. memset(&priv->isr_stats, 0, sizeof(priv->isr_stats));
  1928. }
  1929. int iwl_mac_conf_tx(struct ieee80211_hw *hw, u16 queue,
  1930. const struct ieee80211_tx_queue_params *params)
  1931. {
  1932. struct iwl_priv *priv = hw->priv;
  1933. unsigned long flags;
  1934. int q;
  1935. IWL_DEBUG_MAC80211(priv, "enter\n");
  1936. if (!iwl_is_ready_rf(priv)) {
  1937. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  1938. return -EIO;
  1939. }
  1940. if (queue >= AC_NUM) {
  1941. IWL_DEBUG_MAC80211(priv, "leave - queue >= AC_NUM %d\n", queue);
  1942. return 0;
  1943. }
  1944. q = AC_NUM - 1 - queue;
  1945. spin_lock_irqsave(&priv->lock, flags);
  1946. priv->qos_data.def_qos_parm.ac[q].cw_min = cpu_to_le16(params->cw_min);
  1947. priv->qos_data.def_qos_parm.ac[q].cw_max = cpu_to_le16(params->cw_max);
  1948. priv->qos_data.def_qos_parm.ac[q].aifsn = params->aifs;
  1949. priv->qos_data.def_qos_parm.ac[q].edca_txop =
  1950. cpu_to_le16((params->txop * 32));
  1951. priv->qos_data.def_qos_parm.ac[q].reserved1 = 0;
  1952. priv->qos_data.qos_active = 1;
  1953. if (priv->iw_mode == NL80211_IFTYPE_AP)
  1954. iwl_activate_qos(priv, 1);
  1955. else if (priv->assoc_id && iwl_is_associated(priv))
  1956. iwl_activate_qos(priv, 0);
  1957. spin_unlock_irqrestore(&priv->lock, flags);
  1958. IWL_DEBUG_MAC80211(priv, "leave\n");
  1959. return 0;
  1960. }
  1961. EXPORT_SYMBOL(iwl_mac_conf_tx);
  1962. static void iwl_ht_conf(struct iwl_priv *priv,
  1963. struct ieee80211_bss_conf *bss_conf)
  1964. {
  1965. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  1966. struct ieee80211_sta *sta;
  1967. IWL_DEBUG_MAC80211(priv, "enter: \n");
  1968. if (!ht_conf->is_ht)
  1969. return;
  1970. ht_conf->ht_protection =
  1971. bss_conf->ht_operation_mode & IEEE80211_HT_OP_MODE_PROTECTION;
  1972. ht_conf->non_GF_STA_present =
  1973. !!(bss_conf->ht_operation_mode & IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1974. ht_conf->single_chain_sufficient = false;
  1975. switch (priv->iw_mode) {
  1976. case NL80211_IFTYPE_STATION:
  1977. rcu_read_lock();
  1978. sta = ieee80211_find_sta(priv->vif, priv->bssid);
  1979. if (sta) {
  1980. struct ieee80211_sta_ht_cap *ht_cap = &sta->ht_cap;
  1981. int maxstreams;
  1982. maxstreams = (ht_cap->mcs.tx_params &
  1983. IEEE80211_HT_MCS_TX_MAX_STREAMS_MASK)
  1984. >> IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT;
  1985. maxstreams += 1;
  1986. if ((ht_cap->mcs.rx_mask[1] == 0) &&
  1987. (ht_cap->mcs.rx_mask[2] == 0))
  1988. ht_conf->single_chain_sufficient = true;
  1989. if (maxstreams <= 1)
  1990. ht_conf->single_chain_sufficient = true;
  1991. } else {
  1992. /*
  1993. * If at all, this can only happen through a race
  1994. * when the AP disconnects us while we're still
  1995. * setting up the connection, in that case mac80211
  1996. * will soon tell us about that.
  1997. */
  1998. ht_conf->single_chain_sufficient = true;
  1999. }
  2000. rcu_read_unlock();
  2001. break;
  2002. case NL80211_IFTYPE_ADHOC:
  2003. ht_conf->single_chain_sufficient = true;
  2004. break;
  2005. default:
  2006. break;
  2007. }
  2008. IWL_DEBUG_MAC80211(priv, "leave\n");
  2009. }
  2010. static inline void iwl_set_no_assoc(struct iwl_priv *priv)
  2011. {
  2012. priv->assoc_id = 0;
  2013. iwl_led_disassociate(priv);
  2014. /*
  2015. * inform the ucode that there is no longer an
  2016. * association and that no more packets should be
  2017. * sent
  2018. */
  2019. priv->staging_rxon.filter_flags &=
  2020. ~RXON_FILTER_ASSOC_MSK;
  2021. priv->staging_rxon.assoc_id = 0;
  2022. iwlcore_commit_rxon(priv);
  2023. }
  2024. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  2025. void iwl_bss_info_changed(struct ieee80211_hw *hw,
  2026. struct ieee80211_vif *vif,
  2027. struct ieee80211_bss_conf *bss_conf,
  2028. u32 changes)
  2029. {
  2030. struct iwl_priv *priv = hw->priv;
  2031. int ret;
  2032. IWL_DEBUG_MAC80211(priv, "changes = 0x%X\n", changes);
  2033. if (!iwl_is_alive(priv))
  2034. return;
  2035. mutex_lock(&priv->mutex);
  2036. if (changes & BSS_CHANGED_BEACON &&
  2037. priv->iw_mode == NL80211_IFTYPE_AP) {
  2038. dev_kfree_skb(priv->ibss_beacon);
  2039. priv->ibss_beacon = ieee80211_beacon_get(hw, vif);
  2040. }
  2041. if (changes & BSS_CHANGED_BEACON_INT) {
  2042. priv->beacon_int = bss_conf->beacon_int;
  2043. /* TODO: in AP mode, do something to make this take effect */
  2044. }
  2045. if (changes & BSS_CHANGED_BSSID) {
  2046. IWL_DEBUG_MAC80211(priv, "BSSID %pM\n", bss_conf->bssid);
  2047. /*
  2048. * If there is currently a HW scan going on in the
  2049. * background then we need to cancel it else the RXON
  2050. * below/in post_associate will fail.
  2051. */
  2052. if (iwl_scan_cancel_timeout(priv, 100)) {
  2053. IWL_WARN(priv, "Aborted scan still in progress after 100ms\n");
  2054. IWL_DEBUG_MAC80211(priv, "leaving - scan abort failed.\n");
  2055. mutex_unlock(&priv->mutex);
  2056. return;
  2057. }
  2058. /* mac80211 only sets assoc when in STATION mode */
  2059. if (priv->iw_mode == NL80211_IFTYPE_ADHOC ||
  2060. bss_conf->assoc) {
  2061. memcpy(priv->staging_rxon.bssid_addr,
  2062. bss_conf->bssid, ETH_ALEN);
  2063. /* currently needed in a few places */
  2064. memcpy(priv->bssid, bss_conf->bssid, ETH_ALEN);
  2065. } else {
  2066. priv->staging_rxon.filter_flags &=
  2067. ~RXON_FILTER_ASSOC_MSK;
  2068. }
  2069. }
  2070. /*
  2071. * This needs to be after setting the BSSID in case
  2072. * mac80211 decides to do both changes at once because
  2073. * it will invoke post_associate.
  2074. */
  2075. if (priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  2076. changes & BSS_CHANGED_BEACON) {
  2077. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  2078. if (beacon)
  2079. iwl_mac_beacon_update(hw, beacon);
  2080. }
  2081. if (changes & BSS_CHANGED_ERP_PREAMBLE) {
  2082. IWL_DEBUG_MAC80211(priv, "ERP_PREAMBLE %d\n",
  2083. bss_conf->use_short_preamble);
  2084. if (bss_conf->use_short_preamble)
  2085. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  2086. else
  2087. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2088. }
  2089. if (changes & BSS_CHANGED_ERP_CTS_PROT) {
  2090. IWL_DEBUG_MAC80211(priv, "ERP_CTS %d\n", bss_conf->use_cts_prot);
  2091. if (bss_conf->use_cts_prot && (priv->band != IEEE80211_BAND_5GHZ))
  2092. priv->staging_rxon.flags |= RXON_FLG_TGG_PROTECT_MSK;
  2093. else
  2094. priv->staging_rxon.flags &= ~RXON_FLG_TGG_PROTECT_MSK;
  2095. }
  2096. if (changes & BSS_CHANGED_BASIC_RATES) {
  2097. /* XXX use this information
  2098. *
  2099. * To do that, remove code from iwl_set_rate() and put something
  2100. * like this here:
  2101. *
  2102. if (A-band)
  2103. priv->staging_rxon.ofdm_basic_rates =
  2104. bss_conf->basic_rates;
  2105. else
  2106. priv->staging_rxon.ofdm_basic_rates =
  2107. bss_conf->basic_rates >> 4;
  2108. priv->staging_rxon.cck_basic_rates =
  2109. bss_conf->basic_rates & 0xF;
  2110. */
  2111. }
  2112. if (changes & BSS_CHANGED_HT) {
  2113. iwl_ht_conf(priv, bss_conf);
  2114. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2115. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2116. }
  2117. if (changes & BSS_CHANGED_ASSOC) {
  2118. IWL_DEBUG_MAC80211(priv, "ASSOC %d\n", bss_conf->assoc);
  2119. if (bss_conf->assoc) {
  2120. priv->assoc_id = bss_conf->aid;
  2121. priv->beacon_int = bss_conf->beacon_int;
  2122. priv->timestamp = bss_conf->timestamp;
  2123. priv->assoc_capability = bss_conf->assoc_capability;
  2124. iwl_led_associate(priv);
  2125. /*
  2126. * We have just associated, don't start scan too early
  2127. * leave time for EAPOL exchange to complete.
  2128. *
  2129. * XXX: do this in mac80211
  2130. */
  2131. priv->next_scan_jiffies = jiffies +
  2132. IWL_DELAY_NEXT_SCAN_AFTER_ASSOC;
  2133. if (!iwl_is_rfkill(priv))
  2134. priv->cfg->ops->lib->post_associate(priv);
  2135. } else
  2136. iwl_set_no_assoc(priv);
  2137. }
  2138. if (changes && iwl_is_associated(priv) && priv->assoc_id) {
  2139. IWL_DEBUG_MAC80211(priv, "Changes (%#x) while associated\n",
  2140. changes);
  2141. ret = iwl_send_rxon_assoc(priv);
  2142. if (!ret) {
  2143. /* Sync active_rxon with latest change. */
  2144. memcpy((void *)&priv->active_rxon,
  2145. &priv->staging_rxon,
  2146. sizeof(struct iwl_rxon_cmd));
  2147. }
  2148. }
  2149. if (changes & BSS_CHANGED_BEACON_ENABLED) {
  2150. if (vif->bss_conf.enable_beacon) {
  2151. memcpy(priv->staging_rxon.bssid_addr,
  2152. bss_conf->bssid, ETH_ALEN);
  2153. memcpy(priv->bssid, bss_conf->bssid, ETH_ALEN);
  2154. iwlcore_config_ap(priv);
  2155. } else
  2156. iwl_set_no_assoc(priv);
  2157. }
  2158. mutex_unlock(&priv->mutex);
  2159. IWL_DEBUG_MAC80211(priv, "leave\n");
  2160. }
  2161. EXPORT_SYMBOL(iwl_bss_info_changed);
  2162. int iwl_mac_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb)
  2163. {
  2164. struct iwl_priv *priv = hw->priv;
  2165. unsigned long flags;
  2166. __le64 timestamp;
  2167. IWL_DEBUG_MAC80211(priv, "enter\n");
  2168. if (!iwl_is_ready_rf(priv)) {
  2169. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  2170. return -EIO;
  2171. }
  2172. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  2173. IWL_DEBUG_MAC80211(priv, "leave - not IBSS\n");
  2174. return -EIO;
  2175. }
  2176. spin_lock_irqsave(&priv->lock, flags);
  2177. if (priv->ibss_beacon)
  2178. dev_kfree_skb(priv->ibss_beacon);
  2179. priv->ibss_beacon = skb;
  2180. priv->assoc_id = 0;
  2181. timestamp = ((struct ieee80211_mgmt *)skb->data)->u.beacon.timestamp;
  2182. priv->timestamp = le64_to_cpu(timestamp);
  2183. IWL_DEBUG_MAC80211(priv, "leave\n");
  2184. spin_unlock_irqrestore(&priv->lock, flags);
  2185. iwl_reset_qos(priv);
  2186. priv->cfg->ops->lib->post_associate(priv);
  2187. return 0;
  2188. }
  2189. EXPORT_SYMBOL(iwl_mac_beacon_update);
  2190. int iwl_set_mode(struct iwl_priv *priv, int mode)
  2191. {
  2192. if (mode == NL80211_IFTYPE_ADHOC) {
  2193. const struct iwl_channel_info *ch_info;
  2194. ch_info = iwl_get_channel_info(priv,
  2195. priv->band,
  2196. le16_to_cpu(priv->staging_rxon.channel));
  2197. if (!ch_info || !is_channel_ibss(ch_info)) {
  2198. IWL_ERR(priv, "channel %d not IBSS channel\n",
  2199. le16_to_cpu(priv->staging_rxon.channel));
  2200. return -EINVAL;
  2201. }
  2202. }
  2203. iwl_connection_init_rx_config(priv, mode);
  2204. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2205. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2206. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  2207. iwl_clear_stations_table(priv);
  2208. /* dont commit rxon if rf-kill is on*/
  2209. if (!iwl_is_ready_rf(priv))
  2210. return -EAGAIN;
  2211. iwlcore_commit_rxon(priv);
  2212. return 0;
  2213. }
  2214. EXPORT_SYMBOL(iwl_set_mode);
  2215. int iwl_mac_add_interface(struct ieee80211_hw *hw,
  2216. struct ieee80211_vif *vif)
  2217. {
  2218. struct iwl_priv *priv = hw->priv;
  2219. int err = 0;
  2220. IWL_DEBUG_MAC80211(priv, "enter: type %d\n", vif->type);
  2221. mutex_lock(&priv->mutex);
  2222. if (priv->vif) {
  2223. IWL_DEBUG_MAC80211(priv, "leave - vif != NULL\n");
  2224. err = -EOPNOTSUPP;
  2225. goto out;
  2226. }
  2227. priv->vif = vif;
  2228. priv->iw_mode = vif->type;
  2229. if (vif->addr) {
  2230. IWL_DEBUG_MAC80211(priv, "Set %pM\n", vif->addr);
  2231. memcpy(priv->mac_addr, vif->addr, ETH_ALEN);
  2232. }
  2233. if (iwl_set_mode(priv, vif->type) == -EAGAIN)
  2234. /* we are not ready, will run again when ready */
  2235. set_bit(STATUS_MODE_PENDING, &priv->status);
  2236. out:
  2237. mutex_unlock(&priv->mutex);
  2238. IWL_DEBUG_MAC80211(priv, "leave\n");
  2239. return err;
  2240. }
  2241. EXPORT_SYMBOL(iwl_mac_add_interface);
  2242. void iwl_mac_remove_interface(struct ieee80211_hw *hw,
  2243. struct ieee80211_vif *vif)
  2244. {
  2245. struct iwl_priv *priv = hw->priv;
  2246. IWL_DEBUG_MAC80211(priv, "enter\n");
  2247. mutex_lock(&priv->mutex);
  2248. if (iwl_is_ready_rf(priv)) {
  2249. iwl_scan_cancel_timeout(priv, 100);
  2250. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2251. iwlcore_commit_rxon(priv);
  2252. }
  2253. if (priv->vif == vif) {
  2254. priv->vif = NULL;
  2255. memset(priv->bssid, 0, ETH_ALEN);
  2256. }
  2257. mutex_unlock(&priv->mutex);
  2258. IWL_DEBUG_MAC80211(priv, "leave\n");
  2259. }
  2260. EXPORT_SYMBOL(iwl_mac_remove_interface);
  2261. /**
  2262. * iwl_mac_config - mac80211 config callback
  2263. *
  2264. * We ignore conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME since it seems to
  2265. * be set inappropriately and the driver currently sets the hardware up to
  2266. * use it whenever needed.
  2267. */
  2268. int iwl_mac_config(struct ieee80211_hw *hw, u32 changed)
  2269. {
  2270. struct iwl_priv *priv = hw->priv;
  2271. const struct iwl_channel_info *ch_info;
  2272. struct ieee80211_conf *conf = &hw->conf;
  2273. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  2274. unsigned long flags = 0;
  2275. int ret = 0;
  2276. u16 ch;
  2277. int scan_active = 0;
  2278. mutex_lock(&priv->mutex);
  2279. IWL_DEBUG_MAC80211(priv, "enter to channel %d changed 0x%X\n",
  2280. conf->channel->hw_value, changed);
  2281. if (unlikely(!priv->cfg->mod_params->disable_hw_scan &&
  2282. test_bit(STATUS_SCANNING, &priv->status))) {
  2283. scan_active = 1;
  2284. IWL_DEBUG_MAC80211(priv, "leave - scanning\n");
  2285. }
  2286. if (changed & (IEEE80211_CONF_CHANGE_SMPS |
  2287. IEEE80211_CONF_CHANGE_CHANNEL)) {
  2288. /* mac80211 uses static for non-HT which is what we want */
  2289. priv->current_ht_config.smps = conf->smps_mode;
  2290. /*
  2291. * Recalculate chain counts.
  2292. *
  2293. * If monitor mode is enabled then mac80211 will
  2294. * set up the SM PS mode to OFF if an HT channel is
  2295. * configured.
  2296. */
  2297. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2298. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2299. }
  2300. /* during scanning mac80211 will delay channel setting until
  2301. * scan finish with changed = 0
  2302. */
  2303. if (!changed || (changed & IEEE80211_CONF_CHANGE_CHANNEL)) {
  2304. if (scan_active)
  2305. goto set_ch_out;
  2306. ch = ieee80211_frequency_to_channel(conf->channel->center_freq);
  2307. ch_info = iwl_get_channel_info(priv, conf->channel->band, ch);
  2308. if (!is_channel_valid(ch_info)) {
  2309. IWL_DEBUG_MAC80211(priv, "leave - invalid channel\n");
  2310. ret = -EINVAL;
  2311. goto set_ch_out;
  2312. }
  2313. if (priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  2314. !is_channel_ibss(ch_info)) {
  2315. IWL_ERR(priv, "channel %d in band %d not "
  2316. "IBSS channel\n",
  2317. conf->channel->hw_value, conf->channel->band);
  2318. ret = -EINVAL;
  2319. goto set_ch_out;
  2320. }
  2321. spin_lock_irqsave(&priv->lock, flags);
  2322. /* Configure HT40 channels */
  2323. ht_conf->is_ht = conf_is_ht(conf);
  2324. if (ht_conf->is_ht) {
  2325. if (conf_is_ht40_minus(conf)) {
  2326. ht_conf->extension_chan_offset =
  2327. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  2328. ht_conf->is_40mhz = true;
  2329. } else if (conf_is_ht40_plus(conf)) {
  2330. ht_conf->extension_chan_offset =
  2331. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  2332. ht_conf->is_40mhz = true;
  2333. } else {
  2334. ht_conf->extension_chan_offset =
  2335. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  2336. ht_conf->is_40mhz = false;
  2337. }
  2338. } else
  2339. ht_conf->is_40mhz = false;
  2340. /* Default to no protection. Protection mode will later be set
  2341. * from BSS config in iwl_ht_conf */
  2342. ht_conf->ht_protection = IEEE80211_HT_OP_MODE_PROTECTION_NONE;
  2343. /* if we are switching from ht to 2.4 clear flags
  2344. * from any ht related info since 2.4 does not
  2345. * support ht */
  2346. if ((le16_to_cpu(priv->staging_rxon.channel) != ch))
  2347. priv->staging_rxon.flags = 0;
  2348. iwl_set_rxon_channel(priv, conf->channel);
  2349. iwl_set_rxon_ht(priv, ht_conf);
  2350. iwl_set_flags_for_band(priv, conf->channel->band);
  2351. spin_unlock_irqrestore(&priv->lock, flags);
  2352. if (iwl_is_associated(priv) &&
  2353. (le16_to_cpu(priv->active_rxon.channel) != ch) &&
  2354. priv->cfg->ops->lib->set_channel_switch) {
  2355. iwl_set_rate(priv);
  2356. /*
  2357. * at this point, staging_rxon has the
  2358. * configuration for channel switch
  2359. */
  2360. ret = priv->cfg->ops->lib->set_channel_switch(priv,
  2361. ch);
  2362. if (!ret) {
  2363. iwl_print_rx_config_cmd(priv);
  2364. goto out;
  2365. }
  2366. priv->switch_rxon.switch_in_progress = false;
  2367. }
  2368. set_ch_out:
  2369. /* The list of supported rates and rate mask can be different
  2370. * for each band; since the band may have changed, reset
  2371. * the rate mask to what mac80211 lists */
  2372. iwl_set_rate(priv);
  2373. }
  2374. if (changed & (IEEE80211_CONF_CHANGE_PS |
  2375. IEEE80211_CONF_CHANGE_IDLE)) {
  2376. ret = iwl_power_update_mode(priv, false);
  2377. if (ret)
  2378. IWL_DEBUG_MAC80211(priv, "Error setting sleep level\n");
  2379. }
  2380. if (changed & IEEE80211_CONF_CHANGE_POWER) {
  2381. IWL_DEBUG_MAC80211(priv, "TX Power old=%d new=%d\n",
  2382. priv->tx_power_user_lmt, conf->power_level);
  2383. iwl_set_tx_power(priv, conf->power_level, false);
  2384. }
  2385. if (!iwl_is_ready(priv)) {
  2386. IWL_DEBUG_MAC80211(priv, "leave - not ready\n");
  2387. goto out;
  2388. }
  2389. if (scan_active)
  2390. goto out;
  2391. if (memcmp(&priv->active_rxon,
  2392. &priv->staging_rxon, sizeof(priv->staging_rxon)))
  2393. iwlcore_commit_rxon(priv);
  2394. else
  2395. IWL_DEBUG_INFO(priv, "Not re-sending same RXON configuration.\n");
  2396. out:
  2397. IWL_DEBUG_MAC80211(priv, "leave\n");
  2398. mutex_unlock(&priv->mutex);
  2399. return ret;
  2400. }
  2401. EXPORT_SYMBOL(iwl_mac_config);
  2402. void iwl_mac_reset_tsf(struct ieee80211_hw *hw)
  2403. {
  2404. struct iwl_priv *priv = hw->priv;
  2405. unsigned long flags;
  2406. mutex_lock(&priv->mutex);
  2407. IWL_DEBUG_MAC80211(priv, "enter\n");
  2408. spin_lock_irqsave(&priv->lock, flags);
  2409. memset(&priv->current_ht_config, 0, sizeof(struct iwl_ht_config));
  2410. spin_unlock_irqrestore(&priv->lock, flags);
  2411. iwl_reset_qos(priv);
  2412. spin_lock_irqsave(&priv->lock, flags);
  2413. priv->assoc_id = 0;
  2414. priv->assoc_capability = 0;
  2415. priv->assoc_station_added = 0;
  2416. /* new association get rid of ibss beacon skb */
  2417. if (priv->ibss_beacon)
  2418. dev_kfree_skb(priv->ibss_beacon);
  2419. priv->ibss_beacon = NULL;
  2420. priv->beacon_int = priv->vif->bss_conf.beacon_int;
  2421. priv->timestamp = 0;
  2422. if ((priv->iw_mode == NL80211_IFTYPE_STATION))
  2423. priv->beacon_int = 0;
  2424. spin_unlock_irqrestore(&priv->lock, flags);
  2425. if (!iwl_is_ready_rf(priv)) {
  2426. IWL_DEBUG_MAC80211(priv, "leave - not ready\n");
  2427. mutex_unlock(&priv->mutex);
  2428. return;
  2429. }
  2430. /* we are restarting association process
  2431. * clear RXON_FILTER_ASSOC_MSK bit
  2432. */
  2433. if (priv->iw_mode != NL80211_IFTYPE_AP) {
  2434. iwl_scan_cancel_timeout(priv, 100);
  2435. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2436. iwlcore_commit_rxon(priv);
  2437. }
  2438. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  2439. IWL_DEBUG_MAC80211(priv, "leave - not in IBSS\n");
  2440. mutex_unlock(&priv->mutex);
  2441. return;
  2442. }
  2443. iwl_set_rate(priv);
  2444. mutex_unlock(&priv->mutex);
  2445. IWL_DEBUG_MAC80211(priv, "leave\n");
  2446. }
  2447. EXPORT_SYMBOL(iwl_mac_reset_tsf);
  2448. int iwl_alloc_txq_mem(struct iwl_priv *priv)
  2449. {
  2450. if (!priv->txq)
  2451. priv->txq = kzalloc(
  2452. sizeof(struct iwl_tx_queue) * priv->cfg->num_of_queues,
  2453. GFP_KERNEL);
  2454. if (!priv->txq) {
  2455. IWL_ERR(priv, "Not enough memory for txq \n");
  2456. return -ENOMEM;
  2457. }
  2458. return 0;
  2459. }
  2460. EXPORT_SYMBOL(iwl_alloc_txq_mem);
  2461. void iwl_free_txq_mem(struct iwl_priv *priv)
  2462. {
  2463. kfree(priv->txq);
  2464. priv->txq = NULL;
  2465. }
  2466. EXPORT_SYMBOL(iwl_free_txq_mem);
  2467. int iwl_send_wimax_coex(struct iwl_priv *priv)
  2468. {
  2469. struct iwl_wimax_coex_cmd uninitialized_var(coex_cmd);
  2470. if (priv->cfg->support_wimax_coexist) {
  2471. /* UnMask wake up src at associated sleep */
  2472. coex_cmd.flags |= COEX_FLAGS_ASSOC_WA_UNMASK_MSK;
  2473. /* UnMask wake up src at unassociated sleep */
  2474. coex_cmd.flags |= COEX_FLAGS_UNASSOC_WA_UNMASK_MSK;
  2475. memcpy(coex_cmd.sta_prio, cu_priorities,
  2476. sizeof(struct iwl_wimax_coex_event_entry) *
  2477. COEX_NUM_OF_EVENTS);
  2478. /* enabling the coexistence feature */
  2479. coex_cmd.flags |= COEX_FLAGS_COEX_ENABLE_MSK;
  2480. /* enabling the priorities tables */
  2481. coex_cmd.flags |= COEX_FLAGS_STA_TABLE_VALID_MSK;
  2482. } else {
  2483. /* coexistence is disabled */
  2484. memset(&coex_cmd, 0, sizeof(coex_cmd));
  2485. }
  2486. return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD,
  2487. sizeof(coex_cmd), &coex_cmd);
  2488. }
  2489. EXPORT_SYMBOL(iwl_send_wimax_coex);
  2490. #ifdef CONFIG_IWLWIFI_DEBUGFS
  2491. #define IWL_TRAFFIC_DUMP_SIZE (IWL_TRAFFIC_ENTRY_SIZE * IWL_TRAFFIC_ENTRIES)
  2492. void iwl_reset_traffic_log(struct iwl_priv *priv)
  2493. {
  2494. priv->tx_traffic_idx = 0;
  2495. priv->rx_traffic_idx = 0;
  2496. if (priv->tx_traffic)
  2497. memset(priv->tx_traffic, 0, IWL_TRAFFIC_DUMP_SIZE);
  2498. if (priv->rx_traffic)
  2499. memset(priv->rx_traffic, 0, IWL_TRAFFIC_DUMP_SIZE);
  2500. }
  2501. int iwl_alloc_traffic_mem(struct iwl_priv *priv)
  2502. {
  2503. u32 traffic_size = IWL_TRAFFIC_DUMP_SIZE;
  2504. if (iwl_debug_level & IWL_DL_TX) {
  2505. if (!priv->tx_traffic) {
  2506. priv->tx_traffic =
  2507. kzalloc(traffic_size, GFP_KERNEL);
  2508. if (!priv->tx_traffic)
  2509. return -ENOMEM;
  2510. }
  2511. }
  2512. if (iwl_debug_level & IWL_DL_RX) {
  2513. if (!priv->rx_traffic) {
  2514. priv->rx_traffic =
  2515. kzalloc(traffic_size, GFP_KERNEL);
  2516. if (!priv->rx_traffic)
  2517. return -ENOMEM;
  2518. }
  2519. }
  2520. iwl_reset_traffic_log(priv);
  2521. return 0;
  2522. }
  2523. EXPORT_SYMBOL(iwl_alloc_traffic_mem);
  2524. void iwl_free_traffic_mem(struct iwl_priv *priv)
  2525. {
  2526. kfree(priv->tx_traffic);
  2527. priv->tx_traffic = NULL;
  2528. kfree(priv->rx_traffic);
  2529. priv->rx_traffic = NULL;
  2530. }
  2531. EXPORT_SYMBOL(iwl_free_traffic_mem);
  2532. void iwl_dbg_log_tx_data_frame(struct iwl_priv *priv,
  2533. u16 length, struct ieee80211_hdr *header)
  2534. {
  2535. __le16 fc;
  2536. u16 len;
  2537. if (likely(!(iwl_debug_level & IWL_DL_TX)))
  2538. return;
  2539. if (!priv->tx_traffic)
  2540. return;
  2541. fc = header->frame_control;
  2542. if (ieee80211_is_data(fc)) {
  2543. len = (length > IWL_TRAFFIC_ENTRY_SIZE)
  2544. ? IWL_TRAFFIC_ENTRY_SIZE : length;
  2545. memcpy((priv->tx_traffic +
  2546. (priv->tx_traffic_idx * IWL_TRAFFIC_ENTRY_SIZE)),
  2547. header, len);
  2548. priv->tx_traffic_idx =
  2549. (priv->tx_traffic_idx + 1) % IWL_TRAFFIC_ENTRIES;
  2550. }
  2551. }
  2552. EXPORT_SYMBOL(iwl_dbg_log_tx_data_frame);
  2553. void iwl_dbg_log_rx_data_frame(struct iwl_priv *priv,
  2554. u16 length, struct ieee80211_hdr *header)
  2555. {
  2556. __le16 fc;
  2557. u16 len;
  2558. if (likely(!(iwl_debug_level & IWL_DL_RX)))
  2559. return;
  2560. if (!priv->rx_traffic)
  2561. return;
  2562. fc = header->frame_control;
  2563. if (ieee80211_is_data(fc)) {
  2564. len = (length > IWL_TRAFFIC_ENTRY_SIZE)
  2565. ? IWL_TRAFFIC_ENTRY_SIZE : length;
  2566. memcpy((priv->rx_traffic +
  2567. (priv->rx_traffic_idx * IWL_TRAFFIC_ENTRY_SIZE)),
  2568. header, len);
  2569. priv->rx_traffic_idx =
  2570. (priv->rx_traffic_idx + 1) % IWL_TRAFFIC_ENTRIES;
  2571. }
  2572. }
  2573. EXPORT_SYMBOL(iwl_dbg_log_rx_data_frame);
  2574. const char *get_mgmt_string(int cmd)
  2575. {
  2576. switch (cmd) {
  2577. IWL_CMD(MANAGEMENT_ASSOC_REQ);
  2578. IWL_CMD(MANAGEMENT_ASSOC_RESP);
  2579. IWL_CMD(MANAGEMENT_REASSOC_REQ);
  2580. IWL_CMD(MANAGEMENT_REASSOC_RESP);
  2581. IWL_CMD(MANAGEMENT_PROBE_REQ);
  2582. IWL_CMD(MANAGEMENT_PROBE_RESP);
  2583. IWL_CMD(MANAGEMENT_BEACON);
  2584. IWL_CMD(MANAGEMENT_ATIM);
  2585. IWL_CMD(MANAGEMENT_DISASSOC);
  2586. IWL_CMD(MANAGEMENT_AUTH);
  2587. IWL_CMD(MANAGEMENT_DEAUTH);
  2588. IWL_CMD(MANAGEMENT_ACTION);
  2589. default:
  2590. return "UNKNOWN";
  2591. }
  2592. }
  2593. const char *get_ctrl_string(int cmd)
  2594. {
  2595. switch (cmd) {
  2596. IWL_CMD(CONTROL_BACK_REQ);
  2597. IWL_CMD(CONTROL_BACK);
  2598. IWL_CMD(CONTROL_PSPOLL);
  2599. IWL_CMD(CONTROL_RTS);
  2600. IWL_CMD(CONTROL_CTS);
  2601. IWL_CMD(CONTROL_ACK);
  2602. IWL_CMD(CONTROL_CFEND);
  2603. IWL_CMD(CONTROL_CFENDACK);
  2604. default:
  2605. return "UNKNOWN";
  2606. }
  2607. }
  2608. void iwl_clear_traffic_stats(struct iwl_priv *priv)
  2609. {
  2610. memset(&priv->tx_stats, 0, sizeof(struct traffic_stats));
  2611. memset(&priv->rx_stats, 0, sizeof(struct traffic_stats));
  2612. priv->led_tpt = 0;
  2613. }
  2614. /*
  2615. * if CONFIG_IWLWIFI_DEBUGFS defined, iwl_update_stats function will
  2616. * record all the MGMT, CTRL and DATA pkt for both TX and Rx pass.
  2617. * Use debugFs to display the rx/rx_statistics
  2618. * if CONFIG_IWLWIFI_DEBUGFS not being defined, then no MGMT and CTRL
  2619. * information will be recorded, but DATA pkt still will be recorded
  2620. * for the reason of iwl_led.c need to control the led blinking based on
  2621. * number of tx and rx data.
  2622. *
  2623. */
  2624. void iwl_update_stats(struct iwl_priv *priv, bool is_tx, __le16 fc, u16 len)
  2625. {
  2626. struct traffic_stats *stats;
  2627. if (is_tx)
  2628. stats = &priv->tx_stats;
  2629. else
  2630. stats = &priv->rx_stats;
  2631. if (ieee80211_is_mgmt(fc)) {
  2632. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  2633. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  2634. stats->mgmt[MANAGEMENT_ASSOC_REQ]++;
  2635. break;
  2636. case cpu_to_le16(IEEE80211_STYPE_ASSOC_RESP):
  2637. stats->mgmt[MANAGEMENT_ASSOC_RESP]++;
  2638. break;
  2639. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  2640. stats->mgmt[MANAGEMENT_REASSOC_REQ]++;
  2641. break;
  2642. case cpu_to_le16(IEEE80211_STYPE_REASSOC_RESP):
  2643. stats->mgmt[MANAGEMENT_REASSOC_RESP]++;
  2644. break;
  2645. case cpu_to_le16(IEEE80211_STYPE_PROBE_REQ):
  2646. stats->mgmt[MANAGEMENT_PROBE_REQ]++;
  2647. break;
  2648. case cpu_to_le16(IEEE80211_STYPE_PROBE_RESP):
  2649. stats->mgmt[MANAGEMENT_PROBE_RESP]++;
  2650. break;
  2651. case cpu_to_le16(IEEE80211_STYPE_BEACON):
  2652. stats->mgmt[MANAGEMENT_BEACON]++;
  2653. break;
  2654. case cpu_to_le16(IEEE80211_STYPE_ATIM):
  2655. stats->mgmt[MANAGEMENT_ATIM]++;
  2656. break;
  2657. case cpu_to_le16(IEEE80211_STYPE_DISASSOC):
  2658. stats->mgmt[MANAGEMENT_DISASSOC]++;
  2659. break;
  2660. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  2661. stats->mgmt[MANAGEMENT_AUTH]++;
  2662. break;
  2663. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  2664. stats->mgmt[MANAGEMENT_DEAUTH]++;
  2665. break;
  2666. case cpu_to_le16(IEEE80211_STYPE_ACTION):
  2667. stats->mgmt[MANAGEMENT_ACTION]++;
  2668. break;
  2669. }
  2670. } else if (ieee80211_is_ctl(fc)) {
  2671. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  2672. case cpu_to_le16(IEEE80211_STYPE_BACK_REQ):
  2673. stats->ctrl[CONTROL_BACK_REQ]++;
  2674. break;
  2675. case cpu_to_le16(IEEE80211_STYPE_BACK):
  2676. stats->ctrl[CONTROL_BACK]++;
  2677. break;
  2678. case cpu_to_le16(IEEE80211_STYPE_PSPOLL):
  2679. stats->ctrl[CONTROL_PSPOLL]++;
  2680. break;
  2681. case cpu_to_le16(IEEE80211_STYPE_RTS):
  2682. stats->ctrl[CONTROL_RTS]++;
  2683. break;
  2684. case cpu_to_le16(IEEE80211_STYPE_CTS):
  2685. stats->ctrl[CONTROL_CTS]++;
  2686. break;
  2687. case cpu_to_le16(IEEE80211_STYPE_ACK):
  2688. stats->ctrl[CONTROL_ACK]++;
  2689. break;
  2690. case cpu_to_le16(IEEE80211_STYPE_CFEND):
  2691. stats->ctrl[CONTROL_CFEND]++;
  2692. break;
  2693. case cpu_to_le16(IEEE80211_STYPE_CFENDACK):
  2694. stats->ctrl[CONTROL_CFENDACK]++;
  2695. break;
  2696. }
  2697. } else {
  2698. /* data */
  2699. stats->data_cnt++;
  2700. stats->data_bytes += len;
  2701. }
  2702. iwl_leds_background(priv);
  2703. }
  2704. EXPORT_SYMBOL(iwl_update_stats);
  2705. #endif
  2706. const static char *get_csr_string(int cmd)
  2707. {
  2708. switch (cmd) {
  2709. IWL_CMD(CSR_HW_IF_CONFIG_REG);
  2710. IWL_CMD(CSR_INT_COALESCING);
  2711. IWL_CMD(CSR_INT);
  2712. IWL_CMD(CSR_INT_MASK);
  2713. IWL_CMD(CSR_FH_INT_STATUS);
  2714. IWL_CMD(CSR_GPIO_IN);
  2715. IWL_CMD(CSR_RESET);
  2716. IWL_CMD(CSR_GP_CNTRL);
  2717. IWL_CMD(CSR_HW_REV);
  2718. IWL_CMD(CSR_EEPROM_REG);
  2719. IWL_CMD(CSR_EEPROM_GP);
  2720. IWL_CMD(CSR_OTP_GP_REG);
  2721. IWL_CMD(CSR_GIO_REG);
  2722. IWL_CMD(CSR_GP_UCODE_REG);
  2723. IWL_CMD(CSR_GP_DRIVER_REG);
  2724. IWL_CMD(CSR_UCODE_DRV_GP1);
  2725. IWL_CMD(CSR_UCODE_DRV_GP2);
  2726. IWL_CMD(CSR_LED_REG);
  2727. IWL_CMD(CSR_DRAM_INT_TBL_REG);
  2728. IWL_CMD(CSR_GIO_CHICKEN_BITS);
  2729. IWL_CMD(CSR_ANA_PLL_CFG);
  2730. IWL_CMD(CSR_HW_REV_WA_REG);
  2731. IWL_CMD(CSR_DBG_HPET_MEM_REG);
  2732. default:
  2733. return "UNKNOWN";
  2734. }
  2735. }
  2736. void iwl_dump_csr(struct iwl_priv *priv)
  2737. {
  2738. int i;
  2739. u32 csr_tbl[] = {
  2740. CSR_HW_IF_CONFIG_REG,
  2741. CSR_INT_COALESCING,
  2742. CSR_INT,
  2743. CSR_INT_MASK,
  2744. CSR_FH_INT_STATUS,
  2745. CSR_GPIO_IN,
  2746. CSR_RESET,
  2747. CSR_GP_CNTRL,
  2748. CSR_HW_REV,
  2749. CSR_EEPROM_REG,
  2750. CSR_EEPROM_GP,
  2751. CSR_OTP_GP_REG,
  2752. CSR_GIO_REG,
  2753. CSR_GP_UCODE_REG,
  2754. CSR_GP_DRIVER_REG,
  2755. CSR_UCODE_DRV_GP1,
  2756. CSR_UCODE_DRV_GP2,
  2757. CSR_LED_REG,
  2758. CSR_DRAM_INT_TBL_REG,
  2759. CSR_GIO_CHICKEN_BITS,
  2760. CSR_ANA_PLL_CFG,
  2761. CSR_HW_REV_WA_REG,
  2762. CSR_DBG_HPET_MEM_REG
  2763. };
  2764. IWL_ERR(priv, "CSR values:\n");
  2765. IWL_ERR(priv, "(2nd byte of CSR_INT_COALESCING is "
  2766. "CSR_INT_PERIODIC_REG)\n");
  2767. for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
  2768. IWL_ERR(priv, " %25s: 0X%08x\n",
  2769. get_csr_string(csr_tbl[i]),
  2770. iwl_read32(priv, csr_tbl[i]));
  2771. }
  2772. }
  2773. EXPORT_SYMBOL(iwl_dump_csr);
  2774. const static char *get_fh_string(int cmd)
  2775. {
  2776. switch (cmd) {
  2777. IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
  2778. IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
  2779. IWL_CMD(FH_RSCSR_CHNL0_WPTR);
  2780. IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
  2781. IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
  2782. IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
  2783. IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
  2784. IWL_CMD(FH_TSSR_TX_STATUS_REG);
  2785. IWL_CMD(FH_TSSR_TX_ERROR_REG);
  2786. default:
  2787. return "UNKNOWN";
  2788. }
  2789. }
  2790. int iwl_dump_fh(struct iwl_priv *priv, char **buf, bool display)
  2791. {
  2792. int i;
  2793. #ifdef CONFIG_IWLWIFI_DEBUG
  2794. int pos = 0;
  2795. size_t bufsz = 0;
  2796. #endif
  2797. u32 fh_tbl[] = {
  2798. FH_RSCSR_CHNL0_STTS_WPTR_REG,
  2799. FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  2800. FH_RSCSR_CHNL0_WPTR,
  2801. FH_MEM_RCSR_CHNL0_CONFIG_REG,
  2802. FH_MEM_RSSR_SHARED_CTRL_REG,
  2803. FH_MEM_RSSR_RX_STATUS_REG,
  2804. FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
  2805. FH_TSSR_TX_STATUS_REG,
  2806. FH_TSSR_TX_ERROR_REG
  2807. };
  2808. #ifdef CONFIG_IWLWIFI_DEBUG
  2809. if (display) {
  2810. bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
  2811. *buf = kmalloc(bufsz, GFP_KERNEL);
  2812. if (!*buf)
  2813. return -ENOMEM;
  2814. pos += scnprintf(*buf + pos, bufsz - pos,
  2815. "FH register values:\n");
  2816. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  2817. pos += scnprintf(*buf + pos, bufsz - pos,
  2818. " %34s: 0X%08x\n",
  2819. get_fh_string(fh_tbl[i]),
  2820. iwl_read_direct32(priv, fh_tbl[i]));
  2821. }
  2822. return pos;
  2823. }
  2824. #endif
  2825. IWL_ERR(priv, "FH register values:\n");
  2826. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  2827. IWL_ERR(priv, " %34s: 0X%08x\n",
  2828. get_fh_string(fh_tbl[i]),
  2829. iwl_read_direct32(priv, fh_tbl[i]));
  2830. }
  2831. return 0;
  2832. }
  2833. EXPORT_SYMBOL(iwl_dump_fh);
  2834. static void iwl_force_rf_reset(struct iwl_priv *priv)
  2835. {
  2836. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2837. return;
  2838. if (!iwl_is_associated(priv)) {
  2839. IWL_DEBUG_SCAN(priv, "force reset rejected: not associated\n");
  2840. return;
  2841. }
  2842. /*
  2843. * There is no easy and better way to force reset the radio,
  2844. * the only known method is switching channel which will force to
  2845. * reset and tune the radio.
  2846. * Use internal short scan (single channel) operation to should
  2847. * achieve this objective.
  2848. * Driver should reset the radio when number of consecutive missed
  2849. * beacon, or any other uCode error condition detected.
  2850. */
  2851. IWL_DEBUG_INFO(priv, "perform radio reset.\n");
  2852. iwl_internal_short_hw_scan(priv);
  2853. return;
  2854. }
  2855. int iwl_force_reset(struct iwl_priv *priv, int mode)
  2856. {
  2857. struct iwl_force_reset *force_reset;
  2858. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2859. return -EINVAL;
  2860. if (mode >= IWL_MAX_FORCE_RESET) {
  2861. IWL_DEBUG_INFO(priv, "invalid reset request.\n");
  2862. return -EINVAL;
  2863. }
  2864. force_reset = &priv->force_reset[mode];
  2865. force_reset->reset_request_count++;
  2866. if (force_reset->last_force_reset_jiffies &&
  2867. time_after(force_reset->last_force_reset_jiffies +
  2868. force_reset->reset_duration, jiffies)) {
  2869. IWL_DEBUG_INFO(priv, "force reset rejected\n");
  2870. force_reset->reset_reject_count++;
  2871. return -EAGAIN;
  2872. }
  2873. force_reset->reset_success_count++;
  2874. force_reset->last_force_reset_jiffies = jiffies;
  2875. IWL_DEBUG_INFO(priv, "perform force reset (%d)\n", mode);
  2876. switch (mode) {
  2877. case IWL_RF_RESET:
  2878. iwl_force_rf_reset(priv);
  2879. break;
  2880. case IWL_FW_RESET:
  2881. IWL_ERR(priv, "On demand firmware reload\n");
  2882. /* Set the FW error flag -- cleared on iwl_down */
  2883. set_bit(STATUS_FW_ERROR, &priv->status);
  2884. wake_up_interruptible(&priv->wait_command_queue);
  2885. /*
  2886. * Keep the restart process from trying to send host
  2887. * commands by clearing the INIT status bit
  2888. */
  2889. clear_bit(STATUS_READY, &priv->status);
  2890. queue_work(priv->workqueue, &priv->restart);
  2891. break;
  2892. }
  2893. return 0;
  2894. }
  2895. #ifdef CONFIG_PM
  2896. int iwl_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  2897. {
  2898. struct iwl_priv *priv = pci_get_drvdata(pdev);
  2899. /*
  2900. * This function is called when system goes into suspend state
  2901. * mac80211 will call iwl_mac_stop() from the mac80211 suspend function
  2902. * first but since iwl_mac_stop() has no knowledge of who the caller is,
  2903. * it will not call apm_ops.stop() to stop the DMA operation.
  2904. * Calling apm_ops.stop here to make sure we stop the DMA.
  2905. */
  2906. priv->cfg->ops->lib->apm_ops.stop(priv);
  2907. pci_save_state(pdev);
  2908. pci_disable_device(pdev);
  2909. pci_set_power_state(pdev, PCI_D3hot);
  2910. return 0;
  2911. }
  2912. EXPORT_SYMBOL(iwl_pci_suspend);
  2913. int iwl_pci_resume(struct pci_dev *pdev)
  2914. {
  2915. struct iwl_priv *priv = pci_get_drvdata(pdev);
  2916. int ret;
  2917. pci_set_power_state(pdev, PCI_D0);
  2918. ret = pci_enable_device(pdev);
  2919. if (ret)
  2920. return ret;
  2921. pci_restore_state(pdev);
  2922. iwl_enable_interrupts(priv);
  2923. return 0;
  2924. }
  2925. EXPORT_SYMBOL(iwl_pci_resume);
  2926. #endif /* CONFIG_PM */