tables_nphy.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203
  1. #ifndef B43_TABLES_NPHY_H_
  2. #define B43_TABLES_NPHY_H_
  3. #include <linux/types.h>
  4. struct b43_nphy_channeltab_entry {
  5. /* The channel number */
  6. u8 channel;
  7. /* Radio register values on channelswitch */
  8. u8 radio_pll_ref;
  9. u8 radio_rf_pllmod0;
  10. u8 radio_rf_pllmod1;
  11. u8 radio_vco_captail;
  12. u8 radio_vco_cal1;
  13. u8 radio_vco_cal2;
  14. u8 radio_pll_lfc1;
  15. u8 radio_pll_lfr1;
  16. u8 radio_pll_lfc2;
  17. u8 radio_lgbuf_cenbuf;
  18. u8 radio_lgen_tune1;
  19. u8 radio_lgen_tune2;
  20. u8 radio_c1_lgbuf_atune;
  21. u8 radio_c1_lgbuf_gtune;
  22. u8 radio_c1_rx_rfr1;
  23. u8 radio_c1_tx_pgapadtn;
  24. u8 radio_c1_tx_mxbgtrim;
  25. u8 radio_c2_lgbuf_atune;
  26. u8 radio_c2_lgbuf_gtune;
  27. u8 radio_c2_rx_rfr1;
  28. u8 radio_c2_tx_pgapadtn;
  29. u8 radio_c2_tx_mxbgtrim;
  30. /* PHY register values on channelswitch */
  31. u16 phy_bw1a;
  32. u16 phy_bw2;
  33. u16 phy_bw3;
  34. u16 phy_bw4;
  35. u16 phy_bw5;
  36. u16 phy_bw6;
  37. /* The channel frequency in MHz */
  38. u16 freq;
  39. /* An unknown value */
  40. u16 unk2;
  41. };
  42. struct b43_wldev;
  43. struct nphy_txiqcal_ladder {
  44. u8 percent;
  45. u8 g_env;
  46. };
  47. struct nphy_rf_control_override_rev2 {
  48. u8 addr0;
  49. u8 addr1;
  50. u16 bmask;
  51. u8 shift;
  52. };
  53. struct nphy_rf_control_override_rev3 {
  54. u16 val_mask;
  55. u8 val_shift;
  56. u8 en_addr0;
  57. u8 val_addr0;
  58. u8 en_addr1;
  59. u8 val_addr1;
  60. };
  61. /* Upload the default register value table.
  62. * If "ghz5" is true, we upload the 5Ghz table. Otherwise the 2.4Ghz
  63. * table is uploaded. If "ignore_uploadflag" is true, we upload any value
  64. * and ignore the "UPLOAD" flag. */
  65. void b2055_upload_inittab(struct b43_wldev *dev,
  66. bool ghz5, bool ignore_uploadflag);
  67. /* Get the NPHY Channel Switch Table entry for a channel number.
  68. * Returns NULL on failure to find an entry. */
  69. const struct b43_nphy_channeltab_entry *
  70. b43_nphy_get_chantabent(struct b43_wldev *dev, u8 channel);
  71. /* The N-PHY tables. */
  72. #define B43_NTAB_TYPEMASK 0xF0000000
  73. #define B43_NTAB_8BIT 0x10000000
  74. #define B43_NTAB_16BIT 0x20000000
  75. #define B43_NTAB_32BIT 0x30000000
  76. #define B43_NTAB8(table, offset) (((table) << 10) | (offset) | B43_NTAB_8BIT)
  77. #define B43_NTAB16(table, offset) (((table) << 10) | (offset) | B43_NTAB_16BIT)
  78. #define B43_NTAB32(table, offset) (((table) << 10) | (offset) | B43_NTAB_32BIT)
  79. /* Static N-PHY tables */
  80. #define B43_NTAB_FRAMESTRUCT B43_NTAB32(0x0A, 0x000) /* Frame Struct Table */
  81. #define B43_NTAB_FRAMESTRUCT_SIZE 832
  82. #define B43_NTAB_FRAMELT B43_NTAB8 (0x18, 0x000) /* Frame Lookup Table */
  83. #define B43_NTAB_FRAMELT_SIZE 32
  84. #define B43_NTAB_TMAP B43_NTAB32(0x0C, 0x000) /* T Map Table */
  85. #define B43_NTAB_TMAP_SIZE 448
  86. #define B43_NTAB_TDTRN B43_NTAB32(0x0E, 0x000) /* TDTRN Table */
  87. #define B43_NTAB_TDTRN_SIZE 704
  88. #define B43_NTAB_INTLEVEL B43_NTAB32(0x0D, 0x000) /* Int Level Table */
  89. #define B43_NTAB_INTLEVEL_SIZE 7
  90. #define B43_NTAB_PILOT B43_NTAB16(0x0B, 0x000) /* Pilot Table */
  91. #define B43_NTAB_PILOT_SIZE 88
  92. #define B43_NTAB_PILOTLT B43_NTAB32(0x14, 0x000) /* Pilot Lookup Table */
  93. #define B43_NTAB_PILOTLT_SIZE 6
  94. #define B43_NTAB_TDI20A0 B43_NTAB32(0x13, 0x080) /* TDI Table 20 Antenna 0 */
  95. #define B43_NTAB_TDI20A0_SIZE 55
  96. #define B43_NTAB_TDI20A1 B43_NTAB32(0x13, 0x100) /* TDI Table 20 Antenna 1 */
  97. #define B43_NTAB_TDI20A1_SIZE 55
  98. #define B43_NTAB_TDI40A0 B43_NTAB32(0x13, 0x280) /* TDI Table 40 Antenna 0 */
  99. #define B43_NTAB_TDI40A0_SIZE 110
  100. #define B43_NTAB_TDI40A1 B43_NTAB32(0x13, 0x300) /* TDI Table 40 Antenna 1 */
  101. #define B43_NTAB_TDI40A1_SIZE 110
  102. #define B43_NTAB_BDI B43_NTAB16(0x15, 0x000) /* BDI Table */
  103. #define B43_NTAB_BDI_SIZE 6
  104. #define B43_NTAB_CHANEST B43_NTAB32(0x16, 0x000) /* Channel Estimate Table */
  105. #define B43_NTAB_CHANEST_SIZE 96
  106. #define B43_NTAB_MCS B43_NTAB8 (0x12, 0x000) /* MCS Table */
  107. #define B43_NTAB_MCS_SIZE 128
  108. /* Volatile N-PHY tables */
  109. #define B43_NTAB_NOISEVAR10 B43_NTAB32(0x10, 0x000) /* Noise Var Table 10 */
  110. #define B43_NTAB_NOISEVAR10_SIZE 256
  111. #define B43_NTAB_NOISEVAR11 B43_NTAB32(0x10, 0x080) /* Noise Var Table 11 */
  112. #define B43_NTAB_NOISEVAR11_SIZE 256
  113. #define B43_NTAB_C0_ESTPLT B43_NTAB8 (0x1A, 0x000) /* Estimate Power Lookup Table Core 0 */
  114. #define B43_NTAB_C0_ESTPLT_SIZE 64
  115. #define B43_NTAB_C1_ESTPLT B43_NTAB8 (0x1B, 0x000) /* Estimate Power Lookup Table Core 1 */
  116. #define B43_NTAB_C1_ESTPLT_SIZE 64
  117. #define B43_NTAB_C0_ADJPLT B43_NTAB8 (0x1A, 0x040) /* Adjust Power Lookup Table Core 0 */
  118. #define B43_NTAB_C0_ADJPLT_SIZE 128
  119. #define B43_NTAB_C1_ADJPLT B43_NTAB8 (0x1B, 0x040) /* Adjust Power Lookup Table Core 1 */
  120. #define B43_NTAB_C1_ADJPLT_SIZE 128
  121. #define B43_NTAB_C0_GAINCTL B43_NTAB32(0x1A, 0x0C0) /* Gain Control Lookup Table Core 0 */
  122. #define B43_NTAB_C0_GAINCTL_SIZE 128
  123. #define B43_NTAB_C1_GAINCTL B43_NTAB32(0x1B, 0x0C0) /* Gain Control Lookup Table Core 1 */
  124. #define B43_NTAB_C1_GAINCTL_SIZE 128
  125. #define B43_NTAB_C0_IQLT B43_NTAB32(0x1A, 0x140) /* IQ Lookup Table Core 0 */
  126. #define B43_NTAB_C0_IQLT_SIZE 128
  127. #define B43_NTAB_C1_IQLT B43_NTAB32(0x1B, 0x140) /* IQ Lookup Table Core 1 */
  128. #define B43_NTAB_C1_IQLT_SIZE 128
  129. #define B43_NTAB_C0_LOFEEDTH B43_NTAB16(0x1A, 0x1C0) /* Local Oscillator Feed Through Lookup Table Core 0 */
  130. #define B43_NTAB_C0_LOFEEDTH_SIZE 128
  131. #define B43_NTAB_C1_LOFEEDTH B43_NTAB16(0x1B, 0x1C0) /* Local Oscillator Feed Through Lookup Table Core 1 */
  132. #define B43_NTAB_C1_LOFEEDTH_SIZE 128
  133. #define B43_NTAB_TX_IQLO_CAL_LOFT_LADDER_40_SIZE 18
  134. #define B43_NTAB_TX_IQLO_CAL_LOFT_LADDER_20_SIZE 18
  135. #define B43_NTAB_TX_IQLO_CAL_IQIMB_LADDER_40_SIZE 18
  136. #define B43_NTAB_TX_IQLO_CAL_IQIMB_LADDER_20_SIZE 18
  137. #define B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3 11
  138. #define B43_NTAB_TX_IQLO_CAL_STARTCOEFS 9
  139. #define B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3 12
  140. #define B43_NTAB_TX_IQLO_CAL_CMDS_RECAL 10
  141. #define B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL 10
  142. #define B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3 12
  143. u32 b43_ntab_read(struct b43_wldev *dev, u32 offset);
  144. void b43_ntab_read_bulk(struct b43_wldev *dev, u32 offset,
  145. unsigned int nr_elements, void *_data);
  146. void b43_ntab_write(struct b43_wldev *dev, u32 offset, u32 value);
  147. void b43_ntab_write_bulk(struct b43_wldev *dev, u32 offset,
  148. unsigned int nr_elements, const void *_data);
  149. void b43_nphy_rev0_1_2_tables_init(struct b43_wldev *dev);
  150. void b43_nphy_rev3plus_tables_init(struct b43_wldev *dev);
  151. extern const u32 b43_ntab_tx_gain_rev0_1_2[];
  152. extern const u32 b43_ntab_tx_gain_rev3plus_2ghz[];
  153. extern const u32 b43_ntab_tx_gain_rev3_5ghz[];
  154. extern const u32 b43_ntab_tx_gain_rev4_5ghz[];
  155. extern const u32 b43_ntab_tx_gain_rev5plus_5ghz[];
  156. extern const u32 txpwrctrl_tx_gain_ipa[];
  157. extern const u32 txpwrctrl_tx_gain_ipa_rev5[];
  158. extern const u32 txpwrctrl_tx_gain_ipa_rev6[];
  159. extern const u32 txpwrctrl_tx_gain_ipa_5g[];
  160. extern const u16 tbl_iqcal_gainparams[2][9][8];
  161. extern const struct nphy_txiqcal_ladder ladder_lo[];
  162. extern const struct nphy_txiqcal_ladder ladder_iq[];
  163. extern const u16 loscale[];
  164. extern const u16 tbl_tx_iqlo_cal_loft_ladder_40[];
  165. extern const u16 tbl_tx_iqlo_cal_loft_ladder_20[];
  166. extern const u16 tbl_tx_iqlo_cal_iqimb_ladder_40[];
  167. extern const u16 tbl_tx_iqlo_cal_iqimb_ladder_20[];
  168. extern const u16 tbl_tx_iqlo_cal_startcoefs_nphyrev3[];
  169. extern const u16 tbl_tx_iqlo_cal_startcoefs[];
  170. extern const u16 tbl_tx_iqlo_cal_cmds_recal_nphyrev3[];
  171. extern const u16 tbl_tx_iqlo_cal_cmds_recal[];
  172. extern const u16 tbl_tx_iqlo_cal_cmds_fullcal[];
  173. extern const u16 tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[];
  174. extern const s16 tbl_tx_filter_coef_rev4[7][15];
  175. extern const struct nphy_rf_control_override_rev2
  176. tbl_rf_control_override_rev2[];
  177. extern const struct nphy_rf_control_override_rev3
  178. tbl_rf_control_override_rev3[];
  179. #endif /* B43_TABLES_NPHY_H_ */