phy_n.c 92 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/types.h>
  20. #include "b43.h"
  21. #include "phy_n.h"
  22. #include "tables_nphy.h"
  23. #include "main.h"
  24. struct nphy_txgains {
  25. u16 txgm[2];
  26. u16 pga[2];
  27. u16 pad[2];
  28. u16 ipa[2];
  29. };
  30. struct nphy_iqcal_params {
  31. u16 txgm;
  32. u16 pga;
  33. u16 pad;
  34. u16 ipa;
  35. u16 cal_gain;
  36. u16 ncorr[5];
  37. };
  38. struct nphy_iq_est {
  39. s32 iq0_prod;
  40. u32 i0_pwr;
  41. u32 q0_pwr;
  42. s32 iq1_prod;
  43. u32 i1_pwr;
  44. u32 q1_pwr;
  45. };
  46. enum b43_nphy_rf_sequence {
  47. B43_RFSEQ_RX2TX,
  48. B43_RFSEQ_TX2RX,
  49. B43_RFSEQ_RESET2RX,
  50. B43_RFSEQ_UPDATE_GAINH,
  51. B43_RFSEQ_UPDATE_GAINL,
  52. B43_RFSEQ_UPDATE_GAINU,
  53. };
  54. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  55. u8 *events, u8 *delays, u8 length);
  56. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  57. enum b43_nphy_rf_sequence seq);
  58. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  59. u16 value, u8 core, bool off);
  60. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  61. u16 value, u8 core);
  62. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  63. {//TODO
  64. }
  65. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  66. {//TODO
  67. }
  68. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  69. bool ignore_tssi)
  70. {//TODO
  71. return B43_TXPWR_RES_DONE;
  72. }
  73. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  74. const struct b43_nphy_channeltab_entry *e)
  75. {
  76. b43_radio_write16(dev, B2055_PLL_REF, e->radio_pll_ref);
  77. b43_radio_write16(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  78. b43_radio_write16(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  79. b43_radio_write16(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  80. b43_radio_write16(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  81. b43_radio_write16(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  82. b43_radio_write16(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  83. b43_radio_write16(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  84. b43_radio_write16(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  85. b43_radio_write16(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  86. b43_radio_write16(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  87. b43_radio_write16(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  88. b43_radio_write16(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  89. b43_radio_write16(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  90. b43_radio_write16(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  91. b43_radio_write16(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  92. b43_radio_write16(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  93. b43_radio_write16(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  94. b43_radio_write16(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  95. b43_radio_write16(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  96. b43_radio_write16(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  97. b43_radio_write16(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  98. }
  99. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  100. const struct b43_nphy_channeltab_entry *e)
  101. {
  102. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  103. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  104. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  105. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  106. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  107. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  108. }
  109. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  110. {
  111. //TODO
  112. }
  113. /* Tune the hardware to a new channel. */
  114. static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
  115. {
  116. const struct b43_nphy_channeltab_entry *tabent;
  117. tabent = b43_nphy_get_chantabent(dev, channel);
  118. if (!tabent)
  119. return -ESRCH;
  120. //FIXME enable/disable band select upper20 in RXCTL
  121. if (0 /*FIXME 5Ghz*/)
  122. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
  123. else
  124. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
  125. b43_chantab_radio_upload(dev, tabent);
  126. udelay(50);
  127. b43_radio_write16(dev, B2055_VCO_CAL10, 5);
  128. b43_radio_write16(dev, B2055_VCO_CAL10, 45);
  129. b43_radio_write16(dev, B2055_VCO_CAL10, 65);
  130. udelay(300);
  131. if (0 /*FIXME 5Ghz*/)
  132. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  133. else
  134. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  135. b43_chantab_phy_upload(dev, tabent);
  136. b43_nphy_tx_power_fix(dev);
  137. return 0;
  138. }
  139. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  140. {
  141. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  142. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  143. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  144. B43_NPHY_RFCTL_CMD_CHIP0PU |
  145. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  146. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  147. B43_NPHY_RFCTL_CMD_PORFORCE);
  148. }
  149. static void b43_radio_init2055_post(struct b43_wldev *dev)
  150. {
  151. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  152. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  153. int i;
  154. u16 val;
  155. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  156. msleep(1);
  157. if ((sprom->revision != 4) ||
  158. !(sprom->boardflags_hi & B43_BFH_RSSIINV)) {
  159. if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) ||
  160. (binfo->type != 0x46D) ||
  161. (binfo->rev < 0x41)) {
  162. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  163. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  164. msleep(1);
  165. }
  166. }
  167. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C);
  168. msleep(1);
  169. b43_radio_write16(dev, B2055_CAL_MISC, 0x3C);
  170. msleep(1);
  171. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  172. msleep(1);
  173. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  174. msleep(1);
  175. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  176. msleep(1);
  177. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  178. msleep(1);
  179. for (i = 0; i < 100; i++) {
  180. val = b43_radio_read16(dev, B2055_CAL_COUT2);
  181. if (val & 0x80)
  182. break;
  183. udelay(10);
  184. }
  185. msleep(1);
  186. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  187. msleep(1);
  188. nphy_channel_switch(dev, dev->phy.channel);
  189. b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9);
  190. b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9);
  191. b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  192. b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  193. }
  194. /* Initialize a Broadcom 2055 N-radio */
  195. static void b43_radio_init2055(struct b43_wldev *dev)
  196. {
  197. b43_radio_init2055_pre(dev);
  198. if (b43_status(dev) < B43_STAT_INITIALIZED)
  199. b2055_upload_inittab(dev, 0, 1);
  200. else
  201. b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
  202. b43_radio_init2055_post(dev);
  203. }
  204. void b43_nphy_radio_turn_on(struct b43_wldev *dev)
  205. {
  206. b43_radio_init2055(dev);
  207. }
  208. void b43_nphy_radio_turn_off(struct b43_wldev *dev)
  209. {
  210. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  211. ~B43_NPHY_RFCTL_CMD_EN);
  212. }
  213. /*
  214. * Upload the N-PHY tables.
  215. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  216. */
  217. static void b43_nphy_tables_init(struct b43_wldev *dev)
  218. {
  219. if (dev->phy.rev < 3)
  220. b43_nphy_rev0_1_2_tables_init(dev);
  221. else
  222. b43_nphy_rev3plus_tables_init(dev);
  223. }
  224. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  225. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  226. {
  227. struct b43_phy_n *nphy = dev->phy.n;
  228. enum ieee80211_band band;
  229. u16 tmp;
  230. if (!enable) {
  231. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  232. B43_NPHY_RFCTL_INTC1);
  233. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  234. B43_NPHY_RFCTL_INTC2);
  235. band = b43_current_band(dev->wl);
  236. if (dev->phy.rev >= 3) {
  237. if (band == IEEE80211_BAND_5GHZ)
  238. tmp = 0x600;
  239. else
  240. tmp = 0x480;
  241. } else {
  242. if (band == IEEE80211_BAND_5GHZ)
  243. tmp = 0x180;
  244. else
  245. tmp = 0x120;
  246. }
  247. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  248. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  249. } else {
  250. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  251. nphy->rfctrl_intc1_save);
  252. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  253. nphy->rfctrl_intc2_save);
  254. }
  255. }
  256. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  257. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  258. {
  259. struct b43_phy_n *nphy = dev->phy.n;
  260. u16 tmp;
  261. enum ieee80211_band band = b43_current_band(dev->wl);
  262. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  263. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  264. if (dev->phy.rev >= 3) {
  265. if (ipa) {
  266. tmp = 4;
  267. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  268. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  269. }
  270. tmp = 1;
  271. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  272. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  273. }
  274. }
  275. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  276. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  277. {
  278. u32 tmslow;
  279. if (dev->phy.type != B43_PHYTYPE_N)
  280. return;
  281. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  282. if (force)
  283. tmslow |= SSB_TMSLOW_FGC;
  284. else
  285. tmslow &= ~SSB_TMSLOW_FGC;
  286. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  287. }
  288. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  289. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  290. {
  291. u16 bbcfg;
  292. b43_nphy_bmac_clock_fgc(dev, 1);
  293. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  294. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  295. udelay(1);
  296. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  297. b43_nphy_bmac_clock_fgc(dev, 0);
  298. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  299. }
  300. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  301. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  302. {
  303. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  304. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  305. if (preamble == 1)
  306. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  307. else
  308. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  309. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  310. }
  311. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  312. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  313. {
  314. struct b43_phy_n *nphy = dev->phy.n;
  315. bool override = false;
  316. u16 chain = 0x33;
  317. if (nphy->txrx_chain == 0) {
  318. chain = 0x11;
  319. override = true;
  320. } else if (nphy->txrx_chain == 1) {
  321. chain = 0x22;
  322. override = true;
  323. }
  324. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  325. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  326. chain);
  327. if (override)
  328. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  329. B43_NPHY_RFSEQMODE_CAOVER);
  330. else
  331. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  332. ~B43_NPHY_RFSEQMODE_CAOVER);
  333. }
  334. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  335. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  336. u16 samps, u8 time, bool wait)
  337. {
  338. int i;
  339. u16 tmp;
  340. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  341. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  342. if (wait)
  343. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  344. else
  345. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  346. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  347. for (i = 1000; i; i--) {
  348. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  349. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  350. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  351. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  352. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  353. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  354. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  355. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  356. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  357. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  358. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  359. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  360. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  361. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  362. return;
  363. }
  364. udelay(10);
  365. }
  366. memset(est, 0, sizeof(*est));
  367. }
  368. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  369. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  370. struct b43_phy_n_iq_comp *pcomp)
  371. {
  372. if (write) {
  373. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  374. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  375. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  376. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  377. } else {
  378. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  379. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  380. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  381. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  382. }
  383. }
  384. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  385. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  386. {
  387. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  388. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  389. if (core == 0) {
  390. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  391. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  392. } else {
  393. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  394. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  395. }
  396. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  397. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  398. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  399. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  400. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  401. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  402. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  403. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  404. }
  405. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  406. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  407. {
  408. u8 rxval, txval;
  409. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  410. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  411. if (core == 0) {
  412. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  413. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  414. } else {
  415. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  416. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  417. }
  418. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  419. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  420. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  421. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  422. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  423. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  424. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  425. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  426. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  427. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  428. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, (u16)~B43_NPHY_RFSEQCA_RXDIS,
  429. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  430. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  431. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  432. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  433. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  434. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  435. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  436. if (core == 0) {
  437. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  438. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  439. } else {
  440. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  441. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  442. }
  443. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  444. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  445. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  446. if (core == 0) {
  447. rxval = 1;
  448. txval = 8;
  449. } else {
  450. rxval = 4;
  451. txval = 2;
  452. }
  453. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  454. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  455. }
  456. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  457. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  458. {
  459. int i;
  460. s32 iq;
  461. u32 ii;
  462. u32 qq;
  463. int iq_nbits, qq_nbits;
  464. int arsh, brsh;
  465. u16 tmp, a, b;
  466. struct nphy_iq_est est;
  467. struct b43_phy_n_iq_comp old;
  468. struct b43_phy_n_iq_comp new = { };
  469. bool error = false;
  470. if (mask == 0)
  471. return;
  472. b43_nphy_rx_iq_coeffs(dev, false, &old);
  473. b43_nphy_rx_iq_coeffs(dev, true, &new);
  474. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  475. new = old;
  476. for (i = 0; i < 2; i++) {
  477. if (i == 0 && (mask & 1)) {
  478. iq = est.iq0_prod;
  479. ii = est.i0_pwr;
  480. qq = est.q0_pwr;
  481. } else if (i == 1 && (mask & 2)) {
  482. iq = est.iq1_prod;
  483. ii = est.i1_pwr;
  484. qq = est.q1_pwr;
  485. } else {
  486. B43_WARN_ON(1);
  487. continue;
  488. }
  489. if (ii + qq < 2) {
  490. error = true;
  491. break;
  492. }
  493. iq_nbits = fls(abs(iq));
  494. qq_nbits = fls(qq);
  495. arsh = iq_nbits - 20;
  496. if (arsh >= 0) {
  497. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  498. tmp = ii >> arsh;
  499. } else {
  500. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  501. tmp = ii << -arsh;
  502. }
  503. if (tmp == 0) {
  504. error = true;
  505. break;
  506. }
  507. a /= tmp;
  508. brsh = qq_nbits - 11;
  509. if (brsh >= 0) {
  510. b = (qq << (31 - qq_nbits));
  511. tmp = ii >> brsh;
  512. } else {
  513. b = (qq << (31 - qq_nbits));
  514. tmp = ii << -brsh;
  515. }
  516. if (tmp == 0) {
  517. error = true;
  518. break;
  519. }
  520. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  521. if (i == 0 && (mask & 0x1)) {
  522. if (dev->phy.rev >= 3) {
  523. new.a0 = a & 0x3FF;
  524. new.b0 = b & 0x3FF;
  525. } else {
  526. new.a0 = b & 0x3FF;
  527. new.b0 = a & 0x3FF;
  528. }
  529. } else if (i == 1 && (mask & 0x2)) {
  530. if (dev->phy.rev >= 3) {
  531. new.a1 = a & 0x3FF;
  532. new.b1 = b & 0x3FF;
  533. } else {
  534. new.a1 = b & 0x3FF;
  535. new.b1 = a & 0x3FF;
  536. }
  537. }
  538. }
  539. if (error)
  540. new = old;
  541. b43_nphy_rx_iq_coeffs(dev, true, &new);
  542. }
  543. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  544. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  545. {
  546. u16 array[4];
  547. int i;
  548. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  549. for (i = 0; i < 4; i++)
  550. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  551. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  552. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  553. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  554. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  555. }
  556. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  557. static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  558. {
  559. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  560. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  561. }
  562. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  563. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  564. {
  565. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  566. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  567. }
  568. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  569. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  570. {
  571. u16 tmp;
  572. if (dev->dev->id.revision == 16)
  573. b43_mac_suspend(dev);
  574. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  575. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  576. B43_NPHY_CLASSCTL_WAITEDEN);
  577. tmp &= ~mask;
  578. tmp |= (val & mask);
  579. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  580. if (dev->dev->id.revision == 16)
  581. b43_mac_enable(dev);
  582. return tmp;
  583. }
  584. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  585. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  586. {
  587. struct b43_phy *phy = &dev->phy;
  588. struct b43_phy_n *nphy = phy->n;
  589. if (enable) {
  590. u16 clip[] = { 0xFFFF, 0xFFFF };
  591. if (nphy->deaf_count++ == 0) {
  592. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  593. b43_nphy_classifier(dev, 0x7, 0);
  594. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  595. b43_nphy_write_clip_detection(dev, clip);
  596. }
  597. b43_nphy_reset_cca(dev);
  598. } else {
  599. if (--nphy->deaf_count == 0) {
  600. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  601. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  602. }
  603. }
  604. }
  605. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  606. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  607. {
  608. struct b43_phy_n *nphy = dev->phy.n;
  609. u16 tmp;
  610. if (nphy->hang_avoid)
  611. b43_nphy_stay_in_carrier_search(dev, 1);
  612. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  613. if (tmp & 0x1)
  614. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  615. else if (tmp & 0x2)
  616. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, (u16)~0x8000);
  617. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  618. if (nphy->bb_mult_save & 0x80000000) {
  619. tmp = nphy->bb_mult_save & 0xFFFF;
  620. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  621. nphy->bb_mult_save = 0;
  622. }
  623. if (nphy->hang_avoid)
  624. b43_nphy_stay_in_carrier_search(dev, 0);
  625. }
  626. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  627. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  628. {
  629. struct b43_phy_n *nphy = dev->phy.n;
  630. unsigned int channel;
  631. int tone[2] = { 57, 58 };
  632. u32 noise[2] = { 0x3FF, 0x3FF };
  633. B43_WARN_ON(dev->phy.rev < 3);
  634. if (nphy->hang_avoid)
  635. b43_nphy_stay_in_carrier_search(dev, 1);
  636. /* FIXME: channel = radio_chanspec */
  637. if (nphy->gband_spurwar_en) {
  638. /* TODO: N PHY Adjust Analog Pfbw (7) */
  639. if (channel == 11 && dev->phy.is_40mhz)
  640. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  641. else
  642. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  643. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  644. }
  645. if (nphy->aband_spurwar_en) {
  646. if (channel == 54) {
  647. tone[0] = 0x20;
  648. noise[0] = 0x25F;
  649. } else if (channel == 38 || channel == 102 || channel == 118) {
  650. if (0 /* FIXME */) {
  651. tone[0] = 0x20;
  652. noise[0] = 0x21F;
  653. } else {
  654. tone[0] = 0;
  655. noise[0] = 0;
  656. }
  657. } else if (channel == 134) {
  658. tone[0] = 0x20;
  659. noise[0] = 0x21F;
  660. } else if (channel == 151) {
  661. tone[0] = 0x10;
  662. noise[0] = 0x23F;
  663. } else if (channel == 153 || channel == 161) {
  664. tone[0] = 0x30;
  665. noise[0] = 0x23F;
  666. } else {
  667. tone[0] = 0;
  668. noise[0] = 0;
  669. }
  670. if (!tone[0] && !noise[0])
  671. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  672. else
  673. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  674. }
  675. if (nphy->hang_avoid)
  676. b43_nphy_stay_in_carrier_search(dev, 0);
  677. }
  678. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  679. static void b43_nphy_gain_crtl_workarounds(struct b43_wldev *dev)
  680. {
  681. struct b43_phy_n *nphy = dev->phy.n;
  682. u8 i, j;
  683. u8 code;
  684. /* TODO: for PHY >= 3
  685. s8 *lna1_gain, *lna2_gain;
  686. u8 *gain_db, *gain_bits;
  687. u16 *rfseq_init;
  688. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  689. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  690. */
  691. u8 rfseq_events[3] = { 6, 8, 7 };
  692. u8 rfseq_delays[3] = { 10, 30, 1 };
  693. if (dev->phy.rev >= 3) {
  694. /* TODO */
  695. } else {
  696. /* Set Clip 2 detect */
  697. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  698. B43_NPHY_C1_CGAINI_CL2DETECT);
  699. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  700. B43_NPHY_C2_CGAINI_CL2DETECT);
  701. /* Set narrowband clip threshold */
  702. b43_phy_set(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  703. b43_phy_set(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  704. if (!dev->phy.is_40mhz) {
  705. /* Set dwell lengths */
  706. b43_phy_set(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  707. b43_phy_set(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  708. b43_phy_set(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  709. b43_phy_set(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  710. }
  711. /* Set wideband clip 2 threshold */
  712. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  713. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  714. 21);
  715. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  716. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  717. 21);
  718. if (!dev->phy.is_40mhz) {
  719. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  720. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  721. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  722. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  723. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  724. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  725. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  726. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  727. }
  728. b43_phy_set(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  729. if (nphy->gain_boost) {
  730. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  731. dev->phy.is_40mhz)
  732. code = 4;
  733. else
  734. code = 5;
  735. } else {
  736. code = dev->phy.is_40mhz ? 6 : 7;
  737. }
  738. /* Set HPVGA2 index */
  739. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  740. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  741. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  742. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  743. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  744. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  745. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  746. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  747. (code << 8 | 0x7C));
  748. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  749. (code << 8 | 0x7C));
  750. /* TODO: b43_nphy_adjust_lna_gain_table(dev); */
  751. if (nphy->elna_gain_config) {
  752. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  753. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  754. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  755. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  756. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  757. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  758. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  759. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  760. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  761. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  762. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  763. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  764. (code << 8 | 0x74));
  765. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  766. (code << 8 | 0x74));
  767. }
  768. if (dev->phy.rev == 2) {
  769. for (i = 0; i < 4; i++) {
  770. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  771. (0x0400 * i) + 0x0020);
  772. for (j = 0; j < 21; j++)
  773. b43_phy_write(dev,
  774. B43_NPHY_TABLE_DATALO, 3 * j);
  775. }
  776. b43_nphy_set_rf_sequence(dev, 5,
  777. rfseq_events, rfseq_delays, 3);
  778. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  779. (u16)~B43_NPHY_OVER_DGAIN_CCKDGECV,
  780. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  781. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  782. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  783. 0xFF80, 4);
  784. }
  785. }
  786. }
  787. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  788. static void b43_nphy_workarounds(struct b43_wldev *dev)
  789. {
  790. struct ssb_bus *bus = dev->dev->bus;
  791. struct b43_phy *phy = &dev->phy;
  792. struct b43_phy_n *nphy = phy->n;
  793. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  794. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  795. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  796. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  797. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  798. b43_nphy_classifier(dev, 1, 0);
  799. else
  800. b43_nphy_classifier(dev, 1, 1);
  801. if (nphy->hang_avoid)
  802. b43_nphy_stay_in_carrier_search(dev, 1);
  803. b43_phy_set(dev, B43_NPHY_IQFLIP,
  804. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  805. if (dev->phy.rev >= 3) {
  806. /* TODO */
  807. } else {
  808. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  809. nphy->band5g_pwrgain) {
  810. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  811. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  812. } else {
  813. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  814. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  815. }
  816. /* TODO: convert to b43_ntab_write? */
  817. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2000);
  818. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  819. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2010);
  820. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  821. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2002);
  822. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  823. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2012);
  824. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  825. if (dev->phy.rev < 2) {
  826. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2008);
  827. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  828. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2018);
  829. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  830. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2007);
  831. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  832. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2017);
  833. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  834. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2006);
  835. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  836. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2016);
  837. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  838. }
  839. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  840. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  841. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  842. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  843. if (bus->sprom.boardflags2_lo & 0x100 &&
  844. bus->boardinfo.type == 0x8B) {
  845. delays1[0] = 0x1;
  846. delays1[5] = 0x14;
  847. }
  848. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  849. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  850. b43_nphy_gain_crtl_workarounds(dev);
  851. if (dev->phy.rev < 2) {
  852. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  853. ; /*TODO: b43_mhf(dev, 2, 0x0010, 0x0010, 3);*/
  854. } else if (dev->phy.rev == 2) {
  855. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  856. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  857. }
  858. if (dev->phy.rev < 2)
  859. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  860. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  861. /* Set phase track alpha and beta */
  862. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  863. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  864. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  865. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  866. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  867. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  868. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  869. (u16)~B43_NPHY_PIL_DW_64QAM);
  870. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  871. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  872. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  873. if (dev->phy.rev == 2)
  874. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  875. B43_NPHY_FINERX2_CGC_DECGC);
  876. }
  877. if (nphy->hang_avoid)
  878. b43_nphy_stay_in_carrier_search(dev, 0);
  879. }
  880. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  881. static int b43_nphy_load_samples(struct b43_wldev *dev,
  882. struct b43_c32 *samples, u16 len) {
  883. struct b43_phy_n *nphy = dev->phy.n;
  884. u16 i;
  885. u32 *data;
  886. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  887. if (!data) {
  888. b43err(dev->wl, "allocation for samples loading failed\n");
  889. return -ENOMEM;
  890. }
  891. if (nphy->hang_avoid)
  892. b43_nphy_stay_in_carrier_search(dev, 1);
  893. for (i = 0; i < len; i++) {
  894. data[i] = (samples[i].i & 0x3FF << 10);
  895. data[i] |= samples[i].q & 0x3FF;
  896. }
  897. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  898. kfree(data);
  899. if (nphy->hang_avoid)
  900. b43_nphy_stay_in_carrier_search(dev, 0);
  901. return 0;
  902. }
  903. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  904. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  905. bool test)
  906. {
  907. int i;
  908. u16 bw, len, rot, angle;
  909. struct b43_c32 *samples;
  910. bw = (dev->phy.is_40mhz) ? 40 : 20;
  911. len = bw << 3;
  912. if (test) {
  913. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  914. bw = 82;
  915. else
  916. bw = 80;
  917. if (dev->phy.is_40mhz)
  918. bw <<= 1;
  919. len = bw << 1;
  920. }
  921. samples = kzalloc(len * sizeof(struct b43_c32), GFP_KERNEL);
  922. if (!samples) {
  923. b43err(dev->wl, "allocation for samples generation failed\n");
  924. return 0;
  925. }
  926. rot = (((freq * 36) / bw) << 16) / 100;
  927. angle = 0;
  928. for (i = 0; i < len; i++) {
  929. samples[i] = b43_cordic(angle);
  930. angle += rot;
  931. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  932. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  933. }
  934. i = b43_nphy_load_samples(dev, samples, len);
  935. kfree(samples);
  936. return (i < 0) ? 0 : len;
  937. }
  938. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  939. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  940. u16 wait, bool iqmode, bool dac_test)
  941. {
  942. struct b43_phy_n *nphy = dev->phy.n;
  943. int i;
  944. u16 seq_mode;
  945. u32 tmp;
  946. if (nphy->hang_avoid)
  947. b43_nphy_stay_in_carrier_search(dev, true);
  948. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  949. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  950. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  951. }
  952. if (!dev->phy.is_40mhz)
  953. tmp = 0x6464;
  954. else
  955. tmp = 0x4747;
  956. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  957. if (nphy->hang_avoid)
  958. b43_nphy_stay_in_carrier_search(dev, false);
  959. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  960. if (loops != 0xFFFF)
  961. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  962. else
  963. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  964. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  965. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  966. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  967. if (iqmode) {
  968. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  969. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  970. } else {
  971. if (dac_test)
  972. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  973. else
  974. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  975. }
  976. for (i = 0; i < 100; i++) {
  977. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  978. i = 0;
  979. break;
  980. }
  981. udelay(10);
  982. }
  983. if (i)
  984. b43err(dev->wl, "run samples timeout\n");
  985. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  986. }
  987. /*
  988. * Transmits a known value for LO calibration
  989. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  990. */
  991. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  992. bool iqmode, bool dac_test)
  993. {
  994. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  995. if (samp == 0)
  996. return -1;
  997. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  998. return 0;
  999. }
  1000. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1001. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1002. {
  1003. struct b43_phy_n *nphy = dev->phy.n;
  1004. int i, j;
  1005. u32 tmp;
  1006. u32 cur_real, cur_imag, real_part, imag_part;
  1007. u16 buffer[7];
  1008. if (nphy->hang_avoid)
  1009. b43_nphy_stay_in_carrier_search(dev, true);
  1010. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1011. for (i = 0; i < 2; i++) {
  1012. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1013. (buffer[i * 2 + 1] & 0x3FF);
  1014. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1015. (((i + 26) << 10) | 320));
  1016. for (j = 0; j < 128; j++) {
  1017. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1018. ((tmp >> 16) & 0xFFFF));
  1019. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1020. (tmp & 0xFFFF));
  1021. }
  1022. }
  1023. for (i = 0; i < 2; i++) {
  1024. tmp = buffer[5 + i];
  1025. real_part = (tmp >> 8) & 0xFF;
  1026. imag_part = (tmp & 0xFF);
  1027. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1028. (((i + 26) << 10) | 448));
  1029. if (dev->phy.rev >= 3) {
  1030. cur_real = real_part;
  1031. cur_imag = imag_part;
  1032. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1033. }
  1034. for (j = 0; j < 128; j++) {
  1035. if (dev->phy.rev < 3) {
  1036. cur_real = (real_part * loscale[j] + 128) >> 8;
  1037. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1038. tmp = ((cur_real & 0xFF) << 8) |
  1039. (cur_imag & 0xFF);
  1040. }
  1041. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1042. ((tmp >> 16) & 0xFFFF));
  1043. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1044. (tmp & 0xFFFF));
  1045. }
  1046. }
  1047. if (dev->phy.rev >= 3) {
  1048. b43_shm_write16(dev, B43_SHM_SHARED,
  1049. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1050. b43_shm_write16(dev, B43_SHM_SHARED,
  1051. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1052. }
  1053. if (nphy->hang_avoid)
  1054. b43_nphy_stay_in_carrier_search(dev, false);
  1055. }
  1056. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1057. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1058. u8 *events, u8 *delays, u8 length)
  1059. {
  1060. struct b43_phy_n *nphy = dev->phy.n;
  1061. u8 i;
  1062. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1063. u16 offset1 = cmd << 4;
  1064. u16 offset2 = offset1 + 0x80;
  1065. if (nphy->hang_avoid)
  1066. b43_nphy_stay_in_carrier_search(dev, true);
  1067. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1068. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1069. for (i = length; i < 16; i++) {
  1070. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1071. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1072. }
  1073. if (nphy->hang_avoid)
  1074. b43_nphy_stay_in_carrier_search(dev, false);
  1075. }
  1076. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1077. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1078. enum b43_nphy_rf_sequence seq)
  1079. {
  1080. static const u16 trigger[] = {
  1081. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1082. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1083. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1084. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1085. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1086. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1087. };
  1088. int i;
  1089. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1090. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1091. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1092. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1093. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1094. for (i = 0; i < 200; i++) {
  1095. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1096. goto ok;
  1097. msleep(1);
  1098. }
  1099. b43err(dev->wl, "RF sequence status timeout\n");
  1100. ok:
  1101. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1102. }
  1103. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1104. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1105. u16 value, u8 core, bool off)
  1106. {
  1107. int i;
  1108. u8 index = fls(field);
  1109. u8 addr, en_addr, val_addr;
  1110. /* we expect only one bit set */
  1111. B43_WARN_ON(field & (~(1 << (index - 1))));
  1112. if (dev->phy.rev >= 3) {
  1113. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1114. for (i = 0; i < 2; i++) {
  1115. if (index == 0 || index == 16) {
  1116. b43err(dev->wl,
  1117. "Unsupported RF Ctrl Override call\n");
  1118. return;
  1119. }
  1120. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1121. en_addr = B43_PHY_N((i == 0) ?
  1122. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1123. val_addr = B43_PHY_N((i == 0) ?
  1124. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1125. if (off) {
  1126. b43_phy_mask(dev, en_addr, ~(field));
  1127. b43_phy_mask(dev, val_addr,
  1128. ~(rf_ctrl->val_mask));
  1129. } else {
  1130. if (core == 0 || ((1 << core) & i) != 0) {
  1131. b43_phy_set(dev, en_addr, field);
  1132. b43_phy_maskset(dev, val_addr,
  1133. ~(rf_ctrl->val_mask),
  1134. (value << rf_ctrl->val_shift));
  1135. }
  1136. }
  1137. }
  1138. } else {
  1139. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1140. if (off) {
  1141. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1142. value = 0;
  1143. } else {
  1144. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1145. }
  1146. for (i = 0; i < 2; i++) {
  1147. if (index <= 1 || index == 16) {
  1148. b43err(dev->wl,
  1149. "Unsupported RF Ctrl Override call\n");
  1150. return;
  1151. }
  1152. if (index == 2 || index == 10 ||
  1153. (index >= 13 && index <= 15)) {
  1154. core = 1;
  1155. }
  1156. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1157. addr = B43_PHY_N((i == 0) ?
  1158. rf_ctrl->addr0 : rf_ctrl->addr1);
  1159. if ((core & (1 << i)) != 0)
  1160. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1161. (value << rf_ctrl->shift));
  1162. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1163. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1164. B43_NPHY_RFCTL_CMD_START);
  1165. udelay(1);
  1166. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1167. }
  1168. }
  1169. }
  1170. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1171. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1172. u16 value, u8 core)
  1173. {
  1174. u8 i, j;
  1175. u16 reg, tmp, val;
  1176. B43_WARN_ON(dev->phy.rev < 3);
  1177. B43_WARN_ON(field > 4);
  1178. for (i = 0; i < 2; i++) {
  1179. if ((core == 1 && i == 1) || (core == 2 && !i))
  1180. continue;
  1181. reg = (i == 0) ?
  1182. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1183. b43_phy_mask(dev, reg, 0xFBFF);
  1184. switch (field) {
  1185. case 0:
  1186. b43_phy_write(dev, reg, 0);
  1187. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1188. break;
  1189. case 1:
  1190. if (!i) {
  1191. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1192. 0xFC3F, (value << 6));
  1193. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1194. 0xFFFE, 1);
  1195. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1196. B43_NPHY_RFCTL_CMD_START);
  1197. for (j = 0; j < 100; j++) {
  1198. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1199. j = 0;
  1200. break;
  1201. }
  1202. udelay(10);
  1203. }
  1204. if (j)
  1205. b43err(dev->wl,
  1206. "intc override timeout\n");
  1207. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1208. 0xFFFE);
  1209. } else {
  1210. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1211. 0xFC3F, (value << 6));
  1212. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1213. 0xFFFE, 1);
  1214. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1215. B43_NPHY_RFCTL_CMD_RXTX);
  1216. for (j = 0; j < 100; j++) {
  1217. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1218. j = 0;
  1219. break;
  1220. }
  1221. udelay(10);
  1222. }
  1223. if (j)
  1224. b43err(dev->wl,
  1225. "intc override timeout\n");
  1226. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1227. 0xFFFE);
  1228. }
  1229. break;
  1230. case 2:
  1231. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1232. tmp = 0x0020;
  1233. val = value << 5;
  1234. } else {
  1235. tmp = 0x0010;
  1236. val = value << 4;
  1237. }
  1238. b43_phy_maskset(dev, reg, ~tmp, val);
  1239. break;
  1240. case 3:
  1241. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1242. tmp = 0x0001;
  1243. val = value;
  1244. } else {
  1245. tmp = 0x0004;
  1246. val = value << 2;
  1247. }
  1248. b43_phy_maskset(dev, reg, ~tmp, val);
  1249. break;
  1250. case 4:
  1251. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1252. tmp = 0x0002;
  1253. val = value << 1;
  1254. } else {
  1255. tmp = 0x0008;
  1256. val = value << 3;
  1257. }
  1258. b43_phy_maskset(dev, reg, ~tmp, val);
  1259. break;
  1260. }
  1261. }
  1262. }
  1263. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1264. {
  1265. unsigned int i;
  1266. u16 val;
  1267. val = 0x1E1F;
  1268. for (i = 0; i < 14; i++) {
  1269. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1270. val -= 0x202;
  1271. }
  1272. val = 0x3E3F;
  1273. for (i = 0; i < 16; i++) {
  1274. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  1275. val -= 0x202;
  1276. }
  1277. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1278. }
  1279. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1280. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1281. s8 offset, u8 core, u8 rail, u8 type)
  1282. {
  1283. u16 tmp;
  1284. bool core1or5 = (core == 1) || (core == 5);
  1285. bool core2or5 = (core == 2) || (core == 5);
  1286. offset = clamp_val(offset, -32, 31);
  1287. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1288. if (core1or5 && (rail == 0) && (type == 2))
  1289. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1290. if (core1or5 && (rail == 1) && (type == 2))
  1291. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1292. if (core2or5 && (rail == 0) && (type == 2))
  1293. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1294. if (core2or5 && (rail == 1) && (type == 2))
  1295. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1296. if (core1or5 && (rail == 0) && (type == 0))
  1297. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1298. if (core1or5 && (rail == 1) && (type == 0))
  1299. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1300. if (core2or5 && (rail == 0) && (type == 0))
  1301. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1302. if (core2or5 && (rail == 1) && (type == 0))
  1303. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1304. if (core1or5 && (rail == 0) && (type == 1))
  1305. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1306. if (core1or5 && (rail == 1) && (type == 1))
  1307. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1308. if (core2or5 && (rail == 0) && (type == 1))
  1309. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1310. if (core2or5 && (rail == 1) && (type == 1))
  1311. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1312. if (core1or5 && (rail == 0) && (type == 6))
  1313. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1314. if (core1or5 && (rail == 1) && (type == 6))
  1315. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1316. if (core2or5 && (rail == 0) && (type == 6))
  1317. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1318. if (core2or5 && (rail == 1) && (type == 6))
  1319. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1320. if (core1or5 && (rail == 0) && (type == 3))
  1321. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1322. if (core1or5 && (rail == 1) && (type == 3))
  1323. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1324. if (core2or5 && (rail == 0) && (type == 3))
  1325. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1326. if (core2or5 && (rail == 1) && (type == 3))
  1327. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1328. if (core1or5 && (type == 4))
  1329. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1330. if (core2or5 && (type == 4))
  1331. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1332. if (core1or5 && (type == 5))
  1333. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1334. if (core2or5 && (type == 5))
  1335. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1336. }
  1337. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1338. {
  1339. u16 val;
  1340. if (type < 3)
  1341. val = 0;
  1342. else if (type == 6)
  1343. val = 1;
  1344. else if (type == 3)
  1345. val = 2;
  1346. else
  1347. val = 3;
  1348. val = (val << 12) | (val << 14);
  1349. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1350. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1351. if (type < 3) {
  1352. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1353. (type + 1) << 4);
  1354. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1355. (type + 1) << 4);
  1356. }
  1357. /* TODO use some definitions */
  1358. if (code == 0) {
  1359. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
  1360. if (type < 3) {
  1361. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFEC7, 0);
  1362. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xEFDC, 0);
  1363. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0);
  1364. udelay(20);
  1365. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1366. }
  1367. } else {
  1368. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
  1369. 0x3000);
  1370. if (type < 3) {
  1371. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1372. 0xFEC7, 0x0180);
  1373. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1374. 0xEFDC, (code << 1 | 0x1021));
  1375. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0x1);
  1376. udelay(20);
  1377. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1378. }
  1379. }
  1380. }
  1381. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1382. {
  1383. struct b43_phy_n *nphy = dev->phy.n;
  1384. u8 i;
  1385. u16 reg, val;
  1386. if (code == 0) {
  1387. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1388. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1389. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1390. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1391. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1392. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1393. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1394. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1395. } else {
  1396. for (i = 0; i < 2; i++) {
  1397. if ((code == 1 && i == 1) || (code == 2 && !i))
  1398. continue;
  1399. reg = (i == 0) ?
  1400. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1401. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1402. if (type < 3) {
  1403. reg = (i == 0) ?
  1404. B43_NPHY_AFECTL_C1 :
  1405. B43_NPHY_AFECTL_C2;
  1406. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1407. reg = (i == 0) ?
  1408. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1409. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1410. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1411. if (type == 0)
  1412. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1413. else if (type == 1)
  1414. val = 16;
  1415. else
  1416. val = 32;
  1417. b43_phy_set(dev, reg, val);
  1418. reg = (i == 0) ?
  1419. B43_NPHY_TXF_40CO_B1S0 :
  1420. B43_NPHY_TXF_40CO_B32S1;
  1421. b43_phy_set(dev, reg, 0x0020);
  1422. } else {
  1423. if (type == 6)
  1424. val = 0x0100;
  1425. else if (type == 3)
  1426. val = 0x0200;
  1427. else
  1428. val = 0x0300;
  1429. reg = (i == 0) ?
  1430. B43_NPHY_AFECTL_C1 :
  1431. B43_NPHY_AFECTL_C2;
  1432. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1433. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1434. if (type != 3 && type != 6) {
  1435. enum ieee80211_band band =
  1436. b43_current_band(dev->wl);
  1437. if ((nphy->ipa2g_on &&
  1438. band == IEEE80211_BAND_2GHZ) ||
  1439. (nphy->ipa5g_on &&
  1440. band == IEEE80211_BAND_5GHZ))
  1441. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1442. else
  1443. val = 0x11;
  1444. reg = (i == 0) ? 0x2000 : 0x3000;
  1445. reg |= B2055_PADDRV;
  1446. b43_radio_write16(dev, reg, val);
  1447. reg = (i == 0) ?
  1448. B43_NPHY_AFECTL_OVER1 :
  1449. B43_NPHY_AFECTL_OVER;
  1450. b43_phy_set(dev, reg, 0x0200);
  1451. }
  1452. }
  1453. }
  1454. }
  1455. }
  1456. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1457. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1458. {
  1459. if (dev->phy.rev >= 3)
  1460. b43_nphy_rev3_rssi_select(dev, code, type);
  1461. else
  1462. b43_nphy_rev2_rssi_select(dev, code, type);
  1463. }
  1464. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1465. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1466. {
  1467. int i;
  1468. for (i = 0; i < 2; i++) {
  1469. if (type == 2) {
  1470. if (i == 0) {
  1471. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1472. 0xFC, buf[0]);
  1473. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1474. 0xFC, buf[1]);
  1475. } else {
  1476. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1477. 0xFC, buf[2 * i]);
  1478. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1479. 0xFC, buf[2 * i + 1]);
  1480. }
  1481. } else {
  1482. if (i == 0)
  1483. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1484. 0xF3, buf[0] << 2);
  1485. else
  1486. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1487. 0xF3, buf[2 * i + 1] << 2);
  1488. }
  1489. }
  1490. }
  1491. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1492. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1493. u8 nsamp)
  1494. {
  1495. int i;
  1496. int out;
  1497. u16 save_regs_phy[9];
  1498. u16 s[2];
  1499. if (dev->phy.rev >= 3) {
  1500. save_regs_phy[0] = b43_phy_read(dev,
  1501. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1502. save_regs_phy[1] = b43_phy_read(dev,
  1503. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1504. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1505. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1506. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1507. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1508. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1509. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1510. }
  1511. b43_nphy_rssi_select(dev, 5, type);
  1512. if (dev->phy.rev < 2) {
  1513. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1514. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1515. }
  1516. for (i = 0; i < 4; i++)
  1517. buf[i] = 0;
  1518. for (i = 0; i < nsamp; i++) {
  1519. if (dev->phy.rev < 2) {
  1520. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1521. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1522. } else {
  1523. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1524. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1525. }
  1526. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1527. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1528. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1529. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1530. }
  1531. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1532. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1533. if (dev->phy.rev < 2)
  1534. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1535. if (dev->phy.rev >= 3) {
  1536. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1537. save_regs_phy[0]);
  1538. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1539. save_regs_phy[1]);
  1540. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  1541. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  1542. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1543. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1544. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1545. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1546. }
  1547. return out;
  1548. }
  1549. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1550. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1551. {
  1552. int i, j;
  1553. u8 state[4];
  1554. u8 code, val;
  1555. u16 class, override;
  1556. u8 regs_save_radio[2];
  1557. u16 regs_save_phy[2];
  1558. s8 offset[4];
  1559. u16 clip_state[2];
  1560. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1561. s32 results_min[4] = { };
  1562. u8 vcm_final[4] = { };
  1563. s32 results[4][4] = { };
  1564. s32 miniq[4][2] = { };
  1565. if (type == 2) {
  1566. code = 0;
  1567. val = 6;
  1568. } else if (type < 2) {
  1569. code = 25;
  1570. val = 4;
  1571. } else {
  1572. B43_WARN_ON(1);
  1573. return;
  1574. }
  1575. class = b43_nphy_classifier(dev, 0, 0);
  1576. b43_nphy_classifier(dev, 7, 4);
  1577. b43_nphy_read_clip_detection(dev, clip_state);
  1578. b43_nphy_write_clip_detection(dev, clip_off);
  1579. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1580. override = 0x140;
  1581. else
  1582. override = 0x110;
  1583. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1584. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1585. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1586. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1587. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1588. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1589. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1590. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1591. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1592. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1593. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1594. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1595. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1596. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1597. b43_nphy_rssi_select(dev, 5, type);
  1598. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1599. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1600. for (i = 0; i < 4; i++) {
  1601. u8 tmp[4];
  1602. for (j = 0; j < 4; j++)
  1603. tmp[j] = i;
  1604. if (type != 1)
  1605. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1606. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1607. if (type < 2)
  1608. for (j = 0; j < 2; j++)
  1609. miniq[i][j] = min(results[i][2 * j],
  1610. results[i][2 * j + 1]);
  1611. }
  1612. for (i = 0; i < 4; i++) {
  1613. s32 mind = 40;
  1614. u8 minvcm = 0;
  1615. s32 minpoll = 249;
  1616. s32 curr;
  1617. for (j = 0; j < 4; j++) {
  1618. if (type == 2)
  1619. curr = abs(results[j][i]);
  1620. else
  1621. curr = abs(miniq[j][i / 2] - code * 8);
  1622. if (curr < mind) {
  1623. mind = curr;
  1624. minvcm = j;
  1625. }
  1626. if (results[j][i] < minpoll)
  1627. minpoll = results[j][i];
  1628. }
  1629. results_min[i] = minpoll;
  1630. vcm_final[i] = minvcm;
  1631. }
  1632. if (type != 1)
  1633. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1634. for (i = 0; i < 4; i++) {
  1635. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1636. if (offset[i] < 0)
  1637. offset[i] = -((abs(offset[i]) + 4) / 8);
  1638. else
  1639. offset[i] = (offset[i] + 4) / 8;
  1640. if (results_min[i] == 248)
  1641. offset[i] = code - 32;
  1642. if (i % 2 == 0)
  1643. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
  1644. type);
  1645. else
  1646. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
  1647. type);
  1648. }
  1649. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1650. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
  1651. switch (state[2]) {
  1652. case 1:
  1653. b43_nphy_rssi_select(dev, 1, 2);
  1654. break;
  1655. case 4:
  1656. b43_nphy_rssi_select(dev, 1, 0);
  1657. break;
  1658. case 2:
  1659. b43_nphy_rssi_select(dev, 1, 1);
  1660. break;
  1661. default:
  1662. b43_nphy_rssi_select(dev, 1, 1);
  1663. break;
  1664. }
  1665. switch (state[3]) {
  1666. case 1:
  1667. b43_nphy_rssi_select(dev, 2, 2);
  1668. break;
  1669. case 4:
  1670. b43_nphy_rssi_select(dev, 2, 0);
  1671. break;
  1672. default:
  1673. b43_nphy_rssi_select(dev, 2, 1);
  1674. break;
  1675. }
  1676. b43_nphy_rssi_select(dev, 0, type);
  1677. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1678. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1679. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1680. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1681. b43_nphy_classifier(dev, 7, class);
  1682. b43_nphy_write_clip_detection(dev, clip_state);
  1683. }
  1684. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1685. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1686. {
  1687. /* TODO */
  1688. }
  1689. /*
  1690. * RSSI Calibration
  1691. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1692. */
  1693. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1694. {
  1695. if (dev->phy.rev >= 3) {
  1696. b43_nphy_rev3_rssi_cal(dev);
  1697. } else {
  1698. b43_nphy_rev2_rssi_cal(dev, 2);
  1699. b43_nphy_rev2_rssi_cal(dev, 0);
  1700. b43_nphy_rev2_rssi_cal(dev, 1);
  1701. }
  1702. }
  1703. /*
  1704. * Restore RSSI Calibration
  1705. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1706. */
  1707. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1708. {
  1709. struct b43_phy_n *nphy = dev->phy.n;
  1710. u16 *rssical_radio_regs = NULL;
  1711. u16 *rssical_phy_regs = NULL;
  1712. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1713. if (!nphy->rssical_chanspec_2G)
  1714. return;
  1715. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1716. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1717. } else {
  1718. if (!nphy->rssical_chanspec_5G)
  1719. return;
  1720. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1721. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1722. }
  1723. /* TODO use some definitions */
  1724. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1725. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1726. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1727. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1728. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1729. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1730. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1731. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1732. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1733. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1734. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1735. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1736. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1737. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1738. }
  1739. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  1740. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  1741. {
  1742. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1743. if (dev->phy.rev >= 6) {
  1744. /* TODO If the chip is 47162
  1745. return txpwrctrl_tx_gain_ipa_rev5 */
  1746. return txpwrctrl_tx_gain_ipa_rev6;
  1747. } else if (dev->phy.rev >= 5) {
  1748. return txpwrctrl_tx_gain_ipa_rev5;
  1749. } else {
  1750. return txpwrctrl_tx_gain_ipa;
  1751. }
  1752. } else {
  1753. return txpwrctrl_tx_gain_ipa_5g;
  1754. }
  1755. }
  1756. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  1757. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  1758. {
  1759. struct b43_phy_n *nphy = dev->phy.n;
  1760. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  1761. u16 tmp;
  1762. u8 offset, i;
  1763. if (dev->phy.rev >= 3) {
  1764. for (i = 0; i < 2; i++) {
  1765. tmp = (i == 0) ? 0x2000 : 0x3000;
  1766. offset = i * 11;
  1767. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  1768. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  1769. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  1770. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  1771. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  1772. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  1773. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  1774. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  1775. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  1776. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  1777. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  1778. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1779. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  1780. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1781. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1782. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1783. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1784. if (nphy->ipa5g_on) {
  1785. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  1786. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  1787. } else {
  1788. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1789. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  1790. }
  1791. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1792. } else {
  1793. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  1794. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1795. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1796. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1797. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1798. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  1799. if (nphy->ipa2g_on) {
  1800. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  1801. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  1802. (dev->phy.rev < 5) ? 0x11 : 0x01);
  1803. } else {
  1804. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1805. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1806. }
  1807. }
  1808. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  1809. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  1810. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  1811. }
  1812. } else {
  1813. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  1814. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  1815. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  1816. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  1817. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  1818. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  1819. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  1820. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  1821. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  1822. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  1823. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  1824. B43_NPHY_BANDCTL_5GHZ)) {
  1825. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  1826. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  1827. } else {
  1828. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  1829. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  1830. }
  1831. if (dev->phy.rev < 2) {
  1832. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  1833. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  1834. } else {
  1835. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  1836. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  1837. }
  1838. }
  1839. }
  1840. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  1841. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  1842. struct nphy_txgains target,
  1843. struct nphy_iqcal_params *params)
  1844. {
  1845. int i, j, indx;
  1846. u16 gain;
  1847. if (dev->phy.rev >= 3) {
  1848. params->txgm = target.txgm[core];
  1849. params->pga = target.pga[core];
  1850. params->pad = target.pad[core];
  1851. params->ipa = target.ipa[core];
  1852. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  1853. (params->pad << 4) | (params->ipa);
  1854. for (j = 0; j < 5; j++)
  1855. params->ncorr[j] = 0x79;
  1856. } else {
  1857. gain = (target.pad[core]) | (target.pga[core] << 4) |
  1858. (target.txgm[core] << 8);
  1859. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  1860. 1 : 0;
  1861. for (i = 0; i < 9; i++)
  1862. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  1863. break;
  1864. i = min(i, 8);
  1865. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  1866. params->pga = tbl_iqcal_gainparams[indx][i][2];
  1867. params->pad = tbl_iqcal_gainparams[indx][i][3];
  1868. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  1869. (params->pad << 2);
  1870. for (j = 0; j < 4; j++)
  1871. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  1872. }
  1873. }
  1874. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  1875. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  1876. {
  1877. struct b43_phy_n *nphy = dev->phy.n;
  1878. int i;
  1879. u16 scale, entry;
  1880. u16 tmp = nphy->txcal_bbmult;
  1881. if (core == 0)
  1882. tmp >>= 8;
  1883. tmp &= 0xff;
  1884. for (i = 0; i < 18; i++) {
  1885. scale = (ladder_lo[i].percent * tmp) / 100;
  1886. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  1887. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  1888. scale = (ladder_iq[i].percent * tmp) / 100;
  1889. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  1890. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  1891. }
  1892. }
  1893. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  1894. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1895. {
  1896. int i;
  1897. for (i = 0; i < 15; i++)
  1898. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  1899. tbl_tx_filter_coef_rev4[2][i]);
  1900. }
  1901. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  1902. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1903. {
  1904. int i, j;
  1905. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  1906. u16 offset[] = { 0x186, 0x195, 0x2C5 };
  1907. for (i = 0; i < 3; i++)
  1908. for (j = 0; j < 15; j++)
  1909. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  1910. tbl_tx_filter_coef_rev4[i][j]);
  1911. if (dev->phy.is_40mhz) {
  1912. for (j = 0; j < 15; j++)
  1913. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1914. tbl_tx_filter_coef_rev4[3][j]);
  1915. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1916. for (j = 0; j < 15; j++)
  1917. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1918. tbl_tx_filter_coef_rev4[5][j]);
  1919. }
  1920. if (dev->phy.channel == 14)
  1921. for (j = 0; j < 15; j++)
  1922. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1923. tbl_tx_filter_coef_rev4[6][j]);
  1924. }
  1925. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  1926. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  1927. {
  1928. struct b43_phy_n *nphy = dev->phy.n;
  1929. u16 curr_gain[2];
  1930. struct nphy_txgains target;
  1931. const u32 *table = NULL;
  1932. if (nphy->txpwrctrl == 0) {
  1933. int i;
  1934. if (nphy->hang_avoid)
  1935. b43_nphy_stay_in_carrier_search(dev, true);
  1936. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  1937. if (nphy->hang_avoid)
  1938. b43_nphy_stay_in_carrier_search(dev, false);
  1939. for (i = 0; i < 2; ++i) {
  1940. if (dev->phy.rev >= 3) {
  1941. target.ipa[i] = curr_gain[i] & 0x000F;
  1942. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  1943. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  1944. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  1945. } else {
  1946. target.ipa[i] = curr_gain[i] & 0x0003;
  1947. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  1948. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  1949. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  1950. }
  1951. }
  1952. } else {
  1953. int i;
  1954. u16 index[2];
  1955. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  1956. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1957. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1958. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  1959. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1960. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1961. for (i = 0; i < 2; ++i) {
  1962. if (dev->phy.rev >= 3) {
  1963. enum ieee80211_band band =
  1964. b43_current_band(dev->wl);
  1965. if ((nphy->ipa2g_on &&
  1966. band == IEEE80211_BAND_2GHZ) ||
  1967. (nphy->ipa5g_on &&
  1968. band == IEEE80211_BAND_5GHZ)) {
  1969. table = b43_nphy_get_ipa_gain_table(dev);
  1970. } else {
  1971. if (band == IEEE80211_BAND_5GHZ) {
  1972. if (dev->phy.rev == 3)
  1973. table = b43_ntab_tx_gain_rev3_5ghz;
  1974. else if (dev->phy.rev == 4)
  1975. table = b43_ntab_tx_gain_rev4_5ghz;
  1976. else
  1977. table = b43_ntab_tx_gain_rev5plus_5ghz;
  1978. } else {
  1979. table = b43_ntab_tx_gain_rev3plus_2ghz;
  1980. }
  1981. }
  1982. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  1983. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  1984. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  1985. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  1986. } else {
  1987. table = b43_ntab_tx_gain_rev0_1_2;
  1988. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  1989. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  1990. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  1991. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  1992. }
  1993. }
  1994. }
  1995. return target;
  1996. }
  1997. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  1998. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  1999. {
  2000. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2001. if (dev->phy.rev >= 3) {
  2002. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2003. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2004. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2005. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2006. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2007. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2008. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2009. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2010. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2011. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2012. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2013. b43_nphy_reset_cca(dev);
  2014. } else {
  2015. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2016. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2017. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2018. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2019. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2020. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2021. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2022. }
  2023. }
  2024. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2025. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2026. {
  2027. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2028. u16 tmp;
  2029. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2030. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2031. if (dev->phy.rev >= 3) {
  2032. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2033. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2034. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2035. regs[2] = tmp;
  2036. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2037. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2038. regs[3] = tmp;
  2039. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2040. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2041. b43_phy_mask(dev, B43_NPHY_BBCFG, (u16)~B43_NPHY_BBCFG_RSTRX);
  2042. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2043. regs[5] = tmp;
  2044. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2045. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2046. regs[6] = tmp;
  2047. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2048. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2049. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2050. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2051. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2052. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2053. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2054. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2055. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2056. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2057. } else {
  2058. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2059. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2060. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2061. regs[2] = tmp;
  2062. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2063. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2064. regs[3] = tmp;
  2065. tmp |= 0x2000;
  2066. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2067. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2068. regs[4] = tmp;
  2069. tmp |= 0x2000;
  2070. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2071. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2072. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2073. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2074. tmp = 0x0180;
  2075. else
  2076. tmp = 0x0120;
  2077. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2078. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2079. }
  2080. }
  2081. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2082. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2083. {
  2084. struct b43_phy_n *nphy = dev->phy.n;
  2085. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2086. u16 *txcal_radio_regs = NULL;
  2087. u8 *iqcal_chanspec;
  2088. u16 *table = NULL;
  2089. if (nphy->hang_avoid)
  2090. b43_nphy_stay_in_carrier_search(dev, 1);
  2091. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2092. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2093. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2094. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2095. table = nphy->cal_cache.txcal_coeffs_2G;
  2096. } else {
  2097. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2098. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2099. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2100. table = nphy->cal_cache.txcal_coeffs_5G;
  2101. }
  2102. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2103. /* TODO use some definitions */
  2104. if (dev->phy.rev >= 3) {
  2105. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2106. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2107. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2108. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2109. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2110. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2111. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2112. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2113. } else {
  2114. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2115. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2116. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2117. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2118. }
  2119. *iqcal_chanspec = nphy->radio_chanspec;
  2120. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2121. if (nphy->hang_avoid)
  2122. b43_nphy_stay_in_carrier_search(dev, 0);
  2123. }
  2124. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2125. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2126. {
  2127. struct b43_phy_n *nphy = dev->phy.n;
  2128. u16 coef[4];
  2129. u16 *loft = NULL;
  2130. u16 *table = NULL;
  2131. int i;
  2132. u16 *txcal_radio_regs = NULL;
  2133. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2134. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2135. if (nphy->iqcal_chanspec_2G == 0)
  2136. return;
  2137. table = nphy->cal_cache.txcal_coeffs_2G;
  2138. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2139. } else {
  2140. if (nphy->iqcal_chanspec_5G == 0)
  2141. return;
  2142. table = nphy->cal_cache.txcal_coeffs_5G;
  2143. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2144. }
  2145. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2146. for (i = 0; i < 4; i++) {
  2147. if (dev->phy.rev >= 3)
  2148. table[i] = coef[i];
  2149. else
  2150. coef[i] = 0;
  2151. }
  2152. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2153. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2154. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2155. if (dev->phy.rev < 2)
  2156. b43_nphy_tx_iq_workaround(dev);
  2157. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2158. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2159. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2160. } else {
  2161. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2162. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2163. }
  2164. /* TODO use some definitions */
  2165. if (dev->phy.rev >= 3) {
  2166. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2167. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2168. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2169. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2170. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2171. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2172. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2173. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2174. } else {
  2175. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2176. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2177. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2178. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2179. }
  2180. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2181. }
  2182. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2183. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2184. struct nphy_txgains target,
  2185. bool full, bool mphase)
  2186. {
  2187. struct b43_phy_n *nphy = dev->phy.n;
  2188. int i;
  2189. int error = 0;
  2190. int freq;
  2191. bool avoid = false;
  2192. u8 length;
  2193. u16 tmp, core, type, count, max, numb, last, cmd;
  2194. const u16 *table;
  2195. bool phy6or5x;
  2196. u16 buffer[11];
  2197. u16 diq_start = 0;
  2198. u16 save[2];
  2199. u16 gain[2];
  2200. struct nphy_iqcal_params params[2];
  2201. bool updated[2] = { };
  2202. b43_nphy_stay_in_carrier_search(dev, true);
  2203. if (dev->phy.rev >= 4) {
  2204. avoid = nphy->hang_avoid;
  2205. nphy->hang_avoid = 0;
  2206. }
  2207. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2208. for (i = 0; i < 2; i++) {
  2209. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2210. gain[i] = params[i].cal_gain;
  2211. }
  2212. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2213. b43_nphy_tx_cal_radio_setup(dev);
  2214. b43_nphy_tx_cal_phy_setup(dev);
  2215. phy6or5x = dev->phy.rev >= 6 ||
  2216. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2217. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2218. if (phy6or5x) {
  2219. if (dev->phy.is_40mhz) {
  2220. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2221. tbl_tx_iqlo_cal_loft_ladder_40);
  2222. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2223. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2224. } else {
  2225. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2226. tbl_tx_iqlo_cal_loft_ladder_20);
  2227. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2228. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2229. }
  2230. }
  2231. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2232. if (!dev->phy.is_40mhz)
  2233. freq = 2500;
  2234. else
  2235. freq = 5000;
  2236. if (nphy->mphase_cal_phase_id > 2)
  2237. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2238. 0xFFFF, 0, true, false);
  2239. else
  2240. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2241. if (error == 0) {
  2242. if (nphy->mphase_cal_phase_id > 2) {
  2243. table = nphy->mphase_txcal_bestcoeffs;
  2244. length = 11;
  2245. if (dev->phy.rev < 3)
  2246. length -= 2;
  2247. } else {
  2248. if (!full && nphy->txiqlocal_coeffsvalid) {
  2249. table = nphy->txiqlocal_bestc;
  2250. length = 11;
  2251. if (dev->phy.rev < 3)
  2252. length -= 2;
  2253. } else {
  2254. full = true;
  2255. if (dev->phy.rev >= 3) {
  2256. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2257. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2258. } else {
  2259. table = tbl_tx_iqlo_cal_startcoefs;
  2260. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2261. }
  2262. }
  2263. }
  2264. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2265. if (full) {
  2266. if (dev->phy.rev >= 3)
  2267. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2268. else
  2269. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2270. } else {
  2271. if (dev->phy.rev >= 3)
  2272. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2273. else
  2274. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2275. }
  2276. if (mphase) {
  2277. count = nphy->mphase_txcal_cmdidx;
  2278. numb = min(max,
  2279. (u16)(count + nphy->mphase_txcal_numcmds));
  2280. } else {
  2281. count = 0;
  2282. numb = max;
  2283. }
  2284. for (; count < numb; count++) {
  2285. if (full) {
  2286. if (dev->phy.rev >= 3)
  2287. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2288. else
  2289. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2290. } else {
  2291. if (dev->phy.rev >= 3)
  2292. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2293. else
  2294. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2295. }
  2296. core = (cmd & 0x3000) >> 12;
  2297. type = (cmd & 0x0F00) >> 8;
  2298. if (phy6or5x && updated[core] == 0) {
  2299. b43_nphy_update_tx_cal_ladder(dev, core);
  2300. updated[core] = 1;
  2301. }
  2302. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2303. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2304. if (type == 1 || type == 3 || type == 4) {
  2305. buffer[0] = b43_ntab_read(dev,
  2306. B43_NTAB16(15, 69 + core));
  2307. diq_start = buffer[0];
  2308. buffer[0] = 0;
  2309. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2310. 0);
  2311. }
  2312. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2313. for (i = 0; i < 2000; i++) {
  2314. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2315. if (tmp & 0xC000)
  2316. break;
  2317. udelay(10);
  2318. }
  2319. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2320. buffer);
  2321. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2322. buffer);
  2323. if (type == 1 || type == 3 || type == 4)
  2324. buffer[0] = diq_start;
  2325. }
  2326. if (mphase)
  2327. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2328. last = (dev->phy.rev < 3) ? 6 : 7;
  2329. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2330. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2331. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2332. if (dev->phy.rev < 3) {
  2333. buffer[0] = 0;
  2334. buffer[1] = 0;
  2335. buffer[2] = 0;
  2336. buffer[3] = 0;
  2337. }
  2338. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2339. buffer);
  2340. b43_ntab_write_bulk(dev, B43_NTAB16(15, 101), 2,
  2341. buffer);
  2342. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2343. buffer);
  2344. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2345. buffer);
  2346. length = 11;
  2347. if (dev->phy.rev < 3)
  2348. length -= 2;
  2349. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2350. nphy->txiqlocal_bestc);
  2351. nphy->txiqlocal_coeffsvalid = true;
  2352. /* TODO: Set nphy->txiqlocal_chanspec to
  2353. the current channel */
  2354. } else {
  2355. length = 11;
  2356. if (dev->phy.rev < 3)
  2357. length -= 2;
  2358. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2359. nphy->mphase_txcal_bestcoeffs);
  2360. }
  2361. b43_nphy_stop_playback(dev);
  2362. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  2363. }
  2364. b43_nphy_tx_cal_phy_cleanup(dev);
  2365. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2366. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  2367. b43_nphy_tx_iq_workaround(dev);
  2368. if (dev->phy.rev >= 4)
  2369. nphy->hang_avoid = avoid;
  2370. b43_nphy_stay_in_carrier_search(dev, false);
  2371. return error;
  2372. }
  2373. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  2374. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  2375. {
  2376. struct b43_phy_n *nphy = dev->phy.n;
  2377. u8 i;
  2378. u16 buffer[7];
  2379. bool equal = true;
  2380. if (!nphy->txiqlocal_coeffsvalid || 1 /* FIXME */)
  2381. return;
  2382. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2383. for (i = 0; i < 4; i++) {
  2384. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  2385. equal = false;
  2386. break;
  2387. }
  2388. }
  2389. if (!equal) {
  2390. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  2391. nphy->txiqlocal_bestc);
  2392. for (i = 0; i < 4; i++)
  2393. buffer[i] = 0;
  2394. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2395. buffer);
  2396. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2397. &nphy->txiqlocal_bestc[5]);
  2398. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2399. &nphy->txiqlocal_bestc[5]);
  2400. }
  2401. }
  2402. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2403. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2404. struct nphy_txgains target, u8 type, bool debug)
  2405. {
  2406. struct b43_phy_n *nphy = dev->phy.n;
  2407. int i, j, index;
  2408. u8 rfctl[2];
  2409. u8 afectl_core;
  2410. u16 tmp[6];
  2411. u16 cur_hpf1, cur_hpf2, cur_lna;
  2412. u32 real, imag;
  2413. enum ieee80211_band band;
  2414. u8 use;
  2415. u16 cur_hpf;
  2416. u16 lna[3] = { 3, 3, 1 };
  2417. u16 hpf1[3] = { 7, 2, 0 };
  2418. u16 hpf2[3] = { 2, 0, 0 };
  2419. u32 power[3] = { };
  2420. u16 gain_save[2];
  2421. u16 cal_gain[2];
  2422. struct nphy_iqcal_params cal_params[2];
  2423. struct nphy_iq_est est;
  2424. int ret = 0;
  2425. bool playtone = true;
  2426. int desired = 13;
  2427. b43_nphy_stay_in_carrier_search(dev, 1);
  2428. if (dev->phy.rev < 2)
  2429. b43_nphy_reapply_tx_cal_coeffs(dev);
  2430. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2431. for (i = 0; i < 2; i++) {
  2432. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2433. cal_gain[i] = cal_params[i].cal_gain;
  2434. }
  2435. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2436. for (i = 0; i < 2; i++) {
  2437. if (i == 0) {
  2438. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  2439. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  2440. afectl_core = B43_NPHY_AFECTL_C1;
  2441. } else {
  2442. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  2443. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  2444. afectl_core = B43_NPHY_AFECTL_C2;
  2445. }
  2446. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2447. tmp[2] = b43_phy_read(dev, afectl_core);
  2448. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2449. tmp[4] = b43_phy_read(dev, rfctl[0]);
  2450. tmp[5] = b43_phy_read(dev, rfctl[1]);
  2451. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2452. (u16)~B43_NPHY_RFSEQCA_RXDIS,
  2453. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2454. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2455. (1 - i));
  2456. b43_phy_set(dev, afectl_core, 0x0006);
  2457. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  2458. band = b43_current_band(dev->wl);
  2459. if (nphy->rxcalparams & 0xFF000000) {
  2460. if (band == IEEE80211_BAND_5GHZ)
  2461. b43_phy_write(dev, rfctl[0], 0x140);
  2462. else
  2463. b43_phy_write(dev, rfctl[0], 0x110);
  2464. } else {
  2465. if (band == IEEE80211_BAND_5GHZ)
  2466. b43_phy_write(dev, rfctl[0], 0x180);
  2467. else
  2468. b43_phy_write(dev, rfctl[0], 0x120);
  2469. }
  2470. if (band == IEEE80211_BAND_5GHZ)
  2471. b43_phy_write(dev, rfctl[1], 0x148);
  2472. else
  2473. b43_phy_write(dev, rfctl[1], 0x114);
  2474. if (nphy->rxcalparams & 0x10000) {
  2475. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  2476. (i + 1));
  2477. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  2478. (2 - i));
  2479. }
  2480. for (j = 0; i < 4; j++) {
  2481. if (j < 3) {
  2482. cur_lna = lna[j];
  2483. cur_hpf1 = hpf1[j];
  2484. cur_hpf2 = hpf2[j];
  2485. } else {
  2486. if (power[1] > 10000) {
  2487. use = 1;
  2488. cur_hpf = cur_hpf1;
  2489. index = 2;
  2490. } else {
  2491. if (power[0] > 10000) {
  2492. use = 1;
  2493. cur_hpf = cur_hpf1;
  2494. index = 1;
  2495. } else {
  2496. index = 0;
  2497. use = 2;
  2498. cur_hpf = cur_hpf2;
  2499. }
  2500. }
  2501. cur_lna = lna[index];
  2502. cur_hpf1 = hpf1[index];
  2503. cur_hpf2 = hpf2[index];
  2504. cur_hpf += desired - hweight32(power[index]);
  2505. cur_hpf = clamp_val(cur_hpf, 0, 10);
  2506. if (use == 1)
  2507. cur_hpf1 = cur_hpf;
  2508. else
  2509. cur_hpf2 = cur_hpf;
  2510. }
  2511. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  2512. (cur_lna << 2));
  2513. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  2514. false);
  2515. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2516. b43_nphy_stop_playback(dev);
  2517. if (playtone) {
  2518. ret = b43_nphy_tx_tone(dev, 4000,
  2519. (nphy->rxcalparams & 0xFFFF),
  2520. false, false);
  2521. playtone = false;
  2522. } else {
  2523. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  2524. false, false);
  2525. }
  2526. if (ret == 0) {
  2527. if (j < 3) {
  2528. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  2529. false);
  2530. if (i == 0) {
  2531. real = est.i0_pwr;
  2532. imag = est.q0_pwr;
  2533. } else {
  2534. real = est.i1_pwr;
  2535. imag = est.q1_pwr;
  2536. }
  2537. power[i] = ((real + imag) / 1024) + 1;
  2538. } else {
  2539. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  2540. }
  2541. b43_nphy_stop_playback(dev);
  2542. }
  2543. if (ret != 0)
  2544. break;
  2545. }
  2546. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  2547. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  2548. b43_phy_write(dev, rfctl[1], tmp[5]);
  2549. b43_phy_write(dev, rfctl[0], tmp[4]);
  2550. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  2551. b43_phy_write(dev, afectl_core, tmp[2]);
  2552. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  2553. if (ret != 0)
  2554. break;
  2555. }
  2556. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  2557. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2558. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2559. b43_nphy_stay_in_carrier_search(dev, 0);
  2560. return ret;
  2561. }
  2562. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  2563. struct nphy_txgains target, u8 type, bool debug)
  2564. {
  2565. return -1;
  2566. }
  2567. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  2568. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  2569. struct nphy_txgains target, u8 type, bool debug)
  2570. {
  2571. if (dev->phy.rev >= 3)
  2572. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  2573. else
  2574. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  2575. }
  2576. /*
  2577. * Init N-PHY
  2578. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  2579. */
  2580. int b43_phy_initn(struct b43_wldev *dev)
  2581. {
  2582. struct ssb_bus *bus = dev->dev->bus;
  2583. struct b43_phy *phy = &dev->phy;
  2584. struct b43_phy_n *nphy = phy->n;
  2585. u8 tx_pwr_state;
  2586. struct nphy_txgains target;
  2587. u16 tmp;
  2588. enum ieee80211_band tmp2;
  2589. bool do_rssi_cal;
  2590. u16 clip[2];
  2591. bool do_cal = false;
  2592. if ((dev->phy.rev >= 3) &&
  2593. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  2594. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  2595. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  2596. }
  2597. nphy->deaf_count = 0;
  2598. b43_nphy_tables_init(dev);
  2599. nphy->crsminpwr_adjusted = false;
  2600. nphy->noisevars_adjusted = false;
  2601. /* Clear all overrides */
  2602. if (dev->phy.rev >= 3) {
  2603. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  2604. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2605. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  2606. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  2607. } else {
  2608. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2609. }
  2610. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  2611. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  2612. if (dev->phy.rev < 6) {
  2613. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  2614. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  2615. }
  2616. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2617. ~(B43_NPHY_RFSEQMODE_CAOVER |
  2618. B43_NPHY_RFSEQMODE_TROVER));
  2619. if (dev->phy.rev >= 3)
  2620. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  2621. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  2622. if (dev->phy.rev <= 2) {
  2623. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  2624. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2625. ~B43_NPHY_BPHY_CTL3_SCALE,
  2626. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  2627. }
  2628. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  2629. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  2630. if (bus->sprom.boardflags2_lo & 0x100 ||
  2631. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  2632. bus->boardinfo.type == 0x8B))
  2633. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  2634. else
  2635. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  2636. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  2637. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  2638. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  2639. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  2640. b43_nphy_update_txrx_chain(dev);
  2641. if (phy->rev < 2) {
  2642. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  2643. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  2644. }
  2645. tmp2 = b43_current_band(dev->wl);
  2646. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  2647. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  2648. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  2649. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  2650. nphy->papd_epsilon_offset[0] << 7);
  2651. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  2652. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  2653. nphy->papd_epsilon_offset[1] << 7);
  2654. b43_nphy_int_pa_set_tx_dig_filters(dev);
  2655. } else if (phy->rev >= 5) {
  2656. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  2657. }
  2658. b43_nphy_workarounds(dev);
  2659. /* Reset CCA, in init code it differs a little from standard way */
  2660. b43_nphy_bmac_clock_fgc(dev, 1);
  2661. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  2662. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  2663. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  2664. b43_nphy_bmac_clock_fgc(dev, 0);
  2665. /* TODO N PHY MAC PHY Clock Set with argument 1 */
  2666. b43_nphy_pa_override(dev, false);
  2667. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2668. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2669. b43_nphy_pa_override(dev, true);
  2670. b43_nphy_classifier(dev, 0, 0);
  2671. b43_nphy_read_clip_detection(dev, clip);
  2672. tx_pwr_state = nphy->txpwrctrl;
  2673. /* TODO N PHY TX power control with argument 0
  2674. (turning off power control) */
  2675. /* TODO Fix the TX Power Settings */
  2676. /* TODO N PHY TX Power Control Idle TSSI */
  2677. /* TODO N PHY TX Power Control Setup */
  2678. if (phy->rev >= 3) {
  2679. /* TODO */
  2680. } else {
  2681. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  2682. b43_ntab_tx_gain_rev0_1_2);
  2683. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  2684. b43_ntab_tx_gain_rev0_1_2);
  2685. }
  2686. if (nphy->phyrxchain != 3)
  2687. ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
  2688. if (nphy->mphase_cal_phase_id > 0)
  2689. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  2690. do_rssi_cal = false;
  2691. if (phy->rev >= 3) {
  2692. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2693. do_rssi_cal = (nphy->rssical_chanspec_2G == 0);
  2694. else
  2695. do_rssi_cal = (nphy->rssical_chanspec_5G == 0);
  2696. if (do_rssi_cal)
  2697. b43_nphy_rssi_cal(dev);
  2698. else
  2699. b43_nphy_restore_rssi_cal(dev);
  2700. } else {
  2701. b43_nphy_rssi_cal(dev);
  2702. }
  2703. if (!((nphy->measure_hold & 0x6) != 0)) {
  2704. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2705. do_cal = (nphy->iqcal_chanspec_2G == 0);
  2706. else
  2707. do_cal = (nphy->iqcal_chanspec_5G == 0);
  2708. if (nphy->mute)
  2709. do_cal = false;
  2710. if (do_cal) {
  2711. target = b43_nphy_get_tx_gains(dev);
  2712. if (nphy->antsel_type == 2)
  2713. ;/*TODO NPHY Superswitch Init with argument 1*/
  2714. if (nphy->perical != 2) {
  2715. b43_nphy_rssi_cal(dev);
  2716. if (phy->rev >= 3) {
  2717. nphy->cal_orig_pwr_idx[0] =
  2718. nphy->txpwrindex[0].index_internal;
  2719. nphy->cal_orig_pwr_idx[1] =
  2720. nphy->txpwrindex[1].index_internal;
  2721. /* TODO N PHY Pre Calibrate TX Gain */
  2722. target = b43_nphy_get_tx_gains(dev);
  2723. }
  2724. }
  2725. }
  2726. }
  2727. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
  2728. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  2729. b43_nphy_save_cal(dev);
  2730. else if (nphy->mphase_cal_phase_id == 0)
  2731. ;/* N PHY Periodic Calibration with argument 3 */
  2732. } else {
  2733. b43_nphy_restore_cal(dev);
  2734. }
  2735. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  2736. /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
  2737. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  2738. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  2739. if (phy->rev >= 3 && phy->rev <= 6)
  2740. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  2741. b43_nphy_tx_lp_fbw(dev);
  2742. if (phy->rev >= 3)
  2743. b43_nphy_spur_workaround(dev);
  2744. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  2745. return 0;
  2746. }
  2747. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  2748. {
  2749. struct b43_phy_n *nphy;
  2750. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  2751. if (!nphy)
  2752. return -ENOMEM;
  2753. dev->phy.n = nphy;
  2754. return 0;
  2755. }
  2756. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  2757. {
  2758. struct b43_phy *phy = &dev->phy;
  2759. struct b43_phy_n *nphy = phy->n;
  2760. memset(nphy, 0, sizeof(*nphy));
  2761. //TODO init struct b43_phy_n
  2762. }
  2763. static void b43_nphy_op_free(struct b43_wldev *dev)
  2764. {
  2765. struct b43_phy *phy = &dev->phy;
  2766. struct b43_phy_n *nphy = phy->n;
  2767. kfree(nphy);
  2768. phy->n = NULL;
  2769. }
  2770. static int b43_nphy_op_init(struct b43_wldev *dev)
  2771. {
  2772. return b43_phy_initn(dev);
  2773. }
  2774. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  2775. {
  2776. #if B43_DEBUG
  2777. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  2778. /* OFDM registers are onnly available on A/G-PHYs */
  2779. b43err(dev->wl, "Invalid OFDM PHY access at "
  2780. "0x%04X on N-PHY\n", offset);
  2781. dump_stack();
  2782. }
  2783. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  2784. /* Ext-G registers are only available on G-PHYs */
  2785. b43err(dev->wl, "Invalid EXT-G PHY access at "
  2786. "0x%04X on N-PHY\n", offset);
  2787. dump_stack();
  2788. }
  2789. #endif /* B43_DEBUG */
  2790. }
  2791. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  2792. {
  2793. check_phyreg(dev, reg);
  2794. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2795. return b43_read16(dev, B43_MMIO_PHY_DATA);
  2796. }
  2797. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  2798. {
  2799. check_phyreg(dev, reg);
  2800. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2801. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  2802. }
  2803. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  2804. {
  2805. /* Register 1 is a 32-bit register. */
  2806. B43_WARN_ON(reg == 1);
  2807. /* N-PHY needs 0x100 for read access */
  2808. reg |= 0x100;
  2809. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2810. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  2811. }
  2812. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  2813. {
  2814. /* Register 1 is a 32-bit register. */
  2815. B43_WARN_ON(reg == 1);
  2816. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2817. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  2818. }
  2819. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  2820. bool blocked)
  2821. {//TODO
  2822. }
  2823. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  2824. {
  2825. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  2826. on ? 0 : 0x7FFF);
  2827. }
  2828. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  2829. unsigned int new_channel)
  2830. {
  2831. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2832. if ((new_channel < 1) || (new_channel > 14))
  2833. return -EINVAL;
  2834. } else {
  2835. if (new_channel > 200)
  2836. return -EINVAL;
  2837. }
  2838. return nphy_channel_switch(dev, new_channel);
  2839. }
  2840. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  2841. {
  2842. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2843. return 1;
  2844. return 36;
  2845. }
  2846. const struct b43_phy_operations b43_phyops_n = {
  2847. .allocate = b43_nphy_op_allocate,
  2848. .free = b43_nphy_op_free,
  2849. .prepare_structs = b43_nphy_op_prepare_structs,
  2850. .init = b43_nphy_op_init,
  2851. .phy_read = b43_nphy_op_read,
  2852. .phy_write = b43_nphy_op_write,
  2853. .radio_read = b43_nphy_op_radio_read,
  2854. .radio_write = b43_nphy_op_radio_write,
  2855. .software_rfkill = b43_nphy_op_software_rfkill,
  2856. .switch_analog = b43_nphy_op_switch_analog,
  2857. .switch_channel = b43_nphy_op_switch_channel,
  2858. .get_default_chan = b43_nphy_op_get_default_chan,
  2859. .recalc_txpower = b43_nphy_op_recalc_txpower,
  2860. .adjust_txpower = b43_nphy_op_adjust_txpower,
  2861. };