main.c 133 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005-2009 Michael Buesch <mb@bu3sch.de>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. SDIO support
  9. Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
  10. Some parts of the code in this file are derived from the ipw2200
  11. driver Copyright(c) 2003 - 2004 Intel Corporation.
  12. This program is free software; you can redistribute it and/or modify
  13. it under the terms of the GNU General Public License as published by
  14. the Free Software Foundation; either version 2 of the License, or
  15. (at your option) any later version.
  16. This program is distributed in the hope that it will be useful,
  17. but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. GNU General Public License for more details.
  20. You should have received a copy of the GNU General Public License
  21. along with this program; see the file COPYING. If not, write to
  22. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  23. Boston, MA 02110-1301, USA.
  24. */
  25. #include <linux/delay.h>
  26. #include <linux/init.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/if_arp.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/firmware.h>
  31. #include <linux/wireless.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/io.h>
  35. #include <linux/dma-mapping.h>
  36. #include <asm/unaligned.h>
  37. #include "b43.h"
  38. #include "main.h"
  39. #include "debugfs.h"
  40. #include "phy_common.h"
  41. #include "phy_g.h"
  42. #include "phy_n.h"
  43. #include "dma.h"
  44. #include "pio.h"
  45. #include "sysfs.h"
  46. #include "xmit.h"
  47. #include "lo.h"
  48. #include "pcmcia.h"
  49. #include "sdio.h"
  50. #include <linux/mmc/sdio_func.h>
  51. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  52. MODULE_AUTHOR("Martin Langer");
  53. MODULE_AUTHOR("Stefano Brivio");
  54. MODULE_AUTHOR("Michael Buesch");
  55. MODULE_AUTHOR("Gábor Stefanik");
  56. MODULE_LICENSE("GPL");
  57. MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
  58. MODULE_FIRMWARE("b43/ucode11.fw");
  59. MODULE_FIRMWARE("b43/ucode13.fw");
  60. MODULE_FIRMWARE("b43/ucode14.fw");
  61. MODULE_FIRMWARE("b43/ucode15.fw");
  62. MODULE_FIRMWARE("b43/ucode5.fw");
  63. MODULE_FIRMWARE("b43/ucode9.fw");
  64. static int modparam_bad_frames_preempt;
  65. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  66. MODULE_PARM_DESC(bad_frames_preempt,
  67. "enable(1) / disable(0) Bad Frames Preemption");
  68. static char modparam_fwpostfix[16];
  69. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  70. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  71. static int modparam_hwpctl;
  72. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  73. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  74. static int modparam_nohwcrypt;
  75. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  76. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  77. static int modparam_hwtkip;
  78. module_param_named(hwtkip, modparam_hwtkip, int, 0444);
  79. MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
  80. static int modparam_qos = 1;
  81. module_param_named(qos, modparam_qos, int, 0444);
  82. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  83. static int modparam_btcoex = 1;
  84. module_param_named(btcoex, modparam_btcoex, int, 0444);
  85. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
  86. int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
  87. module_param_named(verbose, b43_modparam_verbose, int, 0644);
  88. MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
  89. int b43_modparam_pio = B43_PIO_DEFAULT;
  90. module_param_named(pio, b43_modparam_pio, int, 0644);
  91. MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
  92. static const struct ssb_device_id b43_ssb_tbl[] = {
  93. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  94. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  95. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  96. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  97. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  98. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  99. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
  100. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  101. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
  102. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
  103. SSB_DEVTABLE_END
  104. };
  105. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  106. /* Channel and ratetables are shared for all devices.
  107. * They can't be const, because ieee80211 puts some precalculated
  108. * data in there. This data is the same for all devices, so we don't
  109. * get concurrency issues */
  110. #define RATETAB_ENT(_rateid, _flags) \
  111. { \
  112. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  113. .hw_value = (_rateid), \
  114. .flags = (_flags), \
  115. }
  116. /*
  117. * NOTE: When changing this, sync with xmit.c's
  118. * b43_plcp_get_bitrate_idx_* functions!
  119. */
  120. static struct ieee80211_rate __b43_ratetable[] = {
  121. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  122. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  123. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  124. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  125. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  126. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  127. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  128. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  129. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  130. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  131. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  132. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  133. };
  134. #define b43_a_ratetable (__b43_ratetable + 4)
  135. #define b43_a_ratetable_size 8
  136. #define b43_b_ratetable (__b43_ratetable + 0)
  137. #define b43_b_ratetable_size 4
  138. #define b43_g_ratetable (__b43_ratetable + 0)
  139. #define b43_g_ratetable_size 12
  140. #define CHAN4G(_channel, _freq, _flags) { \
  141. .band = IEEE80211_BAND_2GHZ, \
  142. .center_freq = (_freq), \
  143. .hw_value = (_channel), \
  144. .flags = (_flags), \
  145. .max_antenna_gain = 0, \
  146. .max_power = 30, \
  147. }
  148. static struct ieee80211_channel b43_2ghz_chantable[] = {
  149. CHAN4G(1, 2412, 0),
  150. CHAN4G(2, 2417, 0),
  151. CHAN4G(3, 2422, 0),
  152. CHAN4G(4, 2427, 0),
  153. CHAN4G(5, 2432, 0),
  154. CHAN4G(6, 2437, 0),
  155. CHAN4G(7, 2442, 0),
  156. CHAN4G(8, 2447, 0),
  157. CHAN4G(9, 2452, 0),
  158. CHAN4G(10, 2457, 0),
  159. CHAN4G(11, 2462, 0),
  160. CHAN4G(12, 2467, 0),
  161. CHAN4G(13, 2472, 0),
  162. CHAN4G(14, 2484, 0),
  163. };
  164. #undef CHAN4G
  165. #define CHAN5G(_channel, _flags) { \
  166. .band = IEEE80211_BAND_5GHZ, \
  167. .center_freq = 5000 + (5 * (_channel)), \
  168. .hw_value = (_channel), \
  169. .flags = (_flags), \
  170. .max_antenna_gain = 0, \
  171. .max_power = 30, \
  172. }
  173. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  174. CHAN5G(32, 0), CHAN5G(34, 0),
  175. CHAN5G(36, 0), CHAN5G(38, 0),
  176. CHAN5G(40, 0), CHAN5G(42, 0),
  177. CHAN5G(44, 0), CHAN5G(46, 0),
  178. CHAN5G(48, 0), CHAN5G(50, 0),
  179. CHAN5G(52, 0), CHAN5G(54, 0),
  180. CHAN5G(56, 0), CHAN5G(58, 0),
  181. CHAN5G(60, 0), CHAN5G(62, 0),
  182. CHAN5G(64, 0), CHAN5G(66, 0),
  183. CHAN5G(68, 0), CHAN5G(70, 0),
  184. CHAN5G(72, 0), CHAN5G(74, 0),
  185. CHAN5G(76, 0), CHAN5G(78, 0),
  186. CHAN5G(80, 0), CHAN5G(82, 0),
  187. CHAN5G(84, 0), CHAN5G(86, 0),
  188. CHAN5G(88, 0), CHAN5G(90, 0),
  189. CHAN5G(92, 0), CHAN5G(94, 0),
  190. CHAN5G(96, 0), CHAN5G(98, 0),
  191. CHAN5G(100, 0), CHAN5G(102, 0),
  192. CHAN5G(104, 0), CHAN5G(106, 0),
  193. CHAN5G(108, 0), CHAN5G(110, 0),
  194. CHAN5G(112, 0), CHAN5G(114, 0),
  195. CHAN5G(116, 0), CHAN5G(118, 0),
  196. CHAN5G(120, 0), CHAN5G(122, 0),
  197. CHAN5G(124, 0), CHAN5G(126, 0),
  198. CHAN5G(128, 0), CHAN5G(130, 0),
  199. CHAN5G(132, 0), CHAN5G(134, 0),
  200. CHAN5G(136, 0), CHAN5G(138, 0),
  201. CHAN5G(140, 0), CHAN5G(142, 0),
  202. CHAN5G(144, 0), CHAN5G(145, 0),
  203. CHAN5G(146, 0), CHAN5G(147, 0),
  204. CHAN5G(148, 0), CHAN5G(149, 0),
  205. CHAN5G(150, 0), CHAN5G(151, 0),
  206. CHAN5G(152, 0), CHAN5G(153, 0),
  207. CHAN5G(154, 0), CHAN5G(155, 0),
  208. CHAN5G(156, 0), CHAN5G(157, 0),
  209. CHAN5G(158, 0), CHAN5G(159, 0),
  210. CHAN5G(160, 0), CHAN5G(161, 0),
  211. CHAN5G(162, 0), CHAN5G(163, 0),
  212. CHAN5G(164, 0), CHAN5G(165, 0),
  213. CHAN5G(166, 0), CHAN5G(168, 0),
  214. CHAN5G(170, 0), CHAN5G(172, 0),
  215. CHAN5G(174, 0), CHAN5G(176, 0),
  216. CHAN5G(178, 0), CHAN5G(180, 0),
  217. CHAN5G(182, 0), CHAN5G(184, 0),
  218. CHAN5G(186, 0), CHAN5G(188, 0),
  219. CHAN5G(190, 0), CHAN5G(192, 0),
  220. CHAN5G(194, 0), CHAN5G(196, 0),
  221. CHAN5G(198, 0), CHAN5G(200, 0),
  222. CHAN5G(202, 0), CHAN5G(204, 0),
  223. CHAN5G(206, 0), CHAN5G(208, 0),
  224. CHAN5G(210, 0), CHAN5G(212, 0),
  225. CHAN5G(214, 0), CHAN5G(216, 0),
  226. CHAN5G(218, 0), CHAN5G(220, 0),
  227. CHAN5G(222, 0), CHAN5G(224, 0),
  228. CHAN5G(226, 0), CHAN5G(228, 0),
  229. };
  230. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  231. CHAN5G(34, 0), CHAN5G(36, 0),
  232. CHAN5G(38, 0), CHAN5G(40, 0),
  233. CHAN5G(42, 0), CHAN5G(44, 0),
  234. CHAN5G(46, 0), CHAN5G(48, 0),
  235. CHAN5G(52, 0), CHAN5G(56, 0),
  236. CHAN5G(60, 0), CHAN5G(64, 0),
  237. CHAN5G(100, 0), CHAN5G(104, 0),
  238. CHAN5G(108, 0), CHAN5G(112, 0),
  239. CHAN5G(116, 0), CHAN5G(120, 0),
  240. CHAN5G(124, 0), CHAN5G(128, 0),
  241. CHAN5G(132, 0), CHAN5G(136, 0),
  242. CHAN5G(140, 0), CHAN5G(149, 0),
  243. CHAN5G(153, 0), CHAN5G(157, 0),
  244. CHAN5G(161, 0), CHAN5G(165, 0),
  245. CHAN5G(184, 0), CHAN5G(188, 0),
  246. CHAN5G(192, 0), CHAN5G(196, 0),
  247. CHAN5G(200, 0), CHAN5G(204, 0),
  248. CHAN5G(208, 0), CHAN5G(212, 0),
  249. CHAN5G(216, 0),
  250. };
  251. #undef CHAN5G
  252. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  253. .band = IEEE80211_BAND_5GHZ,
  254. .channels = b43_5ghz_nphy_chantable,
  255. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  256. .bitrates = b43_a_ratetable,
  257. .n_bitrates = b43_a_ratetable_size,
  258. };
  259. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  260. .band = IEEE80211_BAND_5GHZ,
  261. .channels = b43_5ghz_aphy_chantable,
  262. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  263. .bitrates = b43_a_ratetable,
  264. .n_bitrates = b43_a_ratetable_size,
  265. };
  266. static struct ieee80211_supported_band b43_band_2GHz = {
  267. .band = IEEE80211_BAND_2GHZ,
  268. .channels = b43_2ghz_chantable,
  269. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  270. .bitrates = b43_g_ratetable,
  271. .n_bitrates = b43_g_ratetable_size,
  272. };
  273. static void b43_wireless_core_exit(struct b43_wldev *dev);
  274. static int b43_wireless_core_init(struct b43_wldev *dev);
  275. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
  276. static int b43_wireless_core_start(struct b43_wldev *dev);
  277. static int b43_ratelimit(struct b43_wl *wl)
  278. {
  279. if (!wl || !wl->current_dev)
  280. return 1;
  281. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  282. return 1;
  283. /* We are up and running.
  284. * Ratelimit the messages to avoid DoS over the net. */
  285. return net_ratelimit();
  286. }
  287. void b43info(struct b43_wl *wl, const char *fmt, ...)
  288. {
  289. va_list args;
  290. if (b43_modparam_verbose < B43_VERBOSITY_INFO)
  291. return;
  292. if (!b43_ratelimit(wl))
  293. return;
  294. va_start(args, fmt);
  295. printk(KERN_INFO "b43-%s: ",
  296. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  297. vprintk(fmt, args);
  298. va_end(args);
  299. }
  300. void b43err(struct b43_wl *wl, const char *fmt, ...)
  301. {
  302. va_list args;
  303. if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
  304. return;
  305. if (!b43_ratelimit(wl))
  306. return;
  307. va_start(args, fmt);
  308. printk(KERN_ERR "b43-%s ERROR: ",
  309. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  310. vprintk(fmt, args);
  311. va_end(args);
  312. }
  313. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  314. {
  315. va_list args;
  316. if (b43_modparam_verbose < B43_VERBOSITY_WARN)
  317. return;
  318. if (!b43_ratelimit(wl))
  319. return;
  320. va_start(args, fmt);
  321. printk(KERN_WARNING "b43-%s warning: ",
  322. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  323. vprintk(fmt, args);
  324. va_end(args);
  325. }
  326. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  327. {
  328. va_list args;
  329. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  330. return;
  331. va_start(args, fmt);
  332. printk(KERN_DEBUG "b43-%s debug: ",
  333. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  334. vprintk(fmt, args);
  335. va_end(args);
  336. }
  337. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  338. {
  339. u32 macctl;
  340. B43_WARN_ON(offset % 4 != 0);
  341. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  342. if (macctl & B43_MACCTL_BE)
  343. val = swab32(val);
  344. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  345. mmiowb();
  346. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  347. }
  348. static inline void b43_shm_control_word(struct b43_wldev *dev,
  349. u16 routing, u16 offset)
  350. {
  351. u32 control;
  352. /* "offset" is the WORD offset. */
  353. control = routing;
  354. control <<= 16;
  355. control |= offset;
  356. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  357. }
  358. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  359. {
  360. u32 ret;
  361. if (routing == B43_SHM_SHARED) {
  362. B43_WARN_ON(offset & 0x0001);
  363. if (offset & 0x0003) {
  364. /* Unaligned access */
  365. b43_shm_control_word(dev, routing, offset >> 2);
  366. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  367. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  368. ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
  369. goto out;
  370. }
  371. offset >>= 2;
  372. }
  373. b43_shm_control_word(dev, routing, offset);
  374. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  375. out:
  376. return ret;
  377. }
  378. u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  379. {
  380. u16 ret;
  381. if (routing == B43_SHM_SHARED) {
  382. B43_WARN_ON(offset & 0x0001);
  383. if (offset & 0x0003) {
  384. /* Unaligned access */
  385. b43_shm_control_word(dev, routing, offset >> 2);
  386. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  387. goto out;
  388. }
  389. offset >>= 2;
  390. }
  391. b43_shm_control_word(dev, routing, offset);
  392. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  393. out:
  394. return ret;
  395. }
  396. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  397. {
  398. if (routing == B43_SHM_SHARED) {
  399. B43_WARN_ON(offset & 0x0001);
  400. if (offset & 0x0003) {
  401. /* Unaligned access */
  402. b43_shm_control_word(dev, routing, offset >> 2);
  403. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  404. value & 0xFFFF);
  405. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  406. b43_write16(dev, B43_MMIO_SHM_DATA,
  407. (value >> 16) & 0xFFFF);
  408. return;
  409. }
  410. offset >>= 2;
  411. }
  412. b43_shm_control_word(dev, routing, offset);
  413. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  414. }
  415. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  416. {
  417. if (routing == B43_SHM_SHARED) {
  418. B43_WARN_ON(offset & 0x0001);
  419. if (offset & 0x0003) {
  420. /* Unaligned access */
  421. b43_shm_control_word(dev, routing, offset >> 2);
  422. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  423. return;
  424. }
  425. offset >>= 2;
  426. }
  427. b43_shm_control_word(dev, routing, offset);
  428. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  429. }
  430. /* Read HostFlags */
  431. u64 b43_hf_read(struct b43_wldev *dev)
  432. {
  433. u64 ret;
  434. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
  435. ret <<= 16;
  436. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
  437. ret <<= 16;
  438. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
  439. return ret;
  440. }
  441. /* Write HostFlags */
  442. void b43_hf_write(struct b43_wldev *dev, u64 value)
  443. {
  444. u16 lo, mi, hi;
  445. lo = (value & 0x00000000FFFFULL);
  446. mi = (value & 0x0000FFFF0000ULL) >> 16;
  447. hi = (value & 0xFFFF00000000ULL) >> 32;
  448. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
  449. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
  450. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
  451. }
  452. /* Read the firmware capabilities bitmask (Opensource firmware only) */
  453. static u16 b43_fwcapa_read(struct b43_wldev *dev)
  454. {
  455. B43_WARN_ON(!dev->fw.opensource);
  456. return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
  457. }
  458. void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
  459. {
  460. u32 low, high;
  461. B43_WARN_ON(dev->dev->id.revision < 3);
  462. /* The hardware guarantees us an atomic read, if we
  463. * read the low register first. */
  464. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  465. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  466. *tsf = high;
  467. *tsf <<= 32;
  468. *tsf |= low;
  469. }
  470. static void b43_time_lock(struct b43_wldev *dev)
  471. {
  472. u32 macctl;
  473. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  474. macctl |= B43_MACCTL_TBTTHOLD;
  475. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  476. /* Commit the write */
  477. b43_read32(dev, B43_MMIO_MACCTL);
  478. }
  479. static void b43_time_unlock(struct b43_wldev *dev)
  480. {
  481. u32 macctl;
  482. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  483. macctl &= ~B43_MACCTL_TBTTHOLD;
  484. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  485. /* Commit the write */
  486. b43_read32(dev, B43_MMIO_MACCTL);
  487. }
  488. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  489. {
  490. u32 low, high;
  491. B43_WARN_ON(dev->dev->id.revision < 3);
  492. low = tsf;
  493. high = (tsf >> 32);
  494. /* The hardware guarantees us an atomic write, if we
  495. * write the low register first. */
  496. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
  497. mmiowb();
  498. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
  499. mmiowb();
  500. }
  501. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  502. {
  503. b43_time_lock(dev);
  504. b43_tsf_write_locked(dev, tsf);
  505. b43_time_unlock(dev);
  506. }
  507. static
  508. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
  509. {
  510. static const u8 zero_addr[ETH_ALEN] = { 0 };
  511. u16 data;
  512. if (!mac)
  513. mac = zero_addr;
  514. offset |= 0x0020;
  515. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  516. data = mac[0];
  517. data |= mac[1] << 8;
  518. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  519. data = mac[2];
  520. data |= mac[3] << 8;
  521. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  522. data = mac[4];
  523. data |= mac[5] << 8;
  524. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  525. }
  526. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  527. {
  528. const u8 *mac;
  529. const u8 *bssid;
  530. u8 mac_bssid[ETH_ALEN * 2];
  531. int i;
  532. u32 tmp;
  533. bssid = dev->wl->bssid;
  534. mac = dev->wl->mac_addr;
  535. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  536. memcpy(mac_bssid, mac, ETH_ALEN);
  537. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  538. /* Write our MAC address and BSSID to template ram */
  539. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  540. tmp = (u32) (mac_bssid[i + 0]);
  541. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  542. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  543. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  544. b43_ram_write(dev, 0x20 + i, tmp);
  545. }
  546. }
  547. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  548. {
  549. b43_write_mac_bssid_templates(dev);
  550. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  551. }
  552. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  553. {
  554. /* slot_time is in usec. */
  555. /* This test used to exit for all but a G PHY. */
  556. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  557. return;
  558. b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
  559. /* Shared memory location 0x0010 is the slot time and should be
  560. * set to slot_time; however, this register is initially 0 and changing
  561. * the value adversely affects the transmit rate for BCM4311
  562. * devices. Until this behavior is unterstood, delete this step
  563. *
  564. * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  565. */
  566. }
  567. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  568. {
  569. b43_set_slot_time(dev, 9);
  570. }
  571. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  572. {
  573. b43_set_slot_time(dev, 20);
  574. }
  575. /* DummyTransmission function, as documented on
  576. * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
  577. */
  578. void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
  579. {
  580. struct b43_phy *phy = &dev->phy;
  581. unsigned int i, max_loop;
  582. u16 value;
  583. u32 buffer[5] = {
  584. 0x00000000,
  585. 0x00D40000,
  586. 0x00000000,
  587. 0x01000000,
  588. 0x00000000,
  589. };
  590. if (ofdm) {
  591. max_loop = 0x1E;
  592. buffer[0] = 0x000201CC;
  593. } else {
  594. max_loop = 0xFA;
  595. buffer[0] = 0x000B846E;
  596. }
  597. for (i = 0; i < 5; i++)
  598. b43_ram_write(dev, i * 4, buffer[i]);
  599. b43_write16(dev, 0x0568, 0x0000);
  600. if (dev->dev->id.revision < 11)
  601. b43_write16(dev, 0x07C0, 0x0000);
  602. else
  603. b43_write16(dev, 0x07C0, 0x0100);
  604. value = (ofdm ? 0x41 : 0x40);
  605. b43_write16(dev, 0x050C, value);
  606. if ((phy->type == B43_PHYTYPE_N) || (phy->type == B43_PHYTYPE_LP))
  607. b43_write16(dev, 0x0514, 0x1A02);
  608. b43_write16(dev, 0x0508, 0x0000);
  609. b43_write16(dev, 0x050A, 0x0000);
  610. b43_write16(dev, 0x054C, 0x0000);
  611. b43_write16(dev, 0x056A, 0x0014);
  612. b43_write16(dev, 0x0568, 0x0826);
  613. b43_write16(dev, 0x0500, 0x0000);
  614. if (!pa_on && (phy->type == B43_PHYTYPE_N)) {
  615. //SPEC TODO
  616. }
  617. switch (phy->type) {
  618. case B43_PHYTYPE_N:
  619. b43_write16(dev, 0x0502, 0x00D0);
  620. break;
  621. case B43_PHYTYPE_LP:
  622. b43_write16(dev, 0x0502, 0x0050);
  623. break;
  624. default:
  625. b43_write16(dev, 0x0502, 0x0030);
  626. }
  627. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  628. b43_radio_write16(dev, 0x0051, 0x0017);
  629. for (i = 0x00; i < max_loop; i++) {
  630. value = b43_read16(dev, 0x050E);
  631. if (value & 0x0080)
  632. break;
  633. udelay(10);
  634. }
  635. for (i = 0x00; i < 0x0A; i++) {
  636. value = b43_read16(dev, 0x050E);
  637. if (value & 0x0400)
  638. break;
  639. udelay(10);
  640. }
  641. for (i = 0x00; i < 0x19; i++) {
  642. value = b43_read16(dev, 0x0690);
  643. if (!(value & 0x0100))
  644. break;
  645. udelay(10);
  646. }
  647. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  648. b43_radio_write16(dev, 0x0051, 0x0037);
  649. }
  650. static void key_write(struct b43_wldev *dev,
  651. u8 index, u8 algorithm, const u8 *key)
  652. {
  653. unsigned int i;
  654. u32 offset;
  655. u16 value;
  656. u16 kidx;
  657. /* Key index/algo block */
  658. kidx = b43_kidx_to_fw(dev, index);
  659. value = ((kidx << 4) | algorithm);
  660. b43_shm_write16(dev, B43_SHM_SHARED,
  661. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  662. /* Write the key to the Key Table Pointer offset */
  663. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  664. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  665. value = key[i];
  666. value |= (u16) (key[i + 1]) << 8;
  667. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  668. }
  669. }
  670. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
  671. {
  672. u32 addrtmp[2] = { 0, 0, };
  673. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  674. if (b43_new_kidx_api(dev))
  675. pairwise_keys_start = B43_NR_GROUP_KEYS;
  676. B43_WARN_ON(index < pairwise_keys_start);
  677. /* We have four default TX keys and possibly four default RX keys.
  678. * Physical mac 0 is mapped to physical key 4 or 8, depending
  679. * on the firmware version.
  680. * So we must adjust the index here.
  681. */
  682. index -= pairwise_keys_start;
  683. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  684. if (addr) {
  685. addrtmp[0] = addr[0];
  686. addrtmp[0] |= ((u32) (addr[1]) << 8);
  687. addrtmp[0] |= ((u32) (addr[2]) << 16);
  688. addrtmp[0] |= ((u32) (addr[3]) << 24);
  689. addrtmp[1] = addr[4];
  690. addrtmp[1] |= ((u32) (addr[5]) << 8);
  691. }
  692. /* Receive match transmitter address (RCMTA) mechanism */
  693. b43_shm_write32(dev, B43_SHM_RCMTA,
  694. (index * 2) + 0, addrtmp[0]);
  695. b43_shm_write16(dev, B43_SHM_RCMTA,
  696. (index * 2) + 1, addrtmp[1]);
  697. }
  698. /* The ucode will use phase1 key with TEK key to decrypt rx packets.
  699. * When a packet is received, the iv32 is checked.
  700. * - if it doesn't the packet is returned without modification (and software
  701. * decryption can be done). That's what happen when iv16 wrap.
  702. * - if it does, the rc4 key is computed, and decryption is tried.
  703. * Either it will success and B43_RX_MAC_DEC is returned,
  704. * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
  705. * and the packet is not usable (it got modified by the ucode).
  706. * So in order to never have B43_RX_MAC_DECERR, we should provide
  707. * a iv32 and phase1key that match. Because we drop packets in case of
  708. * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
  709. * packets will be lost without higher layer knowing (ie no resync possible
  710. * until next wrap).
  711. *
  712. * NOTE : this should support 50 key like RCMTA because
  713. * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
  714. */
  715. static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
  716. u16 *phase1key)
  717. {
  718. unsigned int i;
  719. u32 offset;
  720. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  721. if (!modparam_hwtkip)
  722. return;
  723. if (b43_new_kidx_api(dev))
  724. pairwise_keys_start = B43_NR_GROUP_KEYS;
  725. B43_WARN_ON(index < pairwise_keys_start);
  726. /* We have four default TX keys and possibly four default RX keys.
  727. * Physical mac 0 is mapped to physical key 4 or 8, depending
  728. * on the firmware version.
  729. * So we must adjust the index here.
  730. */
  731. index -= pairwise_keys_start;
  732. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  733. if (b43_debug(dev, B43_DBG_KEYS)) {
  734. b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
  735. index, iv32);
  736. }
  737. /* Write the key to the RX tkip shared mem */
  738. offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
  739. for (i = 0; i < 10; i += 2) {
  740. b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
  741. phase1key ? phase1key[i / 2] : 0);
  742. }
  743. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
  744. b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
  745. }
  746. static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
  747. struct ieee80211_vif *vif,
  748. struct ieee80211_key_conf *keyconf,
  749. struct ieee80211_sta *sta,
  750. u32 iv32, u16 *phase1key)
  751. {
  752. struct b43_wl *wl = hw_to_b43_wl(hw);
  753. struct b43_wldev *dev;
  754. int index = keyconf->hw_key_idx;
  755. if (B43_WARN_ON(!modparam_hwtkip))
  756. return;
  757. /* This is only called from the RX path through mac80211, where
  758. * our mutex is already locked. */
  759. B43_WARN_ON(!mutex_is_locked(&wl->mutex));
  760. dev = wl->current_dev;
  761. B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
  762. keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
  763. rx_tkip_phase1_write(dev, index, iv32, phase1key);
  764. /* only pairwise TKIP keys are supported right now */
  765. if (WARN_ON(!sta))
  766. return;
  767. keymac_write(dev, index, sta->addr);
  768. }
  769. static void do_key_write(struct b43_wldev *dev,
  770. u8 index, u8 algorithm,
  771. const u8 *key, size_t key_len, const u8 *mac_addr)
  772. {
  773. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  774. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  775. if (b43_new_kidx_api(dev))
  776. pairwise_keys_start = B43_NR_GROUP_KEYS;
  777. B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
  778. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  779. if (index >= pairwise_keys_start)
  780. keymac_write(dev, index, NULL); /* First zero out mac. */
  781. if (algorithm == B43_SEC_ALGO_TKIP) {
  782. /*
  783. * We should provide an initial iv32, phase1key pair.
  784. * We could start with iv32=0 and compute the corresponding
  785. * phase1key, but this means calling ieee80211_get_tkip_key
  786. * with a fake skb (or export other tkip function).
  787. * Because we are lazy we hope iv32 won't start with
  788. * 0xffffffff and let's b43_op_update_tkip_key provide a
  789. * correct pair.
  790. */
  791. rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
  792. } else if (index >= pairwise_keys_start) /* clear it */
  793. rx_tkip_phase1_write(dev, index, 0, NULL);
  794. if (key)
  795. memcpy(buf, key, key_len);
  796. key_write(dev, index, algorithm, buf);
  797. if (index >= pairwise_keys_start)
  798. keymac_write(dev, index, mac_addr);
  799. dev->key[index].algorithm = algorithm;
  800. }
  801. static int b43_key_write(struct b43_wldev *dev,
  802. int index, u8 algorithm,
  803. const u8 *key, size_t key_len,
  804. const u8 *mac_addr,
  805. struct ieee80211_key_conf *keyconf)
  806. {
  807. int i;
  808. int pairwise_keys_start;
  809. /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
  810. * - Temporal Encryption Key (128 bits)
  811. * - Temporal Authenticator Tx MIC Key (64 bits)
  812. * - Temporal Authenticator Rx MIC Key (64 bits)
  813. *
  814. * Hardware only store TEK
  815. */
  816. if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
  817. key_len = 16;
  818. if (key_len > B43_SEC_KEYSIZE)
  819. return -EINVAL;
  820. for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
  821. /* Check that we don't already have this key. */
  822. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  823. }
  824. if (index < 0) {
  825. /* Pairwise key. Get an empty slot for the key. */
  826. if (b43_new_kidx_api(dev))
  827. pairwise_keys_start = B43_NR_GROUP_KEYS;
  828. else
  829. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  830. for (i = pairwise_keys_start;
  831. i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
  832. i++) {
  833. B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
  834. if (!dev->key[i].keyconf) {
  835. /* found empty */
  836. index = i;
  837. break;
  838. }
  839. }
  840. if (index < 0) {
  841. b43warn(dev->wl, "Out of hardware key memory\n");
  842. return -ENOSPC;
  843. }
  844. } else
  845. B43_WARN_ON(index > 3);
  846. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  847. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  848. /* Default RX key */
  849. B43_WARN_ON(mac_addr);
  850. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  851. }
  852. keyconf->hw_key_idx = index;
  853. dev->key[index].keyconf = keyconf;
  854. return 0;
  855. }
  856. static int b43_key_clear(struct b43_wldev *dev, int index)
  857. {
  858. if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
  859. return -EINVAL;
  860. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  861. NULL, B43_SEC_KEYSIZE, NULL);
  862. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  863. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  864. NULL, B43_SEC_KEYSIZE, NULL);
  865. }
  866. dev->key[index].keyconf = NULL;
  867. return 0;
  868. }
  869. static void b43_clear_keys(struct b43_wldev *dev)
  870. {
  871. int i, count;
  872. if (b43_new_kidx_api(dev))
  873. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  874. else
  875. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  876. for (i = 0; i < count; i++)
  877. b43_key_clear(dev, i);
  878. }
  879. static void b43_dump_keymemory(struct b43_wldev *dev)
  880. {
  881. unsigned int i, index, count, offset, pairwise_keys_start;
  882. u8 mac[ETH_ALEN];
  883. u16 algo;
  884. u32 rcmta0;
  885. u16 rcmta1;
  886. u64 hf;
  887. struct b43_key *key;
  888. if (!b43_debug(dev, B43_DBG_KEYS))
  889. return;
  890. hf = b43_hf_read(dev);
  891. b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
  892. !!(hf & B43_HF_USEDEFKEYS));
  893. if (b43_new_kidx_api(dev)) {
  894. pairwise_keys_start = B43_NR_GROUP_KEYS;
  895. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  896. } else {
  897. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  898. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  899. }
  900. for (index = 0; index < count; index++) {
  901. key = &(dev->key[index]);
  902. printk(KERN_DEBUG "Key slot %02u: %s",
  903. index, (key->keyconf == NULL) ? " " : "*");
  904. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  905. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  906. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  907. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  908. }
  909. algo = b43_shm_read16(dev, B43_SHM_SHARED,
  910. B43_SHM_SH_KEYIDXBLOCK + (index * 2));
  911. printk(" Algo: %04X/%02X", algo, key->algorithm);
  912. if (index >= pairwise_keys_start) {
  913. if (key->algorithm == B43_SEC_ALGO_TKIP) {
  914. printk(" TKIP: ");
  915. offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
  916. for (i = 0; i < 14; i += 2) {
  917. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  918. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  919. }
  920. }
  921. rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
  922. ((index - pairwise_keys_start) * 2) + 0);
  923. rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
  924. ((index - pairwise_keys_start) * 2) + 1);
  925. *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
  926. *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
  927. printk(" MAC: %pM", mac);
  928. } else
  929. printk(" DEFAULT KEY");
  930. printk("\n");
  931. }
  932. }
  933. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  934. {
  935. u32 macctl;
  936. u16 ucstat;
  937. bool hwps;
  938. bool awake;
  939. int i;
  940. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  941. (ps_flags & B43_PS_DISABLED));
  942. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  943. if (ps_flags & B43_PS_ENABLED) {
  944. hwps = 1;
  945. } else if (ps_flags & B43_PS_DISABLED) {
  946. hwps = 0;
  947. } else {
  948. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  949. // and thus is not an AP and we are associated, set bit 25
  950. }
  951. if (ps_flags & B43_PS_AWAKE) {
  952. awake = 1;
  953. } else if (ps_flags & B43_PS_ASLEEP) {
  954. awake = 0;
  955. } else {
  956. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  957. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  958. // successful, set bit26
  959. }
  960. /* FIXME: For now we force awake-on and hwps-off */
  961. hwps = 0;
  962. awake = 1;
  963. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  964. if (hwps)
  965. macctl |= B43_MACCTL_HWPS;
  966. else
  967. macctl &= ~B43_MACCTL_HWPS;
  968. if (awake)
  969. macctl |= B43_MACCTL_AWAKE;
  970. else
  971. macctl &= ~B43_MACCTL_AWAKE;
  972. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  973. /* Commit write */
  974. b43_read32(dev, B43_MMIO_MACCTL);
  975. if (awake && dev->dev->id.revision >= 5) {
  976. /* Wait for the microcode to wake up. */
  977. for (i = 0; i < 100; i++) {
  978. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  979. B43_SHM_SH_UCODESTAT);
  980. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  981. break;
  982. udelay(10);
  983. }
  984. }
  985. }
  986. void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
  987. {
  988. u32 tmslow;
  989. u32 macctl;
  990. flags |= B43_TMSLOW_PHYCLKEN;
  991. flags |= B43_TMSLOW_PHYRESET;
  992. ssb_device_enable(dev->dev, flags);
  993. msleep(2); /* Wait for the PLL to turn on. */
  994. /* Now take the PHY out of Reset again */
  995. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  996. tmslow |= SSB_TMSLOW_FGC;
  997. tmslow &= ~B43_TMSLOW_PHYRESET;
  998. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  999. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  1000. msleep(1);
  1001. tmslow &= ~SSB_TMSLOW_FGC;
  1002. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  1003. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  1004. msleep(1);
  1005. /* Turn Analog ON, but only if we already know the PHY-type.
  1006. * This protects against very early setup where we don't know the
  1007. * PHY-type, yet. wireless_core_reset will be called once again later,
  1008. * when we know the PHY-type. */
  1009. if (dev->phy.ops)
  1010. dev->phy.ops->switch_analog(dev, 1);
  1011. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1012. macctl &= ~B43_MACCTL_GMODE;
  1013. if (flags & B43_TMSLOW_GMODE)
  1014. macctl |= B43_MACCTL_GMODE;
  1015. macctl |= B43_MACCTL_IHR_ENABLED;
  1016. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1017. }
  1018. static void handle_irq_transmit_status(struct b43_wldev *dev)
  1019. {
  1020. u32 v0, v1;
  1021. u16 tmp;
  1022. struct b43_txstatus stat;
  1023. while (1) {
  1024. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1025. if (!(v0 & 0x00000001))
  1026. break;
  1027. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1028. stat.cookie = (v0 >> 16);
  1029. stat.seq = (v1 & 0x0000FFFF);
  1030. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  1031. tmp = (v0 & 0x0000FFFF);
  1032. stat.frame_count = ((tmp & 0xF000) >> 12);
  1033. stat.rts_count = ((tmp & 0x0F00) >> 8);
  1034. stat.supp_reason = ((tmp & 0x001C) >> 2);
  1035. stat.pm_indicated = !!(tmp & 0x0080);
  1036. stat.intermediate = !!(tmp & 0x0040);
  1037. stat.for_ampdu = !!(tmp & 0x0020);
  1038. stat.acked = !!(tmp & 0x0002);
  1039. b43_handle_txstatus(dev, &stat);
  1040. }
  1041. }
  1042. static void drain_txstatus_queue(struct b43_wldev *dev)
  1043. {
  1044. u32 dummy;
  1045. if (dev->dev->id.revision < 5)
  1046. return;
  1047. /* Read all entries from the microcode TXstatus FIFO
  1048. * and throw them away.
  1049. */
  1050. while (1) {
  1051. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1052. if (!(dummy & 0x00000001))
  1053. break;
  1054. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1055. }
  1056. }
  1057. static u32 b43_jssi_read(struct b43_wldev *dev)
  1058. {
  1059. u32 val = 0;
  1060. val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
  1061. val <<= 16;
  1062. val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
  1063. return val;
  1064. }
  1065. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  1066. {
  1067. b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
  1068. b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
  1069. }
  1070. static void b43_generate_noise_sample(struct b43_wldev *dev)
  1071. {
  1072. b43_jssi_write(dev, 0x7F7F7F7F);
  1073. b43_write32(dev, B43_MMIO_MACCMD,
  1074. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  1075. }
  1076. static void b43_calculate_link_quality(struct b43_wldev *dev)
  1077. {
  1078. /* Top half of Link Quality calculation. */
  1079. if (dev->phy.type != B43_PHYTYPE_G)
  1080. return;
  1081. if (dev->noisecalc.calculation_running)
  1082. return;
  1083. dev->noisecalc.calculation_running = 1;
  1084. dev->noisecalc.nr_samples = 0;
  1085. b43_generate_noise_sample(dev);
  1086. }
  1087. static void handle_irq_noise(struct b43_wldev *dev)
  1088. {
  1089. struct b43_phy_g *phy = dev->phy.g;
  1090. u16 tmp;
  1091. u8 noise[4];
  1092. u8 i, j;
  1093. s32 average;
  1094. /* Bottom half of Link Quality calculation. */
  1095. if (dev->phy.type != B43_PHYTYPE_G)
  1096. return;
  1097. /* Possible race condition: It might be possible that the user
  1098. * changed to a different channel in the meantime since we
  1099. * started the calculation. We ignore that fact, since it's
  1100. * not really that much of a problem. The background noise is
  1101. * an estimation only anyway. Slightly wrong results will get damped
  1102. * by the averaging of the 8 sample rounds. Additionally the
  1103. * value is shortlived. So it will be replaced by the next noise
  1104. * calculation round soon. */
  1105. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1106. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1107. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1108. noise[2] == 0x7F || noise[3] == 0x7F)
  1109. goto generate_new;
  1110. /* Get the noise samples. */
  1111. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1112. i = dev->noisecalc.nr_samples;
  1113. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1114. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1115. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1116. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1117. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1118. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1119. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1120. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1121. dev->noisecalc.nr_samples++;
  1122. if (dev->noisecalc.nr_samples == 8) {
  1123. /* Calculate the Link Quality by the noise samples. */
  1124. average = 0;
  1125. for (i = 0; i < 8; i++) {
  1126. for (j = 0; j < 4; j++)
  1127. average += dev->noisecalc.samples[i][j];
  1128. }
  1129. average /= (8 * 4);
  1130. average *= 125;
  1131. average += 64;
  1132. average /= 128;
  1133. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1134. tmp = (tmp / 128) & 0x1F;
  1135. if (tmp >= 8)
  1136. average += 2;
  1137. else
  1138. average -= 25;
  1139. if (tmp == 8)
  1140. average -= 72;
  1141. else
  1142. average -= 48;
  1143. dev->stats.link_noise = average;
  1144. dev->noisecalc.calculation_running = 0;
  1145. return;
  1146. }
  1147. generate_new:
  1148. b43_generate_noise_sample(dev);
  1149. }
  1150. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1151. {
  1152. if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
  1153. ///TODO: PS TBTT
  1154. } else {
  1155. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1156. b43_power_saving_ctl_bits(dev, 0);
  1157. }
  1158. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
  1159. dev->dfq_valid = 1;
  1160. }
  1161. static void handle_irq_atim_end(struct b43_wldev *dev)
  1162. {
  1163. if (dev->dfq_valid) {
  1164. b43_write32(dev, B43_MMIO_MACCMD,
  1165. b43_read32(dev, B43_MMIO_MACCMD)
  1166. | B43_MACCMD_DFQ_VALID);
  1167. dev->dfq_valid = 0;
  1168. }
  1169. }
  1170. static void handle_irq_pmq(struct b43_wldev *dev)
  1171. {
  1172. u32 tmp;
  1173. //TODO: AP mode.
  1174. while (1) {
  1175. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1176. if (!(tmp & 0x00000008))
  1177. break;
  1178. }
  1179. /* 16bit write is odd, but correct. */
  1180. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1181. }
  1182. static void b43_write_template_common(struct b43_wldev *dev,
  1183. const u8 *data, u16 size,
  1184. u16 ram_offset,
  1185. u16 shm_size_offset, u8 rate)
  1186. {
  1187. u32 i, tmp;
  1188. struct b43_plcp_hdr4 plcp;
  1189. plcp.data = 0;
  1190. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1191. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1192. ram_offset += sizeof(u32);
  1193. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1194. * So leave the first two bytes of the next write blank.
  1195. */
  1196. tmp = (u32) (data[0]) << 16;
  1197. tmp |= (u32) (data[1]) << 24;
  1198. b43_ram_write(dev, ram_offset, tmp);
  1199. ram_offset += sizeof(u32);
  1200. for (i = 2; i < size; i += sizeof(u32)) {
  1201. tmp = (u32) (data[i + 0]);
  1202. if (i + 1 < size)
  1203. tmp |= (u32) (data[i + 1]) << 8;
  1204. if (i + 2 < size)
  1205. tmp |= (u32) (data[i + 2]) << 16;
  1206. if (i + 3 < size)
  1207. tmp |= (u32) (data[i + 3]) << 24;
  1208. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1209. }
  1210. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1211. size + sizeof(struct b43_plcp_hdr6));
  1212. }
  1213. /* Check if the use of the antenna that ieee80211 told us to
  1214. * use is possible. This will fall back to DEFAULT.
  1215. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1216. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1217. u8 antenna_nr)
  1218. {
  1219. u8 antenna_mask;
  1220. if (antenna_nr == 0) {
  1221. /* Zero means "use default antenna". That's always OK. */
  1222. return 0;
  1223. }
  1224. /* Get the mask of available antennas. */
  1225. if (dev->phy.gmode)
  1226. antenna_mask = dev->dev->bus->sprom.ant_available_bg;
  1227. else
  1228. antenna_mask = dev->dev->bus->sprom.ant_available_a;
  1229. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1230. /* This antenna is not available. Fall back to default. */
  1231. return 0;
  1232. }
  1233. return antenna_nr;
  1234. }
  1235. /* Convert a b43 antenna number value to the PHY TX control value. */
  1236. static u16 b43_antenna_to_phyctl(int antenna)
  1237. {
  1238. switch (antenna) {
  1239. case B43_ANTENNA0:
  1240. return B43_TXH_PHY_ANT0;
  1241. case B43_ANTENNA1:
  1242. return B43_TXH_PHY_ANT1;
  1243. case B43_ANTENNA2:
  1244. return B43_TXH_PHY_ANT2;
  1245. case B43_ANTENNA3:
  1246. return B43_TXH_PHY_ANT3;
  1247. case B43_ANTENNA_AUTO0:
  1248. case B43_ANTENNA_AUTO1:
  1249. return B43_TXH_PHY_ANT01AUTO;
  1250. }
  1251. B43_WARN_ON(1);
  1252. return 0;
  1253. }
  1254. static void b43_write_beacon_template(struct b43_wldev *dev,
  1255. u16 ram_offset,
  1256. u16 shm_size_offset)
  1257. {
  1258. unsigned int i, len, variable_len;
  1259. const struct ieee80211_mgmt *bcn;
  1260. const u8 *ie;
  1261. bool tim_found = 0;
  1262. unsigned int rate;
  1263. u16 ctl;
  1264. int antenna;
  1265. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  1266. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1267. len = min((size_t) dev->wl->current_beacon->len,
  1268. 0x200 - sizeof(struct b43_plcp_hdr6));
  1269. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  1270. b43_write_template_common(dev, (const u8 *)bcn,
  1271. len, ram_offset, shm_size_offset, rate);
  1272. /* Write the PHY TX control parameters. */
  1273. antenna = B43_ANTENNA_DEFAULT;
  1274. antenna = b43_antenna_to_phyctl(antenna);
  1275. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1276. /* We can't send beacons with short preamble. Would get PHY errors. */
  1277. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1278. ctl &= ~B43_TXH_PHY_ANT;
  1279. ctl &= ~B43_TXH_PHY_ENC;
  1280. ctl |= antenna;
  1281. if (b43_is_cck_rate(rate))
  1282. ctl |= B43_TXH_PHY_ENC_CCK;
  1283. else
  1284. ctl |= B43_TXH_PHY_ENC_OFDM;
  1285. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1286. /* Find the position of the TIM and the DTIM_period value
  1287. * and write them to SHM. */
  1288. ie = bcn->u.beacon.variable;
  1289. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1290. for (i = 0; i < variable_len - 2; ) {
  1291. uint8_t ie_id, ie_len;
  1292. ie_id = ie[i];
  1293. ie_len = ie[i + 1];
  1294. if (ie_id == 5) {
  1295. u16 tim_position;
  1296. u16 dtim_period;
  1297. /* This is the TIM Information Element */
  1298. /* Check whether the ie_len is in the beacon data range. */
  1299. if (variable_len < ie_len + 2 + i)
  1300. break;
  1301. /* A valid TIM is at least 4 bytes long. */
  1302. if (ie_len < 4)
  1303. break;
  1304. tim_found = 1;
  1305. tim_position = sizeof(struct b43_plcp_hdr6);
  1306. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1307. tim_position += i;
  1308. dtim_period = ie[i + 3];
  1309. b43_shm_write16(dev, B43_SHM_SHARED,
  1310. B43_SHM_SH_TIMBPOS, tim_position);
  1311. b43_shm_write16(dev, B43_SHM_SHARED,
  1312. B43_SHM_SH_DTIMPER, dtim_period);
  1313. break;
  1314. }
  1315. i += ie_len + 2;
  1316. }
  1317. if (!tim_found) {
  1318. /*
  1319. * If ucode wants to modify TIM do it behind the beacon, this
  1320. * will happen, for example, when doing mesh networking.
  1321. */
  1322. b43_shm_write16(dev, B43_SHM_SHARED,
  1323. B43_SHM_SH_TIMBPOS,
  1324. len + sizeof(struct b43_plcp_hdr6));
  1325. b43_shm_write16(dev, B43_SHM_SHARED,
  1326. B43_SHM_SH_DTIMPER, 0);
  1327. }
  1328. b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
  1329. }
  1330. static void b43_upload_beacon0(struct b43_wldev *dev)
  1331. {
  1332. struct b43_wl *wl = dev->wl;
  1333. if (wl->beacon0_uploaded)
  1334. return;
  1335. b43_write_beacon_template(dev, 0x68, 0x18);
  1336. wl->beacon0_uploaded = 1;
  1337. }
  1338. static void b43_upload_beacon1(struct b43_wldev *dev)
  1339. {
  1340. struct b43_wl *wl = dev->wl;
  1341. if (wl->beacon1_uploaded)
  1342. return;
  1343. b43_write_beacon_template(dev, 0x468, 0x1A);
  1344. wl->beacon1_uploaded = 1;
  1345. }
  1346. static void handle_irq_beacon(struct b43_wldev *dev)
  1347. {
  1348. struct b43_wl *wl = dev->wl;
  1349. u32 cmd, beacon0_valid, beacon1_valid;
  1350. if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
  1351. !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  1352. return;
  1353. /* This is the bottom half of the asynchronous beacon update. */
  1354. /* Ignore interrupt in the future. */
  1355. dev->irq_mask &= ~B43_IRQ_BEACON;
  1356. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1357. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1358. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1359. /* Schedule interrupt manually, if busy. */
  1360. if (beacon0_valid && beacon1_valid) {
  1361. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1362. dev->irq_mask |= B43_IRQ_BEACON;
  1363. return;
  1364. }
  1365. if (unlikely(wl->beacon_templates_virgin)) {
  1366. /* We never uploaded a beacon before.
  1367. * Upload both templates now, but only mark one valid. */
  1368. wl->beacon_templates_virgin = 0;
  1369. b43_upload_beacon0(dev);
  1370. b43_upload_beacon1(dev);
  1371. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1372. cmd |= B43_MACCMD_BEACON0_VALID;
  1373. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1374. } else {
  1375. if (!beacon0_valid) {
  1376. b43_upload_beacon0(dev);
  1377. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1378. cmd |= B43_MACCMD_BEACON0_VALID;
  1379. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1380. } else if (!beacon1_valid) {
  1381. b43_upload_beacon1(dev);
  1382. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1383. cmd |= B43_MACCMD_BEACON1_VALID;
  1384. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1385. }
  1386. }
  1387. }
  1388. static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
  1389. {
  1390. u32 old_irq_mask = dev->irq_mask;
  1391. /* update beacon right away or defer to irq */
  1392. handle_irq_beacon(dev);
  1393. if (old_irq_mask != dev->irq_mask) {
  1394. /* The handler updated the IRQ mask. */
  1395. B43_WARN_ON(!dev->irq_mask);
  1396. if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
  1397. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1398. } else {
  1399. /* Device interrupts are currently disabled. That means
  1400. * we just ran the hardirq handler and scheduled the
  1401. * IRQ thread. The thread will write the IRQ mask when
  1402. * it finished, so there's nothing to do here. Writing
  1403. * the mask _here_ would incorrectly re-enable IRQs. */
  1404. }
  1405. }
  1406. }
  1407. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1408. {
  1409. struct b43_wl *wl = container_of(work, struct b43_wl,
  1410. beacon_update_trigger);
  1411. struct b43_wldev *dev;
  1412. mutex_lock(&wl->mutex);
  1413. dev = wl->current_dev;
  1414. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1415. if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) {
  1416. /* wl->mutex is enough. */
  1417. b43_do_beacon_update_trigger_work(dev);
  1418. mmiowb();
  1419. } else {
  1420. spin_lock_irq(&wl->hardirq_lock);
  1421. b43_do_beacon_update_trigger_work(dev);
  1422. mmiowb();
  1423. spin_unlock_irq(&wl->hardirq_lock);
  1424. }
  1425. }
  1426. mutex_unlock(&wl->mutex);
  1427. }
  1428. /* Asynchronously update the packet templates in template RAM.
  1429. * Locking: Requires wl->mutex to be locked. */
  1430. static void b43_update_templates(struct b43_wl *wl)
  1431. {
  1432. struct sk_buff *beacon;
  1433. /* This is the top half of the ansynchronous beacon update.
  1434. * The bottom half is the beacon IRQ.
  1435. * Beacon update must be asynchronous to avoid sending an
  1436. * invalid beacon. This can happen for example, if the firmware
  1437. * transmits a beacon while we are updating it. */
  1438. /* We could modify the existing beacon and set the aid bit in
  1439. * the TIM field, but that would probably require resizing and
  1440. * moving of data within the beacon template.
  1441. * Simply request a new beacon and let mac80211 do the hard work. */
  1442. beacon = ieee80211_beacon_get(wl->hw, wl->vif);
  1443. if (unlikely(!beacon))
  1444. return;
  1445. if (wl->current_beacon)
  1446. dev_kfree_skb_any(wl->current_beacon);
  1447. wl->current_beacon = beacon;
  1448. wl->beacon0_uploaded = 0;
  1449. wl->beacon1_uploaded = 0;
  1450. ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
  1451. }
  1452. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1453. {
  1454. b43_time_lock(dev);
  1455. if (dev->dev->id.revision >= 3) {
  1456. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1457. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1458. } else {
  1459. b43_write16(dev, 0x606, (beacon_int >> 6));
  1460. b43_write16(dev, 0x610, beacon_int);
  1461. }
  1462. b43_time_unlock(dev);
  1463. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1464. }
  1465. static void b43_handle_firmware_panic(struct b43_wldev *dev)
  1466. {
  1467. u16 reason;
  1468. /* Read the register that contains the reason code for the panic. */
  1469. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
  1470. b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
  1471. switch (reason) {
  1472. default:
  1473. b43dbg(dev->wl, "The panic reason is unknown.\n");
  1474. /* fallthrough */
  1475. case B43_FWPANIC_DIE:
  1476. /* Do not restart the controller or firmware.
  1477. * The device is nonfunctional from now on.
  1478. * Restarting would result in this panic to trigger again,
  1479. * so we avoid that recursion. */
  1480. break;
  1481. case B43_FWPANIC_RESTART:
  1482. b43_controller_restart(dev, "Microcode panic");
  1483. break;
  1484. }
  1485. }
  1486. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1487. {
  1488. unsigned int i, cnt;
  1489. u16 reason, marker_id, marker_line;
  1490. __le16 *buf;
  1491. /* The proprietary firmware doesn't have this IRQ. */
  1492. if (!dev->fw.opensource)
  1493. return;
  1494. /* Read the register that contains the reason code for this IRQ. */
  1495. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
  1496. switch (reason) {
  1497. case B43_DEBUGIRQ_PANIC:
  1498. b43_handle_firmware_panic(dev);
  1499. break;
  1500. case B43_DEBUGIRQ_DUMP_SHM:
  1501. if (!B43_DEBUG)
  1502. break; /* Only with driver debugging enabled. */
  1503. buf = kmalloc(4096, GFP_ATOMIC);
  1504. if (!buf) {
  1505. b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
  1506. goto out;
  1507. }
  1508. for (i = 0; i < 4096; i += 2) {
  1509. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
  1510. buf[i / 2] = cpu_to_le16(tmp);
  1511. }
  1512. b43info(dev->wl, "Shared memory dump:\n");
  1513. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
  1514. 16, 2, buf, 4096, 1);
  1515. kfree(buf);
  1516. break;
  1517. case B43_DEBUGIRQ_DUMP_REGS:
  1518. if (!B43_DEBUG)
  1519. break; /* Only with driver debugging enabled. */
  1520. b43info(dev->wl, "Microcode register dump:\n");
  1521. for (i = 0, cnt = 0; i < 64; i++) {
  1522. u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
  1523. if (cnt == 0)
  1524. printk(KERN_INFO);
  1525. printk("r%02u: 0x%04X ", i, tmp);
  1526. cnt++;
  1527. if (cnt == 6) {
  1528. printk("\n");
  1529. cnt = 0;
  1530. }
  1531. }
  1532. printk("\n");
  1533. break;
  1534. case B43_DEBUGIRQ_MARKER:
  1535. if (!B43_DEBUG)
  1536. break; /* Only with driver debugging enabled. */
  1537. marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1538. B43_MARKER_ID_REG);
  1539. marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1540. B43_MARKER_LINE_REG);
  1541. b43info(dev->wl, "The firmware just executed the MARKER(%u) "
  1542. "at line number %u\n",
  1543. marker_id, marker_line);
  1544. break;
  1545. default:
  1546. b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
  1547. reason);
  1548. }
  1549. out:
  1550. /* Acknowledge the debug-IRQ, so the firmware can continue. */
  1551. b43_shm_write16(dev, B43_SHM_SCRATCH,
  1552. B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
  1553. }
  1554. static void b43_do_interrupt_thread(struct b43_wldev *dev)
  1555. {
  1556. u32 reason;
  1557. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1558. u32 merged_dma_reason = 0;
  1559. int i;
  1560. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  1561. return;
  1562. reason = dev->irq_reason;
  1563. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1564. dma_reason[i] = dev->dma_reason[i];
  1565. merged_dma_reason |= dma_reason[i];
  1566. }
  1567. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1568. b43err(dev->wl, "MAC transmission error\n");
  1569. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1570. b43err(dev->wl, "PHY transmission error\n");
  1571. rmb();
  1572. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1573. atomic_set(&dev->phy.txerr_cnt,
  1574. B43_PHY_TX_BADNESS_LIMIT);
  1575. b43err(dev->wl, "Too many PHY TX errors, "
  1576. "restarting the controller\n");
  1577. b43_controller_restart(dev, "PHY TX errors");
  1578. }
  1579. }
  1580. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1581. B43_DMAIRQ_NONFATALMASK))) {
  1582. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1583. b43err(dev->wl, "Fatal DMA error: "
  1584. "0x%08X, 0x%08X, 0x%08X, "
  1585. "0x%08X, 0x%08X, 0x%08X\n",
  1586. dma_reason[0], dma_reason[1],
  1587. dma_reason[2], dma_reason[3],
  1588. dma_reason[4], dma_reason[5]);
  1589. b43err(dev->wl, "This device does not support DMA "
  1590. "on your system. Please use PIO instead.\n");
  1591. /* Fall back to PIO transfers if we get fatal DMA errors! */
  1592. dev->use_pio = 1;
  1593. b43_controller_restart(dev, "DMA error");
  1594. return;
  1595. }
  1596. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1597. b43err(dev->wl, "DMA error: "
  1598. "0x%08X, 0x%08X, 0x%08X, "
  1599. "0x%08X, 0x%08X, 0x%08X\n",
  1600. dma_reason[0], dma_reason[1],
  1601. dma_reason[2], dma_reason[3],
  1602. dma_reason[4], dma_reason[5]);
  1603. }
  1604. }
  1605. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1606. handle_irq_ucode_debug(dev);
  1607. if (reason & B43_IRQ_TBTT_INDI)
  1608. handle_irq_tbtt_indication(dev);
  1609. if (reason & B43_IRQ_ATIM_END)
  1610. handle_irq_atim_end(dev);
  1611. if (reason & B43_IRQ_BEACON)
  1612. handle_irq_beacon(dev);
  1613. if (reason & B43_IRQ_PMQ)
  1614. handle_irq_pmq(dev);
  1615. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1616. ;/* TODO */
  1617. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1618. handle_irq_noise(dev);
  1619. /* Check the DMA reason registers for received data. */
  1620. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1621. if (b43_using_pio_transfers(dev))
  1622. b43_pio_rx(dev->pio.rx_queue);
  1623. else
  1624. b43_dma_rx(dev->dma.rx_ring);
  1625. }
  1626. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1627. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1628. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1629. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1630. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1631. if (reason & B43_IRQ_TX_OK)
  1632. handle_irq_transmit_status(dev);
  1633. /* Re-enable interrupts on the device by restoring the current interrupt mask. */
  1634. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1635. #if B43_DEBUG
  1636. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  1637. dev->irq_count++;
  1638. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  1639. if (reason & (1 << i))
  1640. dev->irq_bit_count[i]++;
  1641. }
  1642. }
  1643. #endif
  1644. }
  1645. /* Interrupt thread handler. Handles device interrupts in thread context. */
  1646. static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
  1647. {
  1648. struct b43_wldev *dev = dev_id;
  1649. mutex_lock(&dev->wl->mutex);
  1650. b43_do_interrupt_thread(dev);
  1651. mmiowb();
  1652. mutex_unlock(&dev->wl->mutex);
  1653. return IRQ_HANDLED;
  1654. }
  1655. static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
  1656. {
  1657. u32 reason;
  1658. /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
  1659. * On SDIO, this runs under wl->mutex. */
  1660. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1661. if (reason == 0xffffffff) /* shared IRQ */
  1662. return IRQ_NONE;
  1663. reason &= dev->irq_mask;
  1664. if (!reason)
  1665. return IRQ_HANDLED;
  1666. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1667. & 0x0001DC00;
  1668. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1669. & 0x0000DC00;
  1670. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1671. & 0x0000DC00;
  1672. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1673. & 0x0001DC00;
  1674. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1675. & 0x0000DC00;
  1676. /* Unused ring
  1677. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1678. & 0x0000DC00;
  1679. */
  1680. /* ACK the interrupt. */
  1681. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1682. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1683. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1684. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1685. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1686. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1687. /* Unused ring
  1688. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1689. */
  1690. /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
  1691. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  1692. /* Save the reason bitmasks for the IRQ thread handler. */
  1693. dev->irq_reason = reason;
  1694. return IRQ_WAKE_THREAD;
  1695. }
  1696. /* Interrupt handler top-half. This runs with interrupts disabled. */
  1697. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1698. {
  1699. struct b43_wldev *dev = dev_id;
  1700. irqreturn_t ret;
  1701. if (unlikely(b43_status(dev) < B43_STAT_STARTED))
  1702. return IRQ_NONE;
  1703. spin_lock(&dev->wl->hardirq_lock);
  1704. ret = b43_do_interrupt(dev);
  1705. mmiowb();
  1706. spin_unlock(&dev->wl->hardirq_lock);
  1707. return ret;
  1708. }
  1709. /* SDIO interrupt handler. This runs in process context. */
  1710. static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
  1711. {
  1712. struct b43_wl *wl = dev->wl;
  1713. irqreturn_t ret;
  1714. mutex_lock(&wl->mutex);
  1715. ret = b43_do_interrupt(dev);
  1716. if (ret == IRQ_WAKE_THREAD)
  1717. b43_do_interrupt_thread(dev);
  1718. mutex_unlock(&wl->mutex);
  1719. }
  1720. void b43_do_release_fw(struct b43_firmware_file *fw)
  1721. {
  1722. release_firmware(fw->data);
  1723. fw->data = NULL;
  1724. fw->filename = NULL;
  1725. }
  1726. static void b43_release_firmware(struct b43_wldev *dev)
  1727. {
  1728. b43_do_release_fw(&dev->fw.ucode);
  1729. b43_do_release_fw(&dev->fw.pcm);
  1730. b43_do_release_fw(&dev->fw.initvals);
  1731. b43_do_release_fw(&dev->fw.initvals_band);
  1732. }
  1733. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1734. {
  1735. const char text[] =
  1736. "You must go to " \
  1737. "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
  1738. "and download the correct firmware for this driver version. " \
  1739. "Please carefully read all instructions on this website.\n";
  1740. if (error)
  1741. b43err(wl, text);
  1742. else
  1743. b43warn(wl, text);
  1744. }
  1745. int b43_do_request_fw(struct b43_request_fw_context *ctx,
  1746. const char *name,
  1747. struct b43_firmware_file *fw)
  1748. {
  1749. const struct firmware *blob;
  1750. struct b43_fw_header *hdr;
  1751. u32 size;
  1752. int err;
  1753. if (!name) {
  1754. /* Don't fetch anything. Free possibly cached firmware. */
  1755. /* FIXME: We should probably keep it anyway, to save some headache
  1756. * on suspend/resume with multiband devices. */
  1757. b43_do_release_fw(fw);
  1758. return 0;
  1759. }
  1760. if (fw->filename) {
  1761. if ((fw->type == ctx->req_type) &&
  1762. (strcmp(fw->filename, name) == 0))
  1763. return 0; /* Already have this fw. */
  1764. /* Free the cached firmware first. */
  1765. /* FIXME: We should probably do this later after we successfully
  1766. * got the new fw. This could reduce headache with multiband devices.
  1767. * We could also redesign this to cache the firmware for all possible
  1768. * bands all the time. */
  1769. b43_do_release_fw(fw);
  1770. }
  1771. switch (ctx->req_type) {
  1772. case B43_FWTYPE_PROPRIETARY:
  1773. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1774. "b43%s/%s.fw",
  1775. modparam_fwpostfix, name);
  1776. break;
  1777. case B43_FWTYPE_OPENSOURCE:
  1778. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1779. "b43-open%s/%s.fw",
  1780. modparam_fwpostfix, name);
  1781. break;
  1782. default:
  1783. B43_WARN_ON(1);
  1784. return -ENOSYS;
  1785. }
  1786. err = request_firmware(&blob, ctx->fwname, ctx->dev->dev->dev);
  1787. if (err == -ENOENT) {
  1788. snprintf(ctx->errors[ctx->req_type],
  1789. sizeof(ctx->errors[ctx->req_type]),
  1790. "Firmware file \"%s\" not found\n", ctx->fwname);
  1791. return err;
  1792. } else if (err) {
  1793. snprintf(ctx->errors[ctx->req_type],
  1794. sizeof(ctx->errors[ctx->req_type]),
  1795. "Firmware file \"%s\" request failed (err=%d)\n",
  1796. ctx->fwname, err);
  1797. return err;
  1798. }
  1799. if (blob->size < sizeof(struct b43_fw_header))
  1800. goto err_format;
  1801. hdr = (struct b43_fw_header *)(blob->data);
  1802. switch (hdr->type) {
  1803. case B43_FW_TYPE_UCODE:
  1804. case B43_FW_TYPE_PCM:
  1805. size = be32_to_cpu(hdr->size);
  1806. if (size != blob->size - sizeof(struct b43_fw_header))
  1807. goto err_format;
  1808. /* fallthrough */
  1809. case B43_FW_TYPE_IV:
  1810. if (hdr->ver != 1)
  1811. goto err_format;
  1812. break;
  1813. default:
  1814. goto err_format;
  1815. }
  1816. fw->data = blob;
  1817. fw->filename = name;
  1818. fw->type = ctx->req_type;
  1819. return 0;
  1820. err_format:
  1821. snprintf(ctx->errors[ctx->req_type],
  1822. sizeof(ctx->errors[ctx->req_type]),
  1823. "Firmware file \"%s\" format error.\n", ctx->fwname);
  1824. release_firmware(blob);
  1825. return -EPROTO;
  1826. }
  1827. static int b43_try_request_fw(struct b43_request_fw_context *ctx)
  1828. {
  1829. struct b43_wldev *dev = ctx->dev;
  1830. struct b43_firmware *fw = &ctx->dev->fw;
  1831. const u8 rev = ctx->dev->dev->id.revision;
  1832. const char *filename;
  1833. u32 tmshigh;
  1834. int err;
  1835. /* Get microcode */
  1836. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  1837. if ((rev >= 5) && (rev <= 10))
  1838. filename = "ucode5";
  1839. else if ((rev >= 11) && (rev <= 12))
  1840. filename = "ucode11";
  1841. else if (rev == 13)
  1842. filename = "ucode13";
  1843. else if (rev == 14)
  1844. filename = "ucode14";
  1845. else if (rev >= 15)
  1846. filename = "ucode15";
  1847. else
  1848. goto err_no_ucode;
  1849. err = b43_do_request_fw(ctx, filename, &fw->ucode);
  1850. if (err)
  1851. goto err_load;
  1852. /* Get PCM code */
  1853. if ((rev >= 5) && (rev <= 10))
  1854. filename = "pcm5";
  1855. else if (rev >= 11)
  1856. filename = NULL;
  1857. else
  1858. goto err_no_pcm;
  1859. fw->pcm_request_failed = 0;
  1860. err = b43_do_request_fw(ctx, filename, &fw->pcm);
  1861. if (err == -ENOENT) {
  1862. /* We did not find a PCM file? Not fatal, but
  1863. * core rev <= 10 must do without hwcrypto then. */
  1864. fw->pcm_request_failed = 1;
  1865. } else if (err)
  1866. goto err_load;
  1867. /* Get initvals */
  1868. switch (dev->phy.type) {
  1869. case B43_PHYTYPE_A:
  1870. if ((rev >= 5) && (rev <= 10)) {
  1871. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1872. filename = "a0g1initvals5";
  1873. else
  1874. filename = "a0g0initvals5";
  1875. } else
  1876. goto err_no_initvals;
  1877. break;
  1878. case B43_PHYTYPE_G:
  1879. if ((rev >= 5) && (rev <= 10))
  1880. filename = "b0g0initvals5";
  1881. else if (rev >= 13)
  1882. filename = "b0g0initvals13";
  1883. else
  1884. goto err_no_initvals;
  1885. break;
  1886. case B43_PHYTYPE_N:
  1887. if ((rev >= 11) && (rev <= 12))
  1888. filename = "n0initvals11";
  1889. else
  1890. goto err_no_initvals;
  1891. break;
  1892. case B43_PHYTYPE_LP:
  1893. if (rev == 13)
  1894. filename = "lp0initvals13";
  1895. else if (rev == 14)
  1896. filename = "lp0initvals14";
  1897. else if (rev >= 15)
  1898. filename = "lp0initvals15";
  1899. else
  1900. goto err_no_initvals;
  1901. break;
  1902. default:
  1903. goto err_no_initvals;
  1904. }
  1905. err = b43_do_request_fw(ctx, filename, &fw->initvals);
  1906. if (err)
  1907. goto err_load;
  1908. /* Get bandswitch initvals */
  1909. switch (dev->phy.type) {
  1910. case B43_PHYTYPE_A:
  1911. if ((rev >= 5) && (rev <= 10)) {
  1912. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1913. filename = "a0g1bsinitvals5";
  1914. else
  1915. filename = "a0g0bsinitvals5";
  1916. } else if (rev >= 11)
  1917. filename = NULL;
  1918. else
  1919. goto err_no_initvals;
  1920. break;
  1921. case B43_PHYTYPE_G:
  1922. if ((rev >= 5) && (rev <= 10))
  1923. filename = "b0g0bsinitvals5";
  1924. else if (rev >= 11)
  1925. filename = NULL;
  1926. else
  1927. goto err_no_initvals;
  1928. break;
  1929. case B43_PHYTYPE_N:
  1930. if ((rev >= 11) && (rev <= 12))
  1931. filename = "n0bsinitvals11";
  1932. else
  1933. goto err_no_initvals;
  1934. break;
  1935. case B43_PHYTYPE_LP:
  1936. if (rev == 13)
  1937. filename = "lp0bsinitvals13";
  1938. else if (rev == 14)
  1939. filename = "lp0bsinitvals14";
  1940. else if (rev >= 15)
  1941. filename = "lp0bsinitvals15";
  1942. else
  1943. goto err_no_initvals;
  1944. break;
  1945. default:
  1946. goto err_no_initvals;
  1947. }
  1948. err = b43_do_request_fw(ctx, filename, &fw->initvals_band);
  1949. if (err)
  1950. goto err_load;
  1951. return 0;
  1952. err_no_ucode:
  1953. err = ctx->fatal_failure = -EOPNOTSUPP;
  1954. b43err(dev->wl, "The driver does not know which firmware (ucode) "
  1955. "is required for your device (wl-core rev %u)\n", rev);
  1956. goto error;
  1957. err_no_pcm:
  1958. err = ctx->fatal_failure = -EOPNOTSUPP;
  1959. b43err(dev->wl, "The driver does not know which firmware (PCM) "
  1960. "is required for your device (wl-core rev %u)\n", rev);
  1961. goto error;
  1962. err_no_initvals:
  1963. err = ctx->fatal_failure = -EOPNOTSUPP;
  1964. b43err(dev->wl, "The driver does not know which firmware (initvals) "
  1965. "is required for your device (wl-core rev %u)\n", rev);
  1966. goto error;
  1967. err_load:
  1968. /* We failed to load this firmware image. The error message
  1969. * already is in ctx->errors. Return and let our caller decide
  1970. * what to do. */
  1971. goto error;
  1972. error:
  1973. b43_release_firmware(dev);
  1974. return err;
  1975. }
  1976. static int b43_request_firmware(struct b43_wldev *dev)
  1977. {
  1978. struct b43_request_fw_context *ctx;
  1979. unsigned int i;
  1980. int err;
  1981. const char *errmsg;
  1982. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  1983. if (!ctx)
  1984. return -ENOMEM;
  1985. ctx->dev = dev;
  1986. ctx->req_type = B43_FWTYPE_PROPRIETARY;
  1987. err = b43_try_request_fw(ctx);
  1988. if (!err)
  1989. goto out; /* Successfully loaded it. */
  1990. err = ctx->fatal_failure;
  1991. if (err)
  1992. goto out;
  1993. ctx->req_type = B43_FWTYPE_OPENSOURCE;
  1994. err = b43_try_request_fw(ctx);
  1995. if (!err)
  1996. goto out; /* Successfully loaded it. */
  1997. err = ctx->fatal_failure;
  1998. if (err)
  1999. goto out;
  2000. /* Could not find a usable firmware. Print the errors. */
  2001. for (i = 0; i < B43_NR_FWTYPES; i++) {
  2002. errmsg = ctx->errors[i];
  2003. if (strlen(errmsg))
  2004. b43err(dev->wl, errmsg);
  2005. }
  2006. b43_print_fw_helptext(dev->wl, 1);
  2007. err = -ENOENT;
  2008. out:
  2009. kfree(ctx);
  2010. return err;
  2011. }
  2012. static int b43_upload_microcode(struct b43_wldev *dev)
  2013. {
  2014. const size_t hdr_len = sizeof(struct b43_fw_header);
  2015. const __be32 *data;
  2016. unsigned int i, len;
  2017. u16 fwrev, fwpatch, fwdate, fwtime;
  2018. u32 tmp, macctl;
  2019. int err = 0;
  2020. /* Jump the microcode PSM to offset 0 */
  2021. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2022. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  2023. macctl |= B43_MACCTL_PSM_JMP0;
  2024. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2025. /* Zero out all microcode PSM registers and shared memory. */
  2026. for (i = 0; i < 64; i++)
  2027. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  2028. for (i = 0; i < 4096; i += 2)
  2029. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  2030. /* Upload Microcode. */
  2031. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  2032. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  2033. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  2034. for (i = 0; i < len; i++) {
  2035. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2036. udelay(10);
  2037. }
  2038. if (dev->fw.pcm.data) {
  2039. /* Upload PCM data. */
  2040. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  2041. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  2042. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  2043. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  2044. /* No need for autoinc bit in SHM_HW */
  2045. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  2046. for (i = 0; i < len; i++) {
  2047. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2048. udelay(10);
  2049. }
  2050. }
  2051. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  2052. /* Start the microcode PSM */
  2053. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2054. macctl &= ~B43_MACCTL_PSM_JMP0;
  2055. macctl |= B43_MACCTL_PSM_RUN;
  2056. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2057. /* Wait for the microcode to load and respond */
  2058. i = 0;
  2059. while (1) {
  2060. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2061. if (tmp == B43_IRQ_MAC_SUSPENDED)
  2062. break;
  2063. i++;
  2064. if (i >= 20) {
  2065. b43err(dev->wl, "Microcode not responding\n");
  2066. b43_print_fw_helptext(dev->wl, 1);
  2067. err = -ENODEV;
  2068. goto error;
  2069. }
  2070. msleep(50);
  2071. }
  2072. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  2073. /* Get and check the revisions. */
  2074. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  2075. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  2076. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  2077. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  2078. if (fwrev <= 0x128) {
  2079. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  2080. "binary drivers older than version 4.x is unsupported. "
  2081. "You must upgrade your firmware files.\n");
  2082. b43_print_fw_helptext(dev->wl, 1);
  2083. err = -EOPNOTSUPP;
  2084. goto error;
  2085. }
  2086. dev->fw.rev = fwrev;
  2087. dev->fw.patch = fwpatch;
  2088. dev->fw.opensource = (fwdate == 0xFFFF);
  2089. /* Default to use-all-queues. */
  2090. dev->wl->hw->queues = dev->wl->mac80211_initially_registered_queues;
  2091. dev->qos_enabled = !!modparam_qos;
  2092. /* Default to firmware/hardware crypto acceleration. */
  2093. dev->hwcrypto_enabled = 1;
  2094. if (dev->fw.opensource) {
  2095. u16 fwcapa;
  2096. /* Patchlevel info is encoded in the "time" field. */
  2097. dev->fw.patch = fwtime;
  2098. b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
  2099. dev->fw.rev, dev->fw.patch);
  2100. fwcapa = b43_fwcapa_read(dev);
  2101. if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
  2102. b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
  2103. /* Disable hardware crypto and fall back to software crypto. */
  2104. dev->hwcrypto_enabled = 0;
  2105. }
  2106. if (!(fwcapa & B43_FWCAPA_QOS)) {
  2107. b43info(dev->wl, "QoS not supported by firmware\n");
  2108. /* Disable QoS. Tweak hw->queues to 1. It will be restored before
  2109. * ieee80211_unregister to make sure the networking core can
  2110. * properly free possible resources. */
  2111. dev->wl->hw->queues = 1;
  2112. dev->qos_enabled = 0;
  2113. }
  2114. } else {
  2115. b43info(dev->wl, "Loading firmware version %u.%u "
  2116. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  2117. fwrev, fwpatch,
  2118. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  2119. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  2120. if (dev->fw.pcm_request_failed) {
  2121. b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
  2122. "Hardware accelerated cryptography is disabled.\n");
  2123. b43_print_fw_helptext(dev->wl, 0);
  2124. }
  2125. }
  2126. if (b43_is_old_txhdr_format(dev)) {
  2127. /* We're over the deadline, but we keep support for old fw
  2128. * until it turns out to be in major conflict with something new. */
  2129. b43warn(dev->wl, "You are using an old firmware image. "
  2130. "Support for old firmware will be removed soon "
  2131. "(official deadline was July 2008).\n");
  2132. b43_print_fw_helptext(dev->wl, 0);
  2133. }
  2134. return 0;
  2135. error:
  2136. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2137. macctl &= ~B43_MACCTL_PSM_RUN;
  2138. macctl |= B43_MACCTL_PSM_JMP0;
  2139. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2140. return err;
  2141. }
  2142. static int b43_write_initvals(struct b43_wldev *dev,
  2143. const struct b43_iv *ivals,
  2144. size_t count,
  2145. size_t array_size)
  2146. {
  2147. const struct b43_iv *iv;
  2148. u16 offset;
  2149. size_t i;
  2150. bool bit32;
  2151. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  2152. iv = ivals;
  2153. for (i = 0; i < count; i++) {
  2154. if (array_size < sizeof(iv->offset_size))
  2155. goto err_format;
  2156. array_size -= sizeof(iv->offset_size);
  2157. offset = be16_to_cpu(iv->offset_size);
  2158. bit32 = !!(offset & B43_IV_32BIT);
  2159. offset &= B43_IV_OFFSET_MASK;
  2160. if (offset >= 0x1000)
  2161. goto err_format;
  2162. if (bit32) {
  2163. u32 value;
  2164. if (array_size < sizeof(iv->data.d32))
  2165. goto err_format;
  2166. array_size -= sizeof(iv->data.d32);
  2167. value = get_unaligned_be32(&iv->data.d32);
  2168. b43_write32(dev, offset, value);
  2169. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2170. sizeof(__be16) +
  2171. sizeof(__be32));
  2172. } else {
  2173. u16 value;
  2174. if (array_size < sizeof(iv->data.d16))
  2175. goto err_format;
  2176. array_size -= sizeof(iv->data.d16);
  2177. value = be16_to_cpu(iv->data.d16);
  2178. b43_write16(dev, offset, value);
  2179. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2180. sizeof(__be16) +
  2181. sizeof(__be16));
  2182. }
  2183. }
  2184. if (array_size)
  2185. goto err_format;
  2186. return 0;
  2187. err_format:
  2188. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  2189. b43_print_fw_helptext(dev->wl, 1);
  2190. return -EPROTO;
  2191. }
  2192. static int b43_upload_initvals(struct b43_wldev *dev)
  2193. {
  2194. const size_t hdr_len = sizeof(struct b43_fw_header);
  2195. const struct b43_fw_header *hdr;
  2196. struct b43_firmware *fw = &dev->fw;
  2197. const struct b43_iv *ivals;
  2198. size_t count;
  2199. int err;
  2200. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  2201. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  2202. count = be32_to_cpu(hdr->size);
  2203. err = b43_write_initvals(dev, ivals, count,
  2204. fw->initvals.data->size - hdr_len);
  2205. if (err)
  2206. goto out;
  2207. if (fw->initvals_band.data) {
  2208. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  2209. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  2210. count = be32_to_cpu(hdr->size);
  2211. err = b43_write_initvals(dev, ivals, count,
  2212. fw->initvals_band.data->size - hdr_len);
  2213. if (err)
  2214. goto out;
  2215. }
  2216. out:
  2217. return err;
  2218. }
  2219. /* Initialize the GPIOs
  2220. * http://bcm-specs.sipsolutions.net/GPIO
  2221. */
  2222. static int b43_gpio_init(struct b43_wldev *dev)
  2223. {
  2224. struct ssb_bus *bus = dev->dev->bus;
  2225. struct ssb_device *gpiodev, *pcidev = NULL;
  2226. u32 mask, set;
  2227. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2228. & ~B43_MACCTL_GPOUTSMSK);
  2229. b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
  2230. | 0x000F);
  2231. mask = 0x0000001F;
  2232. set = 0x0000000F;
  2233. if (dev->dev->bus->chip_id == 0x4301) {
  2234. mask |= 0x0060;
  2235. set |= 0x0060;
  2236. }
  2237. if (0 /* FIXME: conditional unknown */ ) {
  2238. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2239. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2240. | 0x0100);
  2241. mask |= 0x0180;
  2242. set |= 0x0180;
  2243. }
  2244. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
  2245. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2246. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2247. | 0x0200);
  2248. mask |= 0x0200;
  2249. set |= 0x0200;
  2250. }
  2251. if (dev->dev->id.revision >= 2)
  2252. mask |= 0x0010; /* FIXME: This is redundant. */
  2253. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2254. pcidev = bus->pcicore.dev;
  2255. #endif
  2256. gpiodev = bus->chipco.dev ? : pcidev;
  2257. if (!gpiodev)
  2258. return 0;
  2259. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2260. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2261. & mask) | set);
  2262. return 0;
  2263. }
  2264. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2265. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2266. {
  2267. struct ssb_bus *bus = dev->dev->bus;
  2268. struct ssb_device *gpiodev, *pcidev = NULL;
  2269. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2270. pcidev = bus->pcicore.dev;
  2271. #endif
  2272. gpiodev = bus->chipco.dev ? : pcidev;
  2273. if (!gpiodev)
  2274. return;
  2275. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2276. }
  2277. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2278. void b43_mac_enable(struct b43_wldev *dev)
  2279. {
  2280. if (b43_debug(dev, B43_DBG_FIRMWARE)) {
  2281. u16 fwstate;
  2282. fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
  2283. B43_SHM_SH_UCODESTAT);
  2284. if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
  2285. (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
  2286. b43err(dev->wl, "b43_mac_enable(): The firmware "
  2287. "should be suspended, but current state is %u\n",
  2288. fwstate);
  2289. }
  2290. }
  2291. dev->mac_suspended--;
  2292. B43_WARN_ON(dev->mac_suspended < 0);
  2293. if (dev->mac_suspended == 0) {
  2294. b43_write32(dev, B43_MMIO_MACCTL,
  2295. b43_read32(dev, B43_MMIO_MACCTL)
  2296. | B43_MACCTL_ENABLED);
  2297. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2298. B43_IRQ_MAC_SUSPENDED);
  2299. /* Commit writes */
  2300. b43_read32(dev, B43_MMIO_MACCTL);
  2301. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2302. b43_power_saving_ctl_bits(dev, 0);
  2303. }
  2304. }
  2305. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2306. void b43_mac_suspend(struct b43_wldev *dev)
  2307. {
  2308. int i;
  2309. u32 tmp;
  2310. might_sleep();
  2311. B43_WARN_ON(dev->mac_suspended < 0);
  2312. if (dev->mac_suspended == 0) {
  2313. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2314. b43_write32(dev, B43_MMIO_MACCTL,
  2315. b43_read32(dev, B43_MMIO_MACCTL)
  2316. & ~B43_MACCTL_ENABLED);
  2317. /* force pci to flush the write */
  2318. b43_read32(dev, B43_MMIO_MACCTL);
  2319. for (i = 35; i; i--) {
  2320. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2321. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2322. goto out;
  2323. udelay(10);
  2324. }
  2325. /* Hm, it seems this will take some time. Use msleep(). */
  2326. for (i = 40; i; i--) {
  2327. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2328. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2329. goto out;
  2330. msleep(1);
  2331. }
  2332. b43err(dev->wl, "MAC suspend failed\n");
  2333. }
  2334. out:
  2335. dev->mac_suspended++;
  2336. }
  2337. static void b43_adjust_opmode(struct b43_wldev *dev)
  2338. {
  2339. struct b43_wl *wl = dev->wl;
  2340. u32 ctl;
  2341. u16 cfp_pretbtt;
  2342. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2343. /* Reset status to STA infrastructure mode. */
  2344. ctl &= ~B43_MACCTL_AP;
  2345. ctl &= ~B43_MACCTL_KEEP_CTL;
  2346. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2347. ctl &= ~B43_MACCTL_KEEP_BAD;
  2348. ctl &= ~B43_MACCTL_PROMISC;
  2349. ctl &= ~B43_MACCTL_BEACPROMISC;
  2350. ctl |= B43_MACCTL_INFRA;
  2351. if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  2352. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  2353. ctl |= B43_MACCTL_AP;
  2354. else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  2355. ctl &= ~B43_MACCTL_INFRA;
  2356. if (wl->filter_flags & FIF_CONTROL)
  2357. ctl |= B43_MACCTL_KEEP_CTL;
  2358. if (wl->filter_flags & FIF_FCSFAIL)
  2359. ctl |= B43_MACCTL_KEEP_BAD;
  2360. if (wl->filter_flags & FIF_PLCPFAIL)
  2361. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2362. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  2363. ctl |= B43_MACCTL_PROMISC;
  2364. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2365. ctl |= B43_MACCTL_BEACPROMISC;
  2366. /* Workaround: On old hardware the HW-MAC-address-filter
  2367. * doesn't work properly, so always run promisc in filter
  2368. * it in software. */
  2369. if (dev->dev->id.revision <= 4)
  2370. ctl |= B43_MACCTL_PROMISC;
  2371. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2372. cfp_pretbtt = 2;
  2373. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2374. if (dev->dev->bus->chip_id == 0x4306 &&
  2375. dev->dev->bus->chip_rev == 3)
  2376. cfp_pretbtt = 100;
  2377. else
  2378. cfp_pretbtt = 50;
  2379. }
  2380. b43_write16(dev, 0x612, cfp_pretbtt);
  2381. /* FIXME: We don't currently implement the PMQ mechanism,
  2382. * so always disable it. If we want to implement PMQ,
  2383. * we need to enable it here (clear DISCPMQ) in AP mode.
  2384. */
  2385. if (0 /* ctl & B43_MACCTL_AP */) {
  2386. b43_write32(dev, B43_MMIO_MACCTL,
  2387. b43_read32(dev, B43_MMIO_MACCTL)
  2388. & ~B43_MACCTL_DISCPMQ);
  2389. } else {
  2390. b43_write32(dev, B43_MMIO_MACCTL,
  2391. b43_read32(dev, B43_MMIO_MACCTL)
  2392. | B43_MACCTL_DISCPMQ);
  2393. }
  2394. }
  2395. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2396. {
  2397. u16 offset;
  2398. if (is_ofdm) {
  2399. offset = 0x480;
  2400. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2401. } else {
  2402. offset = 0x4C0;
  2403. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2404. }
  2405. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2406. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2407. }
  2408. static void b43_rate_memory_init(struct b43_wldev *dev)
  2409. {
  2410. switch (dev->phy.type) {
  2411. case B43_PHYTYPE_A:
  2412. case B43_PHYTYPE_G:
  2413. case B43_PHYTYPE_N:
  2414. case B43_PHYTYPE_LP:
  2415. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2416. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2417. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2418. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2419. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2420. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2421. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2422. if (dev->phy.type == B43_PHYTYPE_A)
  2423. break;
  2424. /* fallthrough */
  2425. case B43_PHYTYPE_B:
  2426. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2427. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2428. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2429. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2430. break;
  2431. default:
  2432. B43_WARN_ON(1);
  2433. }
  2434. }
  2435. /* Set the default values for the PHY TX Control Words. */
  2436. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2437. {
  2438. u16 ctl = 0;
  2439. ctl |= B43_TXH_PHY_ENC_CCK;
  2440. ctl |= B43_TXH_PHY_ANT01AUTO;
  2441. ctl |= B43_TXH_PHY_TXPWR;
  2442. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2443. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2444. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2445. }
  2446. /* Set the TX-Antenna for management frames sent by firmware. */
  2447. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2448. {
  2449. u16 ant;
  2450. u16 tmp;
  2451. ant = b43_antenna_to_phyctl(antenna);
  2452. /* For ACK/CTS */
  2453. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2454. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2455. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2456. /* For Probe Resposes */
  2457. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2458. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2459. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2460. }
  2461. /* This is the opposite of b43_chip_init() */
  2462. static void b43_chip_exit(struct b43_wldev *dev)
  2463. {
  2464. b43_phy_exit(dev);
  2465. b43_gpio_cleanup(dev);
  2466. /* firmware is released later */
  2467. }
  2468. /* Initialize the chip
  2469. * http://bcm-specs.sipsolutions.net/ChipInit
  2470. */
  2471. static int b43_chip_init(struct b43_wldev *dev)
  2472. {
  2473. struct b43_phy *phy = &dev->phy;
  2474. int err;
  2475. u32 value32, macctl;
  2476. u16 value16;
  2477. /* Initialize the MAC control */
  2478. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2479. if (dev->phy.gmode)
  2480. macctl |= B43_MACCTL_GMODE;
  2481. macctl |= B43_MACCTL_INFRA;
  2482. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2483. err = b43_request_firmware(dev);
  2484. if (err)
  2485. goto out;
  2486. err = b43_upload_microcode(dev);
  2487. if (err)
  2488. goto out; /* firmware is released later */
  2489. err = b43_gpio_init(dev);
  2490. if (err)
  2491. goto out; /* firmware is released later */
  2492. err = b43_upload_initvals(dev);
  2493. if (err)
  2494. goto err_gpio_clean;
  2495. /* Turn the Analog on and initialize the PHY. */
  2496. phy->ops->switch_analog(dev, 1);
  2497. err = b43_phy_init(dev);
  2498. if (err)
  2499. goto err_gpio_clean;
  2500. /* Disable Interference Mitigation. */
  2501. if (phy->ops->interf_mitigation)
  2502. phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
  2503. /* Select the antennae */
  2504. if (phy->ops->set_rx_antenna)
  2505. phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2506. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2507. if (phy->type == B43_PHYTYPE_B) {
  2508. value16 = b43_read16(dev, 0x005E);
  2509. value16 |= 0x0004;
  2510. b43_write16(dev, 0x005E, value16);
  2511. }
  2512. b43_write32(dev, 0x0100, 0x01000000);
  2513. if (dev->dev->id.revision < 5)
  2514. b43_write32(dev, 0x010C, 0x01000000);
  2515. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2516. & ~B43_MACCTL_INFRA);
  2517. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2518. | B43_MACCTL_INFRA);
  2519. /* Probe Response Timeout value */
  2520. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2521. b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
  2522. /* Initially set the wireless operation mode. */
  2523. b43_adjust_opmode(dev);
  2524. if (dev->dev->id.revision < 3) {
  2525. b43_write16(dev, 0x060E, 0x0000);
  2526. b43_write16(dev, 0x0610, 0x8000);
  2527. b43_write16(dev, 0x0604, 0x0000);
  2528. b43_write16(dev, 0x0606, 0x0200);
  2529. } else {
  2530. b43_write32(dev, 0x0188, 0x80000000);
  2531. b43_write32(dev, 0x018C, 0x02000000);
  2532. }
  2533. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2534. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  2535. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2536. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2537. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2538. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2539. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2540. value32 = ssb_read32(dev->dev, SSB_TMSLOW);
  2541. value32 |= 0x00100000;
  2542. ssb_write32(dev->dev, SSB_TMSLOW, value32);
  2543. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2544. dev->dev->bus->chipco.fast_pwrup_delay);
  2545. err = 0;
  2546. b43dbg(dev->wl, "Chip initialized\n");
  2547. out:
  2548. return err;
  2549. err_gpio_clean:
  2550. b43_gpio_cleanup(dev);
  2551. return err;
  2552. }
  2553. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2554. {
  2555. const struct b43_phy_operations *ops = dev->phy.ops;
  2556. if (ops->pwork_60sec)
  2557. ops->pwork_60sec(dev);
  2558. /* Force check the TX power emission now. */
  2559. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
  2560. }
  2561. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2562. {
  2563. /* Update device statistics. */
  2564. b43_calculate_link_quality(dev);
  2565. }
  2566. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2567. {
  2568. struct b43_phy *phy = &dev->phy;
  2569. u16 wdr;
  2570. if (dev->fw.opensource) {
  2571. /* Check if the firmware is still alive.
  2572. * It will reset the watchdog counter to 0 in its idle loop. */
  2573. wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
  2574. if (unlikely(wdr)) {
  2575. b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
  2576. b43_controller_restart(dev, "Firmware watchdog");
  2577. return;
  2578. } else {
  2579. b43_shm_write16(dev, B43_SHM_SCRATCH,
  2580. B43_WATCHDOG_REG, 1);
  2581. }
  2582. }
  2583. if (phy->ops->pwork_15sec)
  2584. phy->ops->pwork_15sec(dev);
  2585. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2586. wmb();
  2587. #if B43_DEBUG
  2588. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  2589. unsigned int i;
  2590. b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
  2591. dev->irq_count / 15,
  2592. dev->tx_count / 15,
  2593. dev->rx_count / 15);
  2594. dev->irq_count = 0;
  2595. dev->tx_count = 0;
  2596. dev->rx_count = 0;
  2597. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  2598. if (dev->irq_bit_count[i]) {
  2599. b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
  2600. dev->irq_bit_count[i] / 15, i, (1 << i));
  2601. dev->irq_bit_count[i] = 0;
  2602. }
  2603. }
  2604. }
  2605. #endif
  2606. }
  2607. static void do_periodic_work(struct b43_wldev *dev)
  2608. {
  2609. unsigned int state;
  2610. state = dev->periodic_state;
  2611. if (state % 4 == 0)
  2612. b43_periodic_every60sec(dev);
  2613. if (state % 2 == 0)
  2614. b43_periodic_every30sec(dev);
  2615. b43_periodic_every15sec(dev);
  2616. }
  2617. /* Periodic work locking policy:
  2618. * The whole periodic work handler is protected by
  2619. * wl->mutex. If another lock is needed somewhere in the
  2620. * pwork callchain, it's acquired in-place, where it's needed.
  2621. */
  2622. static void b43_periodic_work_handler(struct work_struct *work)
  2623. {
  2624. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2625. periodic_work.work);
  2626. struct b43_wl *wl = dev->wl;
  2627. unsigned long delay;
  2628. mutex_lock(&wl->mutex);
  2629. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2630. goto out;
  2631. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2632. goto out_requeue;
  2633. do_periodic_work(dev);
  2634. dev->periodic_state++;
  2635. out_requeue:
  2636. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2637. delay = msecs_to_jiffies(50);
  2638. else
  2639. delay = round_jiffies_relative(HZ * 15);
  2640. ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
  2641. out:
  2642. mutex_unlock(&wl->mutex);
  2643. }
  2644. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2645. {
  2646. struct delayed_work *work = &dev->periodic_work;
  2647. dev->periodic_state = 0;
  2648. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2649. ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
  2650. }
  2651. /* Check if communication with the device works correctly. */
  2652. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2653. {
  2654. u32 v, backup0, backup4;
  2655. backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2656. backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
  2657. /* Check for read/write and endianness problems. */
  2658. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2659. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2660. goto error;
  2661. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2662. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2663. goto error;
  2664. /* Check if unaligned 32bit SHM_SHARED access works properly.
  2665. * However, don't bail out on failure, because it's noncritical. */
  2666. b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
  2667. b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
  2668. b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
  2669. b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
  2670. if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
  2671. b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
  2672. b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
  2673. if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
  2674. b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
  2675. b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
  2676. b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
  2677. b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
  2678. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
  2679. b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
  2680. if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
  2681. /* The 32bit register shadows the two 16bit registers
  2682. * with update sideeffects. Validate this. */
  2683. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2684. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2685. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2686. goto error;
  2687. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2688. goto error;
  2689. }
  2690. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2691. v = b43_read32(dev, B43_MMIO_MACCTL);
  2692. v |= B43_MACCTL_GMODE;
  2693. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2694. goto error;
  2695. return 0;
  2696. error:
  2697. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2698. return -ENODEV;
  2699. }
  2700. static void b43_security_init(struct b43_wldev *dev)
  2701. {
  2702. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2703. /* KTP is a word address, but we address SHM bytewise.
  2704. * So multiply by two.
  2705. */
  2706. dev->ktp *= 2;
  2707. /* Number of RCMTA address slots */
  2708. b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
  2709. /* Clear the key memory. */
  2710. b43_clear_keys(dev);
  2711. }
  2712. #ifdef CONFIG_B43_HWRNG
  2713. static int b43_rng_read(struct hwrng *rng, u32 *data)
  2714. {
  2715. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2716. struct b43_wldev *dev;
  2717. int count = -ENODEV;
  2718. mutex_lock(&wl->mutex);
  2719. dev = wl->current_dev;
  2720. if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
  2721. *data = b43_read16(dev, B43_MMIO_RNG);
  2722. count = sizeof(u16);
  2723. }
  2724. mutex_unlock(&wl->mutex);
  2725. return count;
  2726. }
  2727. #endif /* CONFIG_B43_HWRNG */
  2728. static void b43_rng_exit(struct b43_wl *wl)
  2729. {
  2730. #ifdef CONFIG_B43_HWRNG
  2731. if (wl->rng_initialized)
  2732. hwrng_unregister(&wl->rng);
  2733. #endif /* CONFIG_B43_HWRNG */
  2734. }
  2735. static int b43_rng_init(struct b43_wl *wl)
  2736. {
  2737. int err = 0;
  2738. #ifdef CONFIG_B43_HWRNG
  2739. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2740. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2741. wl->rng.name = wl->rng_name;
  2742. wl->rng.data_read = b43_rng_read;
  2743. wl->rng.priv = (unsigned long)wl;
  2744. wl->rng_initialized = 1;
  2745. err = hwrng_register(&wl->rng);
  2746. if (err) {
  2747. wl->rng_initialized = 0;
  2748. b43err(wl, "Failed to register the random "
  2749. "number generator (%d)\n", err);
  2750. }
  2751. #endif /* CONFIG_B43_HWRNG */
  2752. return err;
  2753. }
  2754. static void b43_tx_work(struct work_struct *work)
  2755. {
  2756. struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
  2757. struct b43_wldev *dev;
  2758. struct sk_buff *skb;
  2759. int err = 0;
  2760. mutex_lock(&wl->mutex);
  2761. dev = wl->current_dev;
  2762. if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
  2763. mutex_unlock(&wl->mutex);
  2764. return;
  2765. }
  2766. while (skb_queue_len(&wl->tx_queue)) {
  2767. skb = skb_dequeue(&wl->tx_queue);
  2768. if (b43_using_pio_transfers(dev))
  2769. err = b43_pio_tx(dev, skb);
  2770. else
  2771. err = b43_dma_tx(dev, skb);
  2772. if (unlikely(err))
  2773. dev_kfree_skb(skb); /* Drop it */
  2774. }
  2775. #if B43_DEBUG
  2776. dev->tx_count++;
  2777. #endif
  2778. mutex_unlock(&wl->mutex);
  2779. }
  2780. static int b43_op_tx(struct ieee80211_hw *hw,
  2781. struct sk_buff *skb)
  2782. {
  2783. struct b43_wl *wl = hw_to_b43_wl(hw);
  2784. if (unlikely(skb->len < 2 + 2 + 6)) {
  2785. /* Too short, this can't be a valid frame. */
  2786. dev_kfree_skb_any(skb);
  2787. return NETDEV_TX_OK;
  2788. }
  2789. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  2790. skb_queue_tail(&wl->tx_queue, skb);
  2791. ieee80211_queue_work(wl->hw, &wl->tx_work);
  2792. return NETDEV_TX_OK;
  2793. }
  2794. static void b43_qos_params_upload(struct b43_wldev *dev,
  2795. const struct ieee80211_tx_queue_params *p,
  2796. u16 shm_offset)
  2797. {
  2798. u16 params[B43_NR_QOSPARAMS];
  2799. int bslots, tmp;
  2800. unsigned int i;
  2801. if (!dev->qos_enabled)
  2802. return;
  2803. bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
  2804. memset(&params, 0, sizeof(params));
  2805. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  2806. params[B43_QOSPARAM_CWMIN] = p->cw_min;
  2807. params[B43_QOSPARAM_CWMAX] = p->cw_max;
  2808. params[B43_QOSPARAM_CWCUR] = p->cw_min;
  2809. params[B43_QOSPARAM_AIFS] = p->aifs;
  2810. params[B43_QOSPARAM_BSLOTS] = bslots;
  2811. params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
  2812. for (i = 0; i < ARRAY_SIZE(params); i++) {
  2813. if (i == B43_QOSPARAM_STATUS) {
  2814. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  2815. shm_offset + (i * 2));
  2816. /* Mark the parameters as updated. */
  2817. tmp |= 0x100;
  2818. b43_shm_write16(dev, B43_SHM_SHARED,
  2819. shm_offset + (i * 2),
  2820. tmp);
  2821. } else {
  2822. b43_shm_write16(dev, B43_SHM_SHARED,
  2823. shm_offset + (i * 2),
  2824. params[i]);
  2825. }
  2826. }
  2827. }
  2828. /* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
  2829. static const u16 b43_qos_shm_offsets[] = {
  2830. /* [mac80211-queue-nr] = SHM_OFFSET, */
  2831. [0] = B43_QOS_VOICE,
  2832. [1] = B43_QOS_VIDEO,
  2833. [2] = B43_QOS_BESTEFFORT,
  2834. [3] = B43_QOS_BACKGROUND,
  2835. };
  2836. /* Update all QOS parameters in hardware. */
  2837. static void b43_qos_upload_all(struct b43_wldev *dev)
  2838. {
  2839. struct b43_wl *wl = dev->wl;
  2840. struct b43_qos_params *params;
  2841. unsigned int i;
  2842. if (!dev->qos_enabled)
  2843. return;
  2844. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  2845. ARRAY_SIZE(wl->qos_params));
  2846. b43_mac_suspend(dev);
  2847. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2848. params = &(wl->qos_params[i]);
  2849. b43_qos_params_upload(dev, &(params->p),
  2850. b43_qos_shm_offsets[i]);
  2851. }
  2852. b43_mac_enable(dev);
  2853. }
  2854. static void b43_qos_clear(struct b43_wl *wl)
  2855. {
  2856. struct b43_qos_params *params;
  2857. unsigned int i;
  2858. /* Initialize QoS parameters to sane defaults. */
  2859. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  2860. ARRAY_SIZE(wl->qos_params));
  2861. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2862. params = &(wl->qos_params[i]);
  2863. switch (b43_qos_shm_offsets[i]) {
  2864. case B43_QOS_VOICE:
  2865. params->p.txop = 0;
  2866. params->p.aifs = 2;
  2867. params->p.cw_min = 0x0001;
  2868. params->p.cw_max = 0x0001;
  2869. break;
  2870. case B43_QOS_VIDEO:
  2871. params->p.txop = 0;
  2872. params->p.aifs = 2;
  2873. params->p.cw_min = 0x0001;
  2874. params->p.cw_max = 0x0001;
  2875. break;
  2876. case B43_QOS_BESTEFFORT:
  2877. params->p.txop = 0;
  2878. params->p.aifs = 3;
  2879. params->p.cw_min = 0x0001;
  2880. params->p.cw_max = 0x03FF;
  2881. break;
  2882. case B43_QOS_BACKGROUND:
  2883. params->p.txop = 0;
  2884. params->p.aifs = 7;
  2885. params->p.cw_min = 0x0001;
  2886. params->p.cw_max = 0x03FF;
  2887. break;
  2888. default:
  2889. B43_WARN_ON(1);
  2890. }
  2891. }
  2892. }
  2893. /* Initialize the core's QOS capabilities */
  2894. static void b43_qos_init(struct b43_wldev *dev)
  2895. {
  2896. if (!dev->qos_enabled) {
  2897. /* Disable QOS support. */
  2898. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
  2899. b43_write16(dev, B43_MMIO_IFSCTL,
  2900. b43_read16(dev, B43_MMIO_IFSCTL)
  2901. & ~B43_MMIO_IFSCTL_USE_EDCF);
  2902. b43dbg(dev->wl, "QoS disabled\n");
  2903. return;
  2904. }
  2905. /* Upload the current QOS parameters. */
  2906. b43_qos_upload_all(dev);
  2907. /* Enable QOS support. */
  2908. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  2909. b43_write16(dev, B43_MMIO_IFSCTL,
  2910. b43_read16(dev, B43_MMIO_IFSCTL)
  2911. | B43_MMIO_IFSCTL_USE_EDCF);
  2912. b43dbg(dev->wl, "QoS enabled\n");
  2913. }
  2914. static int b43_op_conf_tx(struct ieee80211_hw *hw, u16 _queue,
  2915. const struct ieee80211_tx_queue_params *params)
  2916. {
  2917. struct b43_wl *wl = hw_to_b43_wl(hw);
  2918. struct b43_wldev *dev;
  2919. unsigned int queue = (unsigned int)_queue;
  2920. int err = -ENODEV;
  2921. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  2922. /* Queue not available or don't support setting
  2923. * params on this queue. Return success to not
  2924. * confuse mac80211. */
  2925. return 0;
  2926. }
  2927. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  2928. ARRAY_SIZE(wl->qos_params));
  2929. mutex_lock(&wl->mutex);
  2930. dev = wl->current_dev;
  2931. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
  2932. goto out_unlock;
  2933. memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
  2934. b43_mac_suspend(dev);
  2935. b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
  2936. b43_qos_shm_offsets[queue]);
  2937. b43_mac_enable(dev);
  2938. err = 0;
  2939. out_unlock:
  2940. mutex_unlock(&wl->mutex);
  2941. return err;
  2942. }
  2943. static int b43_op_get_stats(struct ieee80211_hw *hw,
  2944. struct ieee80211_low_level_stats *stats)
  2945. {
  2946. struct b43_wl *wl = hw_to_b43_wl(hw);
  2947. mutex_lock(&wl->mutex);
  2948. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  2949. mutex_unlock(&wl->mutex);
  2950. return 0;
  2951. }
  2952. static u64 b43_op_get_tsf(struct ieee80211_hw *hw)
  2953. {
  2954. struct b43_wl *wl = hw_to_b43_wl(hw);
  2955. struct b43_wldev *dev;
  2956. u64 tsf;
  2957. mutex_lock(&wl->mutex);
  2958. dev = wl->current_dev;
  2959. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  2960. b43_tsf_read(dev, &tsf);
  2961. else
  2962. tsf = 0;
  2963. mutex_unlock(&wl->mutex);
  2964. return tsf;
  2965. }
  2966. static void b43_op_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2967. {
  2968. struct b43_wl *wl = hw_to_b43_wl(hw);
  2969. struct b43_wldev *dev;
  2970. mutex_lock(&wl->mutex);
  2971. dev = wl->current_dev;
  2972. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  2973. b43_tsf_write(dev, tsf);
  2974. mutex_unlock(&wl->mutex);
  2975. }
  2976. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  2977. {
  2978. struct ssb_device *sdev = dev->dev;
  2979. u32 tmslow;
  2980. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2981. tmslow &= ~B43_TMSLOW_GMODE;
  2982. tmslow |= B43_TMSLOW_PHYRESET;
  2983. tmslow |= SSB_TMSLOW_FGC;
  2984. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2985. msleep(1);
  2986. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2987. tmslow &= ~SSB_TMSLOW_FGC;
  2988. tmslow |= B43_TMSLOW_PHYRESET;
  2989. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2990. msleep(1);
  2991. }
  2992. static const char *band_to_string(enum ieee80211_band band)
  2993. {
  2994. switch (band) {
  2995. case IEEE80211_BAND_5GHZ:
  2996. return "5";
  2997. case IEEE80211_BAND_2GHZ:
  2998. return "2.4";
  2999. default:
  3000. break;
  3001. }
  3002. B43_WARN_ON(1);
  3003. return "";
  3004. }
  3005. /* Expects wl->mutex locked */
  3006. static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
  3007. {
  3008. struct b43_wldev *up_dev = NULL;
  3009. struct b43_wldev *down_dev;
  3010. struct b43_wldev *d;
  3011. int err;
  3012. bool uninitialized_var(gmode);
  3013. int prev_status;
  3014. /* Find a device and PHY which supports the band. */
  3015. list_for_each_entry(d, &wl->devlist, list) {
  3016. switch (chan->band) {
  3017. case IEEE80211_BAND_5GHZ:
  3018. if (d->phy.supports_5ghz) {
  3019. up_dev = d;
  3020. gmode = 0;
  3021. }
  3022. break;
  3023. case IEEE80211_BAND_2GHZ:
  3024. if (d->phy.supports_2ghz) {
  3025. up_dev = d;
  3026. gmode = 1;
  3027. }
  3028. break;
  3029. default:
  3030. B43_WARN_ON(1);
  3031. return -EINVAL;
  3032. }
  3033. if (up_dev)
  3034. break;
  3035. }
  3036. if (!up_dev) {
  3037. b43err(wl, "Could not find a device for %s-GHz band operation\n",
  3038. band_to_string(chan->band));
  3039. return -ENODEV;
  3040. }
  3041. if ((up_dev == wl->current_dev) &&
  3042. (!!wl->current_dev->phy.gmode == !!gmode)) {
  3043. /* This device is already running. */
  3044. return 0;
  3045. }
  3046. b43dbg(wl, "Switching to %s-GHz band\n",
  3047. band_to_string(chan->band));
  3048. down_dev = wl->current_dev;
  3049. prev_status = b43_status(down_dev);
  3050. /* Shutdown the currently running core. */
  3051. if (prev_status >= B43_STAT_STARTED)
  3052. down_dev = b43_wireless_core_stop(down_dev);
  3053. if (prev_status >= B43_STAT_INITIALIZED)
  3054. b43_wireless_core_exit(down_dev);
  3055. if (down_dev != up_dev) {
  3056. /* We switch to a different core, so we put PHY into
  3057. * RESET on the old core. */
  3058. b43_put_phy_into_reset(down_dev);
  3059. }
  3060. /* Now start the new core. */
  3061. up_dev->phy.gmode = gmode;
  3062. if (prev_status >= B43_STAT_INITIALIZED) {
  3063. err = b43_wireless_core_init(up_dev);
  3064. if (err) {
  3065. b43err(wl, "Fatal: Could not initialize device for "
  3066. "selected %s-GHz band\n",
  3067. band_to_string(chan->band));
  3068. goto init_failure;
  3069. }
  3070. }
  3071. if (prev_status >= B43_STAT_STARTED) {
  3072. err = b43_wireless_core_start(up_dev);
  3073. if (err) {
  3074. b43err(wl, "Fatal: Coult not start device for "
  3075. "selected %s-GHz band\n",
  3076. band_to_string(chan->band));
  3077. b43_wireless_core_exit(up_dev);
  3078. goto init_failure;
  3079. }
  3080. }
  3081. B43_WARN_ON(b43_status(up_dev) != prev_status);
  3082. wl->current_dev = up_dev;
  3083. return 0;
  3084. init_failure:
  3085. /* Whoops, failed to init the new core. No core is operating now. */
  3086. wl->current_dev = NULL;
  3087. return err;
  3088. }
  3089. /* Write the short and long frame retry limit values. */
  3090. static void b43_set_retry_limits(struct b43_wldev *dev,
  3091. unsigned int short_retry,
  3092. unsigned int long_retry)
  3093. {
  3094. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  3095. * the chip-internal counter. */
  3096. short_retry = min(short_retry, (unsigned int)0xF);
  3097. long_retry = min(long_retry, (unsigned int)0xF);
  3098. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  3099. short_retry);
  3100. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  3101. long_retry);
  3102. }
  3103. static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
  3104. {
  3105. struct b43_wl *wl = hw_to_b43_wl(hw);
  3106. struct b43_wldev *dev;
  3107. struct b43_phy *phy;
  3108. struct ieee80211_conf *conf = &hw->conf;
  3109. int antenna;
  3110. int err = 0;
  3111. mutex_lock(&wl->mutex);
  3112. /* Switch the band (if necessary). This might change the active core. */
  3113. err = b43_switch_band(wl, conf->channel);
  3114. if (err)
  3115. goto out_unlock_mutex;
  3116. dev = wl->current_dev;
  3117. phy = &dev->phy;
  3118. if (conf_is_ht(conf))
  3119. phy->is_40mhz =
  3120. (conf_is_ht40_minus(conf) || conf_is_ht40_plus(conf));
  3121. else
  3122. phy->is_40mhz = false;
  3123. b43_mac_suspend(dev);
  3124. if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  3125. b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
  3126. conf->long_frame_max_tx_count);
  3127. changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
  3128. if (!changed)
  3129. goto out_mac_enable;
  3130. /* Switch to the requested channel.
  3131. * The firmware takes care of races with the TX handler. */
  3132. if (conf->channel->hw_value != phy->channel)
  3133. b43_switch_channel(dev, conf->channel->hw_value);
  3134. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
  3135. /* Adjust the desired TX power level. */
  3136. if (conf->power_level != 0) {
  3137. if (conf->power_level != phy->desired_txpower) {
  3138. phy->desired_txpower = conf->power_level;
  3139. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
  3140. B43_TXPWR_IGNORE_TSSI);
  3141. }
  3142. }
  3143. /* Antennas for RX and management frame TX. */
  3144. antenna = B43_ANTENNA_DEFAULT;
  3145. b43_mgmtframe_txantenna(dev, antenna);
  3146. antenna = B43_ANTENNA_DEFAULT;
  3147. if (phy->ops->set_rx_antenna)
  3148. phy->ops->set_rx_antenna(dev, antenna);
  3149. if (wl->radio_enabled != phy->radio_on) {
  3150. if (wl->radio_enabled) {
  3151. b43_software_rfkill(dev, false);
  3152. b43info(dev->wl, "Radio turned on by software\n");
  3153. if (!dev->radio_hw_enable) {
  3154. b43info(dev->wl, "The hardware RF-kill button "
  3155. "still turns the radio physically off. "
  3156. "Press the button to turn it on.\n");
  3157. }
  3158. } else {
  3159. b43_software_rfkill(dev, true);
  3160. b43info(dev->wl, "Radio turned off by software\n");
  3161. }
  3162. }
  3163. out_mac_enable:
  3164. b43_mac_enable(dev);
  3165. out_unlock_mutex:
  3166. mutex_unlock(&wl->mutex);
  3167. return err;
  3168. }
  3169. static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
  3170. {
  3171. struct ieee80211_supported_band *sband =
  3172. dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
  3173. struct ieee80211_rate *rate;
  3174. int i;
  3175. u16 basic, direct, offset, basic_offset, rateptr;
  3176. for (i = 0; i < sband->n_bitrates; i++) {
  3177. rate = &sband->bitrates[i];
  3178. if (b43_is_cck_rate(rate->hw_value)) {
  3179. direct = B43_SHM_SH_CCKDIRECT;
  3180. basic = B43_SHM_SH_CCKBASIC;
  3181. offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3182. offset &= 0xF;
  3183. } else {
  3184. direct = B43_SHM_SH_OFDMDIRECT;
  3185. basic = B43_SHM_SH_OFDMBASIC;
  3186. offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3187. offset &= 0xF;
  3188. }
  3189. rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
  3190. if (b43_is_cck_rate(rate->hw_value)) {
  3191. basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3192. basic_offset &= 0xF;
  3193. } else {
  3194. basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3195. basic_offset &= 0xF;
  3196. }
  3197. /*
  3198. * Get the pointer that we need to point to
  3199. * from the direct map
  3200. */
  3201. rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
  3202. direct + 2 * basic_offset);
  3203. /* and write it to the basic map */
  3204. b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
  3205. rateptr);
  3206. }
  3207. }
  3208. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  3209. struct ieee80211_vif *vif,
  3210. struct ieee80211_bss_conf *conf,
  3211. u32 changed)
  3212. {
  3213. struct b43_wl *wl = hw_to_b43_wl(hw);
  3214. struct b43_wldev *dev;
  3215. mutex_lock(&wl->mutex);
  3216. dev = wl->current_dev;
  3217. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3218. goto out_unlock_mutex;
  3219. B43_WARN_ON(wl->vif != vif);
  3220. if (changed & BSS_CHANGED_BSSID) {
  3221. if (conf->bssid)
  3222. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  3223. else
  3224. memset(wl->bssid, 0, ETH_ALEN);
  3225. }
  3226. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  3227. if (changed & BSS_CHANGED_BEACON &&
  3228. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3229. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3230. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  3231. b43_update_templates(wl);
  3232. if (changed & BSS_CHANGED_BSSID)
  3233. b43_write_mac_bssid_templates(dev);
  3234. }
  3235. b43_mac_suspend(dev);
  3236. /* Update templates for AP/mesh mode. */
  3237. if (changed & BSS_CHANGED_BEACON_INT &&
  3238. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3239. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3240. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  3241. b43_set_beacon_int(dev, conf->beacon_int);
  3242. if (changed & BSS_CHANGED_BASIC_RATES)
  3243. b43_update_basic_rates(dev, conf->basic_rates);
  3244. if (changed & BSS_CHANGED_ERP_SLOT) {
  3245. if (conf->use_short_slot)
  3246. b43_short_slot_timing_enable(dev);
  3247. else
  3248. b43_short_slot_timing_disable(dev);
  3249. }
  3250. b43_mac_enable(dev);
  3251. out_unlock_mutex:
  3252. mutex_unlock(&wl->mutex);
  3253. }
  3254. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3255. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  3256. struct ieee80211_key_conf *key)
  3257. {
  3258. struct b43_wl *wl = hw_to_b43_wl(hw);
  3259. struct b43_wldev *dev;
  3260. u8 algorithm;
  3261. u8 index;
  3262. int err;
  3263. static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  3264. if (modparam_nohwcrypt)
  3265. return -ENOSPC; /* User disabled HW-crypto */
  3266. mutex_lock(&wl->mutex);
  3267. dev = wl->current_dev;
  3268. err = -ENODEV;
  3269. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  3270. goto out_unlock;
  3271. if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
  3272. /* We don't have firmware for the crypto engine.
  3273. * Must use software-crypto. */
  3274. err = -EOPNOTSUPP;
  3275. goto out_unlock;
  3276. }
  3277. err = -EINVAL;
  3278. switch (key->alg) {
  3279. case ALG_WEP:
  3280. if (key->keylen == WLAN_KEY_LEN_WEP40)
  3281. algorithm = B43_SEC_ALGO_WEP40;
  3282. else
  3283. algorithm = B43_SEC_ALGO_WEP104;
  3284. break;
  3285. case ALG_TKIP:
  3286. algorithm = B43_SEC_ALGO_TKIP;
  3287. break;
  3288. case ALG_CCMP:
  3289. algorithm = B43_SEC_ALGO_AES;
  3290. break;
  3291. default:
  3292. B43_WARN_ON(1);
  3293. goto out_unlock;
  3294. }
  3295. index = (u8) (key->keyidx);
  3296. if (index > 3)
  3297. goto out_unlock;
  3298. switch (cmd) {
  3299. case SET_KEY:
  3300. if (algorithm == B43_SEC_ALGO_TKIP &&
  3301. (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
  3302. !modparam_hwtkip)) {
  3303. /* We support only pairwise key */
  3304. err = -EOPNOTSUPP;
  3305. goto out_unlock;
  3306. }
  3307. if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
  3308. if (WARN_ON(!sta)) {
  3309. err = -EOPNOTSUPP;
  3310. goto out_unlock;
  3311. }
  3312. /* Pairwise key with an assigned MAC address. */
  3313. err = b43_key_write(dev, -1, algorithm,
  3314. key->key, key->keylen,
  3315. sta->addr, key);
  3316. } else {
  3317. /* Group key */
  3318. err = b43_key_write(dev, index, algorithm,
  3319. key->key, key->keylen, NULL, key);
  3320. }
  3321. if (err)
  3322. goto out_unlock;
  3323. if (algorithm == B43_SEC_ALGO_WEP40 ||
  3324. algorithm == B43_SEC_ALGO_WEP104) {
  3325. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  3326. } else {
  3327. b43_hf_write(dev,
  3328. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  3329. }
  3330. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  3331. if (algorithm == B43_SEC_ALGO_TKIP)
  3332. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  3333. break;
  3334. case DISABLE_KEY: {
  3335. err = b43_key_clear(dev, key->hw_key_idx);
  3336. if (err)
  3337. goto out_unlock;
  3338. break;
  3339. }
  3340. default:
  3341. B43_WARN_ON(1);
  3342. }
  3343. out_unlock:
  3344. if (!err) {
  3345. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  3346. "mac: %pM\n",
  3347. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  3348. sta ? sta->addr : bcast_addr);
  3349. b43_dump_keymemory(dev);
  3350. }
  3351. mutex_unlock(&wl->mutex);
  3352. return err;
  3353. }
  3354. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  3355. unsigned int changed, unsigned int *fflags,
  3356. u64 multicast)
  3357. {
  3358. struct b43_wl *wl = hw_to_b43_wl(hw);
  3359. struct b43_wldev *dev;
  3360. mutex_lock(&wl->mutex);
  3361. dev = wl->current_dev;
  3362. if (!dev) {
  3363. *fflags = 0;
  3364. goto out_unlock;
  3365. }
  3366. *fflags &= FIF_PROMISC_IN_BSS |
  3367. FIF_ALLMULTI |
  3368. FIF_FCSFAIL |
  3369. FIF_PLCPFAIL |
  3370. FIF_CONTROL |
  3371. FIF_OTHER_BSS |
  3372. FIF_BCN_PRBRESP_PROMISC;
  3373. changed &= FIF_PROMISC_IN_BSS |
  3374. FIF_ALLMULTI |
  3375. FIF_FCSFAIL |
  3376. FIF_PLCPFAIL |
  3377. FIF_CONTROL |
  3378. FIF_OTHER_BSS |
  3379. FIF_BCN_PRBRESP_PROMISC;
  3380. wl->filter_flags = *fflags;
  3381. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  3382. b43_adjust_opmode(dev);
  3383. out_unlock:
  3384. mutex_unlock(&wl->mutex);
  3385. }
  3386. /* Locking: wl->mutex
  3387. * Returns the current dev. This might be different from the passed in dev,
  3388. * because the core might be gone away while we unlocked the mutex. */
  3389. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
  3390. {
  3391. struct b43_wl *wl = dev->wl;
  3392. struct b43_wldev *orig_dev;
  3393. u32 mask;
  3394. redo:
  3395. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3396. return dev;
  3397. /* Cancel work. Unlock to avoid deadlocks. */
  3398. mutex_unlock(&wl->mutex);
  3399. cancel_delayed_work_sync(&dev->periodic_work);
  3400. cancel_work_sync(&wl->tx_work);
  3401. mutex_lock(&wl->mutex);
  3402. dev = wl->current_dev;
  3403. if (!dev || b43_status(dev) < B43_STAT_STARTED) {
  3404. /* Whoops, aliens ate up the device while we were unlocked. */
  3405. return dev;
  3406. }
  3407. /* Disable interrupts on the device. */
  3408. b43_set_status(dev, B43_STAT_INITIALIZED);
  3409. if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) {
  3410. /* wl->mutex is locked. That is enough. */
  3411. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3412. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3413. } else {
  3414. spin_lock_irq(&wl->hardirq_lock);
  3415. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3416. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3417. spin_unlock_irq(&wl->hardirq_lock);
  3418. }
  3419. /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
  3420. orig_dev = dev;
  3421. mutex_unlock(&wl->mutex);
  3422. if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) {
  3423. b43_sdio_free_irq(dev);
  3424. } else {
  3425. synchronize_irq(dev->dev->irq);
  3426. free_irq(dev->dev->irq, dev);
  3427. }
  3428. mutex_lock(&wl->mutex);
  3429. dev = wl->current_dev;
  3430. if (!dev)
  3431. return dev;
  3432. if (dev != orig_dev) {
  3433. if (b43_status(dev) >= B43_STAT_STARTED)
  3434. goto redo;
  3435. return dev;
  3436. }
  3437. mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  3438. B43_WARN_ON(mask != 0xFFFFFFFF && mask);
  3439. /* Drain the TX queue */
  3440. while (skb_queue_len(&wl->tx_queue))
  3441. dev_kfree_skb(skb_dequeue(&wl->tx_queue));
  3442. b43_mac_suspend(dev);
  3443. b43_leds_exit(dev);
  3444. b43dbg(wl, "Wireless interface stopped\n");
  3445. return dev;
  3446. }
  3447. /* Locking: wl->mutex */
  3448. static int b43_wireless_core_start(struct b43_wldev *dev)
  3449. {
  3450. int err;
  3451. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3452. drain_txstatus_queue(dev);
  3453. if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) {
  3454. err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
  3455. if (err) {
  3456. b43err(dev->wl, "Cannot request SDIO IRQ\n");
  3457. goto out;
  3458. }
  3459. } else {
  3460. err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
  3461. b43_interrupt_thread_handler,
  3462. IRQF_SHARED, KBUILD_MODNAME, dev);
  3463. if (err) {
  3464. b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
  3465. goto out;
  3466. }
  3467. }
  3468. /* We are ready to run. */
  3469. ieee80211_wake_queues(dev->wl->hw);
  3470. b43_set_status(dev, B43_STAT_STARTED);
  3471. /* Start data flow (TX/RX). */
  3472. b43_mac_enable(dev);
  3473. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  3474. /* Start maintainance work */
  3475. b43_periodic_tasks_setup(dev);
  3476. b43_leds_init(dev);
  3477. b43dbg(dev->wl, "Wireless interface started\n");
  3478. out:
  3479. return err;
  3480. }
  3481. /* Get PHY and RADIO versioning numbers */
  3482. static int b43_phy_versioning(struct b43_wldev *dev)
  3483. {
  3484. struct b43_phy *phy = &dev->phy;
  3485. u32 tmp;
  3486. u8 analog_type;
  3487. u8 phy_type;
  3488. u8 phy_rev;
  3489. u16 radio_manuf;
  3490. u16 radio_ver;
  3491. u16 radio_rev;
  3492. int unsupported = 0;
  3493. /* Get PHY versioning */
  3494. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3495. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3496. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3497. phy_rev = (tmp & B43_PHYVER_VERSION);
  3498. switch (phy_type) {
  3499. case B43_PHYTYPE_A:
  3500. if (phy_rev >= 4)
  3501. unsupported = 1;
  3502. break;
  3503. case B43_PHYTYPE_B:
  3504. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  3505. && phy_rev != 7)
  3506. unsupported = 1;
  3507. break;
  3508. case B43_PHYTYPE_G:
  3509. if (phy_rev > 9)
  3510. unsupported = 1;
  3511. break;
  3512. #ifdef CONFIG_B43_NPHY
  3513. case B43_PHYTYPE_N:
  3514. if (phy_rev > 4)
  3515. unsupported = 1;
  3516. break;
  3517. #endif
  3518. #ifdef CONFIG_B43_PHY_LP
  3519. case B43_PHYTYPE_LP:
  3520. if (phy_rev > 2)
  3521. unsupported = 1;
  3522. break;
  3523. #endif
  3524. default:
  3525. unsupported = 1;
  3526. };
  3527. if (unsupported) {
  3528. b43err(dev->wl, "FOUND UNSUPPORTED PHY "
  3529. "(Analog %u, Type %u, Revision %u)\n",
  3530. analog_type, phy_type, phy_rev);
  3531. return -EOPNOTSUPP;
  3532. }
  3533. b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
  3534. analog_type, phy_type, phy_rev);
  3535. /* Get RADIO versioning */
  3536. if (dev->dev->bus->chip_id == 0x4317) {
  3537. if (dev->dev->bus->chip_rev == 0)
  3538. tmp = 0x3205017F;
  3539. else if (dev->dev->bus->chip_rev == 1)
  3540. tmp = 0x4205017F;
  3541. else
  3542. tmp = 0x5205017F;
  3543. } else {
  3544. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3545. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3546. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3547. tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
  3548. }
  3549. radio_manuf = (tmp & 0x00000FFF);
  3550. radio_ver = (tmp & 0x0FFFF000) >> 12;
  3551. radio_rev = (tmp & 0xF0000000) >> 28;
  3552. if (radio_manuf != 0x17F /* Broadcom */)
  3553. unsupported = 1;
  3554. switch (phy_type) {
  3555. case B43_PHYTYPE_A:
  3556. if (radio_ver != 0x2060)
  3557. unsupported = 1;
  3558. if (radio_rev != 1)
  3559. unsupported = 1;
  3560. if (radio_manuf != 0x17F)
  3561. unsupported = 1;
  3562. break;
  3563. case B43_PHYTYPE_B:
  3564. if ((radio_ver & 0xFFF0) != 0x2050)
  3565. unsupported = 1;
  3566. break;
  3567. case B43_PHYTYPE_G:
  3568. if (radio_ver != 0x2050)
  3569. unsupported = 1;
  3570. break;
  3571. case B43_PHYTYPE_N:
  3572. if (radio_ver != 0x2055 && radio_ver != 0x2056)
  3573. unsupported = 1;
  3574. break;
  3575. case B43_PHYTYPE_LP:
  3576. if (radio_ver != 0x2062 && radio_ver != 0x2063)
  3577. unsupported = 1;
  3578. break;
  3579. default:
  3580. B43_WARN_ON(1);
  3581. }
  3582. if (unsupported) {
  3583. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  3584. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  3585. radio_manuf, radio_ver, radio_rev);
  3586. return -EOPNOTSUPP;
  3587. }
  3588. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  3589. radio_manuf, radio_ver, radio_rev);
  3590. phy->radio_manuf = radio_manuf;
  3591. phy->radio_ver = radio_ver;
  3592. phy->radio_rev = radio_rev;
  3593. phy->analog = analog_type;
  3594. phy->type = phy_type;
  3595. phy->rev = phy_rev;
  3596. return 0;
  3597. }
  3598. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  3599. struct b43_phy *phy)
  3600. {
  3601. phy->hardware_power_control = !!modparam_hwpctl;
  3602. phy->next_txpwr_check_time = jiffies;
  3603. /* PHY TX errors counter. */
  3604. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  3605. #if B43_DEBUG
  3606. phy->phy_locked = 0;
  3607. phy->radio_locked = 0;
  3608. #endif
  3609. }
  3610. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  3611. {
  3612. dev->dfq_valid = 0;
  3613. /* Assume the radio is enabled. If it's not enabled, the state will
  3614. * immediately get fixed on the first periodic work run. */
  3615. dev->radio_hw_enable = 1;
  3616. /* Stats */
  3617. memset(&dev->stats, 0, sizeof(dev->stats));
  3618. setup_struct_phy_for_init(dev, &dev->phy);
  3619. /* IRQ related flags */
  3620. dev->irq_reason = 0;
  3621. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  3622. dev->irq_mask = B43_IRQ_MASKTEMPLATE;
  3623. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  3624. dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
  3625. dev->mac_suspended = 1;
  3626. /* Noise calculation context */
  3627. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  3628. }
  3629. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  3630. {
  3631. struct ssb_sprom *sprom = &dev->dev->bus->sprom;
  3632. u64 hf;
  3633. if (!modparam_btcoex)
  3634. return;
  3635. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  3636. return;
  3637. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  3638. return;
  3639. hf = b43_hf_read(dev);
  3640. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  3641. hf |= B43_HF_BTCOEXALT;
  3642. else
  3643. hf |= B43_HF_BTCOEX;
  3644. b43_hf_write(dev, hf);
  3645. }
  3646. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  3647. {
  3648. if (!modparam_btcoex)
  3649. return;
  3650. //TODO
  3651. }
  3652. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  3653. {
  3654. #ifdef CONFIG_SSB_DRIVER_PCICORE
  3655. struct ssb_bus *bus = dev->dev->bus;
  3656. u32 tmp;
  3657. if (bus->pcicore.dev &&
  3658. bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
  3659. bus->pcicore.dev->id.revision <= 5) {
  3660. /* IMCFGLO timeouts workaround. */
  3661. tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
  3662. switch (bus->bustype) {
  3663. case SSB_BUSTYPE_PCI:
  3664. case SSB_BUSTYPE_PCMCIA:
  3665. tmp &= ~SSB_IMCFGLO_REQTO;
  3666. tmp &= ~SSB_IMCFGLO_SERTO;
  3667. tmp |= 0x32;
  3668. break;
  3669. case SSB_BUSTYPE_SSB:
  3670. tmp &= ~SSB_IMCFGLO_REQTO;
  3671. tmp &= ~SSB_IMCFGLO_SERTO;
  3672. tmp |= 0x53;
  3673. break;
  3674. default:
  3675. break;
  3676. }
  3677. ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
  3678. }
  3679. #endif /* CONFIG_SSB_DRIVER_PCICORE */
  3680. }
  3681. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  3682. {
  3683. u16 pu_delay;
  3684. /* The time value is in microseconds. */
  3685. if (dev->phy.type == B43_PHYTYPE_A)
  3686. pu_delay = 3700;
  3687. else
  3688. pu_delay = 1050;
  3689. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
  3690. pu_delay = 500;
  3691. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  3692. pu_delay = max(pu_delay, (u16)2400);
  3693. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  3694. }
  3695. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  3696. static void b43_set_pretbtt(struct b43_wldev *dev)
  3697. {
  3698. u16 pretbtt;
  3699. /* The time value is in microseconds. */
  3700. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
  3701. pretbtt = 2;
  3702. } else {
  3703. if (dev->phy.type == B43_PHYTYPE_A)
  3704. pretbtt = 120;
  3705. else
  3706. pretbtt = 250;
  3707. }
  3708. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  3709. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  3710. }
  3711. /* Shutdown a wireless core */
  3712. /* Locking: wl->mutex */
  3713. static void b43_wireless_core_exit(struct b43_wldev *dev)
  3714. {
  3715. u32 macctl;
  3716. B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
  3717. if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
  3718. return;
  3719. b43_set_status(dev, B43_STAT_UNINIT);
  3720. /* Stop the microcode PSM. */
  3721. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  3722. macctl &= ~B43_MACCTL_PSM_RUN;
  3723. macctl |= B43_MACCTL_PSM_JMP0;
  3724. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  3725. b43_dma_free(dev);
  3726. b43_pio_free(dev);
  3727. b43_chip_exit(dev);
  3728. dev->phy.ops->switch_analog(dev, 0);
  3729. if (dev->wl->current_beacon) {
  3730. dev_kfree_skb_any(dev->wl->current_beacon);
  3731. dev->wl->current_beacon = NULL;
  3732. }
  3733. ssb_device_disable(dev->dev, 0);
  3734. ssb_bus_may_powerdown(dev->dev->bus);
  3735. }
  3736. /* Initialize a wireless core */
  3737. static int b43_wireless_core_init(struct b43_wldev *dev)
  3738. {
  3739. struct ssb_bus *bus = dev->dev->bus;
  3740. struct ssb_sprom *sprom = &bus->sprom;
  3741. struct b43_phy *phy = &dev->phy;
  3742. int err;
  3743. u64 hf;
  3744. u32 tmp;
  3745. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3746. err = ssb_bus_powerup(bus, 0);
  3747. if (err)
  3748. goto out;
  3749. if (!ssb_device_is_enabled(dev->dev)) {
  3750. tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
  3751. b43_wireless_core_reset(dev, tmp);
  3752. }
  3753. /* Reset all data structures. */
  3754. setup_struct_wldev_for_init(dev);
  3755. phy->ops->prepare_structs(dev);
  3756. /* Enable IRQ routing to this device. */
  3757. ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
  3758. b43_imcfglo_timeouts_workaround(dev);
  3759. b43_bluetooth_coext_disable(dev);
  3760. if (phy->ops->prepare_hardware) {
  3761. err = phy->ops->prepare_hardware(dev);
  3762. if (err)
  3763. goto err_busdown;
  3764. }
  3765. err = b43_chip_init(dev);
  3766. if (err)
  3767. goto err_busdown;
  3768. b43_shm_write16(dev, B43_SHM_SHARED,
  3769. B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
  3770. hf = b43_hf_read(dev);
  3771. if (phy->type == B43_PHYTYPE_G) {
  3772. hf |= B43_HF_SYMW;
  3773. if (phy->rev == 1)
  3774. hf |= B43_HF_GDCW;
  3775. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  3776. hf |= B43_HF_OFDMPABOOST;
  3777. }
  3778. if (phy->radio_ver == 0x2050) {
  3779. if (phy->radio_rev == 6)
  3780. hf |= B43_HF_4318TSSI;
  3781. if (phy->radio_rev < 6)
  3782. hf |= B43_HF_VCORECALC;
  3783. }
  3784. if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
  3785. hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
  3786. #ifdef CONFIG_SSB_DRIVER_PCICORE
  3787. if ((bus->bustype == SSB_BUSTYPE_PCI) &&
  3788. (bus->pcicore.dev->id.revision <= 10))
  3789. hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
  3790. #endif
  3791. hf &= ~B43_HF_SKCFPUP;
  3792. b43_hf_write(dev, hf);
  3793. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  3794. B43_DEFAULT_LONG_RETRY_LIMIT);
  3795. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  3796. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  3797. /* Disable sending probe responses from firmware.
  3798. * Setting the MaxTime to one usec will always trigger
  3799. * a timeout, so we never send any probe resp.
  3800. * A timeout of zero is infinite. */
  3801. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  3802. b43_rate_memory_init(dev);
  3803. b43_set_phytxctl_defaults(dev);
  3804. /* Minimum Contention Window */
  3805. if (phy->type == B43_PHYTYPE_B) {
  3806. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  3807. } else {
  3808. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  3809. }
  3810. /* Maximum Contention Window */
  3811. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  3812. if ((dev->dev->bus->bustype == SSB_BUSTYPE_PCMCIA) ||
  3813. (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) ||
  3814. dev->use_pio) {
  3815. dev->__using_pio_transfers = 1;
  3816. err = b43_pio_init(dev);
  3817. } else {
  3818. dev->__using_pio_transfers = 0;
  3819. err = b43_dma_init(dev);
  3820. }
  3821. if (err)
  3822. goto err_chip_exit;
  3823. b43_qos_init(dev);
  3824. b43_set_synth_pu_delay(dev, 1);
  3825. b43_bluetooth_coext_enable(dev);
  3826. ssb_bus_powerup(bus, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
  3827. b43_upload_card_macaddress(dev);
  3828. b43_security_init(dev);
  3829. ieee80211_wake_queues(dev->wl->hw);
  3830. b43_set_status(dev, B43_STAT_INITIALIZED);
  3831. out:
  3832. return err;
  3833. err_chip_exit:
  3834. b43_chip_exit(dev);
  3835. err_busdown:
  3836. ssb_bus_may_powerdown(bus);
  3837. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3838. return err;
  3839. }
  3840. static int b43_op_add_interface(struct ieee80211_hw *hw,
  3841. struct ieee80211_vif *vif)
  3842. {
  3843. struct b43_wl *wl = hw_to_b43_wl(hw);
  3844. struct b43_wldev *dev;
  3845. int err = -EOPNOTSUPP;
  3846. /* TODO: allow WDS/AP devices to coexist */
  3847. if (vif->type != NL80211_IFTYPE_AP &&
  3848. vif->type != NL80211_IFTYPE_MESH_POINT &&
  3849. vif->type != NL80211_IFTYPE_STATION &&
  3850. vif->type != NL80211_IFTYPE_WDS &&
  3851. vif->type != NL80211_IFTYPE_ADHOC)
  3852. return -EOPNOTSUPP;
  3853. mutex_lock(&wl->mutex);
  3854. if (wl->operating)
  3855. goto out_mutex_unlock;
  3856. b43dbg(wl, "Adding Interface type %d\n", vif->type);
  3857. dev = wl->current_dev;
  3858. wl->operating = 1;
  3859. wl->vif = vif;
  3860. wl->if_type = vif->type;
  3861. memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
  3862. b43_adjust_opmode(dev);
  3863. b43_set_pretbtt(dev);
  3864. b43_set_synth_pu_delay(dev, 0);
  3865. b43_upload_card_macaddress(dev);
  3866. err = 0;
  3867. out_mutex_unlock:
  3868. mutex_unlock(&wl->mutex);
  3869. return err;
  3870. }
  3871. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  3872. struct ieee80211_vif *vif)
  3873. {
  3874. struct b43_wl *wl = hw_to_b43_wl(hw);
  3875. struct b43_wldev *dev = wl->current_dev;
  3876. b43dbg(wl, "Removing Interface type %d\n", vif->type);
  3877. mutex_lock(&wl->mutex);
  3878. B43_WARN_ON(!wl->operating);
  3879. B43_WARN_ON(wl->vif != vif);
  3880. wl->vif = NULL;
  3881. wl->operating = 0;
  3882. b43_adjust_opmode(dev);
  3883. memset(wl->mac_addr, 0, ETH_ALEN);
  3884. b43_upload_card_macaddress(dev);
  3885. mutex_unlock(&wl->mutex);
  3886. }
  3887. static int b43_op_start(struct ieee80211_hw *hw)
  3888. {
  3889. struct b43_wl *wl = hw_to_b43_wl(hw);
  3890. struct b43_wldev *dev = wl->current_dev;
  3891. int did_init = 0;
  3892. int err = 0;
  3893. /* Kill all old instance specific information to make sure
  3894. * the card won't use it in the short timeframe between start
  3895. * and mac80211 reconfiguring it. */
  3896. memset(wl->bssid, 0, ETH_ALEN);
  3897. memset(wl->mac_addr, 0, ETH_ALEN);
  3898. wl->filter_flags = 0;
  3899. wl->radiotap_enabled = 0;
  3900. b43_qos_clear(wl);
  3901. wl->beacon0_uploaded = 0;
  3902. wl->beacon1_uploaded = 0;
  3903. wl->beacon_templates_virgin = 1;
  3904. wl->radio_enabled = 1;
  3905. mutex_lock(&wl->mutex);
  3906. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  3907. err = b43_wireless_core_init(dev);
  3908. if (err)
  3909. goto out_mutex_unlock;
  3910. did_init = 1;
  3911. }
  3912. if (b43_status(dev) < B43_STAT_STARTED) {
  3913. err = b43_wireless_core_start(dev);
  3914. if (err) {
  3915. if (did_init)
  3916. b43_wireless_core_exit(dev);
  3917. goto out_mutex_unlock;
  3918. }
  3919. }
  3920. /* XXX: only do if device doesn't support rfkill irq */
  3921. wiphy_rfkill_start_polling(hw->wiphy);
  3922. out_mutex_unlock:
  3923. mutex_unlock(&wl->mutex);
  3924. return err;
  3925. }
  3926. static void b43_op_stop(struct ieee80211_hw *hw)
  3927. {
  3928. struct b43_wl *wl = hw_to_b43_wl(hw);
  3929. struct b43_wldev *dev = wl->current_dev;
  3930. cancel_work_sync(&(wl->beacon_update_trigger));
  3931. mutex_lock(&wl->mutex);
  3932. if (b43_status(dev) >= B43_STAT_STARTED) {
  3933. dev = b43_wireless_core_stop(dev);
  3934. if (!dev)
  3935. goto out_unlock;
  3936. }
  3937. b43_wireless_core_exit(dev);
  3938. wl->radio_enabled = 0;
  3939. out_unlock:
  3940. mutex_unlock(&wl->mutex);
  3941. cancel_work_sync(&(wl->txpower_adjust_work));
  3942. }
  3943. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
  3944. struct ieee80211_sta *sta, bool set)
  3945. {
  3946. struct b43_wl *wl = hw_to_b43_wl(hw);
  3947. /* FIXME: add locking */
  3948. b43_update_templates(wl);
  3949. return 0;
  3950. }
  3951. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  3952. struct ieee80211_vif *vif,
  3953. enum sta_notify_cmd notify_cmd,
  3954. struct ieee80211_sta *sta)
  3955. {
  3956. struct b43_wl *wl = hw_to_b43_wl(hw);
  3957. B43_WARN_ON(!vif || wl->vif != vif);
  3958. }
  3959. static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
  3960. {
  3961. struct b43_wl *wl = hw_to_b43_wl(hw);
  3962. struct b43_wldev *dev;
  3963. mutex_lock(&wl->mutex);
  3964. dev = wl->current_dev;
  3965. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  3966. /* Disable CFP update during scan on other channels. */
  3967. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
  3968. }
  3969. mutex_unlock(&wl->mutex);
  3970. }
  3971. static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
  3972. {
  3973. struct b43_wl *wl = hw_to_b43_wl(hw);
  3974. struct b43_wldev *dev;
  3975. mutex_lock(&wl->mutex);
  3976. dev = wl->current_dev;
  3977. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  3978. /* Re-enable CFP update. */
  3979. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
  3980. }
  3981. mutex_unlock(&wl->mutex);
  3982. }
  3983. static const struct ieee80211_ops b43_hw_ops = {
  3984. .tx = b43_op_tx,
  3985. .conf_tx = b43_op_conf_tx,
  3986. .add_interface = b43_op_add_interface,
  3987. .remove_interface = b43_op_remove_interface,
  3988. .config = b43_op_config,
  3989. .bss_info_changed = b43_op_bss_info_changed,
  3990. .configure_filter = b43_op_configure_filter,
  3991. .set_key = b43_op_set_key,
  3992. .update_tkip_key = b43_op_update_tkip_key,
  3993. .get_stats = b43_op_get_stats,
  3994. .get_tsf = b43_op_get_tsf,
  3995. .set_tsf = b43_op_set_tsf,
  3996. .start = b43_op_start,
  3997. .stop = b43_op_stop,
  3998. .set_tim = b43_op_beacon_set_tim,
  3999. .sta_notify = b43_op_sta_notify,
  4000. .sw_scan_start = b43_op_sw_scan_start_notifier,
  4001. .sw_scan_complete = b43_op_sw_scan_complete_notifier,
  4002. .rfkill_poll = b43_rfkill_poll,
  4003. };
  4004. /* Hard-reset the chip. Do not call this directly.
  4005. * Use b43_controller_restart()
  4006. */
  4007. static void b43_chip_reset(struct work_struct *work)
  4008. {
  4009. struct b43_wldev *dev =
  4010. container_of(work, struct b43_wldev, restart_work);
  4011. struct b43_wl *wl = dev->wl;
  4012. int err = 0;
  4013. int prev_status;
  4014. mutex_lock(&wl->mutex);
  4015. prev_status = b43_status(dev);
  4016. /* Bring the device down... */
  4017. if (prev_status >= B43_STAT_STARTED) {
  4018. dev = b43_wireless_core_stop(dev);
  4019. if (!dev) {
  4020. err = -ENODEV;
  4021. goto out;
  4022. }
  4023. }
  4024. if (prev_status >= B43_STAT_INITIALIZED)
  4025. b43_wireless_core_exit(dev);
  4026. /* ...and up again. */
  4027. if (prev_status >= B43_STAT_INITIALIZED) {
  4028. err = b43_wireless_core_init(dev);
  4029. if (err)
  4030. goto out;
  4031. }
  4032. if (prev_status >= B43_STAT_STARTED) {
  4033. err = b43_wireless_core_start(dev);
  4034. if (err) {
  4035. b43_wireless_core_exit(dev);
  4036. goto out;
  4037. }
  4038. }
  4039. out:
  4040. if (err)
  4041. wl->current_dev = NULL; /* Failed to init the dev. */
  4042. mutex_unlock(&wl->mutex);
  4043. if (err)
  4044. b43err(wl, "Controller restart FAILED\n");
  4045. else
  4046. b43info(wl, "Controller restarted\n");
  4047. }
  4048. static int b43_setup_bands(struct b43_wldev *dev,
  4049. bool have_2ghz_phy, bool have_5ghz_phy)
  4050. {
  4051. struct ieee80211_hw *hw = dev->wl->hw;
  4052. if (have_2ghz_phy)
  4053. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
  4054. if (dev->phy.type == B43_PHYTYPE_N) {
  4055. if (have_5ghz_phy)
  4056. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
  4057. } else {
  4058. if (have_5ghz_phy)
  4059. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  4060. }
  4061. dev->phy.supports_2ghz = have_2ghz_phy;
  4062. dev->phy.supports_5ghz = have_5ghz_phy;
  4063. return 0;
  4064. }
  4065. static void b43_wireless_core_detach(struct b43_wldev *dev)
  4066. {
  4067. /* We release firmware that late to not be required to re-request
  4068. * is all the time when we reinit the core. */
  4069. b43_release_firmware(dev);
  4070. b43_phy_free(dev);
  4071. }
  4072. static int b43_wireless_core_attach(struct b43_wldev *dev)
  4073. {
  4074. struct b43_wl *wl = dev->wl;
  4075. struct ssb_bus *bus = dev->dev->bus;
  4076. struct pci_dev *pdev = (bus->bustype == SSB_BUSTYPE_PCI) ? bus->host_pci : NULL;
  4077. int err;
  4078. bool have_2ghz_phy = 0, have_5ghz_phy = 0;
  4079. u32 tmp;
  4080. /* Do NOT do any device initialization here.
  4081. * Do it in wireless_core_init() instead.
  4082. * This function is for gathering basic information about the HW, only.
  4083. * Also some structs may be set up here. But most likely you want to have
  4084. * that in core_init(), too.
  4085. */
  4086. err = ssb_bus_powerup(bus, 0);
  4087. if (err) {
  4088. b43err(wl, "Bus powerup failed\n");
  4089. goto out;
  4090. }
  4091. /* Get the PHY type. */
  4092. if (dev->dev->id.revision >= 5) {
  4093. u32 tmshigh;
  4094. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  4095. have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
  4096. have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
  4097. } else
  4098. B43_WARN_ON(1);
  4099. dev->phy.gmode = have_2ghz_phy;
  4100. dev->phy.radio_on = 1;
  4101. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  4102. b43_wireless_core_reset(dev, tmp);
  4103. err = b43_phy_versioning(dev);
  4104. if (err)
  4105. goto err_powerdown;
  4106. /* Check if this device supports multiband. */
  4107. if (!pdev ||
  4108. (pdev->device != 0x4312 &&
  4109. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  4110. /* No multiband support. */
  4111. have_2ghz_phy = 0;
  4112. have_5ghz_phy = 0;
  4113. switch (dev->phy.type) {
  4114. case B43_PHYTYPE_A:
  4115. have_5ghz_phy = 1;
  4116. break;
  4117. case B43_PHYTYPE_LP: //FIXME not always!
  4118. #if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
  4119. have_5ghz_phy = 1;
  4120. #endif
  4121. case B43_PHYTYPE_G:
  4122. case B43_PHYTYPE_N:
  4123. have_2ghz_phy = 1;
  4124. break;
  4125. default:
  4126. B43_WARN_ON(1);
  4127. }
  4128. }
  4129. if (dev->phy.type == B43_PHYTYPE_A) {
  4130. /* FIXME */
  4131. b43err(wl, "IEEE 802.11a devices are unsupported\n");
  4132. err = -EOPNOTSUPP;
  4133. goto err_powerdown;
  4134. }
  4135. if (1 /* disable A-PHY */) {
  4136. /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
  4137. if (dev->phy.type != B43_PHYTYPE_N &&
  4138. dev->phy.type != B43_PHYTYPE_LP) {
  4139. have_2ghz_phy = 1;
  4140. have_5ghz_phy = 0;
  4141. }
  4142. }
  4143. err = b43_phy_allocate(dev);
  4144. if (err)
  4145. goto err_powerdown;
  4146. dev->phy.gmode = have_2ghz_phy;
  4147. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  4148. b43_wireless_core_reset(dev, tmp);
  4149. err = b43_validate_chipaccess(dev);
  4150. if (err)
  4151. goto err_phy_free;
  4152. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  4153. if (err)
  4154. goto err_phy_free;
  4155. /* Now set some default "current_dev" */
  4156. if (!wl->current_dev)
  4157. wl->current_dev = dev;
  4158. INIT_WORK(&dev->restart_work, b43_chip_reset);
  4159. dev->phy.ops->switch_analog(dev, 0);
  4160. ssb_device_disable(dev->dev, 0);
  4161. ssb_bus_may_powerdown(bus);
  4162. out:
  4163. return err;
  4164. err_phy_free:
  4165. b43_phy_free(dev);
  4166. err_powerdown:
  4167. ssb_bus_may_powerdown(bus);
  4168. return err;
  4169. }
  4170. static void b43_one_core_detach(struct ssb_device *dev)
  4171. {
  4172. struct b43_wldev *wldev;
  4173. struct b43_wl *wl;
  4174. /* Do not cancel ieee80211-workqueue based work here.
  4175. * See comment in b43_remove(). */
  4176. wldev = ssb_get_drvdata(dev);
  4177. wl = wldev->wl;
  4178. b43_debugfs_remove_device(wldev);
  4179. b43_wireless_core_detach(wldev);
  4180. list_del(&wldev->list);
  4181. wl->nr_devs--;
  4182. ssb_set_drvdata(dev, NULL);
  4183. kfree(wldev);
  4184. }
  4185. static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
  4186. {
  4187. struct b43_wldev *wldev;
  4188. struct pci_dev *pdev;
  4189. int err = -ENOMEM;
  4190. if (!list_empty(&wl->devlist)) {
  4191. /* We are not the first core on this chip. */
  4192. pdev = (dev->bus->bustype == SSB_BUSTYPE_PCI) ? dev->bus->host_pci : NULL;
  4193. /* Only special chips support more than one wireless
  4194. * core, although some of the other chips have more than
  4195. * one wireless core as well. Check for this and
  4196. * bail out early.
  4197. */
  4198. if (!pdev ||
  4199. ((pdev->device != 0x4321) &&
  4200. (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
  4201. b43dbg(wl, "Ignoring unconnected 802.11 core\n");
  4202. return -ENODEV;
  4203. }
  4204. }
  4205. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  4206. if (!wldev)
  4207. goto out;
  4208. wldev->use_pio = b43_modparam_pio;
  4209. wldev->dev = dev;
  4210. wldev->wl = wl;
  4211. b43_set_status(wldev, B43_STAT_UNINIT);
  4212. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  4213. INIT_LIST_HEAD(&wldev->list);
  4214. err = b43_wireless_core_attach(wldev);
  4215. if (err)
  4216. goto err_kfree_wldev;
  4217. list_add(&wldev->list, &wl->devlist);
  4218. wl->nr_devs++;
  4219. ssb_set_drvdata(dev, wldev);
  4220. b43_debugfs_add_device(wldev);
  4221. out:
  4222. return err;
  4223. err_kfree_wldev:
  4224. kfree(wldev);
  4225. return err;
  4226. }
  4227. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  4228. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  4229. (pdev->device == _device) && \
  4230. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  4231. (pdev->subsystem_device == _subdevice) )
  4232. static void b43_sprom_fixup(struct ssb_bus *bus)
  4233. {
  4234. struct pci_dev *pdev;
  4235. /* boardflags workarounds */
  4236. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  4237. bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
  4238. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  4239. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  4240. bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
  4241. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  4242. if (bus->bustype == SSB_BUSTYPE_PCI) {
  4243. pdev = bus->host_pci;
  4244. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  4245. IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
  4246. IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
  4247. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  4248. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
  4249. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
  4250. IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
  4251. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  4252. }
  4253. }
  4254. static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
  4255. {
  4256. struct ieee80211_hw *hw = wl->hw;
  4257. ssb_set_devtypedata(dev, NULL);
  4258. ieee80211_free_hw(hw);
  4259. }
  4260. static int b43_wireless_init(struct ssb_device *dev)
  4261. {
  4262. struct ssb_sprom *sprom = &dev->bus->sprom;
  4263. struct ieee80211_hw *hw;
  4264. struct b43_wl *wl;
  4265. int err = -ENOMEM;
  4266. b43_sprom_fixup(dev->bus);
  4267. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  4268. if (!hw) {
  4269. b43err(NULL, "Could not allocate ieee80211 device\n");
  4270. goto out;
  4271. }
  4272. wl = hw_to_b43_wl(hw);
  4273. /* fill hw info */
  4274. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  4275. IEEE80211_HW_SIGNAL_DBM |
  4276. IEEE80211_HW_NOISE_DBM;
  4277. hw->wiphy->interface_modes =
  4278. BIT(NL80211_IFTYPE_AP) |
  4279. BIT(NL80211_IFTYPE_MESH_POINT) |
  4280. BIT(NL80211_IFTYPE_STATION) |
  4281. BIT(NL80211_IFTYPE_WDS) |
  4282. BIT(NL80211_IFTYPE_ADHOC);
  4283. hw->queues = modparam_qos ? 4 : 1;
  4284. wl->mac80211_initially_registered_queues = hw->queues;
  4285. hw->max_rates = 2;
  4286. SET_IEEE80211_DEV(hw, dev->dev);
  4287. if (is_valid_ether_addr(sprom->et1mac))
  4288. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  4289. else
  4290. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  4291. /* Initialize struct b43_wl */
  4292. wl->hw = hw;
  4293. mutex_init(&wl->mutex);
  4294. spin_lock_init(&wl->hardirq_lock);
  4295. INIT_LIST_HEAD(&wl->devlist);
  4296. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  4297. INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
  4298. INIT_WORK(&wl->tx_work, b43_tx_work);
  4299. skb_queue_head_init(&wl->tx_queue);
  4300. ssb_set_devtypedata(dev, wl);
  4301. b43info(wl, "Broadcom %04X WLAN found (core revision %u)\n",
  4302. dev->bus->chip_id, dev->id.revision);
  4303. err = 0;
  4304. out:
  4305. return err;
  4306. }
  4307. static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
  4308. {
  4309. struct b43_wl *wl;
  4310. int err;
  4311. int first = 0;
  4312. wl = ssb_get_devtypedata(dev);
  4313. if (!wl) {
  4314. /* Probing the first core. Must setup common struct b43_wl */
  4315. first = 1;
  4316. err = b43_wireless_init(dev);
  4317. if (err)
  4318. goto out;
  4319. wl = ssb_get_devtypedata(dev);
  4320. B43_WARN_ON(!wl);
  4321. }
  4322. err = b43_one_core_attach(dev, wl);
  4323. if (err)
  4324. goto err_wireless_exit;
  4325. if (first) {
  4326. err = ieee80211_register_hw(wl->hw);
  4327. if (err)
  4328. goto err_one_core_detach;
  4329. b43_leds_register(wl->current_dev);
  4330. b43_rng_init(wl);
  4331. }
  4332. out:
  4333. return err;
  4334. err_one_core_detach:
  4335. b43_one_core_detach(dev);
  4336. err_wireless_exit:
  4337. if (first)
  4338. b43_wireless_exit(dev, wl);
  4339. return err;
  4340. }
  4341. static void b43_remove(struct ssb_device *dev)
  4342. {
  4343. struct b43_wl *wl = ssb_get_devtypedata(dev);
  4344. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4345. /* We must cancel any work here before unregistering from ieee80211,
  4346. * as the ieee80211 unreg will destroy the workqueue. */
  4347. cancel_work_sync(&wldev->restart_work);
  4348. B43_WARN_ON(!wl);
  4349. if (wl->current_dev == wldev) {
  4350. /* Restore the queues count before unregistering, because firmware detect
  4351. * might have modified it. Restoring is important, so the networking
  4352. * stack can properly free resources. */
  4353. wl->hw->queues = wl->mac80211_initially_registered_queues;
  4354. b43_leds_stop(wldev);
  4355. ieee80211_unregister_hw(wl->hw);
  4356. }
  4357. b43_one_core_detach(dev);
  4358. if (list_empty(&wl->devlist)) {
  4359. b43_rng_exit(wl);
  4360. b43_leds_unregister(wl);
  4361. /* Last core on the chip unregistered.
  4362. * We can destroy common struct b43_wl.
  4363. */
  4364. b43_wireless_exit(dev, wl);
  4365. }
  4366. }
  4367. /* Perform a hardware reset. This can be called from any context. */
  4368. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  4369. {
  4370. /* Must avoid requeueing, if we are in shutdown. */
  4371. if (b43_status(dev) < B43_STAT_INITIALIZED)
  4372. return;
  4373. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  4374. ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
  4375. }
  4376. static struct ssb_driver b43_ssb_driver = {
  4377. .name = KBUILD_MODNAME,
  4378. .id_table = b43_ssb_tbl,
  4379. .probe = b43_probe,
  4380. .remove = b43_remove,
  4381. };
  4382. static void b43_print_driverinfo(void)
  4383. {
  4384. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  4385. *feat_leds = "", *feat_sdio = "";
  4386. #ifdef CONFIG_B43_PCI_AUTOSELECT
  4387. feat_pci = "P";
  4388. #endif
  4389. #ifdef CONFIG_B43_PCMCIA
  4390. feat_pcmcia = "M";
  4391. #endif
  4392. #ifdef CONFIG_B43_NPHY
  4393. feat_nphy = "N";
  4394. #endif
  4395. #ifdef CONFIG_B43_LEDS
  4396. feat_leds = "L";
  4397. #endif
  4398. #ifdef CONFIG_B43_SDIO
  4399. feat_sdio = "S";
  4400. #endif
  4401. printk(KERN_INFO "Broadcom 43xx driver loaded "
  4402. "[ Features: %s%s%s%s%s, Firmware-ID: "
  4403. B43_SUPPORTED_FIRMWARE_ID " ]\n",
  4404. feat_pci, feat_pcmcia, feat_nphy,
  4405. feat_leds, feat_sdio);
  4406. }
  4407. static int __init b43_init(void)
  4408. {
  4409. int err;
  4410. b43_debugfs_init();
  4411. err = b43_pcmcia_init();
  4412. if (err)
  4413. goto err_dfs_exit;
  4414. err = b43_sdio_init();
  4415. if (err)
  4416. goto err_pcmcia_exit;
  4417. err = ssb_driver_register(&b43_ssb_driver);
  4418. if (err)
  4419. goto err_sdio_exit;
  4420. b43_print_driverinfo();
  4421. return err;
  4422. err_sdio_exit:
  4423. b43_sdio_exit();
  4424. err_pcmcia_exit:
  4425. b43_pcmcia_exit();
  4426. err_dfs_exit:
  4427. b43_debugfs_exit();
  4428. return err;
  4429. }
  4430. static void __exit b43_exit(void)
  4431. {
  4432. ssb_driver_unregister(&b43_ssb_driver);
  4433. b43_sdio_exit();
  4434. b43_pcmcia_exit();
  4435. b43_debugfs_exit();
  4436. }
  4437. module_init(b43_init)
  4438. module_exit(b43_exit)