smsc95xx.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007-2008 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. *
  19. *****************************************************************************/
  20. #include <linux/module.h>
  21. #include <linux/kmod.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/ethtool.h>
  26. #include <linux/mii.h>
  27. #include <linux/usb.h>
  28. #include <linux/crc32.h>
  29. #include <linux/usb/usbnet.h>
  30. #include "smsc95xx.h"
  31. #define SMSC_CHIPNAME "smsc95xx"
  32. #define SMSC_DRIVER_VERSION "1.0.4"
  33. #define HS_USB_PKT_SIZE (512)
  34. #define FS_USB_PKT_SIZE (64)
  35. #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
  36. #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
  37. #define DEFAULT_BULK_IN_DELAY (0x00002000)
  38. #define MAX_SINGLE_PACKET_SIZE (2048)
  39. #define LAN95XX_EEPROM_MAGIC (0x9500)
  40. #define EEPROM_MAC_OFFSET (0x01)
  41. #define DEFAULT_TX_CSUM_ENABLE (true)
  42. #define DEFAULT_RX_CSUM_ENABLE (true)
  43. #define SMSC95XX_INTERNAL_PHY_ID (1)
  44. #define SMSC95XX_TX_OVERHEAD (8)
  45. #define SMSC95XX_TX_OVERHEAD_CSUM (12)
  46. struct smsc95xx_priv {
  47. u32 mac_cr;
  48. spinlock_t mac_cr_lock;
  49. bool use_tx_csum;
  50. bool use_rx_csum;
  51. };
  52. struct usb_context {
  53. struct usb_ctrlrequest req;
  54. struct usbnet *dev;
  55. };
  56. static int turbo_mode = true;
  57. module_param(turbo_mode, bool, 0644);
  58. MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
  59. static int smsc95xx_read_reg(struct usbnet *dev, u32 index, u32 *data)
  60. {
  61. u32 *buf = kmalloc(4, GFP_KERNEL);
  62. int ret;
  63. BUG_ON(!dev);
  64. if (!buf)
  65. return -ENOMEM;
  66. ret = usb_control_msg(dev->udev, usb_rcvctrlpipe(dev->udev, 0),
  67. USB_VENDOR_REQUEST_READ_REGISTER,
  68. USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  69. 00, index, buf, 4, USB_CTRL_GET_TIMEOUT);
  70. if (unlikely(ret < 0))
  71. netdev_warn(dev->net, "Failed to read register index 0x%08x\n", index);
  72. le32_to_cpus(buf);
  73. *data = *buf;
  74. kfree(buf);
  75. return ret;
  76. }
  77. static int smsc95xx_write_reg(struct usbnet *dev, u32 index, u32 data)
  78. {
  79. u32 *buf = kmalloc(4, GFP_KERNEL);
  80. int ret;
  81. BUG_ON(!dev);
  82. if (!buf)
  83. return -ENOMEM;
  84. *buf = data;
  85. cpu_to_le32s(buf);
  86. ret = usb_control_msg(dev->udev, usb_sndctrlpipe(dev->udev, 0),
  87. USB_VENDOR_REQUEST_WRITE_REGISTER,
  88. USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  89. 00, index, buf, 4, USB_CTRL_SET_TIMEOUT);
  90. if (unlikely(ret < 0))
  91. netdev_warn(dev->net, "Failed to write register index 0x%08x\n", index);
  92. kfree(buf);
  93. return ret;
  94. }
  95. /* Loop until the read is completed with timeout
  96. * called with phy_mutex held */
  97. static int smsc95xx_phy_wait_not_busy(struct usbnet *dev)
  98. {
  99. unsigned long start_time = jiffies;
  100. u32 val;
  101. do {
  102. smsc95xx_read_reg(dev, MII_ADDR, &val);
  103. if (!(val & MII_BUSY_))
  104. return 0;
  105. } while (!time_after(jiffies, start_time + HZ));
  106. return -EIO;
  107. }
  108. static int smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
  109. {
  110. struct usbnet *dev = netdev_priv(netdev);
  111. u32 val, addr;
  112. mutex_lock(&dev->phy_mutex);
  113. /* confirm MII not busy */
  114. if (smsc95xx_phy_wait_not_busy(dev)) {
  115. netdev_warn(dev->net, "MII is busy in smsc95xx_mdio_read\n");
  116. mutex_unlock(&dev->phy_mutex);
  117. return -EIO;
  118. }
  119. /* set the address, index & direction (read from PHY) */
  120. phy_id &= dev->mii.phy_id_mask;
  121. idx &= dev->mii.reg_num_mask;
  122. addr = (phy_id << 11) | (idx << 6) | MII_READ_;
  123. smsc95xx_write_reg(dev, MII_ADDR, addr);
  124. if (smsc95xx_phy_wait_not_busy(dev)) {
  125. netdev_warn(dev->net, "Timed out reading MII reg %02X\n", idx);
  126. mutex_unlock(&dev->phy_mutex);
  127. return -EIO;
  128. }
  129. smsc95xx_read_reg(dev, MII_DATA, &val);
  130. mutex_unlock(&dev->phy_mutex);
  131. return (u16)(val & 0xFFFF);
  132. }
  133. static void smsc95xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
  134. int regval)
  135. {
  136. struct usbnet *dev = netdev_priv(netdev);
  137. u32 val, addr;
  138. mutex_lock(&dev->phy_mutex);
  139. /* confirm MII not busy */
  140. if (smsc95xx_phy_wait_not_busy(dev)) {
  141. netdev_warn(dev->net, "MII is busy in smsc95xx_mdio_write\n");
  142. mutex_unlock(&dev->phy_mutex);
  143. return;
  144. }
  145. val = regval;
  146. smsc95xx_write_reg(dev, MII_DATA, val);
  147. /* set the address, index & direction (write to PHY) */
  148. phy_id &= dev->mii.phy_id_mask;
  149. idx &= dev->mii.reg_num_mask;
  150. addr = (phy_id << 11) | (idx << 6) | MII_WRITE_;
  151. smsc95xx_write_reg(dev, MII_ADDR, addr);
  152. if (smsc95xx_phy_wait_not_busy(dev))
  153. netdev_warn(dev->net, "Timed out writing MII reg %02X\n", idx);
  154. mutex_unlock(&dev->phy_mutex);
  155. }
  156. static int smsc95xx_wait_eeprom(struct usbnet *dev)
  157. {
  158. unsigned long start_time = jiffies;
  159. u32 val;
  160. do {
  161. smsc95xx_read_reg(dev, E2P_CMD, &val);
  162. if (!(val & E2P_CMD_BUSY_) || (val & E2P_CMD_TIMEOUT_))
  163. break;
  164. udelay(40);
  165. } while (!time_after(jiffies, start_time + HZ));
  166. if (val & (E2P_CMD_TIMEOUT_ | E2P_CMD_BUSY_)) {
  167. netdev_warn(dev->net, "EEPROM read operation timeout\n");
  168. return -EIO;
  169. }
  170. return 0;
  171. }
  172. static int smsc95xx_eeprom_confirm_not_busy(struct usbnet *dev)
  173. {
  174. unsigned long start_time = jiffies;
  175. u32 val;
  176. do {
  177. smsc95xx_read_reg(dev, E2P_CMD, &val);
  178. if (!(val & E2P_CMD_BUSY_))
  179. return 0;
  180. udelay(40);
  181. } while (!time_after(jiffies, start_time + HZ));
  182. netdev_warn(dev->net, "EEPROM is busy\n");
  183. return -EIO;
  184. }
  185. static int smsc95xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
  186. u8 *data)
  187. {
  188. u32 val;
  189. int i, ret;
  190. BUG_ON(!dev);
  191. BUG_ON(!data);
  192. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  193. if (ret)
  194. return ret;
  195. for (i = 0; i < length; i++) {
  196. val = E2P_CMD_BUSY_ | E2P_CMD_READ_ | (offset & E2P_CMD_ADDR_);
  197. smsc95xx_write_reg(dev, E2P_CMD, val);
  198. ret = smsc95xx_wait_eeprom(dev);
  199. if (ret < 0)
  200. return ret;
  201. smsc95xx_read_reg(dev, E2P_DATA, &val);
  202. data[i] = val & 0xFF;
  203. offset++;
  204. }
  205. return 0;
  206. }
  207. static int smsc95xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
  208. u8 *data)
  209. {
  210. u32 val;
  211. int i, ret;
  212. BUG_ON(!dev);
  213. BUG_ON(!data);
  214. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  215. if (ret)
  216. return ret;
  217. /* Issue write/erase enable command */
  218. val = E2P_CMD_BUSY_ | E2P_CMD_EWEN_;
  219. smsc95xx_write_reg(dev, E2P_CMD, val);
  220. ret = smsc95xx_wait_eeprom(dev);
  221. if (ret < 0)
  222. return ret;
  223. for (i = 0; i < length; i++) {
  224. /* Fill data register */
  225. val = data[i];
  226. smsc95xx_write_reg(dev, E2P_DATA, val);
  227. /* Send "write" command */
  228. val = E2P_CMD_BUSY_ | E2P_CMD_WRITE_ | (offset & E2P_CMD_ADDR_);
  229. smsc95xx_write_reg(dev, E2P_CMD, val);
  230. ret = smsc95xx_wait_eeprom(dev);
  231. if (ret < 0)
  232. return ret;
  233. offset++;
  234. }
  235. return 0;
  236. }
  237. static void smsc95xx_async_cmd_callback(struct urb *urb)
  238. {
  239. struct usb_context *usb_context = urb->context;
  240. struct usbnet *dev = usb_context->dev;
  241. int status = urb->status;
  242. if (status < 0)
  243. netdev_warn(dev->net, "async callback failed with %d\n", status);
  244. kfree(usb_context);
  245. usb_free_urb(urb);
  246. }
  247. static int smsc95xx_write_reg_async(struct usbnet *dev, u16 index, u32 *data)
  248. {
  249. struct usb_context *usb_context;
  250. int status;
  251. struct urb *urb;
  252. const u16 size = 4;
  253. urb = usb_alloc_urb(0, GFP_ATOMIC);
  254. if (!urb) {
  255. netdev_warn(dev->net, "Error allocating URB\n");
  256. return -ENOMEM;
  257. }
  258. usb_context = kmalloc(sizeof(struct usb_context), GFP_ATOMIC);
  259. if (usb_context == NULL) {
  260. netdev_warn(dev->net, "Error allocating control msg\n");
  261. usb_free_urb(urb);
  262. return -ENOMEM;
  263. }
  264. usb_context->req.bRequestType =
  265. USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE;
  266. usb_context->req.bRequest = USB_VENDOR_REQUEST_WRITE_REGISTER;
  267. usb_context->req.wValue = 00;
  268. usb_context->req.wIndex = cpu_to_le16(index);
  269. usb_context->req.wLength = cpu_to_le16(size);
  270. usb_fill_control_urb(urb, dev->udev, usb_sndctrlpipe(dev->udev, 0),
  271. (void *)&usb_context->req, data, size,
  272. smsc95xx_async_cmd_callback,
  273. (void *)usb_context);
  274. status = usb_submit_urb(urb, GFP_ATOMIC);
  275. if (status < 0) {
  276. netdev_warn(dev->net, "Error submitting control msg, sts=%d\n",
  277. status);
  278. kfree(usb_context);
  279. usb_free_urb(urb);
  280. }
  281. return status;
  282. }
  283. /* returns hash bit number for given MAC address
  284. * example:
  285. * 01 00 5E 00 00 01 -> returns bit number 31 */
  286. static unsigned int smsc95xx_hash(char addr[ETH_ALEN])
  287. {
  288. return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
  289. }
  290. static void smsc95xx_set_multicast(struct net_device *netdev)
  291. {
  292. struct usbnet *dev = netdev_priv(netdev);
  293. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  294. u32 hash_hi = 0;
  295. u32 hash_lo = 0;
  296. unsigned long flags;
  297. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  298. if (dev->net->flags & IFF_PROMISC) {
  299. netif_dbg(dev, drv, dev->net, "promiscuous mode enabled\n");
  300. pdata->mac_cr |= MAC_CR_PRMS_;
  301. pdata->mac_cr &= ~(MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  302. } else if (dev->net->flags & IFF_ALLMULTI) {
  303. netif_dbg(dev, drv, dev->net, "receive all multicast enabled\n");
  304. pdata->mac_cr |= MAC_CR_MCPAS_;
  305. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_HPFILT_);
  306. } else if (!netdev_mc_empty(dev->net)) {
  307. struct dev_mc_list *mc_list;
  308. pdata->mac_cr |= MAC_CR_HPFILT_;
  309. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_);
  310. netdev_for_each_mc_addr(mc_list, netdev) {
  311. u32 bitnum = smsc95xx_hash(mc_list->dmi_addr);
  312. u32 mask = 0x01 << (bitnum & 0x1F);
  313. if (bitnum & 0x20)
  314. hash_hi |= mask;
  315. else
  316. hash_lo |= mask;
  317. }
  318. netif_dbg(dev, drv, dev->net, "HASHH=0x%08X, HASHL=0x%08X\n",
  319. hash_hi, hash_lo);
  320. } else {
  321. netif_dbg(dev, drv, dev->net, "receive own packets only\n");
  322. pdata->mac_cr &=
  323. ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  324. }
  325. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  326. /* Initiate async writes, as we can't wait for completion here */
  327. smsc95xx_write_reg_async(dev, HASHH, &hash_hi);
  328. smsc95xx_write_reg_async(dev, HASHL, &hash_lo);
  329. smsc95xx_write_reg_async(dev, MAC_CR, &pdata->mac_cr);
  330. }
  331. static void smsc95xx_phy_update_flowcontrol(struct usbnet *dev, u8 duplex,
  332. u16 lcladv, u16 rmtadv)
  333. {
  334. u32 flow, afc_cfg = 0;
  335. int ret = smsc95xx_read_reg(dev, AFC_CFG, &afc_cfg);
  336. if (ret < 0) {
  337. netdev_warn(dev->net, "error reading AFC_CFG\n");
  338. return;
  339. }
  340. if (duplex == DUPLEX_FULL) {
  341. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  342. if (cap & FLOW_CTRL_RX)
  343. flow = 0xFFFF0002;
  344. else
  345. flow = 0;
  346. if (cap & FLOW_CTRL_TX)
  347. afc_cfg |= 0xF;
  348. else
  349. afc_cfg &= ~0xF;
  350. netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s\n",
  351. cap & FLOW_CTRL_RX ? "enabled" : "disabled",
  352. cap & FLOW_CTRL_TX ? "enabled" : "disabled");
  353. } else {
  354. netif_dbg(dev, link, dev->net, "half duplex\n");
  355. flow = 0;
  356. afc_cfg |= 0xF;
  357. }
  358. smsc95xx_write_reg(dev, FLOW, flow);
  359. smsc95xx_write_reg(dev, AFC_CFG, afc_cfg);
  360. }
  361. static int smsc95xx_link_reset(struct usbnet *dev)
  362. {
  363. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  364. struct mii_if_info *mii = &dev->mii;
  365. struct ethtool_cmd ecmd;
  366. unsigned long flags;
  367. u16 lcladv, rmtadv;
  368. u32 intdata;
  369. /* clear interrupt status */
  370. smsc95xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC);
  371. intdata = 0xFFFFFFFF;
  372. smsc95xx_write_reg(dev, INT_STS, intdata);
  373. mii_check_media(mii, 1, 1);
  374. mii_ethtool_gset(&dev->mii, &ecmd);
  375. lcladv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
  376. rmtadv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
  377. netif_dbg(dev, link, dev->net, "speed: %d duplex: %d lcladv: %04x rmtadv: %04x\n",
  378. ecmd.speed, ecmd.duplex, lcladv, rmtadv);
  379. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  380. if (ecmd.duplex != DUPLEX_FULL) {
  381. pdata->mac_cr &= ~MAC_CR_FDPX_;
  382. pdata->mac_cr |= MAC_CR_RCVOWN_;
  383. } else {
  384. pdata->mac_cr &= ~MAC_CR_RCVOWN_;
  385. pdata->mac_cr |= MAC_CR_FDPX_;
  386. }
  387. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  388. smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  389. smsc95xx_phy_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
  390. return 0;
  391. }
  392. static void smsc95xx_status(struct usbnet *dev, struct urb *urb)
  393. {
  394. u32 intdata;
  395. if (urb->actual_length != 4) {
  396. netdev_warn(dev->net, "unexpected urb length %d\n",
  397. urb->actual_length);
  398. return;
  399. }
  400. memcpy(&intdata, urb->transfer_buffer, 4);
  401. le32_to_cpus(&intdata);
  402. netif_dbg(dev, link, dev->net, "intdata: 0x%08X\n", intdata);
  403. if (intdata & INT_ENP_PHY_INT_)
  404. usbnet_defer_kevent(dev, EVENT_LINK_RESET);
  405. else
  406. netdev_warn(dev->net, "unexpected interrupt, intdata=0x%08X\n",
  407. intdata);
  408. }
  409. /* Enable or disable Tx & Rx checksum offload engines */
  410. static int smsc95xx_set_csums(struct usbnet *dev)
  411. {
  412. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  413. u32 read_buf;
  414. int ret = smsc95xx_read_reg(dev, COE_CR, &read_buf);
  415. if (ret < 0) {
  416. netdev_warn(dev->net, "Failed to read COE_CR: %d\n", ret);
  417. return ret;
  418. }
  419. if (pdata->use_tx_csum)
  420. read_buf |= Tx_COE_EN_;
  421. else
  422. read_buf &= ~Tx_COE_EN_;
  423. if (pdata->use_rx_csum)
  424. read_buf |= Rx_COE_EN_;
  425. else
  426. read_buf &= ~Rx_COE_EN_;
  427. ret = smsc95xx_write_reg(dev, COE_CR, read_buf);
  428. if (ret < 0) {
  429. netdev_warn(dev->net, "Failed to write COE_CR: %d\n", ret);
  430. return ret;
  431. }
  432. netif_dbg(dev, hw, dev->net, "COE_CR = 0x%08x\n", read_buf);
  433. return 0;
  434. }
  435. static int smsc95xx_ethtool_get_eeprom_len(struct net_device *net)
  436. {
  437. return MAX_EEPROM_SIZE;
  438. }
  439. static int smsc95xx_ethtool_get_eeprom(struct net_device *netdev,
  440. struct ethtool_eeprom *ee, u8 *data)
  441. {
  442. struct usbnet *dev = netdev_priv(netdev);
  443. ee->magic = LAN95XX_EEPROM_MAGIC;
  444. return smsc95xx_read_eeprom(dev, ee->offset, ee->len, data);
  445. }
  446. static int smsc95xx_ethtool_set_eeprom(struct net_device *netdev,
  447. struct ethtool_eeprom *ee, u8 *data)
  448. {
  449. struct usbnet *dev = netdev_priv(netdev);
  450. if (ee->magic != LAN95XX_EEPROM_MAGIC) {
  451. netdev_warn(dev->net, "EEPROM: magic value mismatch, magic = 0x%x\n",
  452. ee->magic);
  453. return -EINVAL;
  454. }
  455. return smsc95xx_write_eeprom(dev, ee->offset, ee->len, data);
  456. }
  457. static u32 smsc95xx_ethtool_get_rx_csum(struct net_device *netdev)
  458. {
  459. struct usbnet *dev = netdev_priv(netdev);
  460. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  461. return pdata->use_rx_csum;
  462. }
  463. static int smsc95xx_ethtool_set_rx_csum(struct net_device *netdev, u32 val)
  464. {
  465. struct usbnet *dev = netdev_priv(netdev);
  466. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  467. pdata->use_rx_csum = !!val;
  468. return smsc95xx_set_csums(dev);
  469. }
  470. static u32 smsc95xx_ethtool_get_tx_csum(struct net_device *netdev)
  471. {
  472. struct usbnet *dev = netdev_priv(netdev);
  473. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  474. return pdata->use_tx_csum;
  475. }
  476. static int smsc95xx_ethtool_set_tx_csum(struct net_device *netdev, u32 val)
  477. {
  478. struct usbnet *dev = netdev_priv(netdev);
  479. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  480. pdata->use_tx_csum = !!val;
  481. ethtool_op_set_tx_hw_csum(netdev, pdata->use_tx_csum);
  482. return smsc95xx_set_csums(dev);
  483. }
  484. static const struct ethtool_ops smsc95xx_ethtool_ops = {
  485. .get_link = usbnet_get_link,
  486. .nway_reset = usbnet_nway_reset,
  487. .get_drvinfo = usbnet_get_drvinfo,
  488. .get_msglevel = usbnet_get_msglevel,
  489. .set_msglevel = usbnet_set_msglevel,
  490. .get_settings = usbnet_get_settings,
  491. .set_settings = usbnet_set_settings,
  492. .get_eeprom_len = smsc95xx_ethtool_get_eeprom_len,
  493. .get_eeprom = smsc95xx_ethtool_get_eeprom,
  494. .set_eeprom = smsc95xx_ethtool_set_eeprom,
  495. .get_tx_csum = smsc95xx_ethtool_get_tx_csum,
  496. .set_tx_csum = smsc95xx_ethtool_set_tx_csum,
  497. .get_rx_csum = smsc95xx_ethtool_get_rx_csum,
  498. .set_rx_csum = smsc95xx_ethtool_set_rx_csum,
  499. };
  500. static int smsc95xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  501. {
  502. struct usbnet *dev = netdev_priv(netdev);
  503. if (!netif_running(netdev))
  504. return -EINVAL;
  505. return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
  506. }
  507. static void smsc95xx_init_mac_address(struct usbnet *dev)
  508. {
  509. /* try reading mac address from EEPROM */
  510. if (smsc95xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
  511. dev->net->dev_addr) == 0) {
  512. if (is_valid_ether_addr(dev->net->dev_addr)) {
  513. /* eeprom values are valid so use them */
  514. netif_dbg(dev, ifup, dev->net, "MAC address read from EEPROM\n");
  515. return;
  516. }
  517. }
  518. /* no eeprom, or eeprom values are invalid. generate random MAC */
  519. random_ether_addr(dev->net->dev_addr);
  520. netif_dbg(dev, ifup, dev->net, "MAC address set to random_ether_addr\n");
  521. }
  522. static int smsc95xx_set_mac_address(struct usbnet *dev)
  523. {
  524. u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
  525. dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
  526. u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
  527. int ret;
  528. ret = smsc95xx_write_reg(dev, ADDRL, addr_lo);
  529. if (ret < 0) {
  530. netdev_warn(dev->net, "Failed to write ADDRL: %d\n", ret);
  531. return ret;
  532. }
  533. ret = smsc95xx_write_reg(dev, ADDRH, addr_hi);
  534. if (ret < 0) {
  535. netdev_warn(dev->net, "Failed to write ADDRH: %d\n", ret);
  536. return ret;
  537. }
  538. return 0;
  539. }
  540. /* starts the TX path */
  541. static void smsc95xx_start_tx_path(struct usbnet *dev)
  542. {
  543. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  544. unsigned long flags;
  545. u32 reg_val;
  546. /* Enable Tx at MAC */
  547. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  548. pdata->mac_cr |= MAC_CR_TXEN_;
  549. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  550. smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  551. /* Enable Tx at SCSRs */
  552. reg_val = TX_CFG_ON_;
  553. smsc95xx_write_reg(dev, TX_CFG, reg_val);
  554. }
  555. /* Starts the Receive path */
  556. static void smsc95xx_start_rx_path(struct usbnet *dev)
  557. {
  558. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  559. unsigned long flags;
  560. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  561. pdata->mac_cr |= MAC_CR_RXEN_;
  562. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  563. smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  564. }
  565. static int smsc95xx_phy_initialize(struct usbnet *dev)
  566. {
  567. /* Initialize MII structure */
  568. dev->mii.dev = dev->net;
  569. dev->mii.mdio_read = smsc95xx_mdio_read;
  570. dev->mii.mdio_write = smsc95xx_mdio_write;
  571. dev->mii.phy_id_mask = 0x1f;
  572. dev->mii.reg_num_mask = 0x1f;
  573. dev->mii.phy_id = SMSC95XX_INTERNAL_PHY_ID;
  574. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
  575. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  576. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
  577. ADVERTISE_PAUSE_ASYM);
  578. /* read to clear */
  579. smsc95xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
  580. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
  581. PHY_INT_MASK_DEFAULT_);
  582. mii_nway_restart(&dev->mii);
  583. netif_dbg(dev, ifup, dev->net, "phy initialised successfully\n");
  584. return 0;
  585. }
  586. static int smsc95xx_reset(struct usbnet *dev)
  587. {
  588. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  589. struct net_device *netdev = dev->net;
  590. u32 read_buf, write_buf, burst_cap;
  591. int ret = 0, timeout;
  592. netif_dbg(dev, ifup, dev->net, "entering smsc95xx_reset\n");
  593. write_buf = HW_CFG_LRST_;
  594. ret = smsc95xx_write_reg(dev, HW_CFG, write_buf);
  595. if (ret < 0) {
  596. netdev_warn(dev->net, "Failed to write HW_CFG_LRST_ bit in HW_CFG register, ret = %d\n",
  597. ret);
  598. return ret;
  599. }
  600. timeout = 0;
  601. do {
  602. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  603. if (ret < 0) {
  604. netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
  605. return ret;
  606. }
  607. msleep(10);
  608. timeout++;
  609. } while ((read_buf & HW_CFG_LRST_) && (timeout < 100));
  610. if (timeout >= 100) {
  611. netdev_warn(dev->net, "timeout waiting for completion of Lite Reset\n");
  612. return ret;
  613. }
  614. write_buf = PM_CTL_PHY_RST_;
  615. ret = smsc95xx_write_reg(dev, PM_CTRL, write_buf);
  616. if (ret < 0) {
  617. netdev_warn(dev->net, "Failed to write PM_CTRL: %d\n", ret);
  618. return ret;
  619. }
  620. timeout = 0;
  621. do {
  622. ret = smsc95xx_read_reg(dev, PM_CTRL, &read_buf);
  623. if (ret < 0) {
  624. netdev_warn(dev->net, "Failed to read PM_CTRL: %d\n", ret);
  625. return ret;
  626. }
  627. msleep(10);
  628. timeout++;
  629. } while ((read_buf & PM_CTL_PHY_RST_) && (timeout < 100));
  630. if (timeout >= 100) {
  631. netdev_warn(dev->net, "timeout waiting for PHY Reset\n");
  632. return ret;
  633. }
  634. smsc95xx_init_mac_address(dev);
  635. ret = smsc95xx_set_mac_address(dev);
  636. if (ret < 0)
  637. return ret;
  638. netif_dbg(dev, ifup, dev->net,
  639. "MAC Address: %pM\n", dev->net->dev_addr);
  640. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  641. if (ret < 0) {
  642. netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
  643. return ret;
  644. }
  645. netif_dbg(dev, ifup, dev->net,
  646. "Read Value from HW_CFG : 0x%08x\n", read_buf);
  647. read_buf |= HW_CFG_BIR_;
  648. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  649. if (ret < 0) {
  650. netdev_warn(dev->net, "Failed to write HW_CFG_BIR_ bit in HW_CFG register, ret = %d\n",
  651. ret);
  652. return ret;
  653. }
  654. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  655. if (ret < 0) {
  656. netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
  657. return ret;
  658. }
  659. netif_dbg(dev, ifup, dev->net,
  660. "Read Value from HW_CFG after writing HW_CFG_BIR_: 0x%08x\n",
  661. read_buf);
  662. if (!turbo_mode) {
  663. burst_cap = 0;
  664. dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
  665. } else if (dev->udev->speed == USB_SPEED_HIGH) {
  666. burst_cap = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
  667. dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
  668. } else {
  669. burst_cap = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
  670. dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
  671. }
  672. netif_dbg(dev, ifup, dev->net,
  673. "rx_urb_size=%ld\n", (ulong)dev->rx_urb_size);
  674. ret = smsc95xx_write_reg(dev, BURST_CAP, burst_cap);
  675. if (ret < 0) {
  676. netdev_warn(dev->net, "Failed to write BURST_CAP: %d\n", ret);
  677. return ret;
  678. }
  679. ret = smsc95xx_read_reg(dev, BURST_CAP, &read_buf);
  680. if (ret < 0) {
  681. netdev_warn(dev->net, "Failed to read BURST_CAP: %d\n", ret);
  682. return ret;
  683. }
  684. netif_dbg(dev, ifup, dev->net,
  685. "Read Value from BURST_CAP after writing: 0x%08x\n",
  686. read_buf);
  687. read_buf = DEFAULT_BULK_IN_DELAY;
  688. ret = smsc95xx_write_reg(dev, BULK_IN_DLY, read_buf);
  689. if (ret < 0) {
  690. netdev_warn(dev->net, "ret = %d\n", ret);
  691. return ret;
  692. }
  693. ret = smsc95xx_read_reg(dev, BULK_IN_DLY, &read_buf);
  694. if (ret < 0) {
  695. netdev_warn(dev->net, "Failed to read BULK_IN_DLY: %d\n", ret);
  696. return ret;
  697. }
  698. netif_dbg(dev, ifup, dev->net,
  699. "Read Value from BULK_IN_DLY after writing: 0x%08x\n",
  700. read_buf);
  701. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  702. if (ret < 0) {
  703. netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
  704. return ret;
  705. }
  706. netif_dbg(dev, ifup, dev->net,
  707. "Read Value from HW_CFG: 0x%08x\n", read_buf);
  708. if (turbo_mode)
  709. read_buf |= (HW_CFG_MEF_ | HW_CFG_BCE_);
  710. read_buf &= ~HW_CFG_RXDOFF_;
  711. /* set Rx data offset=2, Make IP header aligns on word boundary. */
  712. read_buf |= NET_IP_ALIGN << 9;
  713. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  714. if (ret < 0) {
  715. netdev_warn(dev->net, "Failed to write HW_CFG register, ret=%d\n",
  716. ret);
  717. return ret;
  718. }
  719. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  720. if (ret < 0) {
  721. netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
  722. return ret;
  723. }
  724. netif_dbg(dev, ifup, dev->net,
  725. "Read Value from HW_CFG after writing: 0x%08x\n", read_buf);
  726. write_buf = 0xFFFFFFFF;
  727. ret = smsc95xx_write_reg(dev, INT_STS, write_buf);
  728. if (ret < 0) {
  729. netdev_warn(dev->net, "Failed to write INT_STS register, ret=%d\n",
  730. ret);
  731. return ret;
  732. }
  733. ret = smsc95xx_read_reg(dev, ID_REV, &read_buf);
  734. if (ret < 0) {
  735. netdev_warn(dev->net, "Failed to read ID_REV: %d\n", ret);
  736. return ret;
  737. }
  738. netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x\n", read_buf);
  739. /* Configure GPIO pins as LED outputs */
  740. write_buf = LED_GPIO_CFG_SPD_LED | LED_GPIO_CFG_LNK_LED |
  741. LED_GPIO_CFG_FDX_LED;
  742. ret = smsc95xx_write_reg(dev, LED_GPIO_CFG, write_buf);
  743. if (ret < 0) {
  744. netdev_warn(dev->net, "Failed to write LED_GPIO_CFG register, ret=%d\n",
  745. ret);
  746. return ret;
  747. }
  748. /* Init Tx */
  749. write_buf = 0;
  750. ret = smsc95xx_write_reg(dev, FLOW, write_buf);
  751. if (ret < 0) {
  752. netdev_warn(dev->net, "Failed to write FLOW: %d\n", ret);
  753. return ret;
  754. }
  755. read_buf = AFC_CFG_DEFAULT;
  756. ret = smsc95xx_write_reg(dev, AFC_CFG, read_buf);
  757. if (ret < 0) {
  758. netdev_warn(dev->net, "Failed to write AFC_CFG: %d\n", ret);
  759. return ret;
  760. }
  761. /* Don't need mac_cr_lock during initialisation */
  762. ret = smsc95xx_read_reg(dev, MAC_CR, &pdata->mac_cr);
  763. if (ret < 0) {
  764. netdev_warn(dev->net, "Failed to read MAC_CR: %d\n", ret);
  765. return ret;
  766. }
  767. /* Init Rx */
  768. /* Set Vlan */
  769. write_buf = (u32)ETH_P_8021Q;
  770. ret = smsc95xx_write_reg(dev, VLAN1, write_buf);
  771. if (ret < 0) {
  772. netdev_warn(dev->net, "Failed to write VAN1: %d\n", ret);
  773. return ret;
  774. }
  775. /* Enable or disable checksum offload engines */
  776. ethtool_op_set_tx_hw_csum(netdev, pdata->use_tx_csum);
  777. ret = smsc95xx_set_csums(dev);
  778. if (ret < 0) {
  779. netdev_warn(dev->net, "Failed to set csum offload: %d\n", ret);
  780. return ret;
  781. }
  782. smsc95xx_set_multicast(dev->net);
  783. if (smsc95xx_phy_initialize(dev) < 0)
  784. return -EIO;
  785. ret = smsc95xx_read_reg(dev, INT_EP_CTL, &read_buf);
  786. if (ret < 0) {
  787. netdev_warn(dev->net, "Failed to read INT_EP_CTL: %d\n", ret);
  788. return ret;
  789. }
  790. /* enable PHY interrupts */
  791. read_buf |= INT_EP_CTL_PHY_INT_;
  792. ret = smsc95xx_write_reg(dev, INT_EP_CTL, read_buf);
  793. if (ret < 0) {
  794. netdev_warn(dev->net, "Failed to write INT_EP_CTL: %d\n", ret);
  795. return ret;
  796. }
  797. smsc95xx_start_tx_path(dev);
  798. smsc95xx_start_rx_path(dev);
  799. netif_dbg(dev, ifup, dev->net, "smsc95xx_reset, return 0\n");
  800. return 0;
  801. }
  802. static const struct net_device_ops smsc95xx_netdev_ops = {
  803. .ndo_open = usbnet_open,
  804. .ndo_stop = usbnet_stop,
  805. .ndo_start_xmit = usbnet_start_xmit,
  806. .ndo_tx_timeout = usbnet_tx_timeout,
  807. .ndo_change_mtu = usbnet_change_mtu,
  808. .ndo_set_mac_address = eth_mac_addr,
  809. .ndo_validate_addr = eth_validate_addr,
  810. .ndo_do_ioctl = smsc95xx_ioctl,
  811. .ndo_set_multicast_list = smsc95xx_set_multicast,
  812. };
  813. static int smsc95xx_bind(struct usbnet *dev, struct usb_interface *intf)
  814. {
  815. struct smsc95xx_priv *pdata = NULL;
  816. int ret;
  817. printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
  818. ret = usbnet_get_endpoints(dev, intf);
  819. if (ret < 0) {
  820. netdev_warn(dev->net, "usbnet_get_endpoints failed: %d\n", ret);
  821. return ret;
  822. }
  823. dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc95xx_priv),
  824. GFP_KERNEL);
  825. pdata = (struct smsc95xx_priv *)(dev->data[0]);
  826. if (!pdata) {
  827. netdev_warn(dev->net, "Unable to allocate struct smsc95xx_priv\n");
  828. return -ENOMEM;
  829. }
  830. spin_lock_init(&pdata->mac_cr_lock);
  831. pdata->use_tx_csum = DEFAULT_TX_CSUM_ENABLE;
  832. pdata->use_rx_csum = DEFAULT_RX_CSUM_ENABLE;
  833. /* Init all registers */
  834. ret = smsc95xx_reset(dev);
  835. dev->net->netdev_ops = &smsc95xx_netdev_ops;
  836. dev->net->ethtool_ops = &smsc95xx_ethtool_ops;
  837. dev->net->flags |= IFF_MULTICAST;
  838. dev->net->hard_header_len += SMSC95XX_TX_OVERHEAD;
  839. return 0;
  840. }
  841. static void smsc95xx_unbind(struct usbnet *dev, struct usb_interface *intf)
  842. {
  843. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  844. if (pdata) {
  845. netif_dbg(dev, ifdown, dev->net, "free pdata\n");
  846. kfree(pdata);
  847. pdata = NULL;
  848. dev->data[0] = 0;
  849. }
  850. }
  851. static void smsc95xx_rx_csum_offload(struct sk_buff *skb)
  852. {
  853. skb->csum = *(u16 *)(skb_tail_pointer(skb) - 2);
  854. skb->ip_summed = CHECKSUM_COMPLETE;
  855. skb_trim(skb, skb->len - 2);
  856. }
  857. static int smsc95xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
  858. {
  859. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  860. while (skb->len > 0) {
  861. u32 header, align_count;
  862. struct sk_buff *ax_skb;
  863. unsigned char *packet;
  864. u16 size;
  865. memcpy(&header, skb->data, sizeof(header));
  866. le32_to_cpus(&header);
  867. skb_pull(skb, 4 + NET_IP_ALIGN);
  868. packet = skb->data;
  869. /* get the packet length */
  870. size = (u16)((header & RX_STS_FL_) >> 16);
  871. align_count = (4 - ((size + NET_IP_ALIGN) % 4)) % 4;
  872. if (unlikely(header & RX_STS_ES_)) {
  873. netif_dbg(dev, rx_err, dev->net,
  874. "Error header=0x%08x\n", header);
  875. dev->net->stats.rx_errors++;
  876. dev->net->stats.rx_dropped++;
  877. if (header & RX_STS_CRC_) {
  878. dev->net->stats.rx_crc_errors++;
  879. } else {
  880. if (header & (RX_STS_TL_ | RX_STS_RF_))
  881. dev->net->stats.rx_frame_errors++;
  882. if ((header & RX_STS_LE_) &&
  883. (!(header & RX_STS_FT_)))
  884. dev->net->stats.rx_length_errors++;
  885. }
  886. } else {
  887. /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
  888. if (unlikely(size > (ETH_FRAME_LEN + 12))) {
  889. netif_dbg(dev, rx_err, dev->net,
  890. "size err header=0x%08x\n", header);
  891. return 0;
  892. }
  893. /* last frame in this batch */
  894. if (skb->len == size) {
  895. if (pdata->use_rx_csum)
  896. smsc95xx_rx_csum_offload(skb);
  897. skb_trim(skb, skb->len - 4); /* remove fcs */
  898. skb->truesize = size + sizeof(struct sk_buff);
  899. return 1;
  900. }
  901. ax_skb = skb_clone(skb, GFP_ATOMIC);
  902. if (unlikely(!ax_skb)) {
  903. netdev_warn(dev->net, "Error allocating skb\n");
  904. return 0;
  905. }
  906. ax_skb->len = size;
  907. ax_skb->data = packet;
  908. skb_set_tail_pointer(ax_skb, size);
  909. if (pdata->use_rx_csum)
  910. smsc95xx_rx_csum_offload(ax_skb);
  911. skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
  912. ax_skb->truesize = size + sizeof(struct sk_buff);
  913. usbnet_skb_return(dev, ax_skb);
  914. }
  915. skb_pull(skb, size);
  916. /* padding bytes before the next frame starts */
  917. if (skb->len)
  918. skb_pull(skb, align_count);
  919. }
  920. if (unlikely(skb->len < 0)) {
  921. netdev_warn(dev->net, "invalid rx length<0 %d\n", skb->len);
  922. return 0;
  923. }
  924. return 1;
  925. }
  926. static u32 smsc95xx_calc_csum_preamble(struct sk_buff *skb)
  927. {
  928. int len = skb->data - skb->head;
  929. u16 high_16 = (u16)(skb->csum_offset + skb->csum_start - len);
  930. u16 low_16 = (u16)(skb->csum_start - len);
  931. return (high_16 << 16) | low_16;
  932. }
  933. static struct sk_buff *smsc95xx_tx_fixup(struct usbnet *dev,
  934. struct sk_buff *skb, gfp_t flags)
  935. {
  936. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  937. bool csum = pdata->use_tx_csum && (skb->ip_summed == CHECKSUM_PARTIAL);
  938. int overhead = csum ? SMSC95XX_TX_OVERHEAD_CSUM : SMSC95XX_TX_OVERHEAD;
  939. u32 tx_cmd_a, tx_cmd_b;
  940. /* We do not advertise SG, so skbs should be already linearized */
  941. BUG_ON(skb_shinfo(skb)->nr_frags);
  942. if (skb_headroom(skb) < overhead) {
  943. struct sk_buff *skb2 = skb_copy_expand(skb,
  944. overhead, 0, flags);
  945. dev_kfree_skb_any(skb);
  946. skb = skb2;
  947. if (!skb)
  948. return NULL;
  949. }
  950. if (csum) {
  951. u32 csum_preamble = smsc95xx_calc_csum_preamble(skb);
  952. skb_push(skb, 4);
  953. memcpy(skb->data, &csum_preamble, 4);
  954. }
  955. skb_push(skb, 4);
  956. tx_cmd_b = (u32)(skb->len - 4);
  957. if (csum)
  958. tx_cmd_b |= TX_CMD_B_CSUM_ENABLE;
  959. cpu_to_le32s(&tx_cmd_b);
  960. memcpy(skb->data, &tx_cmd_b, 4);
  961. skb_push(skb, 4);
  962. tx_cmd_a = (u32)(skb->len - 8) | TX_CMD_A_FIRST_SEG_ |
  963. TX_CMD_A_LAST_SEG_;
  964. cpu_to_le32s(&tx_cmd_a);
  965. memcpy(skb->data, &tx_cmd_a, 4);
  966. return skb;
  967. }
  968. static const struct driver_info smsc95xx_info = {
  969. .description = "smsc95xx USB 2.0 Ethernet",
  970. .bind = smsc95xx_bind,
  971. .unbind = smsc95xx_unbind,
  972. .link_reset = smsc95xx_link_reset,
  973. .reset = smsc95xx_reset,
  974. .rx_fixup = smsc95xx_rx_fixup,
  975. .tx_fixup = smsc95xx_tx_fixup,
  976. .status = smsc95xx_status,
  977. .flags = FLAG_ETHER | FLAG_SEND_ZLP,
  978. };
  979. static const struct usb_device_id products[] = {
  980. {
  981. /* SMSC9500 USB Ethernet Device */
  982. USB_DEVICE(0x0424, 0x9500),
  983. .driver_info = (unsigned long) &smsc95xx_info,
  984. },
  985. {
  986. /* SMSC9505 USB Ethernet Device */
  987. USB_DEVICE(0x0424, 0x9505),
  988. .driver_info = (unsigned long) &smsc95xx_info,
  989. },
  990. {
  991. /* SMSC9500A USB Ethernet Device */
  992. USB_DEVICE(0x0424, 0x9E00),
  993. .driver_info = (unsigned long) &smsc95xx_info,
  994. },
  995. {
  996. /* SMSC9505A USB Ethernet Device */
  997. USB_DEVICE(0x0424, 0x9E01),
  998. .driver_info = (unsigned long) &smsc95xx_info,
  999. },
  1000. {
  1001. /* SMSC9512/9514 USB Hub & Ethernet Device */
  1002. USB_DEVICE(0x0424, 0xec00),
  1003. .driver_info = (unsigned long) &smsc95xx_info,
  1004. },
  1005. {
  1006. /* SMSC9500 USB Ethernet Device (SAL10) */
  1007. USB_DEVICE(0x0424, 0x9900),
  1008. .driver_info = (unsigned long) &smsc95xx_info,
  1009. },
  1010. {
  1011. /* SMSC9505 USB Ethernet Device (SAL10) */
  1012. USB_DEVICE(0x0424, 0x9901),
  1013. .driver_info = (unsigned long) &smsc95xx_info,
  1014. },
  1015. {
  1016. /* SMSC9500A USB Ethernet Device (SAL10) */
  1017. USB_DEVICE(0x0424, 0x9902),
  1018. .driver_info = (unsigned long) &smsc95xx_info,
  1019. },
  1020. {
  1021. /* SMSC9505A USB Ethernet Device (SAL10) */
  1022. USB_DEVICE(0x0424, 0x9903),
  1023. .driver_info = (unsigned long) &smsc95xx_info,
  1024. },
  1025. {
  1026. /* SMSC9512/9514 USB Hub & Ethernet Device (SAL10) */
  1027. USB_DEVICE(0x0424, 0x9904),
  1028. .driver_info = (unsigned long) &smsc95xx_info,
  1029. },
  1030. {
  1031. /* SMSC9500A USB Ethernet Device (HAL) */
  1032. USB_DEVICE(0x0424, 0x9905),
  1033. .driver_info = (unsigned long) &smsc95xx_info,
  1034. },
  1035. {
  1036. /* SMSC9505A USB Ethernet Device (HAL) */
  1037. USB_DEVICE(0x0424, 0x9906),
  1038. .driver_info = (unsigned long) &smsc95xx_info,
  1039. },
  1040. {
  1041. /* SMSC9500 USB Ethernet Device (Alternate ID) */
  1042. USB_DEVICE(0x0424, 0x9907),
  1043. .driver_info = (unsigned long) &smsc95xx_info,
  1044. },
  1045. {
  1046. /* SMSC9500A USB Ethernet Device (Alternate ID) */
  1047. USB_DEVICE(0x0424, 0x9908),
  1048. .driver_info = (unsigned long) &smsc95xx_info,
  1049. },
  1050. {
  1051. /* SMSC9512/9514 USB Hub & Ethernet Device (Alternate ID) */
  1052. USB_DEVICE(0x0424, 0x9909),
  1053. .driver_info = (unsigned long) &smsc95xx_info,
  1054. },
  1055. { }, /* END */
  1056. };
  1057. MODULE_DEVICE_TABLE(usb, products);
  1058. static struct usb_driver smsc95xx_driver = {
  1059. .name = "smsc95xx",
  1060. .id_table = products,
  1061. .probe = usbnet_probe,
  1062. .suspend = usbnet_suspend,
  1063. .resume = usbnet_resume,
  1064. .disconnect = usbnet_disconnect,
  1065. };
  1066. static int __init smsc95xx_init(void)
  1067. {
  1068. return usb_register(&smsc95xx_driver);
  1069. }
  1070. module_init(smsc95xx_init);
  1071. static void __exit smsc95xx_exit(void)
  1072. {
  1073. usb_deregister(&smsc95xx_driver);
  1074. }
  1075. module_exit(smsc95xx_exit);
  1076. MODULE_AUTHOR("Nancy Lin");
  1077. MODULE_AUTHOR("Steve Glendinning <steve.glendinning@smsc.com>");
  1078. MODULE_DESCRIPTION("SMSC95XX USB 2.0 Ethernet Devices");
  1079. MODULE_LICENSE("GPL");