uli526x.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870
  1. /*
  2. This program is free software; you can redistribute it and/or
  3. modify it under the terms of the GNU General Public License
  4. as published by the Free Software Foundation; either version 2
  5. of the License, or (at your option) any later version.
  6. This program is distributed in the hope that it will be useful,
  7. but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. GNU General Public License for more details.
  10. */
  11. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  12. #define DRV_NAME "uli526x"
  13. #define DRV_VERSION "0.9.3"
  14. #define DRV_RELDATE "2005-7-29"
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/string.h>
  18. #include <linux/timer.h>
  19. #include <linux/errno.h>
  20. #include <linux/ioport.h>
  21. #include <linux/slab.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/pci.h>
  24. #include <linux/init.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/ethtool.h>
  28. #include <linux/skbuff.h>
  29. #include <linux/delay.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/bitops.h>
  33. #include <asm/processor.h>
  34. #include <asm/io.h>
  35. #include <asm/dma.h>
  36. #include <asm/uaccess.h>
  37. /* Board/System/Debug information/definition ---------------- */
  38. #define PCI_ULI5261_ID 0x526110B9 /* ULi M5261 ID*/
  39. #define PCI_ULI5263_ID 0x526310B9 /* ULi M5263 ID*/
  40. #define ULI526X_IO_SIZE 0x100
  41. #define TX_DESC_CNT 0x20 /* Allocated Tx descriptors */
  42. #define RX_DESC_CNT 0x30 /* Allocated Rx descriptors */
  43. #define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */
  44. #define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */
  45. #define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)
  46. #define TX_BUF_ALLOC 0x600
  47. #define RX_ALLOC_SIZE 0x620
  48. #define ULI526X_RESET 1
  49. #define CR0_DEFAULT 0
  50. #define CR6_DEFAULT 0x22200000
  51. #define CR7_DEFAULT 0x180c1
  52. #define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */
  53. #define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */
  54. #define MAX_PACKET_SIZE 1514
  55. #define ULI5261_MAX_MULTICAST 14
  56. #define RX_COPY_SIZE 100
  57. #define MAX_CHECK_PACKET 0x8000
  58. #define ULI526X_10MHF 0
  59. #define ULI526X_100MHF 1
  60. #define ULI526X_10MFD 4
  61. #define ULI526X_100MFD 5
  62. #define ULI526X_AUTO 8
  63. #define ULI526X_TXTH_72 0x400000 /* TX TH 72 byte */
  64. #define ULI526X_TXTH_96 0x404000 /* TX TH 96 byte */
  65. #define ULI526X_TXTH_128 0x0000 /* TX TH 128 byte */
  66. #define ULI526X_TXTH_256 0x4000 /* TX TH 256 byte */
  67. #define ULI526X_TXTH_512 0x8000 /* TX TH 512 byte */
  68. #define ULI526X_TXTH_1K 0xC000 /* TX TH 1K byte */
  69. #define ULI526X_TIMER_WUT (jiffies + HZ * 1)/* timer wakeup time : 1 second */
  70. #define ULI526X_TX_TIMEOUT ((16*HZ)/2) /* tx packet time-out time 8 s" */
  71. #define ULI526X_TX_KICK (4*HZ/2) /* tx packet Kick-out time 2 s" */
  72. #define ULI526X_DBUG(dbug_now, msg, value) \
  73. do { \
  74. if (uli526x_debug || (dbug_now)) \
  75. pr_err("%s %lx\n", (msg), (long) (value)); \
  76. } while (0)
  77. #define SHOW_MEDIA_TYPE(mode) \
  78. pr_err("Change Speed to %sMhz %s duplex\n", \
  79. mode & 1 ? "100" : "10", \
  80. mode & 4 ? "full" : "half");
  81. /* CR9 definition: SROM/MII */
  82. #define CR9_SROM_READ 0x4800
  83. #define CR9_SRCS 0x1
  84. #define CR9_SRCLK 0x2
  85. #define CR9_CRDOUT 0x8
  86. #define SROM_DATA_0 0x0
  87. #define SROM_DATA_1 0x4
  88. #define PHY_DATA_1 0x20000
  89. #define PHY_DATA_0 0x00000
  90. #define MDCLKH 0x10000
  91. #define PHY_POWER_DOWN 0x800
  92. #define SROM_V41_CODE 0x14
  93. #define SROM_CLK_WRITE(data, ioaddr) \
  94. outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \
  95. udelay(5); \
  96. outl(data|CR9_SROM_READ|CR9_SRCS|CR9_SRCLK,ioaddr); \
  97. udelay(5); \
  98. outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \
  99. udelay(5);
  100. /* Structure/enum declaration ------------------------------- */
  101. struct tx_desc {
  102. __le32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */
  103. char *tx_buf_ptr; /* Data for us */
  104. struct tx_desc *next_tx_desc;
  105. } __attribute__(( aligned(32) ));
  106. struct rx_desc {
  107. __le32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */
  108. struct sk_buff *rx_skb_ptr; /* Data for us */
  109. struct rx_desc *next_rx_desc;
  110. } __attribute__(( aligned(32) ));
  111. struct uli526x_board_info {
  112. u32 chip_id; /* Chip vendor/Device ID */
  113. struct net_device *next_dev; /* next device */
  114. struct pci_dev *pdev; /* PCI device */
  115. spinlock_t lock;
  116. long ioaddr; /* I/O base address */
  117. u32 cr0_data;
  118. u32 cr5_data;
  119. u32 cr6_data;
  120. u32 cr7_data;
  121. u32 cr15_data;
  122. /* pointer for memory physical address */
  123. dma_addr_t buf_pool_dma_ptr; /* Tx buffer pool memory */
  124. dma_addr_t buf_pool_dma_start; /* Tx buffer pool align dword */
  125. dma_addr_t desc_pool_dma_ptr; /* descriptor pool memory */
  126. dma_addr_t first_tx_desc_dma;
  127. dma_addr_t first_rx_desc_dma;
  128. /* descriptor pointer */
  129. unsigned char *buf_pool_ptr; /* Tx buffer pool memory */
  130. unsigned char *buf_pool_start; /* Tx buffer pool align dword */
  131. unsigned char *desc_pool_ptr; /* descriptor pool memory */
  132. struct tx_desc *first_tx_desc;
  133. struct tx_desc *tx_insert_ptr;
  134. struct tx_desc *tx_remove_ptr;
  135. struct rx_desc *first_rx_desc;
  136. struct rx_desc *rx_insert_ptr;
  137. struct rx_desc *rx_ready_ptr; /* packet come pointer */
  138. unsigned long tx_packet_cnt; /* transmitted packet count */
  139. unsigned long rx_avail_cnt; /* available rx descriptor count */
  140. unsigned long interval_rx_cnt; /* rx packet count a callback time */
  141. u16 dbug_cnt;
  142. u16 NIC_capability; /* NIC media capability */
  143. u16 PHY_reg4; /* Saved Phyxcer register 4 value */
  144. u8 media_mode; /* user specify media mode */
  145. u8 op_mode; /* real work media mode */
  146. u8 phy_addr;
  147. u8 link_failed; /* Ever link failed */
  148. u8 wait_reset; /* Hardware failed, need to reset */
  149. struct timer_list timer;
  150. /* Driver defined statistic counter */
  151. unsigned long tx_fifo_underrun;
  152. unsigned long tx_loss_carrier;
  153. unsigned long tx_no_carrier;
  154. unsigned long tx_late_collision;
  155. unsigned long tx_excessive_collision;
  156. unsigned long tx_jabber_timeout;
  157. unsigned long reset_count;
  158. unsigned long reset_cr8;
  159. unsigned long reset_fatal;
  160. unsigned long reset_TXtimeout;
  161. /* NIC SROM data */
  162. unsigned char srom[128];
  163. u8 init;
  164. };
  165. enum uli526x_offsets {
  166. DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20,
  167. DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48,
  168. DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 = 0x70,
  169. DCR15 = 0x78
  170. };
  171. enum uli526x_CR6_bits {
  172. CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80,
  173. CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000,
  174. CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000
  175. };
  176. /* Global variable declaration ----------------------------- */
  177. static int __devinitdata printed_version;
  178. static const char version[] __devinitconst =
  179. KERN_INFO DRV_NAME ": ULi M5261/M5263 net driver, version "
  180. DRV_VERSION " (" DRV_RELDATE ")\n";
  181. static int uli526x_debug;
  182. static unsigned char uli526x_media_mode = ULI526X_AUTO;
  183. static u32 uli526x_cr6_user_set;
  184. /* For module input parameter */
  185. static int debug;
  186. static u32 cr6set;
  187. static int mode = 8;
  188. /* function declaration ------------------------------------- */
  189. static int uli526x_open(struct net_device *);
  190. static netdev_tx_t uli526x_start_xmit(struct sk_buff *,
  191. struct net_device *);
  192. static int uli526x_stop(struct net_device *);
  193. static void uli526x_set_filter_mode(struct net_device *);
  194. static const struct ethtool_ops netdev_ethtool_ops;
  195. static u16 read_srom_word(long, int);
  196. static irqreturn_t uli526x_interrupt(int, void *);
  197. #ifdef CONFIG_NET_POLL_CONTROLLER
  198. static void uli526x_poll(struct net_device *dev);
  199. #endif
  200. static void uli526x_descriptor_init(struct uli526x_board_info *, unsigned long);
  201. static void allocate_rx_buffer(struct uli526x_board_info *);
  202. static void update_cr6(u32, unsigned long);
  203. static void send_filter_frame(struct net_device *, int);
  204. static u16 phy_read(unsigned long, u8, u8, u32);
  205. static u16 phy_readby_cr10(unsigned long, u8, u8);
  206. static void phy_write(unsigned long, u8, u8, u16, u32);
  207. static void phy_writeby_cr10(unsigned long, u8, u8, u16);
  208. static void phy_write_1bit(unsigned long, u32, u32);
  209. static u16 phy_read_1bit(unsigned long, u32);
  210. static u8 uli526x_sense_speed(struct uli526x_board_info *);
  211. static void uli526x_process_mode(struct uli526x_board_info *);
  212. static void uli526x_timer(unsigned long);
  213. static void uli526x_rx_packet(struct net_device *, struct uli526x_board_info *);
  214. static void uli526x_free_tx_pkt(struct net_device *, struct uli526x_board_info *);
  215. static void uli526x_reuse_skb(struct uli526x_board_info *, struct sk_buff *);
  216. static void uli526x_dynamic_reset(struct net_device *);
  217. static void uli526x_free_rxbuffer(struct uli526x_board_info *);
  218. static void uli526x_init(struct net_device *);
  219. static void uli526x_set_phyxcer(struct uli526x_board_info *);
  220. /* ULI526X network board routine ---------------------------- */
  221. static const struct net_device_ops netdev_ops = {
  222. .ndo_open = uli526x_open,
  223. .ndo_stop = uli526x_stop,
  224. .ndo_start_xmit = uli526x_start_xmit,
  225. .ndo_set_multicast_list = uli526x_set_filter_mode,
  226. .ndo_change_mtu = eth_change_mtu,
  227. .ndo_set_mac_address = eth_mac_addr,
  228. .ndo_validate_addr = eth_validate_addr,
  229. #ifdef CONFIG_NET_POLL_CONTROLLER
  230. .ndo_poll_controller = uli526x_poll,
  231. #endif
  232. };
  233. /*
  234. * Search ULI526X board, allocate space and register it
  235. */
  236. static int __devinit uli526x_init_one (struct pci_dev *pdev,
  237. const struct pci_device_id *ent)
  238. {
  239. struct uli526x_board_info *db; /* board information structure */
  240. struct net_device *dev;
  241. int i, err;
  242. ULI526X_DBUG(0, "uli526x_init_one()", 0);
  243. if (!printed_version++)
  244. printk(version);
  245. /* Init network device */
  246. dev = alloc_etherdev(sizeof(*db));
  247. if (dev == NULL)
  248. return -ENOMEM;
  249. SET_NETDEV_DEV(dev, &pdev->dev);
  250. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  251. pr_warning("32-bit PCI DMA not available\n");
  252. err = -ENODEV;
  253. goto err_out_free;
  254. }
  255. /* Enable Master/IO access, Disable memory access */
  256. err = pci_enable_device(pdev);
  257. if (err)
  258. goto err_out_free;
  259. if (!pci_resource_start(pdev, 0)) {
  260. pr_err("I/O base is zero\n");
  261. err = -ENODEV;
  262. goto err_out_disable;
  263. }
  264. if (pci_resource_len(pdev, 0) < (ULI526X_IO_SIZE) ) {
  265. pr_err("Allocated I/O size too small\n");
  266. err = -ENODEV;
  267. goto err_out_disable;
  268. }
  269. if (pci_request_regions(pdev, DRV_NAME)) {
  270. pr_err("Failed to request PCI regions\n");
  271. err = -ENODEV;
  272. goto err_out_disable;
  273. }
  274. /* Init system & device */
  275. db = netdev_priv(dev);
  276. /* Allocate Tx/Rx descriptor memory */
  277. db->desc_pool_ptr = pci_alloc_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20, &db->desc_pool_dma_ptr);
  278. if(db->desc_pool_ptr == NULL)
  279. {
  280. err = -ENOMEM;
  281. goto err_out_nomem;
  282. }
  283. db->buf_pool_ptr = pci_alloc_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4, &db->buf_pool_dma_ptr);
  284. if(db->buf_pool_ptr == NULL)
  285. {
  286. err = -ENOMEM;
  287. goto err_out_nomem;
  288. }
  289. db->first_tx_desc = (struct tx_desc *) db->desc_pool_ptr;
  290. db->first_tx_desc_dma = db->desc_pool_dma_ptr;
  291. db->buf_pool_start = db->buf_pool_ptr;
  292. db->buf_pool_dma_start = db->buf_pool_dma_ptr;
  293. db->chip_id = ent->driver_data;
  294. db->ioaddr = pci_resource_start(pdev, 0);
  295. db->pdev = pdev;
  296. db->init = 1;
  297. dev->base_addr = db->ioaddr;
  298. dev->irq = pdev->irq;
  299. pci_set_drvdata(pdev, dev);
  300. /* Register some necessary functions */
  301. dev->netdev_ops = &netdev_ops;
  302. dev->ethtool_ops = &netdev_ethtool_ops;
  303. spin_lock_init(&db->lock);
  304. /* read 64 word srom data */
  305. for (i = 0; i < 64; i++)
  306. ((__le16 *) db->srom)[i] = cpu_to_le16(read_srom_word(db->ioaddr, i));
  307. /* Set Node address */
  308. if(((u16 *) db->srom)[0] == 0xffff || ((u16 *) db->srom)[0] == 0) /* SROM absent, so read MAC address from ID Table */
  309. {
  310. outl(0x10000, db->ioaddr + DCR0); //Diagnosis mode
  311. outl(0x1c0, db->ioaddr + DCR13); //Reset dianostic pointer port
  312. outl(0, db->ioaddr + DCR14); //Clear reset port
  313. outl(0x10, db->ioaddr + DCR14); //Reset ID Table pointer
  314. outl(0, db->ioaddr + DCR14); //Clear reset port
  315. outl(0, db->ioaddr + DCR13); //Clear CR13
  316. outl(0x1b0, db->ioaddr + DCR13); //Select ID Table access port
  317. //Read MAC address from CR14
  318. for (i = 0; i < 6; i++)
  319. dev->dev_addr[i] = inl(db->ioaddr + DCR14);
  320. //Read end
  321. outl(0, db->ioaddr + DCR13); //Clear CR13
  322. outl(0, db->ioaddr + DCR0); //Clear CR0
  323. udelay(10);
  324. }
  325. else /*Exist SROM*/
  326. {
  327. for (i = 0; i < 6; i++)
  328. dev->dev_addr[i] = db->srom[20 + i];
  329. }
  330. err = register_netdev (dev);
  331. if (err)
  332. goto err_out_res;
  333. dev_info(&dev->dev, "ULi M%04lx at pci%s, %pM, irq %d\n",
  334. ent->driver_data >> 16, pci_name(pdev),
  335. dev->dev_addr, dev->irq);
  336. pci_set_master(pdev);
  337. return 0;
  338. err_out_res:
  339. pci_release_regions(pdev);
  340. err_out_nomem:
  341. if(db->desc_pool_ptr)
  342. pci_free_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20,
  343. db->desc_pool_ptr, db->desc_pool_dma_ptr);
  344. if(db->buf_pool_ptr != NULL)
  345. pci_free_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  346. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  347. err_out_disable:
  348. pci_disable_device(pdev);
  349. err_out_free:
  350. pci_set_drvdata(pdev, NULL);
  351. free_netdev(dev);
  352. return err;
  353. }
  354. static void __devexit uli526x_remove_one (struct pci_dev *pdev)
  355. {
  356. struct net_device *dev = pci_get_drvdata(pdev);
  357. struct uli526x_board_info *db = netdev_priv(dev);
  358. ULI526X_DBUG(0, "uli526x_remove_one()", 0);
  359. pci_free_consistent(db->pdev, sizeof(struct tx_desc) *
  360. DESC_ALL_CNT + 0x20, db->desc_pool_ptr,
  361. db->desc_pool_dma_ptr);
  362. pci_free_consistent(db->pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  363. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  364. unregister_netdev(dev);
  365. pci_release_regions(pdev);
  366. free_netdev(dev); /* free board information */
  367. pci_set_drvdata(pdev, NULL);
  368. pci_disable_device(pdev);
  369. ULI526X_DBUG(0, "uli526x_remove_one() exit", 0);
  370. }
  371. /*
  372. * Open the interface.
  373. * The interface is opened whenever "ifconfig" activates it.
  374. */
  375. static int uli526x_open(struct net_device *dev)
  376. {
  377. int ret;
  378. struct uli526x_board_info *db = netdev_priv(dev);
  379. ULI526X_DBUG(0, "uli526x_open", 0);
  380. /* system variable init */
  381. db->cr6_data = CR6_DEFAULT | uli526x_cr6_user_set;
  382. db->tx_packet_cnt = 0;
  383. db->rx_avail_cnt = 0;
  384. db->link_failed = 1;
  385. netif_carrier_off(dev);
  386. db->wait_reset = 0;
  387. db->NIC_capability = 0xf; /* All capability*/
  388. db->PHY_reg4 = 0x1e0;
  389. /* CR6 operation mode decision */
  390. db->cr6_data |= ULI526X_TXTH_256;
  391. db->cr0_data = CR0_DEFAULT;
  392. /* Initialize ULI526X board */
  393. uli526x_init(dev);
  394. ret = request_irq(dev->irq, uli526x_interrupt, IRQF_SHARED, dev->name, dev);
  395. if (ret)
  396. return ret;
  397. /* Active System Interface */
  398. netif_wake_queue(dev);
  399. /* set and active a timer process */
  400. init_timer(&db->timer);
  401. db->timer.expires = ULI526X_TIMER_WUT + HZ * 2;
  402. db->timer.data = (unsigned long)dev;
  403. db->timer.function = &uli526x_timer;
  404. add_timer(&db->timer);
  405. return 0;
  406. }
  407. /* Initialize ULI526X board
  408. * Reset ULI526X board
  409. * Initialize TX/Rx descriptor chain structure
  410. * Send the set-up frame
  411. * Enable Tx/Rx machine
  412. */
  413. static void uli526x_init(struct net_device *dev)
  414. {
  415. struct uli526x_board_info *db = netdev_priv(dev);
  416. unsigned long ioaddr = db->ioaddr;
  417. u8 phy_tmp;
  418. u8 timeout;
  419. u16 phy_value;
  420. u16 phy_reg_reset;
  421. ULI526X_DBUG(0, "uli526x_init()", 0);
  422. /* Reset M526x MAC controller */
  423. outl(ULI526X_RESET, ioaddr + DCR0); /* RESET MAC */
  424. udelay(100);
  425. outl(db->cr0_data, ioaddr + DCR0);
  426. udelay(5);
  427. /* Phy addr : In some boards,M5261/M5263 phy address != 1 */
  428. db->phy_addr = 1;
  429. for(phy_tmp=0;phy_tmp<32;phy_tmp++)
  430. {
  431. phy_value=phy_read(db->ioaddr,phy_tmp,3,db->chip_id);//peer add
  432. if(phy_value != 0xffff&&phy_value!=0)
  433. {
  434. db->phy_addr = phy_tmp;
  435. break;
  436. }
  437. }
  438. if(phy_tmp == 32)
  439. pr_warning("Can not find the phy address!!!");
  440. /* Parser SROM and media mode */
  441. db->media_mode = uli526x_media_mode;
  442. /* phyxcer capability setting */
  443. phy_reg_reset = phy_read(db->ioaddr, db->phy_addr, 0, db->chip_id);
  444. phy_reg_reset = (phy_reg_reset | 0x8000);
  445. phy_write(db->ioaddr, db->phy_addr, 0, phy_reg_reset, db->chip_id);
  446. /* See IEEE 802.3-2002.pdf (Section 2, Chapter "22.2.4 Management
  447. * functions") or phy data sheet for details on phy reset
  448. */
  449. udelay(500);
  450. timeout = 10;
  451. while (timeout-- &&
  452. phy_read(db->ioaddr, db->phy_addr, 0, db->chip_id) & 0x8000)
  453. udelay(100);
  454. /* Process Phyxcer Media Mode */
  455. uli526x_set_phyxcer(db);
  456. /* Media Mode Process */
  457. if ( !(db->media_mode & ULI526X_AUTO) )
  458. db->op_mode = db->media_mode; /* Force Mode */
  459. /* Initialize Transmit/Receive decriptor and CR3/4 */
  460. uli526x_descriptor_init(db, ioaddr);
  461. /* Init CR6 to program M526X operation */
  462. update_cr6(db->cr6_data, ioaddr);
  463. /* Send setup frame */
  464. send_filter_frame(dev, netdev_mc_count(dev)); /* M5261/M5263 */
  465. /* Init CR7, interrupt active bit */
  466. db->cr7_data = CR7_DEFAULT;
  467. outl(db->cr7_data, ioaddr + DCR7);
  468. /* Init CR15, Tx jabber and Rx watchdog timer */
  469. outl(db->cr15_data, ioaddr + DCR15);
  470. /* Enable ULI526X Tx/Rx function */
  471. db->cr6_data |= CR6_RXSC | CR6_TXSC;
  472. update_cr6(db->cr6_data, ioaddr);
  473. }
  474. /*
  475. * Hardware start transmission.
  476. * Send a packet to media from the upper layer.
  477. */
  478. static netdev_tx_t uli526x_start_xmit(struct sk_buff *skb,
  479. struct net_device *dev)
  480. {
  481. struct uli526x_board_info *db = netdev_priv(dev);
  482. struct tx_desc *txptr;
  483. unsigned long flags;
  484. ULI526X_DBUG(0, "uli526x_start_xmit", 0);
  485. /* Resource flag check */
  486. netif_stop_queue(dev);
  487. /* Too large packet check */
  488. if (skb->len > MAX_PACKET_SIZE) {
  489. pr_err("big packet = %d\n", (u16)skb->len);
  490. dev_kfree_skb(skb);
  491. return NETDEV_TX_OK;
  492. }
  493. spin_lock_irqsave(&db->lock, flags);
  494. /* No Tx resource check, it never happen nromally */
  495. if (db->tx_packet_cnt >= TX_FREE_DESC_CNT) {
  496. spin_unlock_irqrestore(&db->lock, flags);
  497. pr_err("No Tx resource %ld\n", db->tx_packet_cnt);
  498. return NETDEV_TX_BUSY;
  499. }
  500. /* Disable NIC interrupt */
  501. outl(0, dev->base_addr + DCR7);
  502. /* transmit this packet */
  503. txptr = db->tx_insert_ptr;
  504. skb_copy_from_linear_data(skb, txptr->tx_buf_ptr, skb->len);
  505. txptr->tdes1 = cpu_to_le32(0xe1000000 | skb->len);
  506. /* Point to next transmit free descriptor */
  507. db->tx_insert_ptr = txptr->next_tx_desc;
  508. /* Transmit Packet Process */
  509. if ( (db->tx_packet_cnt < TX_DESC_CNT) ) {
  510. txptr->tdes0 = cpu_to_le32(0x80000000); /* Set owner bit */
  511. db->tx_packet_cnt++; /* Ready to send */
  512. outl(0x1, dev->base_addr + DCR1); /* Issue Tx polling */
  513. dev->trans_start = jiffies; /* saved time stamp */
  514. }
  515. /* Tx resource check */
  516. if ( db->tx_packet_cnt < TX_FREE_DESC_CNT )
  517. netif_wake_queue(dev);
  518. /* Restore CR7 to enable interrupt */
  519. spin_unlock_irqrestore(&db->lock, flags);
  520. outl(db->cr7_data, dev->base_addr + DCR7);
  521. /* free this SKB */
  522. dev_kfree_skb(skb);
  523. return NETDEV_TX_OK;
  524. }
  525. /*
  526. * Stop the interface.
  527. * The interface is stopped when it is brought.
  528. */
  529. static int uli526x_stop(struct net_device *dev)
  530. {
  531. struct uli526x_board_info *db = netdev_priv(dev);
  532. unsigned long ioaddr = dev->base_addr;
  533. ULI526X_DBUG(0, "uli526x_stop", 0);
  534. /* disable system */
  535. netif_stop_queue(dev);
  536. /* deleted timer */
  537. del_timer_sync(&db->timer);
  538. /* Reset & stop ULI526X board */
  539. outl(ULI526X_RESET, ioaddr + DCR0);
  540. udelay(5);
  541. phy_write(db->ioaddr, db->phy_addr, 0, 0x8000, db->chip_id);
  542. /* free interrupt */
  543. free_irq(dev->irq, dev);
  544. /* free allocated rx buffer */
  545. uli526x_free_rxbuffer(db);
  546. #if 0
  547. /* show statistic counter */
  548. printk(DRV_NAME ": FU:%lx EC:%lx LC:%lx NC:%lx LOC:%lx TXJT:%lx RESET:%lx RCR8:%lx FAL:%lx TT:%lx\n",
  549. db->tx_fifo_underrun, db->tx_excessive_collision,
  550. db->tx_late_collision, db->tx_no_carrier, db->tx_loss_carrier,
  551. db->tx_jabber_timeout, db->reset_count, db->reset_cr8,
  552. db->reset_fatal, db->reset_TXtimeout);
  553. #endif
  554. return 0;
  555. }
  556. /*
  557. * M5261/M5263 insterrupt handler
  558. * receive the packet to upper layer, free the transmitted packet
  559. */
  560. static irqreturn_t uli526x_interrupt(int irq, void *dev_id)
  561. {
  562. struct net_device *dev = dev_id;
  563. struct uli526x_board_info *db = netdev_priv(dev);
  564. unsigned long ioaddr = dev->base_addr;
  565. unsigned long flags;
  566. spin_lock_irqsave(&db->lock, flags);
  567. outl(0, ioaddr + DCR7);
  568. /* Got ULI526X status */
  569. db->cr5_data = inl(ioaddr + DCR5);
  570. outl(db->cr5_data, ioaddr + DCR5);
  571. if ( !(db->cr5_data & 0x180c1) ) {
  572. /* Restore CR7 to enable interrupt mask */
  573. outl(db->cr7_data, ioaddr + DCR7);
  574. spin_unlock_irqrestore(&db->lock, flags);
  575. return IRQ_HANDLED;
  576. }
  577. /* Check system status */
  578. if (db->cr5_data & 0x2000) {
  579. /* system bus error happen */
  580. ULI526X_DBUG(1, "System bus error happen. CR5=", db->cr5_data);
  581. db->reset_fatal++;
  582. db->wait_reset = 1; /* Need to RESET */
  583. spin_unlock_irqrestore(&db->lock, flags);
  584. return IRQ_HANDLED;
  585. }
  586. /* Received the coming packet */
  587. if ( (db->cr5_data & 0x40) && db->rx_avail_cnt )
  588. uli526x_rx_packet(dev, db);
  589. /* reallocate rx descriptor buffer */
  590. if (db->rx_avail_cnt<RX_DESC_CNT)
  591. allocate_rx_buffer(db);
  592. /* Free the transmitted descriptor */
  593. if ( db->cr5_data & 0x01)
  594. uli526x_free_tx_pkt(dev, db);
  595. /* Restore CR7 to enable interrupt mask */
  596. outl(db->cr7_data, ioaddr + DCR7);
  597. spin_unlock_irqrestore(&db->lock, flags);
  598. return IRQ_HANDLED;
  599. }
  600. #ifdef CONFIG_NET_POLL_CONTROLLER
  601. static void uli526x_poll(struct net_device *dev)
  602. {
  603. /* ISR grabs the irqsave lock, so this should be safe */
  604. uli526x_interrupt(dev->irq, dev);
  605. }
  606. #endif
  607. /*
  608. * Free TX resource after TX complete
  609. */
  610. static void uli526x_free_tx_pkt(struct net_device *dev,
  611. struct uli526x_board_info * db)
  612. {
  613. struct tx_desc *txptr;
  614. u32 tdes0;
  615. txptr = db->tx_remove_ptr;
  616. while(db->tx_packet_cnt) {
  617. tdes0 = le32_to_cpu(txptr->tdes0);
  618. /* printk(DRV_NAME ": tdes0=%x\n", tdes0); */
  619. if (tdes0 & 0x80000000)
  620. break;
  621. /* A packet sent completed */
  622. db->tx_packet_cnt--;
  623. dev->stats.tx_packets++;
  624. /* Transmit statistic counter */
  625. if ( tdes0 != 0x7fffffff ) {
  626. /* printk(DRV_NAME ": tdes0=%x\n", tdes0); */
  627. dev->stats.collisions += (tdes0 >> 3) & 0xf;
  628. dev->stats.tx_bytes += le32_to_cpu(txptr->tdes1) & 0x7ff;
  629. if (tdes0 & TDES0_ERR_MASK) {
  630. dev->stats.tx_errors++;
  631. if (tdes0 & 0x0002) { /* UnderRun */
  632. db->tx_fifo_underrun++;
  633. if ( !(db->cr6_data & CR6_SFT) ) {
  634. db->cr6_data = db->cr6_data | CR6_SFT;
  635. update_cr6(db->cr6_data, db->ioaddr);
  636. }
  637. }
  638. if (tdes0 & 0x0100)
  639. db->tx_excessive_collision++;
  640. if (tdes0 & 0x0200)
  641. db->tx_late_collision++;
  642. if (tdes0 & 0x0400)
  643. db->tx_no_carrier++;
  644. if (tdes0 & 0x0800)
  645. db->tx_loss_carrier++;
  646. if (tdes0 & 0x4000)
  647. db->tx_jabber_timeout++;
  648. }
  649. }
  650. txptr = txptr->next_tx_desc;
  651. }/* End of while */
  652. /* Update TX remove pointer to next */
  653. db->tx_remove_ptr = txptr;
  654. /* Resource available check */
  655. if ( db->tx_packet_cnt < TX_WAKE_DESC_CNT )
  656. netif_wake_queue(dev); /* Active upper layer, send again */
  657. }
  658. /*
  659. * Receive the come packet and pass to upper layer
  660. */
  661. static void uli526x_rx_packet(struct net_device *dev, struct uli526x_board_info * db)
  662. {
  663. struct rx_desc *rxptr;
  664. struct sk_buff *skb;
  665. int rxlen;
  666. u32 rdes0;
  667. rxptr = db->rx_ready_ptr;
  668. while(db->rx_avail_cnt) {
  669. rdes0 = le32_to_cpu(rxptr->rdes0);
  670. if (rdes0 & 0x80000000) /* packet owner check */
  671. {
  672. break;
  673. }
  674. db->rx_avail_cnt--;
  675. db->interval_rx_cnt++;
  676. pci_unmap_single(db->pdev, le32_to_cpu(rxptr->rdes2), RX_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  677. if ( (rdes0 & 0x300) != 0x300) {
  678. /* A packet without First/Last flag */
  679. /* reuse this SKB */
  680. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  681. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  682. } else {
  683. /* A packet with First/Last flag */
  684. rxlen = ( (rdes0 >> 16) & 0x3fff) - 4;
  685. /* error summary bit check */
  686. if (rdes0 & 0x8000) {
  687. /* This is a error packet */
  688. //printk(DRV_NAME ": rdes0: %lx\n", rdes0);
  689. dev->stats.rx_errors++;
  690. if (rdes0 & 1)
  691. dev->stats.rx_fifo_errors++;
  692. if (rdes0 & 2)
  693. dev->stats.rx_crc_errors++;
  694. if (rdes0 & 0x80)
  695. dev->stats.rx_length_errors++;
  696. }
  697. if ( !(rdes0 & 0x8000) ||
  698. ((db->cr6_data & CR6_PM) && (rxlen>6)) ) {
  699. skb = rxptr->rx_skb_ptr;
  700. /* Good packet, send to upper layer */
  701. /* Shorst packet used new SKB */
  702. if ( (rxlen < RX_COPY_SIZE) &&
  703. ( (skb = dev_alloc_skb(rxlen + 2) )
  704. != NULL) ) {
  705. /* size less than COPY_SIZE, allocate a rxlen SKB */
  706. skb_reserve(skb, 2); /* 16byte align */
  707. memcpy(skb_put(skb, rxlen),
  708. skb_tail_pointer(rxptr->rx_skb_ptr),
  709. rxlen);
  710. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  711. } else
  712. skb_put(skb, rxlen);
  713. skb->protocol = eth_type_trans(skb, dev);
  714. netif_rx(skb);
  715. dev->stats.rx_packets++;
  716. dev->stats.rx_bytes += rxlen;
  717. } else {
  718. /* Reuse SKB buffer when the packet is error */
  719. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  720. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  721. }
  722. }
  723. rxptr = rxptr->next_rx_desc;
  724. }
  725. db->rx_ready_ptr = rxptr;
  726. }
  727. /*
  728. * Set ULI526X multicast address
  729. */
  730. static void uli526x_set_filter_mode(struct net_device * dev)
  731. {
  732. struct uli526x_board_info *db = netdev_priv(dev);
  733. unsigned long flags;
  734. ULI526X_DBUG(0, "uli526x_set_filter_mode()", 0);
  735. spin_lock_irqsave(&db->lock, flags);
  736. if (dev->flags & IFF_PROMISC) {
  737. ULI526X_DBUG(0, "Enable PROM Mode", 0);
  738. db->cr6_data |= CR6_PM | CR6_PBF;
  739. update_cr6(db->cr6_data, db->ioaddr);
  740. spin_unlock_irqrestore(&db->lock, flags);
  741. return;
  742. }
  743. if (dev->flags & IFF_ALLMULTI ||
  744. netdev_mc_count(dev) > ULI5261_MAX_MULTICAST) {
  745. ULI526X_DBUG(0, "Pass all multicast address",
  746. netdev_mc_count(dev));
  747. db->cr6_data &= ~(CR6_PM | CR6_PBF);
  748. db->cr6_data |= CR6_PAM;
  749. spin_unlock_irqrestore(&db->lock, flags);
  750. return;
  751. }
  752. ULI526X_DBUG(0, "Set multicast address", netdev_mc_count(dev));
  753. send_filter_frame(dev, netdev_mc_count(dev)); /* M5261/M5263 */
  754. spin_unlock_irqrestore(&db->lock, flags);
  755. }
  756. static void
  757. ULi_ethtool_gset(struct uli526x_board_info *db, struct ethtool_cmd *ecmd)
  758. {
  759. ecmd->supported = (SUPPORTED_10baseT_Half |
  760. SUPPORTED_10baseT_Full |
  761. SUPPORTED_100baseT_Half |
  762. SUPPORTED_100baseT_Full |
  763. SUPPORTED_Autoneg |
  764. SUPPORTED_MII);
  765. ecmd->advertising = (ADVERTISED_10baseT_Half |
  766. ADVERTISED_10baseT_Full |
  767. ADVERTISED_100baseT_Half |
  768. ADVERTISED_100baseT_Full |
  769. ADVERTISED_Autoneg |
  770. ADVERTISED_MII);
  771. ecmd->port = PORT_MII;
  772. ecmd->phy_address = db->phy_addr;
  773. ecmd->transceiver = XCVR_EXTERNAL;
  774. ecmd->speed = 10;
  775. ecmd->duplex = DUPLEX_HALF;
  776. if(db->op_mode==ULI526X_100MHF || db->op_mode==ULI526X_100MFD)
  777. {
  778. ecmd->speed = 100;
  779. }
  780. if(db->op_mode==ULI526X_10MFD || db->op_mode==ULI526X_100MFD)
  781. {
  782. ecmd->duplex = DUPLEX_FULL;
  783. }
  784. if(db->link_failed)
  785. {
  786. ecmd->speed = -1;
  787. ecmd->duplex = -1;
  788. }
  789. if (db->media_mode & ULI526X_AUTO)
  790. {
  791. ecmd->autoneg = AUTONEG_ENABLE;
  792. }
  793. }
  794. static void netdev_get_drvinfo(struct net_device *dev,
  795. struct ethtool_drvinfo *info)
  796. {
  797. struct uli526x_board_info *np = netdev_priv(dev);
  798. strcpy(info->driver, DRV_NAME);
  799. strcpy(info->version, DRV_VERSION);
  800. if (np->pdev)
  801. strcpy(info->bus_info, pci_name(np->pdev));
  802. else
  803. sprintf(info->bus_info, "EISA 0x%lx %d",
  804. dev->base_addr, dev->irq);
  805. }
  806. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd) {
  807. struct uli526x_board_info *np = netdev_priv(dev);
  808. ULi_ethtool_gset(np, cmd);
  809. return 0;
  810. }
  811. static u32 netdev_get_link(struct net_device *dev) {
  812. struct uli526x_board_info *np = netdev_priv(dev);
  813. if(np->link_failed)
  814. return 0;
  815. else
  816. return 1;
  817. }
  818. static void uli526x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  819. {
  820. wol->supported = WAKE_PHY | WAKE_MAGIC;
  821. wol->wolopts = 0;
  822. }
  823. static const struct ethtool_ops netdev_ethtool_ops = {
  824. .get_drvinfo = netdev_get_drvinfo,
  825. .get_settings = netdev_get_settings,
  826. .get_link = netdev_get_link,
  827. .get_wol = uli526x_get_wol,
  828. };
  829. /*
  830. * A periodic timer routine
  831. * Dynamic media sense, allocate Rx buffer...
  832. */
  833. static void uli526x_timer(unsigned long data)
  834. {
  835. u32 tmp_cr8;
  836. unsigned char tmp_cr12=0;
  837. struct net_device *dev = (struct net_device *) data;
  838. struct uli526x_board_info *db = netdev_priv(dev);
  839. unsigned long flags;
  840. u8 TmpSpeed=10;
  841. //ULI526X_DBUG(0, "uli526x_timer()", 0);
  842. spin_lock_irqsave(&db->lock, flags);
  843. /* Dynamic reset ULI526X : system error or transmit time-out */
  844. tmp_cr8 = inl(db->ioaddr + DCR8);
  845. if ( (db->interval_rx_cnt==0) && (tmp_cr8) ) {
  846. db->reset_cr8++;
  847. db->wait_reset = 1;
  848. }
  849. db->interval_rx_cnt = 0;
  850. /* TX polling kick monitor */
  851. if ( db->tx_packet_cnt &&
  852. time_after(jiffies, dev->trans_start + ULI526X_TX_KICK) ) {
  853. outl(0x1, dev->base_addr + DCR1); // Tx polling again
  854. // TX Timeout
  855. if ( time_after(jiffies, dev->trans_start + ULI526X_TX_TIMEOUT) ) {
  856. db->reset_TXtimeout++;
  857. db->wait_reset = 1;
  858. printk( "%s: Tx timeout - resetting\n",
  859. dev->name);
  860. }
  861. }
  862. if (db->wait_reset) {
  863. ULI526X_DBUG(0, "Dynamic Reset device", db->tx_packet_cnt);
  864. db->reset_count++;
  865. uli526x_dynamic_reset(dev);
  866. db->timer.expires = ULI526X_TIMER_WUT;
  867. add_timer(&db->timer);
  868. spin_unlock_irqrestore(&db->lock, flags);
  869. return;
  870. }
  871. /* Link status check, Dynamic media type change */
  872. if((phy_read(db->ioaddr, db->phy_addr, 5, db->chip_id) & 0x01e0)!=0)
  873. tmp_cr12 = 3;
  874. if ( !(tmp_cr12 & 0x3) && !db->link_failed ) {
  875. /* Link Failed */
  876. ULI526X_DBUG(0, "Link Failed", tmp_cr12);
  877. netif_carrier_off(dev);
  878. pr_info("%s NIC Link is Down\n",dev->name);
  879. db->link_failed = 1;
  880. /* For Force 10/100M Half/Full mode: Enable Auto-Nego mode */
  881. /* AUTO don't need */
  882. if ( !(db->media_mode & 0x8) )
  883. phy_write(db->ioaddr, db->phy_addr, 0, 0x1000, db->chip_id);
  884. /* AUTO mode, if INT phyxcer link failed, select EXT device */
  885. if (db->media_mode & ULI526X_AUTO) {
  886. db->cr6_data&=~0x00000200; /* bit9=0, HD mode */
  887. update_cr6(db->cr6_data, db->ioaddr);
  888. }
  889. } else
  890. if ((tmp_cr12 & 0x3) && db->link_failed) {
  891. ULI526X_DBUG(0, "Link link OK", tmp_cr12);
  892. db->link_failed = 0;
  893. /* Auto Sense Speed */
  894. if ( (db->media_mode & ULI526X_AUTO) &&
  895. uli526x_sense_speed(db) )
  896. db->link_failed = 1;
  897. uli526x_process_mode(db);
  898. if(db->link_failed==0)
  899. {
  900. if(db->op_mode==ULI526X_100MHF || db->op_mode==ULI526X_100MFD)
  901. {
  902. TmpSpeed = 100;
  903. }
  904. if(db->op_mode==ULI526X_10MFD || db->op_mode==ULI526X_100MFD)
  905. {
  906. pr_info("%s NIC Link is Up %d Mbps Full duplex\n",dev->name,TmpSpeed);
  907. }
  908. else
  909. {
  910. pr_info("%s NIC Link is Up %d Mbps Half duplex\n",dev->name,TmpSpeed);
  911. }
  912. netif_carrier_on(dev);
  913. }
  914. /* SHOW_MEDIA_TYPE(db->op_mode); */
  915. }
  916. else if(!(tmp_cr12 & 0x3) && db->link_failed)
  917. {
  918. if(db->init==1)
  919. {
  920. pr_info("%s NIC Link is Down\n",dev->name);
  921. netif_carrier_off(dev);
  922. }
  923. }
  924. db->init=0;
  925. /* Timer active again */
  926. db->timer.expires = ULI526X_TIMER_WUT;
  927. add_timer(&db->timer);
  928. spin_unlock_irqrestore(&db->lock, flags);
  929. }
  930. /*
  931. * Stop ULI526X board
  932. * Free Tx/Rx allocated memory
  933. * Init system variable
  934. */
  935. static void uli526x_reset_prepare(struct net_device *dev)
  936. {
  937. struct uli526x_board_info *db = netdev_priv(dev);
  938. /* Sopt MAC controller */
  939. db->cr6_data &= ~(CR6_RXSC | CR6_TXSC); /* Disable Tx/Rx */
  940. update_cr6(db->cr6_data, dev->base_addr);
  941. outl(0, dev->base_addr + DCR7); /* Disable Interrupt */
  942. outl(inl(dev->base_addr + DCR5), dev->base_addr + DCR5);
  943. /* Disable upper layer interface */
  944. netif_stop_queue(dev);
  945. /* Free Rx Allocate buffer */
  946. uli526x_free_rxbuffer(db);
  947. /* system variable init */
  948. db->tx_packet_cnt = 0;
  949. db->rx_avail_cnt = 0;
  950. db->link_failed = 1;
  951. db->init=1;
  952. db->wait_reset = 0;
  953. }
  954. /*
  955. * Dynamic reset the ULI526X board
  956. * Stop ULI526X board
  957. * Free Tx/Rx allocated memory
  958. * Reset ULI526X board
  959. * Re-initialize ULI526X board
  960. */
  961. static void uli526x_dynamic_reset(struct net_device *dev)
  962. {
  963. ULI526X_DBUG(0, "uli526x_dynamic_reset()", 0);
  964. uli526x_reset_prepare(dev);
  965. /* Re-initialize ULI526X board */
  966. uli526x_init(dev);
  967. /* Restart upper layer interface */
  968. netif_wake_queue(dev);
  969. }
  970. #ifdef CONFIG_PM
  971. /*
  972. * Suspend the interface.
  973. */
  974. static int uli526x_suspend(struct pci_dev *pdev, pm_message_t state)
  975. {
  976. struct net_device *dev = pci_get_drvdata(pdev);
  977. pci_power_t power_state;
  978. int err;
  979. ULI526X_DBUG(0, "uli526x_suspend", 0);
  980. if (!netdev_priv(dev))
  981. return 0;
  982. pci_save_state(pdev);
  983. if (!netif_running(dev))
  984. return 0;
  985. netif_device_detach(dev);
  986. uli526x_reset_prepare(dev);
  987. power_state = pci_choose_state(pdev, state);
  988. pci_enable_wake(pdev, power_state, 0);
  989. err = pci_set_power_state(pdev, power_state);
  990. if (err) {
  991. netif_device_attach(dev);
  992. /* Re-initialize ULI526X board */
  993. uli526x_init(dev);
  994. /* Restart upper layer interface */
  995. netif_wake_queue(dev);
  996. }
  997. return err;
  998. }
  999. /*
  1000. * Resume the interface.
  1001. */
  1002. static int uli526x_resume(struct pci_dev *pdev)
  1003. {
  1004. struct net_device *dev = pci_get_drvdata(pdev);
  1005. int err;
  1006. ULI526X_DBUG(0, "uli526x_resume", 0);
  1007. if (!netdev_priv(dev))
  1008. return 0;
  1009. pci_restore_state(pdev);
  1010. if (!netif_running(dev))
  1011. return 0;
  1012. err = pci_set_power_state(pdev, PCI_D0);
  1013. if (err) {
  1014. dev_warn(&dev->dev, "Could not put device into D0\n");
  1015. return err;
  1016. }
  1017. netif_device_attach(dev);
  1018. /* Re-initialize ULI526X board */
  1019. uli526x_init(dev);
  1020. /* Restart upper layer interface */
  1021. netif_wake_queue(dev);
  1022. return 0;
  1023. }
  1024. #else /* !CONFIG_PM */
  1025. #define uli526x_suspend NULL
  1026. #define uli526x_resume NULL
  1027. #endif /* !CONFIG_PM */
  1028. /*
  1029. * free all allocated rx buffer
  1030. */
  1031. static void uli526x_free_rxbuffer(struct uli526x_board_info * db)
  1032. {
  1033. ULI526X_DBUG(0, "uli526x_free_rxbuffer()", 0);
  1034. /* free allocated rx buffer */
  1035. while (db->rx_avail_cnt) {
  1036. dev_kfree_skb(db->rx_ready_ptr->rx_skb_ptr);
  1037. db->rx_ready_ptr = db->rx_ready_ptr->next_rx_desc;
  1038. db->rx_avail_cnt--;
  1039. }
  1040. }
  1041. /*
  1042. * Reuse the SK buffer
  1043. */
  1044. static void uli526x_reuse_skb(struct uli526x_board_info *db, struct sk_buff * skb)
  1045. {
  1046. struct rx_desc *rxptr = db->rx_insert_ptr;
  1047. if (!(rxptr->rdes0 & cpu_to_le32(0x80000000))) {
  1048. rxptr->rx_skb_ptr = skb;
  1049. rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
  1050. skb_tail_pointer(skb),
  1051. RX_ALLOC_SIZE,
  1052. PCI_DMA_FROMDEVICE));
  1053. wmb();
  1054. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1055. db->rx_avail_cnt++;
  1056. db->rx_insert_ptr = rxptr->next_rx_desc;
  1057. } else
  1058. ULI526X_DBUG(0, "SK Buffer reuse method error", db->rx_avail_cnt);
  1059. }
  1060. /*
  1061. * Initialize transmit/Receive descriptor
  1062. * Using Chain structure, and allocate Tx/Rx buffer
  1063. */
  1064. static void uli526x_descriptor_init(struct uli526x_board_info *db, unsigned long ioaddr)
  1065. {
  1066. struct tx_desc *tmp_tx;
  1067. struct rx_desc *tmp_rx;
  1068. unsigned char *tmp_buf;
  1069. dma_addr_t tmp_tx_dma, tmp_rx_dma;
  1070. dma_addr_t tmp_buf_dma;
  1071. int i;
  1072. ULI526X_DBUG(0, "uli526x_descriptor_init()", 0);
  1073. /* tx descriptor start pointer */
  1074. db->tx_insert_ptr = db->first_tx_desc;
  1075. db->tx_remove_ptr = db->first_tx_desc;
  1076. outl(db->first_tx_desc_dma, ioaddr + DCR4); /* TX DESC address */
  1077. /* rx descriptor start pointer */
  1078. db->first_rx_desc = (void *)db->first_tx_desc + sizeof(struct tx_desc) * TX_DESC_CNT;
  1079. db->first_rx_desc_dma = db->first_tx_desc_dma + sizeof(struct tx_desc) * TX_DESC_CNT;
  1080. db->rx_insert_ptr = db->first_rx_desc;
  1081. db->rx_ready_ptr = db->first_rx_desc;
  1082. outl(db->first_rx_desc_dma, ioaddr + DCR3); /* RX DESC address */
  1083. /* Init Transmit chain */
  1084. tmp_buf = db->buf_pool_start;
  1085. tmp_buf_dma = db->buf_pool_dma_start;
  1086. tmp_tx_dma = db->first_tx_desc_dma;
  1087. for (tmp_tx = db->first_tx_desc, i = 0; i < TX_DESC_CNT; i++, tmp_tx++) {
  1088. tmp_tx->tx_buf_ptr = tmp_buf;
  1089. tmp_tx->tdes0 = cpu_to_le32(0);
  1090. tmp_tx->tdes1 = cpu_to_le32(0x81000000); /* IC, chain */
  1091. tmp_tx->tdes2 = cpu_to_le32(tmp_buf_dma);
  1092. tmp_tx_dma += sizeof(struct tx_desc);
  1093. tmp_tx->tdes3 = cpu_to_le32(tmp_tx_dma);
  1094. tmp_tx->next_tx_desc = tmp_tx + 1;
  1095. tmp_buf = tmp_buf + TX_BUF_ALLOC;
  1096. tmp_buf_dma = tmp_buf_dma + TX_BUF_ALLOC;
  1097. }
  1098. (--tmp_tx)->tdes3 = cpu_to_le32(db->first_tx_desc_dma);
  1099. tmp_tx->next_tx_desc = db->first_tx_desc;
  1100. /* Init Receive descriptor chain */
  1101. tmp_rx_dma=db->first_rx_desc_dma;
  1102. for (tmp_rx = db->first_rx_desc, i = 0; i < RX_DESC_CNT; i++, tmp_rx++) {
  1103. tmp_rx->rdes0 = cpu_to_le32(0);
  1104. tmp_rx->rdes1 = cpu_to_le32(0x01000600);
  1105. tmp_rx_dma += sizeof(struct rx_desc);
  1106. tmp_rx->rdes3 = cpu_to_le32(tmp_rx_dma);
  1107. tmp_rx->next_rx_desc = tmp_rx + 1;
  1108. }
  1109. (--tmp_rx)->rdes3 = cpu_to_le32(db->first_rx_desc_dma);
  1110. tmp_rx->next_rx_desc = db->first_rx_desc;
  1111. /* pre-allocate Rx buffer */
  1112. allocate_rx_buffer(db);
  1113. }
  1114. /*
  1115. * Update CR6 value
  1116. * Firstly stop ULI526X, then written value and start
  1117. */
  1118. static void update_cr6(u32 cr6_data, unsigned long ioaddr)
  1119. {
  1120. outl(cr6_data, ioaddr + DCR6);
  1121. udelay(5);
  1122. }
  1123. /*
  1124. * Send a setup frame for M5261/M5263
  1125. * This setup frame initialize ULI526X address filter mode
  1126. */
  1127. #ifdef __BIG_ENDIAN
  1128. #define FLT_SHIFT 16
  1129. #else
  1130. #define FLT_SHIFT 0
  1131. #endif
  1132. static void send_filter_frame(struct net_device *dev, int mc_cnt)
  1133. {
  1134. struct uli526x_board_info *db = netdev_priv(dev);
  1135. struct dev_mc_list *mcptr;
  1136. struct tx_desc *txptr;
  1137. u16 * addrptr;
  1138. u32 * suptr;
  1139. int i;
  1140. ULI526X_DBUG(0, "send_filter_frame()", 0);
  1141. txptr = db->tx_insert_ptr;
  1142. suptr = (u32 *) txptr->tx_buf_ptr;
  1143. /* Node address */
  1144. addrptr = (u16 *) dev->dev_addr;
  1145. *suptr++ = addrptr[0] << FLT_SHIFT;
  1146. *suptr++ = addrptr[1] << FLT_SHIFT;
  1147. *suptr++ = addrptr[2] << FLT_SHIFT;
  1148. /* broadcast address */
  1149. *suptr++ = 0xffff << FLT_SHIFT;
  1150. *suptr++ = 0xffff << FLT_SHIFT;
  1151. *suptr++ = 0xffff << FLT_SHIFT;
  1152. /* fit the multicast address */
  1153. netdev_for_each_mc_addr(mcptr, dev) {
  1154. addrptr = (u16 *) mcptr->dmi_addr;
  1155. *suptr++ = addrptr[0] << FLT_SHIFT;
  1156. *suptr++ = addrptr[1] << FLT_SHIFT;
  1157. *suptr++ = addrptr[2] << FLT_SHIFT;
  1158. }
  1159. for (i = netdev_mc_count(dev); i < 14; i++) {
  1160. *suptr++ = 0xffff << FLT_SHIFT;
  1161. *suptr++ = 0xffff << FLT_SHIFT;
  1162. *suptr++ = 0xffff << FLT_SHIFT;
  1163. }
  1164. /* prepare the setup frame */
  1165. db->tx_insert_ptr = txptr->next_tx_desc;
  1166. txptr->tdes1 = cpu_to_le32(0x890000c0);
  1167. /* Resource Check and Send the setup packet */
  1168. if (db->tx_packet_cnt < TX_DESC_CNT) {
  1169. /* Resource Empty */
  1170. db->tx_packet_cnt++;
  1171. txptr->tdes0 = cpu_to_le32(0x80000000);
  1172. update_cr6(db->cr6_data | 0x2000, dev->base_addr);
  1173. outl(0x1, dev->base_addr + DCR1); /* Issue Tx polling */
  1174. update_cr6(db->cr6_data, dev->base_addr);
  1175. dev->trans_start = jiffies;
  1176. } else
  1177. pr_err("No Tx resource - Send_filter_frame!\n");
  1178. }
  1179. /*
  1180. * Allocate rx buffer,
  1181. * As possible as allocate maxiumn Rx buffer
  1182. */
  1183. static void allocate_rx_buffer(struct uli526x_board_info *db)
  1184. {
  1185. struct rx_desc *rxptr;
  1186. struct sk_buff *skb;
  1187. rxptr = db->rx_insert_ptr;
  1188. while(db->rx_avail_cnt < RX_DESC_CNT) {
  1189. if ( ( skb = dev_alloc_skb(RX_ALLOC_SIZE) ) == NULL )
  1190. break;
  1191. rxptr->rx_skb_ptr = skb; /* FIXME (?) */
  1192. rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
  1193. skb_tail_pointer(skb),
  1194. RX_ALLOC_SIZE,
  1195. PCI_DMA_FROMDEVICE));
  1196. wmb();
  1197. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1198. rxptr = rxptr->next_rx_desc;
  1199. db->rx_avail_cnt++;
  1200. }
  1201. db->rx_insert_ptr = rxptr;
  1202. }
  1203. /*
  1204. * Read one word data from the serial ROM
  1205. */
  1206. static u16 read_srom_word(long ioaddr, int offset)
  1207. {
  1208. int i;
  1209. u16 srom_data = 0;
  1210. long cr9_ioaddr = ioaddr + DCR9;
  1211. outl(CR9_SROM_READ, cr9_ioaddr);
  1212. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1213. /* Send the Read Command 110b */
  1214. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  1215. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  1216. SROM_CLK_WRITE(SROM_DATA_0, cr9_ioaddr);
  1217. /* Send the offset */
  1218. for (i = 5; i >= 0; i--) {
  1219. srom_data = (offset & (1 << i)) ? SROM_DATA_1 : SROM_DATA_0;
  1220. SROM_CLK_WRITE(srom_data, cr9_ioaddr);
  1221. }
  1222. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1223. for (i = 16; i > 0; i--) {
  1224. outl(CR9_SROM_READ | CR9_SRCS | CR9_SRCLK, cr9_ioaddr);
  1225. udelay(5);
  1226. srom_data = (srom_data << 1) | ((inl(cr9_ioaddr) & CR9_CRDOUT) ? 1 : 0);
  1227. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1228. udelay(5);
  1229. }
  1230. outl(CR9_SROM_READ, cr9_ioaddr);
  1231. return srom_data;
  1232. }
  1233. /*
  1234. * Auto sense the media mode
  1235. */
  1236. static u8 uli526x_sense_speed(struct uli526x_board_info * db)
  1237. {
  1238. u8 ErrFlag = 0;
  1239. u16 phy_mode;
  1240. phy_mode = phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
  1241. phy_mode = phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
  1242. if ( (phy_mode & 0x24) == 0x24 ) {
  1243. phy_mode = ((phy_read(db->ioaddr, db->phy_addr, 5, db->chip_id) & 0x01e0)<<7);
  1244. if(phy_mode&0x8000)
  1245. phy_mode = 0x8000;
  1246. else if(phy_mode&0x4000)
  1247. phy_mode = 0x4000;
  1248. else if(phy_mode&0x2000)
  1249. phy_mode = 0x2000;
  1250. else
  1251. phy_mode = 0x1000;
  1252. /* printk(DRV_NAME ": Phy_mode %x ",phy_mode); */
  1253. switch (phy_mode) {
  1254. case 0x1000: db->op_mode = ULI526X_10MHF; break;
  1255. case 0x2000: db->op_mode = ULI526X_10MFD; break;
  1256. case 0x4000: db->op_mode = ULI526X_100MHF; break;
  1257. case 0x8000: db->op_mode = ULI526X_100MFD; break;
  1258. default: db->op_mode = ULI526X_10MHF; ErrFlag = 1; break;
  1259. }
  1260. } else {
  1261. db->op_mode = ULI526X_10MHF;
  1262. ULI526X_DBUG(0, "Link Failed :", phy_mode);
  1263. ErrFlag = 1;
  1264. }
  1265. return ErrFlag;
  1266. }
  1267. /*
  1268. * Set 10/100 phyxcer capability
  1269. * AUTO mode : phyxcer register4 is NIC capability
  1270. * Force mode: phyxcer register4 is the force media
  1271. */
  1272. static void uli526x_set_phyxcer(struct uli526x_board_info *db)
  1273. {
  1274. u16 phy_reg;
  1275. /* Phyxcer capability setting */
  1276. phy_reg = phy_read(db->ioaddr, db->phy_addr, 4, db->chip_id) & ~0x01e0;
  1277. if (db->media_mode & ULI526X_AUTO) {
  1278. /* AUTO Mode */
  1279. phy_reg |= db->PHY_reg4;
  1280. } else {
  1281. /* Force Mode */
  1282. switch(db->media_mode) {
  1283. case ULI526X_10MHF: phy_reg |= 0x20; break;
  1284. case ULI526X_10MFD: phy_reg |= 0x40; break;
  1285. case ULI526X_100MHF: phy_reg |= 0x80; break;
  1286. case ULI526X_100MFD: phy_reg |= 0x100; break;
  1287. }
  1288. }
  1289. /* Write new capability to Phyxcer Reg4 */
  1290. if ( !(phy_reg & 0x01e0)) {
  1291. phy_reg|=db->PHY_reg4;
  1292. db->media_mode|=ULI526X_AUTO;
  1293. }
  1294. phy_write(db->ioaddr, db->phy_addr, 4, phy_reg, db->chip_id);
  1295. /* Restart Auto-Negotiation */
  1296. phy_write(db->ioaddr, db->phy_addr, 0, 0x1200, db->chip_id);
  1297. udelay(50);
  1298. }
  1299. /*
  1300. * Process op-mode
  1301. AUTO mode : PHY controller in Auto-negotiation Mode
  1302. * Force mode: PHY controller in force mode with HUB
  1303. * N-way force capability with SWITCH
  1304. */
  1305. static void uli526x_process_mode(struct uli526x_board_info *db)
  1306. {
  1307. u16 phy_reg;
  1308. /* Full Duplex Mode Check */
  1309. if (db->op_mode & 0x4)
  1310. db->cr6_data |= CR6_FDM; /* Set Full Duplex Bit */
  1311. else
  1312. db->cr6_data &= ~CR6_FDM; /* Clear Full Duplex Bit */
  1313. update_cr6(db->cr6_data, db->ioaddr);
  1314. /* 10/100M phyxcer force mode need */
  1315. if ( !(db->media_mode & 0x8)) {
  1316. /* Forece Mode */
  1317. phy_reg = phy_read(db->ioaddr, db->phy_addr, 6, db->chip_id);
  1318. if ( !(phy_reg & 0x1) ) {
  1319. /* parter without N-Way capability */
  1320. phy_reg = 0x0;
  1321. switch(db->op_mode) {
  1322. case ULI526X_10MHF: phy_reg = 0x0; break;
  1323. case ULI526X_10MFD: phy_reg = 0x100; break;
  1324. case ULI526X_100MHF: phy_reg = 0x2000; break;
  1325. case ULI526X_100MFD: phy_reg = 0x2100; break;
  1326. }
  1327. phy_write(db->ioaddr, db->phy_addr, 0, phy_reg, db->chip_id);
  1328. }
  1329. }
  1330. }
  1331. /*
  1332. * Write a word to Phy register
  1333. */
  1334. static void phy_write(unsigned long iobase, u8 phy_addr, u8 offset, u16 phy_data, u32 chip_id)
  1335. {
  1336. u16 i;
  1337. unsigned long ioaddr;
  1338. if(chip_id == PCI_ULI5263_ID)
  1339. {
  1340. phy_writeby_cr10(iobase, phy_addr, offset, phy_data);
  1341. return;
  1342. }
  1343. /* M5261/M5263 Chip */
  1344. ioaddr = iobase + DCR9;
  1345. /* Send 33 synchronization clock to Phy controller */
  1346. for (i = 0; i < 35; i++)
  1347. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1348. /* Send start command(01) to Phy */
  1349. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1350. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1351. /* Send write command(01) to Phy */
  1352. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1353. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1354. /* Send Phy address */
  1355. for (i = 0x10; i > 0; i = i >> 1)
  1356. phy_write_1bit(ioaddr, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1357. /* Send register address */
  1358. for (i = 0x10; i > 0; i = i >> 1)
  1359. phy_write_1bit(ioaddr, offset & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1360. /* written trasnition */
  1361. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1362. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1363. /* Write a word data to PHY controller */
  1364. for ( i = 0x8000; i > 0; i >>= 1)
  1365. phy_write_1bit(ioaddr, phy_data & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1366. }
  1367. /*
  1368. * Read a word data from phy register
  1369. */
  1370. static u16 phy_read(unsigned long iobase, u8 phy_addr, u8 offset, u32 chip_id)
  1371. {
  1372. int i;
  1373. u16 phy_data;
  1374. unsigned long ioaddr;
  1375. if(chip_id == PCI_ULI5263_ID)
  1376. return phy_readby_cr10(iobase, phy_addr, offset);
  1377. /* M5261/M5263 Chip */
  1378. ioaddr = iobase + DCR9;
  1379. /* Send 33 synchronization clock to Phy controller */
  1380. for (i = 0; i < 35; i++)
  1381. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1382. /* Send start command(01) to Phy */
  1383. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1384. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1385. /* Send read command(10) to Phy */
  1386. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1387. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1388. /* Send Phy address */
  1389. for (i = 0x10; i > 0; i = i >> 1)
  1390. phy_write_1bit(ioaddr, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1391. /* Send register address */
  1392. for (i = 0x10; i > 0; i = i >> 1)
  1393. phy_write_1bit(ioaddr, offset & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1394. /* Skip transition state */
  1395. phy_read_1bit(ioaddr, chip_id);
  1396. /* read 16bit data */
  1397. for (phy_data = 0, i = 0; i < 16; i++) {
  1398. phy_data <<= 1;
  1399. phy_data |= phy_read_1bit(ioaddr, chip_id);
  1400. }
  1401. return phy_data;
  1402. }
  1403. static u16 phy_readby_cr10(unsigned long iobase, u8 phy_addr, u8 offset)
  1404. {
  1405. unsigned long ioaddr,cr10_value;
  1406. ioaddr = iobase + DCR10;
  1407. cr10_value = phy_addr;
  1408. cr10_value = (cr10_value<<5) + offset;
  1409. cr10_value = (cr10_value<<16) + 0x08000000;
  1410. outl(cr10_value,ioaddr);
  1411. udelay(1);
  1412. while(1)
  1413. {
  1414. cr10_value = inl(ioaddr);
  1415. if(cr10_value&0x10000000)
  1416. break;
  1417. }
  1418. return (cr10_value&0x0ffff);
  1419. }
  1420. static void phy_writeby_cr10(unsigned long iobase, u8 phy_addr, u8 offset, u16 phy_data)
  1421. {
  1422. unsigned long ioaddr,cr10_value;
  1423. ioaddr = iobase + DCR10;
  1424. cr10_value = phy_addr;
  1425. cr10_value = (cr10_value<<5) + offset;
  1426. cr10_value = (cr10_value<<16) + 0x04000000 + phy_data;
  1427. outl(cr10_value,ioaddr);
  1428. udelay(1);
  1429. }
  1430. /*
  1431. * Write one bit data to Phy Controller
  1432. */
  1433. static void phy_write_1bit(unsigned long ioaddr, u32 phy_data, u32 chip_id)
  1434. {
  1435. outl(phy_data , ioaddr); /* MII Clock Low */
  1436. udelay(1);
  1437. outl(phy_data | MDCLKH, ioaddr); /* MII Clock High */
  1438. udelay(1);
  1439. outl(phy_data , ioaddr); /* MII Clock Low */
  1440. udelay(1);
  1441. }
  1442. /*
  1443. * Read one bit phy data from PHY controller
  1444. */
  1445. static u16 phy_read_1bit(unsigned long ioaddr, u32 chip_id)
  1446. {
  1447. u16 phy_data;
  1448. outl(0x50000 , ioaddr);
  1449. udelay(1);
  1450. phy_data = ( inl(ioaddr) >> 19 ) & 0x1;
  1451. outl(0x40000 , ioaddr);
  1452. udelay(1);
  1453. return phy_data;
  1454. }
  1455. static DEFINE_PCI_DEVICE_TABLE(uli526x_pci_tbl) = {
  1456. { 0x10B9, 0x5261, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5261_ID },
  1457. { 0x10B9, 0x5263, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5263_ID },
  1458. { 0, }
  1459. };
  1460. MODULE_DEVICE_TABLE(pci, uli526x_pci_tbl);
  1461. static struct pci_driver uli526x_driver = {
  1462. .name = "uli526x",
  1463. .id_table = uli526x_pci_tbl,
  1464. .probe = uli526x_init_one,
  1465. .remove = __devexit_p(uli526x_remove_one),
  1466. .suspend = uli526x_suspend,
  1467. .resume = uli526x_resume,
  1468. };
  1469. MODULE_AUTHOR("Peer Chen, peer.chen@uli.com.tw");
  1470. MODULE_DESCRIPTION("ULi M5261/M5263 fast ethernet driver");
  1471. MODULE_LICENSE("GPL");
  1472. module_param(debug, int, 0644);
  1473. module_param(mode, int, 0);
  1474. module_param(cr6set, int, 0);
  1475. MODULE_PARM_DESC(debug, "ULi M5261/M5263 enable debugging (0-1)");
  1476. MODULE_PARM_DESC(mode, "ULi M5261/M5263: Bit 0: 10/100Mbps, bit 2: duplex, bit 8: HomePNA");
  1477. /* Description:
  1478. * when user used insmod to add module, system invoked init_module()
  1479. * to register the services.
  1480. */
  1481. static int __init uli526x_init_module(void)
  1482. {
  1483. printk(version);
  1484. printed_version = 1;
  1485. ULI526X_DBUG(0, "init_module() ", debug);
  1486. if (debug)
  1487. uli526x_debug = debug; /* set debug flag */
  1488. if (cr6set)
  1489. uli526x_cr6_user_set = cr6set;
  1490. switch (mode) {
  1491. case ULI526X_10MHF:
  1492. case ULI526X_100MHF:
  1493. case ULI526X_10MFD:
  1494. case ULI526X_100MFD:
  1495. uli526x_media_mode = mode;
  1496. break;
  1497. default:
  1498. uli526x_media_mode = ULI526X_AUTO;
  1499. break;
  1500. }
  1501. return pci_register_driver(&uli526x_driver);
  1502. }
  1503. /*
  1504. * Description:
  1505. * when user used rmmod to delete module, system invoked clean_module()
  1506. * to un-register all registered services.
  1507. */
  1508. static void __exit uli526x_cleanup_module(void)
  1509. {
  1510. ULI526X_DBUG(0, "uli526x_clean_module() ", debug);
  1511. pci_unregister_driver(&uli526x_driver);
  1512. }
  1513. module_init(uli526x_init_module);
  1514. module_exit(uli526x_cleanup_module);