tg3.c 399 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2010 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define DRV_MODULE_VERSION "3.108"
  62. #define DRV_MODULE_RELDATE "February 17, 2010"
  63. #define TG3_DEF_MAC_MODE 0
  64. #define TG3_DEF_RX_MODE 0
  65. #define TG3_DEF_TX_MODE 0
  66. #define TG3_DEF_MSG_ENABLE \
  67. (NETIF_MSG_DRV | \
  68. NETIF_MSG_PROBE | \
  69. NETIF_MSG_LINK | \
  70. NETIF_MSG_TIMER | \
  71. NETIF_MSG_IFDOWN | \
  72. NETIF_MSG_IFUP | \
  73. NETIF_MSG_RX_ERR | \
  74. NETIF_MSG_TX_ERR)
  75. /* length of time before we decide the hardware is borked,
  76. * and dev->tx_timeout() should be called to fix the problem
  77. */
  78. #define TG3_TX_TIMEOUT (5 * HZ)
  79. /* hardware minimum and maximum for a single frame's data payload */
  80. #define TG3_MIN_MTU 60
  81. #define TG3_MAX_MTU(tp) \
  82. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  83. /* These numbers seem to be hard coded in the NIC firmware somehow.
  84. * You can't change the ring sizes, but you can change where you place
  85. * them in the NIC onboard memory.
  86. */
  87. #define TG3_RX_RING_SIZE 512
  88. #define TG3_DEF_RX_RING_PENDING 200
  89. #define TG3_RX_JUMBO_RING_SIZE 256
  90. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  91. #define TG3_RSS_INDIR_TBL_SIZE 128
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  100. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  101. #define TG3_TX_RING_SIZE 512
  102. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  103. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  104. TG3_RX_RING_SIZE)
  105. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  106. TG3_RX_JUMBO_RING_SIZE)
  107. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  108. TG3_RX_RCB_RING_SIZE(tp))
  109. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  110. TG3_TX_RING_SIZE)
  111. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  112. #define TG3_DMA_BYTE_ENAB 64
  113. #define TG3_RX_STD_DMA_SZ 1536
  114. #define TG3_RX_JMB_DMA_SZ 9046
  115. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  116. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  117. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  118. #define TG3_RX_STD_BUFF_RING_SIZE \
  119. (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
  120. #define TG3_RX_JMB_BUFF_RING_SIZE \
  121. (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
  122. /* minimum number of free TX descriptors required to wake up TX process */
  123. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  124. #define TG3_RAW_IP_ALIGN 2
  125. /* number of ETHTOOL_GSTATS u64's */
  126. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  127. #define TG3_NUM_TEST 6
  128. #define FIRMWARE_TG3 "tigon/tg3.bin"
  129. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  130. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  131. static char version[] __devinitdata =
  132. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  133. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  134. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  135. MODULE_LICENSE("GPL");
  136. MODULE_VERSION(DRV_MODULE_VERSION);
  137. MODULE_FIRMWARE(FIRMWARE_TG3);
  138. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  139. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  140. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  141. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  142. module_param(tg3_debug, int, 0);
  143. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  144. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  227. {}
  228. };
  229. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  230. static const struct {
  231. const char string[ETH_GSTRING_LEN];
  232. } ethtool_stats_keys[TG3_NUM_STATS] = {
  233. { "rx_octets" },
  234. { "rx_fragments" },
  235. { "rx_ucast_packets" },
  236. { "rx_mcast_packets" },
  237. { "rx_bcast_packets" },
  238. { "rx_fcs_errors" },
  239. { "rx_align_errors" },
  240. { "rx_xon_pause_rcvd" },
  241. { "rx_xoff_pause_rcvd" },
  242. { "rx_mac_ctrl_rcvd" },
  243. { "rx_xoff_entered" },
  244. { "rx_frame_too_long_errors" },
  245. { "rx_jabbers" },
  246. { "rx_undersize_packets" },
  247. { "rx_in_length_errors" },
  248. { "rx_out_length_errors" },
  249. { "rx_64_or_less_octet_packets" },
  250. { "rx_65_to_127_octet_packets" },
  251. { "rx_128_to_255_octet_packets" },
  252. { "rx_256_to_511_octet_packets" },
  253. { "rx_512_to_1023_octet_packets" },
  254. { "rx_1024_to_1522_octet_packets" },
  255. { "rx_1523_to_2047_octet_packets" },
  256. { "rx_2048_to_4095_octet_packets" },
  257. { "rx_4096_to_8191_octet_packets" },
  258. { "rx_8192_to_9022_octet_packets" },
  259. { "tx_octets" },
  260. { "tx_collisions" },
  261. { "tx_xon_sent" },
  262. { "tx_xoff_sent" },
  263. { "tx_flow_control" },
  264. { "tx_mac_errors" },
  265. { "tx_single_collisions" },
  266. { "tx_mult_collisions" },
  267. { "tx_deferred" },
  268. { "tx_excessive_collisions" },
  269. { "tx_late_collisions" },
  270. { "tx_collide_2times" },
  271. { "tx_collide_3times" },
  272. { "tx_collide_4times" },
  273. { "tx_collide_5times" },
  274. { "tx_collide_6times" },
  275. { "tx_collide_7times" },
  276. { "tx_collide_8times" },
  277. { "tx_collide_9times" },
  278. { "tx_collide_10times" },
  279. { "tx_collide_11times" },
  280. { "tx_collide_12times" },
  281. { "tx_collide_13times" },
  282. { "tx_collide_14times" },
  283. { "tx_collide_15times" },
  284. { "tx_ucast_packets" },
  285. { "tx_mcast_packets" },
  286. { "tx_bcast_packets" },
  287. { "tx_carrier_sense_errors" },
  288. { "tx_discards" },
  289. { "tx_errors" },
  290. { "dma_writeq_full" },
  291. { "dma_write_prioq_full" },
  292. { "rxbds_empty" },
  293. { "rx_discards" },
  294. { "rx_errors" },
  295. { "rx_threshold_hit" },
  296. { "dma_readq_full" },
  297. { "dma_read_prioq_full" },
  298. { "tx_comp_queue_full" },
  299. { "ring_set_send_prod_index" },
  300. { "ring_status_update" },
  301. { "nic_irqs" },
  302. { "nic_avoided_irqs" },
  303. { "nic_tx_threshold_hit" }
  304. };
  305. static const struct {
  306. const char string[ETH_GSTRING_LEN];
  307. } ethtool_test_keys[TG3_NUM_TEST] = {
  308. { "nvram test (online) " },
  309. { "link test (online) " },
  310. { "register test (offline)" },
  311. { "memory test (offline)" },
  312. { "loopback test (offline)" },
  313. { "interrupt test (offline)" },
  314. };
  315. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  316. {
  317. writel(val, tp->regs + off);
  318. }
  319. static u32 tg3_read32(struct tg3 *tp, u32 off)
  320. {
  321. return (readl(tp->regs + off));
  322. }
  323. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  324. {
  325. writel(val, tp->aperegs + off);
  326. }
  327. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  328. {
  329. return (readl(tp->aperegs + off));
  330. }
  331. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  332. {
  333. unsigned long flags;
  334. spin_lock_irqsave(&tp->indirect_lock, flags);
  335. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  336. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  337. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  338. }
  339. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  340. {
  341. writel(val, tp->regs + off);
  342. readl(tp->regs + off);
  343. }
  344. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  345. {
  346. unsigned long flags;
  347. u32 val;
  348. spin_lock_irqsave(&tp->indirect_lock, flags);
  349. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  350. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  351. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  352. return val;
  353. }
  354. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  355. {
  356. unsigned long flags;
  357. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  358. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  359. TG3_64BIT_REG_LOW, val);
  360. return;
  361. }
  362. if (off == TG3_RX_STD_PROD_IDX_REG) {
  363. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  364. TG3_64BIT_REG_LOW, val);
  365. return;
  366. }
  367. spin_lock_irqsave(&tp->indirect_lock, flags);
  368. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  369. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  370. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  371. /* In indirect mode when disabling interrupts, we also need
  372. * to clear the interrupt bit in the GRC local ctrl register.
  373. */
  374. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  375. (val == 0x1)) {
  376. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  377. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  378. }
  379. }
  380. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  381. {
  382. unsigned long flags;
  383. u32 val;
  384. spin_lock_irqsave(&tp->indirect_lock, flags);
  385. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  386. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  387. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  388. return val;
  389. }
  390. /* usec_wait specifies the wait time in usec when writing to certain registers
  391. * where it is unsafe to read back the register without some delay.
  392. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  393. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  394. */
  395. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  396. {
  397. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  398. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  399. /* Non-posted methods */
  400. tp->write32(tp, off, val);
  401. else {
  402. /* Posted method */
  403. tg3_write32(tp, off, val);
  404. if (usec_wait)
  405. udelay(usec_wait);
  406. tp->read32(tp, off);
  407. }
  408. /* Wait again after the read for the posted method to guarantee that
  409. * the wait time is met.
  410. */
  411. if (usec_wait)
  412. udelay(usec_wait);
  413. }
  414. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  415. {
  416. tp->write32_mbox(tp, off, val);
  417. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  418. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  419. tp->read32_mbox(tp, off);
  420. }
  421. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  422. {
  423. void __iomem *mbox = tp->regs + off;
  424. writel(val, mbox);
  425. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  426. writel(val, mbox);
  427. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  428. readl(mbox);
  429. }
  430. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  431. {
  432. return (readl(tp->regs + off + GRCMBOX_BASE));
  433. }
  434. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  435. {
  436. writel(val, tp->regs + off + GRCMBOX_BASE);
  437. }
  438. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  439. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  440. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  441. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  442. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  443. #define tw32(reg,val) tp->write32(tp, reg, val)
  444. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  445. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  446. #define tr32(reg) tp->read32(tp, reg)
  447. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  448. {
  449. unsigned long flags;
  450. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  451. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  452. return;
  453. spin_lock_irqsave(&tp->indirect_lock, flags);
  454. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  455. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  456. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  457. /* Always leave this as zero. */
  458. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  459. } else {
  460. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  461. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  462. /* Always leave this as zero. */
  463. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  464. }
  465. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  466. }
  467. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  468. {
  469. unsigned long flags;
  470. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  471. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  472. *val = 0;
  473. return;
  474. }
  475. spin_lock_irqsave(&tp->indirect_lock, flags);
  476. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  477. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  478. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  479. /* Always leave this as zero. */
  480. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  481. } else {
  482. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  483. *val = tr32(TG3PCI_MEM_WIN_DATA);
  484. /* Always leave this as zero. */
  485. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  486. }
  487. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  488. }
  489. static void tg3_ape_lock_init(struct tg3 *tp)
  490. {
  491. int i;
  492. /* Make sure the driver hasn't any stale locks. */
  493. for (i = 0; i < 8; i++)
  494. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  495. APE_LOCK_GRANT_DRIVER);
  496. }
  497. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  498. {
  499. int i, off;
  500. int ret = 0;
  501. u32 status;
  502. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  503. return 0;
  504. switch (locknum) {
  505. case TG3_APE_LOCK_GRC:
  506. case TG3_APE_LOCK_MEM:
  507. break;
  508. default:
  509. return -EINVAL;
  510. }
  511. off = 4 * locknum;
  512. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  513. /* Wait for up to 1 millisecond to acquire lock. */
  514. for (i = 0; i < 100; i++) {
  515. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  516. if (status == APE_LOCK_GRANT_DRIVER)
  517. break;
  518. udelay(10);
  519. }
  520. if (status != APE_LOCK_GRANT_DRIVER) {
  521. /* Revoke the lock request. */
  522. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  523. APE_LOCK_GRANT_DRIVER);
  524. ret = -EBUSY;
  525. }
  526. return ret;
  527. }
  528. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  529. {
  530. int off;
  531. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  532. return;
  533. switch (locknum) {
  534. case TG3_APE_LOCK_GRC:
  535. case TG3_APE_LOCK_MEM:
  536. break;
  537. default:
  538. return;
  539. }
  540. off = 4 * locknum;
  541. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  542. }
  543. static void tg3_disable_ints(struct tg3 *tp)
  544. {
  545. int i;
  546. tw32(TG3PCI_MISC_HOST_CTRL,
  547. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  548. for (i = 0; i < tp->irq_max; i++)
  549. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  550. }
  551. static void tg3_enable_ints(struct tg3 *tp)
  552. {
  553. int i;
  554. tp->irq_sync = 0;
  555. wmb();
  556. tw32(TG3PCI_MISC_HOST_CTRL,
  557. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  558. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  559. for (i = 0; i < tp->irq_cnt; i++) {
  560. struct tg3_napi *tnapi = &tp->napi[i];
  561. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  562. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  563. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  564. tp->coal_now |= tnapi->coal_now;
  565. }
  566. /* Force an initial interrupt */
  567. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  568. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  569. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  570. else
  571. tw32(HOSTCC_MODE, tp->coal_now);
  572. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  573. }
  574. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  575. {
  576. struct tg3 *tp = tnapi->tp;
  577. struct tg3_hw_status *sblk = tnapi->hw_status;
  578. unsigned int work_exists = 0;
  579. /* check for phy events */
  580. if (!(tp->tg3_flags &
  581. (TG3_FLAG_USE_LINKCHG_REG |
  582. TG3_FLAG_POLL_SERDES))) {
  583. if (sblk->status & SD_STATUS_LINK_CHG)
  584. work_exists = 1;
  585. }
  586. /* check for RX/TX work to do */
  587. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  588. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  589. work_exists = 1;
  590. return work_exists;
  591. }
  592. /* tg3_int_reenable
  593. * similar to tg3_enable_ints, but it accurately determines whether there
  594. * is new work pending and can return without flushing the PIO write
  595. * which reenables interrupts
  596. */
  597. static void tg3_int_reenable(struct tg3_napi *tnapi)
  598. {
  599. struct tg3 *tp = tnapi->tp;
  600. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  601. mmiowb();
  602. /* When doing tagged status, this work check is unnecessary.
  603. * The last_tag we write above tells the chip which piece of
  604. * work we've completed.
  605. */
  606. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  607. tg3_has_work(tnapi))
  608. tw32(HOSTCC_MODE, tp->coalesce_mode |
  609. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  610. }
  611. static void tg3_napi_disable(struct tg3 *tp)
  612. {
  613. int i;
  614. for (i = tp->irq_cnt - 1; i >= 0; i--)
  615. napi_disable(&tp->napi[i].napi);
  616. }
  617. static void tg3_napi_enable(struct tg3 *tp)
  618. {
  619. int i;
  620. for (i = 0; i < tp->irq_cnt; i++)
  621. napi_enable(&tp->napi[i].napi);
  622. }
  623. static inline void tg3_netif_stop(struct tg3 *tp)
  624. {
  625. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  626. tg3_napi_disable(tp);
  627. netif_tx_disable(tp->dev);
  628. }
  629. static inline void tg3_netif_start(struct tg3 *tp)
  630. {
  631. /* NOTE: unconditional netif_tx_wake_all_queues is only
  632. * appropriate so long as all callers are assured to
  633. * have free tx slots (such as after tg3_init_hw)
  634. */
  635. netif_tx_wake_all_queues(tp->dev);
  636. tg3_napi_enable(tp);
  637. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  638. tg3_enable_ints(tp);
  639. }
  640. static void tg3_switch_clocks(struct tg3 *tp)
  641. {
  642. u32 clock_ctrl;
  643. u32 orig_clock_ctrl;
  644. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  645. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  646. return;
  647. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  648. orig_clock_ctrl = clock_ctrl;
  649. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  650. CLOCK_CTRL_CLKRUN_OENABLE |
  651. 0x1f);
  652. tp->pci_clock_ctrl = clock_ctrl;
  653. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  654. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  655. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  656. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  657. }
  658. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  659. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  660. clock_ctrl |
  661. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  662. 40);
  663. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  664. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  665. 40);
  666. }
  667. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  668. }
  669. #define PHY_BUSY_LOOPS 5000
  670. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  671. {
  672. u32 frame_val;
  673. unsigned int loops;
  674. int ret;
  675. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  676. tw32_f(MAC_MI_MODE,
  677. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  678. udelay(80);
  679. }
  680. *val = 0x0;
  681. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  682. MI_COM_PHY_ADDR_MASK);
  683. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  684. MI_COM_REG_ADDR_MASK);
  685. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  686. tw32_f(MAC_MI_COM, frame_val);
  687. loops = PHY_BUSY_LOOPS;
  688. while (loops != 0) {
  689. udelay(10);
  690. frame_val = tr32(MAC_MI_COM);
  691. if ((frame_val & MI_COM_BUSY) == 0) {
  692. udelay(5);
  693. frame_val = tr32(MAC_MI_COM);
  694. break;
  695. }
  696. loops -= 1;
  697. }
  698. ret = -EBUSY;
  699. if (loops != 0) {
  700. *val = frame_val & MI_COM_DATA_MASK;
  701. ret = 0;
  702. }
  703. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  704. tw32_f(MAC_MI_MODE, tp->mi_mode);
  705. udelay(80);
  706. }
  707. return ret;
  708. }
  709. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  710. {
  711. u32 frame_val;
  712. unsigned int loops;
  713. int ret;
  714. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  715. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  716. return 0;
  717. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  718. tw32_f(MAC_MI_MODE,
  719. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  720. udelay(80);
  721. }
  722. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  723. MI_COM_PHY_ADDR_MASK);
  724. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  725. MI_COM_REG_ADDR_MASK);
  726. frame_val |= (val & MI_COM_DATA_MASK);
  727. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  728. tw32_f(MAC_MI_COM, frame_val);
  729. loops = PHY_BUSY_LOOPS;
  730. while (loops != 0) {
  731. udelay(10);
  732. frame_val = tr32(MAC_MI_COM);
  733. if ((frame_val & MI_COM_BUSY) == 0) {
  734. udelay(5);
  735. frame_val = tr32(MAC_MI_COM);
  736. break;
  737. }
  738. loops -= 1;
  739. }
  740. ret = -EBUSY;
  741. if (loops != 0)
  742. ret = 0;
  743. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  744. tw32_f(MAC_MI_MODE, tp->mi_mode);
  745. udelay(80);
  746. }
  747. return ret;
  748. }
  749. static int tg3_bmcr_reset(struct tg3 *tp)
  750. {
  751. u32 phy_control;
  752. int limit, err;
  753. /* OK, reset it, and poll the BMCR_RESET bit until it
  754. * clears or we time out.
  755. */
  756. phy_control = BMCR_RESET;
  757. err = tg3_writephy(tp, MII_BMCR, phy_control);
  758. if (err != 0)
  759. return -EBUSY;
  760. limit = 5000;
  761. while (limit--) {
  762. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  763. if (err != 0)
  764. return -EBUSY;
  765. if ((phy_control & BMCR_RESET) == 0) {
  766. udelay(40);
  767. break;
  768. }
  769. udelay(10);
  770. }
  771. if (limit < 0)
  772. return -EBUSY;
  773. return 0;
  774. }
  775. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  776. {
  777. struct tg3 *tp = bp->priv;
  778. u32 val;
  779. spin_lock_bh(&tp->lock);
  780. if (tg3_readphy(tp, reg, &val))
  781. val = -EIO;
  782. spin_unlock_bh(&tp->lock);
  783. return val;
  784. }
  785. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  786. {
  787. struct tg3 *tp = bp->priv;
  788. u32 ret = 0;
  789. spin_lock_bh(&tp->lock);
  790. if (tg3_writephy(tp, reg, val))
  791. ret = -EIO;
  792. spin_unlock_bh(&tp->lock);
  793. return ret;
  794. }
  795. static int tg3_mdio_reset(struct mii_bus *bp)
  796. {
  797. return 0;
  798. }
  799. static void tg3_mdio_config_5785(struct tg3 *tp)
  800. {
  801. u32 val;
  802. struct phy_device *phydev;
  803. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  804. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  805. case PHY_ID_BCM50610:
  806. case PHY_ID_BCM50610M:
  807. val = MAC_PHYCFG2_50610_LED_MODES;
  808. break;
  809. case PHY_ID_BCMAC131:
  810. val = MAC_PHYCFG2_AC131_LED_MODES;
  811. break;
  812. case PHY_ID_RTL8211C:
  813. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  814. break;
  815. case PHY_ID_RTL8201E:
  816. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  817. break;
  818. default:
  819. return;
  820. }
  821. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  822. tw32(MAC_PHYCFG2, val);
  823. val = tr32(MAC_PHYCFG1);
  824. val &= ~(MAC_PHYCFG1_RGMII_INT |
  825. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  826. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  827. tw32(MAC_PHYCFG1, val);
  828. return;
  829. }
  830. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  831. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  832. MAC_PHYCFG2_FMODE_MASK_MASK |
  833. MAC_PHYCFG2_GMODE_MASK_MASK |
  834. MAC_PHYCFG2_ACT_MASK_MASK |
  835. MAC_PHYCFG2_QUAL_MASK_MASK |
  836. MAC_PHYCFG2_INBAND_ENABLE;
  837. tw32(MAC_PHYCFG2, val);
  838. val = tr32(MAC_PHYCFG1);
  839. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  840. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  841. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  842. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  843. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  844. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  845. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  846. }
  847. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  848. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  849. tw32(MAC_PHYCFG1, val);
  850. val = tr32(MAC_EXT_RGMII_MODE);
  851. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  852. MAC_RGMII_MODE_RX_QUALITY |
  853. MAC_RGMII_MODE_RX_ACTIVITY |
  854. MAC_RGMII_MODE_RX_ENG_DET |
  855. MAC_RGMII_MODE_TX_ENABLE |
  856. MAC_RGMII_MODE_TX_LOWPWR |
  857. MAC_RGMII_MODE_TX_RESET);
  858. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  859. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  860. val |= MAC_RGMII_MODE_RX_INT_B |
  861. MAC_RGMII_MODE_RX_QUALITY |
  862. MAC_RGMII_MODE_RX_ACTIVITY |
  863. MAC_RGMII_MODE_RX_ENG_DET;
  864. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  865. val |= MAC_RGMII_MODE_TX_ENABLE |
  866. MAC_RGMII_MODE_TX_LOWPWR |
  867. MAC_RGMII_MODE_TX_RESET;
  868. }
  869. tw32(MAC_EXT_RGMII_MODE, val);
  870. }
  871. static void tg3_mdio_start(struct tg3 *tp)
  872. {
  873. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  874. tw32_f(MAC_MI_MODE, tp->mi_mode);
  875. udelay(80);
  876. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  877. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  878. tg3_mdio_config_5785(tp);
  879. }
  880. static int tg3_mdio_init(struct tg3 *tp)
  881. {
  882. int i;
  883. u32 reg;
  884. struct phy_device *phydev;
  885. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  886. u32 funcnum, is_serdes;
  887. funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
  888. if (funcnum)
  889. tp->phy_addr = 2;
  890. else
  891. tp->phy_addr = 1;
  892. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  893. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  894. else
  895. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  896. TG3_CPMU_PHY_STRAP_IS_SERDES;
  897. if (is_serdes)
  898. tp->phy_addr += 7;
  899. } else
  900. tp->phy_addr = TG3_PHY_MII_ADDR;
  901. tg3_mdio_start(tp);
  902. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  903. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  904. return 0;
  905. tp->mdio_bus = mdiobus_alloc();
  906. if (tp->mdio_bus == NULL)
  907. return -ENOMEM;
  908. tp->mdio_bus->name = "tg3 mdio bus";
  909. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  910. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  911. tp->mdio_bus->priv = tp;
  912. tp->mdio_bus->parent = &tp->pdev->dev;
  913. tp->mdio_bus->read = &tg3_mdio_read;
  914. tp->mdio_bus->write = &tg3_mdio_write;
  915. tp->mdio_bus->reset = &tg3_mdio_reset;
  916. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  917. tp->mdio_bus->irq = &tp->mdio_irq[0];
  918. for (i = 0; i < PHY_MAX_ADDR; i++)
  919. tp->mdio_bus->irq[i] = PHY_POLL;
  920. /* The bus registration will look for all the PHYs on the mdio bus.
  921. * Unfortunately, it does not ensure the PHY is powered up before
  922. * accessing the PHY ID registers. A chip reset is the
  923. * quickest way to bring the device back to an operational state..
  924. */
  925. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  926. tg3_bmcr_reset(tp);
  927. i = mdiobus_register(tp->mdio_bus);
  928. if (i) {
  929. netdev_warn(tp->dev, "mdiobus_reg failed (0x%x)\n", i);
  930. mdiobus_free(tp->mdio_bus);
  931. return i;
  932. }
  933. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  934. if (!phydev || !phydev->drv) {
  935. netdev_warn(tp->dev, "No PHY devices\n");
  936. mdiobus_unregister(tp->mdio_bus);
  937. mdiobus_free(tp->mdio_bus);
  938. return -ENODEV;
  939. }
  940. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  941. case PHY_ID_BCM57780:
  942. phydev->interface = PHY_INTERFACE_MODE_GMII;
  943. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  944. break;
  945. case PHY_ID_BCM50610:
  946. case PHY_ID_BCM50610M:
  947. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  948. PHY_BRCM_RX_REFCLK_UNUSED |
  949. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  950. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  951. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  952. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  953. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  954. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  955. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  956. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  957. /* fallthru */
  958. case PHY_ID_RTL8211C:
  959. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  960. break;
  961. case PHY_ID_RTL8201E:
  962. case PHY_ID_BCMAC131:
  963. phydev->interface = PHY_INTERFACE_MODE_MII;
  964. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  965. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  966. break;
  967. }
  968. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  969. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  970. tg3_mdio_config_5785(tp);
  971. return 0;
  972. }
  973. static void tg3_mdio_fini(struct tg3 *tp)
  974. {
  975. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  976. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  977. mdiobus_unregister(tp->mdio_bus);
  978. mdiobus_free(tp->mdio_bus);
  979. }
  980. }
  981. /* tp->lock is held. */
  982. static inline void tg3_generate_fw_event(struct tg3 *tp)
  983. {
  984. u32 val;
  985. val = tr32(GRC_RX_CPU_EVENT);
  986. val |= GRC_RX_CPU_DRIVER_EVENT;
  987. tw32_f(GRC_RX_CPU_EVENT, val);
  988. tp->last_event_jiffies = jiffies;
  989. }
  990. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  991. /* tp->lock is held. */
  992. static void tg3_wait_for_event_ack(struct tg3 *tp)
  993. {
  994. int i;
  995. unsigned int delay_cnt;
  996. long time_remain;
  997. /* If enough time has passed, no wait is necessary. */
  998. time_remain = (long)(tp->last_event_jiffies + 1 +
  999. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1000. (long)jiffies;
  1001. if (time_remain < 0)
  1002. return;
  1003. /* Check if we can shorten the wait time. */
  1004. delay_cnt = jiffies_to_usecs(time_remain);
  1005. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1006. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1007. delay_cnt = (delay_cnt >> 3) + 1;
  1008. for (i = 0; i < delay_cnt; i++) {
  1009. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1010. break;
  1011. udelay(8);
  1012. }
  1013. }
  1014. /* tp->lock is held. */
  1015. static void tg3_ump_link_report(struct tg3 *tp)
  1016. {
  1017. u32 reg;
  1018. u32 val;
  1019. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1020. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1021. return;
  1022. tg3_wait_for_event_ack(tp);
  1023. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1024. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1025. val = 0;
  1026. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1027. val = reg << 16;
  1028. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1029. val |= (reg & 0xffff);
  1030. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1031. val = 0;
  1032. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1033. val = reg << 16;
  1034. if (!tg3_readphy(tp, MII_LPA, &reg))
  1035. val |= (reg & 0xffff);
  1036. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1037. val = 0;
  1038. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1039. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1040. val = reg << 16;
  1041. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1042. val |= (reg & 0xffff);
  1043. }
  1044. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1045. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1046. val = reg << 16;
  1047. else
  1048. val = 0;
  1049. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1050. tg3_generate_fw_event(tp);
  1051. }
  1052. static void tg3_link_report(struct tg3 *tp)
  1053. {
  1054. if (!netif_carrier_ok(tp->dev)) {
  1055. netif_info(tp, link, tp->dev, "Link is down\n");
  1056. tg3_ump_link_report(tp);
  1057. } else if (netif_msg_link(tp)) {
  1058. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1059. (tp->link_config.active_speed == SPEED_1000 ?
  1060. 1000 :
  1061. (tp->link_config.active_speed == SPEED_100 ?
  1062. 100 : 10)),
  1063. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1064. "full" : "half"));
  1065. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1066. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1067. "on" : "off",
  1068. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1069. "on" : "off");
  1070. tg3_ump_link_report(tp);
  1071. }
  1072. }
  1073. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1074. {
  1075. u16 miireg;
  1076. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1077. miireg = ADVERTISE_PAUSE_CAP;
  1078. else if (flow_ctrl & FLOW_CTRL_TX)
  1079. miireg = ADVERTISE_PAUSE_ASYM;
  1080. else if (flow_ctrl & FLOW_CTRL_RX)
  1081. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1082. else
  1083. miireg = 0;
  1084. return miireg;
  1085. }
  1086. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1087. {
  1088. u16 miireg;
  1089. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1090. miireg = ADVERTISE_1000XPAUSE;
  1091. else if (flow_ctrl & FLOW_CTRL_TX)
  1092. miireg = ADVERTISE_1000XPSE_ASYM;
  1093. else if (flow_ctrl & FLOW_CTRL_RX)
  1094. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1095. else
  1096. miireg = 0;
  1097. return miireg;
  1098. }
  1099. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1100. {
  1101. u8 cap = 0;
  1102. if (lcladv & ADVERTISE_1000XPAUSE) {
  1103. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1104. if (rmtadv & LPA_1000XPAUSE)
  1105. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1106. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1107. cap = FLOW_CTRL_RX;
  1108. } else {
  1109. if (rmtadv & LPA_1000XPAUSE)
  1110. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1111. }
  1112. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1113. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1114. cap = FLOW_CTRL_TX;
  1115. }
  1116. return cap;
  1117. }
  1118. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1119. {
  1120. u8 autoneg;
  1121. u8 flowctrl = 0;
  1122. u32 old_rx_mode = tp->rx_mode;
  1123. u32 old_tx_mode = tp->tx_mode;
  1124. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1125. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1126. else
  1127. autoneg = tp->link_config.autoneg;
  1128. if (autoneg == AUTONEG_ENABLE &&
  1129. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1130. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1131. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1132. else
  1133. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1134. } else
  1135. flowctrl = tp->link_config.flowctrl;
  1136. tp->link_config.active_flowctrl = flowctrl;
  1137. if (flowctrl & FLOW_CTRL_RX)
  1138. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1139. else
  1140. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1141. if (old_rx_mode != tp->rx_mode)
  1142. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1143. if (flowctrl & FLOW_CTRL_TX)
  1144. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1145. else
  1146. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1147. if (old_tx_mode != tp->tx_mode)
  1148. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1149. }
  1150. static void tg3_adjust_link(struct net_device *dev)
  1151. {
  1152. u8 oldflowctrl, linkmesg = 0;
  1153. u32 mac_mode, lcl_adv, rmt_adv;
  1154. struct tg3 *tp = netdev_priv(dev);
  1155. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1156. spin_lock_bh(&tp->lock);
  1157. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1158. MAC_MODE_HALF_DUPLEX);
  1159. oldflowctrl = tp->link_config.active_flowctrl;
  1160. if (phydev->link) {
  1161. lcl_adv = 0;
  1162. rmt_adv = 0;
  1163. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1164. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1165. else if (phydev->speed == SPEED_1000 ||
  1166. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1167. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1168. else
  1169. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1170. if (phydev->duplex == DUPLEX_HALF)
  1171. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1172. else {
  1173. lcl_adv = tg3_advert_flowctrl_1000T(
  1174. tp->link_config.flowctrl);
  1175. if (phydev->pause)
  1176. rmt_adv = LPA_PAUSE_CAP;
  1177. if (phydev->asym_pause)
  1178. rmt_adv |= LPA_PAUSE_ASYM;
  1179. }
  1180. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1181. } else
  1182. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1183. if (mac_mode != tp->mac_mode) {
  1184. tp->mac_mode = mac_mode;
  1185. tw32_f(MAC_MODE, tp->mac_mode);
  1186. udelay(40);
  1187. }
  1188. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1189. if (phydev->speed == SPEED_10)
  1190. tw32(MAC_MI_STAT,
  1191. MAC_MI_STAT_10MBPS_MODE |
  1192. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1193. else
  1194. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1195. }
  1196. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1197. tw32(MAC_TX_LENGTHS,
  1198. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1199. (6 << TX_LENGTHS_IPG_SHIFT) |
  1200. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1201. else
  1202. tw32(MAC_TX_LENGTHS,
  1203. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1204. (6 << TX_LENGTHS_IPG_SHIFT) |
  1205. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1206. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1207. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1208. phydev->speed != tp->link_config.active_speed ||
  1209. phydev->duplex != tp->link_config.active_duplex ||
  1210. oldflowctrl != tp->link_config.active_flowctrl)
  1211. linkmesg = 1;
  1212. tp->link_config.active_speed = phydev->speed;
  1213. tp->link_config.active_duplex = phydev->duplex;
  1214. spin_unlock_bh(&tp->lock);
  1215. if (linkmesg)
  1216. tg3_link_report(tp);
  1217. }
  1218. static int tg3_phy_init(struct tg3 *tp)
  1219. {
  1220. struct phy_device *phydev;
  1221. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1222. return 0;
  1223. /* Bring the PHY back to a known state. */
  1224. tg3_bmcr_reset(tp);
  1225. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1226. /* Attach the MAC to the PHY. */
  1227. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1228. phydev->dev_flags, phydev->interface);
  1229. if (IS_ERR(phydev)) {
  1230. netdev_err(tp->dev, "Could not attach to PHY\n");
  1231. return PTR_ERR(phydev);
  1232. }
  1233. /* Mask with MAC supported features. */
  1234. switch (phydev->interface) {
  1235. case PHY_INTERFACE_MODE_GMII:
  1236. case PHY_INTERFACE_MODE_RGMII:
  1237. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1238. phydev->supported &= (PHY_GBIT_FEATURES |
  1239. SUPPORTED_Pause |
  1240. SUPPORTED_Asym_Pause);
  1241. break;
  1242. }
  1243. /* fallthru */
  1244. case PHY_INTERFACE_MODE_MII:
  1245. phydev->supported &= (PHY_BASIC_FEATURES |
  1246. SUPPORTED_Pause |
  1247. SUPPORTED_Asym_Pause);
  1248. break;
  1249. default:
  1250. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1251. return -EINVAL;
  1252. }
  1253. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1254. phydev->advertising = phydev->supported;
  1255. return 0;
  1256. }
  1257. static void tg3_phy_start(struct tg3 *tp)
  1258. {
  1259. struct phy_device *phydev;
  1260. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1261. return;
  1262. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1263. if (tp->link_config.phy_is_low_power) {
  1264. tp->link_config.phy_is_low_power = 0;
  1265. phydev->speed = tp->link_config.orig_speed;
  1266. phydev->duplex = tp->link_config.orig_duplex;
  1267. phydev->autoneg = tp->link_config.orig_autoneg;
  1268. phydev->advertising = tp->link_config.orig_advertising;
  1269. }
  1270. phy_start(phydev);
  1271. phy_start_aneg(phydev);
  1272. }
  1273. static void tg3_phy_stop(struct tg3 *tp)
  1274. {
  1275. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1276. return;
  1277. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1278. }
  1279. static void tg3_phy_fini(struct tg3 *tp)
  1280. {
  1281. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1282. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1283. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1284. }
  1285. }
  1286. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1287. {
  1288. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1289. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1290. }
  1291. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1292. {
  1293. u32 phytest;
  1294. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1295. u32 phy;
  1296. tg3_writephy(tp, MII_TG3_FET_TEST,
  1297. phytest | MII_TG3_FET_SHADOW_EN);
  1298. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1299. if (enable)
  1300. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1301. else
  1302. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1303. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1304. }
  1305. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1306. }
  1307. }
  1308. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1309. {
  1310. u32 reg;
  1311. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1312. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  1313. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1314. return;
  1315. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1316. tg3_phy_fet_toggle_apd(tp, enable);
  1317. return;
  1318. }
  1319. reg = MII_TG3_MISC_SHDW_WREN |
  1320. MII_TG3_MISC_SHDW_SCR5_SEL |
  1321. MII_TG3_MISC_SHDW_SCR5_LPED |
  1322. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1323. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1324. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1325. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1326. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1327. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1328. reg = MII_TG3_MISC_SHDW_WREN |
  1329. MII_TG3_MISC_SHDW_APD_SEL |
  1330. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1331. if (enable)
  1332. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1333. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1334. }
  1335. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1336. {
  1337. u32 phy;
  1338. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1339. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1340. return;
  1341. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1342. u32 ephy;
  1343. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1344. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1345. tg3_writephy(tp, MII_TG3_FET_TEST,
  1346. ephy | MII_TG3_FET_SHADOW_EN);
  1347. if (!tg3_readphy(tp, reg, &phy)) {
  1348. if (enable)
  1349. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1350. else
  1351. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1352. tg3_writephy(tp, reg, phy);
  1353. }
  1354. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1355. }
  1356. } else {
  1357. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1358. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1359. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1360. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1361. if (enable)
  1362. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1363. else
  1364. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1365. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1366. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1367. }
  1368. }
  1369. }
  1370. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1371. {
  1372. u32 val;
  1373. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1374. return;
  1375. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1376. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1377. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1378. (val | (1 << 15) | (1 << 4)));
  1379. }
  1380. static void tg3_phy_apply_otp(struct tg3 *tp)
  1381. {
  1382. u32 otp, phy;
  1383. if (!tp->phy_otp)
  1384. return;
  1385. otp = tp->phy_otp;
  1386. /* Enable SM_DSP clock and tx 6dB coding. */
  1387. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1388. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1389. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1390. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1391. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1392. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1393. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1394. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1395. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1396. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1397. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1398. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1399. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1400. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1401. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1402. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1403. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1404. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1405. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1406. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1407. /* Turn off SM_DSP clock. */
  1408. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1409. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1410. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1411. }
  1412. static int tg3_wait_macro_done(struct tg3 *tp)
  1413. {
  1414. int limit = 100;
  1415. while (limit--) {
  1416. u32 tmp32;
  1417. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1418. if ((tmp32 & 0x1000) == 0)
  1419. break;
  1420. }
  1421. }
  1422. if (limit < 0)
  1423. return -EBUSY;
  1424. return 0;
  1425. }
  1426. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1427. {
  1428. static const u32 test_pat[4][6] = {
  1429. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1430. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1431. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1432. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1433. };
  1434. int chan;
  1435. for (chan = 0; chan < 4; chan++) {
  1436. int i;
  1437. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1438. (chan * 0x2000) | 0x0200);
  1439. tg3_writephy(tp, 0x16, 0x0002);
  1440. for (i = 0; i < 6; i++)
  1441. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1442. test_pat[chan][i]);
  1443. tg3_writephy(tp, 0x16, 0x0202);
  1444. if (tg3_wait_macro_done(tp)) {
  1445. *resetp = 1;
  1446. return -EBUSY;
  1447. }
  1448. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1449. (chan * 0x2000) | 0x0200);
  1450. tg3_writephy(tp, 0x16, 0x0082);
  1451. if (tg3_wait_macro_done(tp)) {
  1452. *resetp = 1;
  1453. return -EBUSY;
  1454. }
  1455. tg3_writephy(tp, 0x16, 0x0802);
  1456. if (tg3_wait_macro_done(tp)) {
  1457. *resetp = 1;
  1458. return -EBUSY;
  1459. }
  1460. for (i = 0; i < 6; i += 2) {
  1461. u32 low, high;
  1462. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1463. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1464. tg3_wait_macro_done(tp)) {
  1465. *resetp = 1;
  1466. return -EBUSY;
  1467. }
  1468. low &= 0x7fff;
  1469. high &= 0x000f;
  1470. if (low != test_pat[chan][i] ||
  1471. high != test_pat[chan][i+1]) {
  1472. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1473. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1474. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1475. return -EBUSY;
  1476. }
  1477. }
  1478. }
  1479. return 0;
  1480. }
  1481. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1482. {
  1483. int chan;
  1484. for (chan = 0; chan < 4; chan++) {
  1485. int i;
  1486. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1487. (chan * 0x2000) | 0x0200);
  1488. tg3_writephy(tp, 0x16, 0x0002);
  1489. for (i = 0; i < 6; i++)
  1490. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1491. tg3_writephy(tp, 0x16, 0x0202);
  1492. if (tg3_wait_macro_done(tp))
  1493. return -EBUSY;
  1494. }
  1495. return 0;
  1496. }
  1497. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1498. {
  1499. u32 reg32, phy9_orig;
  1500. int retries, do_phy_reset, err;
  1501. retries = 10;
  1502. do_phy_reset = 1;
  1503. do {
  1504. if (do_phy_reset) {
  1505. err = tg3_bmcr_reset(tp);
  1506. if (err)
  1507. return err;
  1508. do_phy_reset = 0;
  1509. }
  1510. /* Disable transmitter and interrupt. */
  1511. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1512. continue;
  1513. reg32 |= 0x3000;
  1514. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1515. /* Set full-duplex, 1000 mbps. */
  1516. tg3_writephy(tp, MII_BMCR,
  1517. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1518. /* Set to master mode. */
  1519. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1520. continue;
  1521. tg3_writephy(tp, MII_TG3_CTRL,
  1522. (MII_TG3_CTRL_AS_MASTER |
  1523. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1524. /* Enable SM_DSP_CLOCK and 6dB. */
  1525. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1526. /* Block the PHY control access. */
  1527. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1528. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1529. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1530. if (!err)
  1531. break;
  1532. } while (--retries);
  1533. err = tg3_phy_reset_chanpat(tp);
  1534. if (err)
  1535. return err;
  1536. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1537. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1538. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1539. tg3_writephy(tp, 0x16, 0x0000);
  1540. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1541. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1542. /* Set Extended packet length bit for jumbo frames */
  1543. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1544. }
  1545. else {
  1546. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1547. }
  1548. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1549. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1550. reg32 &= ~0x3000;
  1551. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1552. } else if (!err)
  1553. err = -EBUSY;
  1554. return err;
  1555. }
  1556. /* This will reset the tigon3 PHY if there is no valid
  1557. * link unless the FORCE argument is non-zero.
  1558. */
  1559. static int tg3_phy_reset(struct tg3 *tp)
  1560. {
  1561. u32 cpmuctrl;
  1562. u32 phy_status;
  1563. int err;
  1564. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1565. u32 val;
  1566. val = tr32(GRC_MISC_CFG);
  1567. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1568. udelay(40);
  1569. }
  1570. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1571. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1572. if (err != 0)
  1573. return -EBUSY;
  1574. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1575. netif_carrier_off(tp->dev);
  1576. tg3_link_report(tp);
  1577. }
  1578. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1579. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1580. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1581. err = tg3_phy_reset_5703_4_5(tp);
  1582. if (err)
  1583. return err;
  1584. goto out;
  1585. }
  1586. cpmuctrl = 0;
  1587. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1588. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1589. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1590. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1591. tw32(TG3_CPMU_CTRL,
  1592. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1593. }
  1594. err = tg3_bmcr_reset(tp);
  1595. if (err)
  1596. return err;
  1597. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1598. u32 phy;
  1599. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1600. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1601. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1602. }
  1603. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1604. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1605. u32 val;
  1606. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1607. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1608. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1609. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1610. udelay(40);
  1611. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1612. }
  1613. }
  1614. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  1615. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES))
  1616. return 0;
  1617. tg3_phy_apply_otp(tp);
  1618. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1619. tg3_phy_toggle_apd(tp, true);
  1620. else
  1621. tg3_phy_toggle_apd(tp, false);
  1622. out:
  1623. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1624. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1625. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1626. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1627. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1628. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1629. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1630. }
  1631. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1632. tg3_writephy(tp, 0x1c, 0x8d68);
  1633. tg3_writephy(tp, 0x1c, 0x8d68);
  1634. }
  1635. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1636. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1637. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1638. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1639. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1640. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1641. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1642. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1643. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1644. }
  1645. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1646. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1647. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1648. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1649. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1650. tg3_writephy(tp, MII_TG3_TEST1,
  1651. MII_TG3_TEST1_TRIM_EN | 0x4);
  1652. } else
  1653. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1654. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1655. }
  1656. /* Set Extended packet length bit (bit 14) on all chips that */
  1657. /* support jumbo frames */
  1658. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1659. /* Cannot do read-modify-write on 5401 */
  1660. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1661. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1662. u32 phy_reg;
  1663. /* Set bit 14 with read-modify-write to preserve other bits */
  1664. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1665. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1666. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1667. }
  1668. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1669. * jumbo frames transmission.
  1670. */
  1671. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1672. u32 phy_reg;
  1673. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1674. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1675. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1676. }
  1677. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1678. /* adjust output voltage */
  1679. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1680. }
  1681. tg3_phy_toggle_automdix(tp, 1);
  1682. tg3_phy_set_wirespeed(tp);
  1683. return 0;
  1684. }
  1685. static void tg3_frob_aux_power(struct tg3 *tp)
  1686. {
  1687. struct tg3 *tp_peer = tp;
  1688. /* The GPIOs do something completely different on 57765. */
  1689. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1690. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1691. return;
  1692. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1693. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1694. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1695. struct net_device *dev_peer;
  1696. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1697. /* remove_one() may have been run on the peer. */
  1698. if (!dev_peer)
  1699. tp_peer = tp;
  1700. else
  1701. tp_peer = netdev_priv(dev_peer);
  1702. }
  1703. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1704. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1705. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1706. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1707. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1708. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1709. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1710. (GRC_LCLCTRL_GPIO_OE0 |
  1711. GRC_LCLCTRL_GPIO_OE1 |
  1712. GRC_LCLCTRL_GPIO_OE2 |
  1713. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1714. GRC_LCLCTRL_GPIO_OUTPUT1),
  1715. 100);
  1716. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1717. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1718. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1719. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1720. GRC_LCLCTRL_GPIO_OE1 |
  1721. GRC_LCLCTRL_GPIO_OE2 |
  1722. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1723. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1724. tp->grc_local_ctrl;
  1725. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1726. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1727. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1728. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1729. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1730. } else {
  1731. u32 no_gpio2;
  1732. u32 grc_local_ctrl = 0;
  1733. if (tp_peer != tp &&
  1734. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1735. return;
  1736. /* Workaround to prevent overdrawing Amps. */
  1737. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1738. ASIC_REV_5714) {
  1739. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1740. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1741. grc_local_ctrl, 100);
  1742. }
  1743. /* On 5753 and variants, GPIO2 cannot be used. */
  1744. no_gpio2 = tp->nic_sram_data_cfg &
  1745. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1746. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1747. GRC_LCLCTRL_GPIO_OE1 |
  1748. GRC_LCLCTRL_GPIO_OE2 |
  1749. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1750. GRC_LCLCTRL_GPIO_OUTPUT2;
  1751. if (no_gpio2) {
  1752. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1753. GRC_LCLCTRL_GPIO_OUTPUT2);
  1754. }
  1755. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1756. grc_local_ctrl, 100);
  1757. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1758. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1759. grc_local_ctrl, 100);
  1760. if (!no_gpio2) {
  1761. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1762. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1763. grc_local_ctrl, 100);
  1764. }
  1765. }
  1766. } else {
  1767. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1768. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1769. if (tp_peer != tp &&
  1770. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1771. return;
  1772. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1773. (GRC_LCLCTRL_GPIO_OE1 |
  1774. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1775. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1776. GRC_LCLCTRL_GPIO_OE1, 100);
  1777. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1778. (GRC_LCLCTRL_GPIO_OE1 |
  1779. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1780. }
  1781. }
  1782. }
  1783. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1784. {
  1785. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1786. return 1;
  1787. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1788. if (speed != SPEED_10)
  1789. return 1;
  1790. } else if (speed == SPEED_10)
  1791. return 1;
  1792. return 0;
  1793. }
  1794. static int tg3_setup_phy(struct tg3 *, int);
  1795. #define RESET_KIND_SHUTDOWN 0
  1796. #define RESET_KIND_INIT 1
  1797. #define RESET_KIND_SUSPEND 2
  1798. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1799. static int tg3_halt_cpu(struct tg3 *, u32);
  1800. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1801. {
  1802. u32 val;
  1803. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1804. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1805. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1806. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1807. sg_dig_ctrl |=
  1808. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1809. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1810. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1811. }
  1812. return;
  1813. }
  1814. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1815. tg3_bmcr_reset(tp);
  1816. val = tr32(GRC_MISC_CFG);
  1817. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1818. udelay(40);
  1819. return;
  1820. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1821. u32 phytest;
  1822. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1823. u32 phy;
  1824. tg3_writephy(tp, MII_ADVERTISE, 0);
  1825. tg3_writephy(tp, MII_BMCR,
  1826. BMCR_ANENABLE | BMCR_ANRESTART);
  1827. tg3_writephy(tp, MII_TG3_FET_TEST,
  1828. phytest | MII_TG3_FET_SHADOW_EN);
  1829. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1830. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1831. tg3_writephy(tp,
  1832. MII_TG3_FET_SHDW_AUXMODE4,
  1833. phy);
  1834. }
  1835. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1836. }
  1837. return;
  1838. } else if (do_low_power) {
  1839. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1840. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1841. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1842. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1843. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1844. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1845. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1846. }
  1847. /* The PHY should not be powered down on some chips because
  1848. * of bugs.
  1849. */
  1850. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1851. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1852. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1853. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1854. return;
  1855. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1856. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1857. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1858. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1859. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1860. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1861. }
  1862. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1863. }
  1864. /* tp->lock is held. */
  1865. static int tg3_nvram_lock(struct tg3 *tp)
  1866. {
  1867. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1868. int i;
  1869. if (tp->nvram_lock_cnt == 0) {
  1870. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1871. for (i = 0; i < 8000; i++) {
  1872. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1873. break;
  1874. udelay(20);
  1875. }
  1876. if (i == 8000) {
  1877. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1878. return -ENODEV;
  1879. }
  1880. }
  1881. tp->nvram_lock_cnt++;
  1882. }
  1883. return 0;
  1884. }
  1885. /* tp->lock is held. */
  1886. static void tg3_nvram_unlock(struct tg3 *tp)
  1887. {
  1888. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1889. if (tp->nvram_lock_cnt > 0)
  1890. tp->nvram_lock_cnt--;
  1891. if (tp->nvram_lock_cnt == 0)
  1892. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1893. }
  1894. }
  1895. /* tp->lock is held. */
  1896. static void tg3_enable_nvram_access(struct tg3 *tp)
  1897. {
  1898. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1899. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1900. u32 nvaccess = tr32(NVRAM_ACCESS);
  1901. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1902. }
  1903. }
  1904. /* tp->lock is held. */
  1905. static void tg3_disable_nvram_access(struct tg3 *tp)
  1906. {
  1907. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1908. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1909. u32 nvaccess = tr32(NVRAM_ACCESS);
  1910. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1911. }
  1912. }
  1913. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1914. u32 offset, u32 *val)
  1915. {
  1916. u32 tmp;
  1917. int i;
  1918. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1919. return -EINVAL;
  1920. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1921. EEPROM_ADDR_DEVID_MASK |
  1922. EEPROM_ADDR_READ);
  1923. tw32(GRC_EEPROM_ADDR,
  1924. tmp |
  1925. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1926. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1927. EEPROM_ADDR_ADDR_MASK) |
  1928. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1929. for (i = 0; i < 1000; i++) {
  1930. tmp = tr32(GRC_EEPROM_ADDR);
  1931. if (tmp & EEPROM_ADDR_COMPLETE)
  1932. break;
  1933. msleep(1);
  1934. }
  1935. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1936. return -EBUSY;
  1937. tmp = tr32(GRC_EEPROM_DATA);
  1938. /*
  1939. * The data will always be opposite the native endian
  1940. * format. Perform a blind byteswap to compensate.
  1941. */
  1942. *val = swab32(tmp);
  1943. return 0;
  1944. }
  1945. #define NVRAM_CMD_TIMEOUT 10000
  1946. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1947. {
  1948. int i;
  1949. tw32(NVRAM_CMD, nvram_cmd);
  1950. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1951. udelay(10);
  1952. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1953. udelay(10);
  1954. break;
  1955. }
  1956. }
  1957. if (i == NVRAM_CMD_TIMEOUT)
  1958. return -EBUSY;
  1959. return 0;
  1960. }
  1961. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1962. {
  1963. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1964. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1965. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1966. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1967. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1968. addr = ((addr / tp->nvram_pagesize) <<
  1969. ATMEL_AT45DB0X1B_PAGE_POS) +
  1970. (addr % tp->nvram_pagesize);
  1971. return addr;
  1972. }
  1973. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1974. {
  1975. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1976. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1977. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1978. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1979. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1980. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1981. tp->nvram_pagesize) +
  1982. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1983. return addr;
  1984. }
  1985. /* NOTE: Data read in from NVRAM is byteswapped according to
  1986. * the byteswapping settings for all other register accesses.
  1987. * tg3 devices are BE devices, so on a BE machine, the data
  1988. * returned will be exactly as it is seen in NVRAM. On a LE
  1989. * machine, the 32-bit value will be byteswapped.
  1990. */
  1991. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1992. {
  1993. int ret;
  1994. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1995. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1996. offset = tg3_nvram_phys_addr(tp, offset);
  1997. if (offset > NVRAM_ADDR_MSK)
  1998. return -EINVAL;
  1999. ret = tg3_nvram_lock(tp);
  2000. if (ret)
  2001. return ret;
  2002. tg3_enable_nvram_access(tp);
  2003. tw32(NVRAM_ADDR, offset);
  2004. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2005. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2006. if (ret == 0)
  2007. *val = tr32(NVRAM_RDDATA);
  2008. tg3_disable_nvram_access(tp);
  2009. tg3_nvram_unlock(tp);
  2010. return ret;
  2011. }
  2012. /* Ensures NVRAM data is in bytestream format. */
  2013. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2014. {
  2015. u32 v;
  2016. int res = tg3_nvram_read(tp, offset, &v);
  2017. if (!res)
  2018. *val = cpu_to_be32(v);
  2019. return res;
  2020. }
  2021. /* tp->lock is held. */
  2022. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2023. {
  2024. u32 addr_high, addr_low;
  2025. int i;
  2026. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2027. tp->dev->dev_addr[1]);
  2028. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2029. (tp->dev->dev_addr[3] << 16) |
  2030. (tp->dev->dev_addr[4] << 8) |
  2031. (tp->dev->dev_addr[5] << 0));
  2032. for (i = 0; i < 4; i++) {
  2033. if (i == 1 && skip_mac_1)
  2034. continue;
  2035. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2036. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2037. }
  2038. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2039. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2040. for (i = 0; i < 12; i++) {
  2041. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2042. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2043. }
  2044. }
  2045. addr_high = (tp->dev->dev_addr[0] +
  2046. tp->dev->dev_addr[1] +
  2047. tp->dev->dev_addr[2] +
  2048. tp->dev->dev_addr[3] +
  2049. tp->dev->dev_addr[4] +
  2050. tp->dev->dev_addr[5]) &
  2051. TX_BACKOFF_SEED_MASK;
  2052. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2053. }
  2054. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2055. {
  2056. u32 misc_host_ctrl;
  2057. bool device_should_wake, do_low_power;
  2058. /* Make sure register accesses (indirect or otherwise)
  2059. * will function correctly.
  2060. */
  2061. pci_write_config_dword(tp->pdev,
  2062. TG3PCI_MISC_HOST_CTRL,
  2063. tp->misc_host_ctrl);
  2064. switch (state) {
  2065. case PCI_D0:
  2066. pci_enable_wake(tp->pdev, state, false);
  2067. pci_set_power_state(tp->pdev, PCI_D0);
  2068. /* Switch out of Vaux if it is a NIC */
  2069. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2070. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2071. return 0;
  2072. case PCI_D1:
  2073. case PCI_D2:
  2074. case PCI_D3hot:
  2075. break;
  2076. default:
  2077. netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
  2078. state);
  2079. return -EINVAL;
  2080. }
  2081. /* Restore the CLKREQ setting. */
  2082. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2083. u16 lnkctl;
  2084. pci_read_config_word(tp->pdev,
  2085. tp->pcie_cap + PCI_EXP_LNKCTL,
  2086. &lnkctl);
  2087. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2088. pci_write_config_word(tp->pdev,
  2089. tp->pcie_cap + PCI_EXP_LNKCTL,
  2090. lnkctl);
  2091. }
  2092. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2093. tw32(TG3PCI_MISC_HOST_CTRL,
  2094. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2095. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2096. device_may_wakeup(&tp->pdev->dev) &&
  2097. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2098. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2099. do_low_power = false;
  2100. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2101. !tp->link_config.phy_is_low_power) {
  2102. struct phy_device *phydev;
  2103. u32 phyid, advertising;
  2104. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2105. tp->link_config.phy_is_low_power = 1;
  2106. tp->link_config.orig_speed = phydev->speed;
  2107. tp->link_config.orig_duplex = phydev->duplex;
  2108. tp->link_config.orig_autoneg = phydev->autoneg;
  2109. tp->link_config.orig_advertising = phydev->advertising;
  2110. advertising = ADVERTISED_TP |
  2111. ADVERTISED_Pause |
  2112. ADVERTISED_Autoneg |
  2113. ADVERTISED_10baseT_Half;
  2114. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2115. device_should_wake) {
  2116. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2117. advertising |=
  2118. ADVERTISED_100baseT_Half |
  2119. ADVERTISED_100baseT_Full |
  2120. ADVERTISED_10baseT_Full;
  2121. else
  2122. advertising |= ADVERTISED_10baseT_Full;
  2123. }
  2124. phydev->advertising = advertising;
  2125. phy_start_aneg(phydev);
  2126. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2127. if (phyid != PHY_ID_BCMAC131) {
  2128. phyid &= PHY_BCM_OUI_MASK;
  2129. if (phyid == PHY_BCM_OUI_1 ||
  2130. phyid == PHY_BCM_OUI_2 ||
  2131. phyid == PHY_BCM_OUI_3)
  2132. do_low_power = true;
  2133. }
  2134. }
  2135. } else {
  2136. do_low_power = true;
  2137. if (tp->link_config.phy_is_low_power == 0) {
  2138. tp->link_config.phy_is_low_power = 1;
  2139. tp->link_config.orig_speed = tp->link_config.speed;
  2140. tp->link_config.orig_duplex = tp->link_config.duplex;
  2141. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2142. }
  2143. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2144. tp->link_config.speed = SPEED_10;
  2145. tp->link_config.duplex = DUPLEX_HALF;
  2146. tp->link_config.autoneg = AUTONEG_ENABLE;
  2147. tg3_setup_phy(tp, 0);
  2148. }
  2149. }
  2150. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2151. u32 val;
  2152. val = tr32(GRC_VCPU_EXT_CTRL);
  2153. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2154. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2155. int i;
  2156. u32 val;
  2157. for (i = 0; i < 200; i++) {
  2158. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2159. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2160. break;
  2161. msleep(1);
  2162. }
  2163. }
  2164. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2165. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2166. WOL_DRV_STATE_SHUTDOWN |
  2167. WOL_DRV_WOL |
  2168. WOL_SET_MAGIC_PKT);
  2169. if (device_should_wake) {
  2170. u32 mac_mode;
  2171. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2172. if (do_low_power) {
  2173. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2174. udelay(40);
  2175. }
  2176. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2177. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2178. else
  2179. mac_mode = MAC_MODE_PORT_MODE_MII;
  2180. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2181. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2182. ASIC_REV_5700) {
  2183. u32 speed = (tp->tg3_flags &
  2184. TG3_FLAG_WOL_SPEED_100MB) ?
  2185. SPEED_100 : SPEED_10;
  2186. if (tg3_5700_link_polarity(tp, speed))
  2187. mac_mode |= MAC_MODE_LINK_POLARITY;
  2188. else
  2189. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2190. }
  2191. } else {
  2192. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2193. }
  2194. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2195. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2196. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2197. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2198. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2199. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2200. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2201. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2202. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2203. mac_mode |= tp->mac_mode &
  2204. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2205. if (mac_mode & MAC_MODE_APE_TX_EN)
  2206. mac_mode |= MAC_MODE_TDE_ENABLE;
  2207. }
  2208. tw32_f(MAC_MODE, mac_mode);
  2209. udelay(100);
  2210. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2211. udelay(10);
  2212. }
  2213. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2214. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2215. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2216. u32 base_val;
  2217. base_val = tp->pci_clock_ctrl;
  2218. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2219. CLOCK_CTRL_TXCLK_DISABLE);
  2220. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2221. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2222. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2223. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2224. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2225. /* do nothing */
  2226. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2227. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2228. u32 newbits1, newbits2;
  2229. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2230. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2231. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2232. CLOCK_CTRL_TXCLK_DISABLE |
  2233. CLOCK_CTRL_ALTCLK);
  2234. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2235. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2236. newbits1 = CLOCK_CTRL_625_CORE;
  2237. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2238. } else {
  2239. newbits1 = CLOCK_CTRL_ALTCLK;
  2240. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2241. }
  2242. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2243. 40);
  2244. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2245. 40);
  2246. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2247. u32 newbits3;
  2248. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2249. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2250. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2251. CLOCK_CTRL_TXCLK_DISABLE |
  2252. CLOCK_CTRL_44MHZ_CORE);
  2253. } else {
  2254. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2255. }
  2256. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2257. tp->pci_clock_ctrl | newbits3, 40);
  2258. }
  2259. }
  2260. if (!(device_should_wake) &&
  2261. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2262. tg3_power_down_phy(tp, do_low_power);
  2263. tg3_frob_aux_power(tp);
  2264. /* Workaround for unstable PLL clock */
  2265. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2266. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2267. u32 val = tr32(0x7d00);
  2268. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2269. tw32(0x7d00, val);
  2270. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2271. int err;
  2272. err = tg3_nvram_lock(tp);
  2273. tg3_halt_cpu(tp, RX_CPU_BASE);
  2274. if (!err)
  2275. tg3_nvram_unlock(tp);
  2276. }
  2277. }
  2278. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2279. if (device_should_wake)
  2280. pci_enable_wake(tp->pdev, state, true);
  2281. /* Finally, set the new power state. */
  2282. pci_set_power_state(tp->pdev, state);
  2283. return 0;
  2284. }
  2285. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2286. {
  2287. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2288. case MII_TG3_AUX_STAT_10HALF:
  2289. *speed = SPEED_10;
  2290. *duplex = DUPLEX_HALF;
  2291. break;
  2292. case MII_TG3_AUX_STAT_10FULL:
  2293. *speed = SPEED_10;
  2294. *duplex = DUPLEX_FULL;
  2295. break;
  2296. case MII_TG3_AUX_STAT_100HALF:
  2297. *speed = SPEED_100;
  2298. *duplex = DUPLEX_HALF;
  2299. break;
  2300. case MII_TG3_AUX_STAT_100FULL:
  2301. *speed = SPEED_100;
  2302. *duplex = DUPLEX_FULL;
  2303. break;
  2304. case MII_TG3_AUX_STAT_1000HALF:
  2305. *speed = SPEED_1000;
  2306. *duplex = DUPLEX_HALF;
  2307. break;
  2308. case MII_TG3_AUX_STAT_1000FULL:
  2309. *speed = SPEED_1000;
  2310. *duplex = DUPLEX_FULL;
  2311. break;
  2312. default:
  2313. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2314. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2315. SPEED_10;
  2316. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2317. DUPLEX_HALF;
  2318. break;
  2319. }
  2320. *speed = SPEED_INVALID;
  2321. *duplex = DUPLEX_INVALID;
  2322. break;
  2323. }
  2324. }
  2325. static void tg3_phy_copper_begin(struct tg3 *tp)
  2326. {
  2327. u32 new_adv;
  2328. int i;
  2329. if (tp->link_config.phy_is_low_power) {
  2330. /* Entering low power mode. Disable gigabit and
  2331. * 100baseT advertisements.
  2332. */
  2333. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2334. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2335. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2336. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2337. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2338. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2339. } else if (tp->link_config.speed == SPEED_INVALID) {
  2340. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2341. tp->link_config.advertising &=
  2342. ~(ADVERTISED_1000baseT_Half |
  2343. ADVERTISED_1000baseT_Full);
  2344. new_adv = ADVERTISE_CSMA;
  2345. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2346. new_adv |= ADVERTISE_10HALF;
  2347. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2348. new_adv |= ADVERTISE_10FULL;
  2349. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2350. new_adv |= ADVERTISE_100HALF;
  2351. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2352. new_adv |= ADVERTISE_100FULL;
  2353. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2354. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2355. if (tp->link_config.advertising &
  2356. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2357. new_adv = 0;
  2358. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2359. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2360. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2361. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2362. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2363. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2364. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2365. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2366. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2367. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2368. } else {
  2369. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2370. }
  2371. } else {
  2372. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2373. new_adv |= ADVERTISE_CSMA;
  2374. /* Asking for a specific link mode. */
  2375. if (tp->link_config.speed == SPEED_1000) {
  2376. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2377. if (tp->link_config.duplex == DUPLEX_FULL)
  2378. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2379. else
  2380. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2381. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2382. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2383. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2384. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2385. } else {
  2386. if (tp->link_config.speed == SPEED_100) {
  2387. if (tp->link_config.duplex == DUPLEX_FULL)
  2388. new_adv |= ADVERTISE_100FULL;
  2389. else
  2390. new_adv |= ADVERTISE_100HALF;
  2391. } else {
  2392. if (tp->link_config.duplex == DUPLEX_FULL)
  2393. new_adv |= ADVERTISE_10FULL;
  2394. else
  2395. new_adv |= ADVERTISE_10HALF;
  2396. }
  2397. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2398. new_adv = 0;
  2399. }
  2400. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2401. }
  2402. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2403. tp->link_config.speed != SPEED_INVALID) {
  2404. u32 bmcr, orig_bmcr;
  2405. tp->link_config.active_speed = tp->link_config.speed;
  2406. tp->link_config.active_duplex = tp->link_config.duplex;
  2407. bmcr = 0;
  2408. switch (tp->link_config.speed) {
  2409. default:
  2410. case SPEED_10:
  2411. break;
  2412. case SPEED_100:
  2413. bmcr |= BMCR_SPEED100;
  2414. break;
  2415. case SPEED_1000:
  2416. bmcr |= TG3_BMCR_SPEED1000;
  2417. break;
  2418. }
  2419. if (tp->link_config.duplex == DUPLEX_FULL)
  2420. bmcr |= BMCR_FULLDPLX;
  2421. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2422. (bmcr != orig_bmcr)) {
  2423. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2424. for (i = 0; i < 1500; i++) {
  2425. u32 tmp;
  2426. udelay(10);
  2427. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2428. tg3_readphy(tp, MII_BMSR, &tmp))
  2429. continue;
  2430. if (!(tmp & BMSR_LSTATUS)) {
  2431. udelay(40);
  2432. break;
  2433. }
  2434. }
  2435. tg3_writephy(tp, MII_BMCR, bmcr);
  2436. udelay(40);
  2437. }
  2438. } else {
  2439. tg3_writephy(tp, MII_BMCR,
  2440. BMCR_ANENABLE | BMCR_ANRESTART);
  2441. }
  2442. }
  2443. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2444. {
  2445. int err;
  2446. /* Turn off tap power management. */
  2447. /* Set Extended packet length bit */
  2448. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2449. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2450. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2451. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2452. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2453. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2454. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2455. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2456. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2457. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2458. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2459. udelay(40);
  2460. return err;
  2461. }
  2462. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2463. {
  2464. u32 adv_reg, all_mask = 0;
  2465. if (mask & ADVERTISED_10baseT_Half)
  2466. all_mask |= ADVERTISE_10HALF;
  2467. if (mask & ADVERTISED_10baseT_Full)
  2468. all_mask |= ADVERTISE_10FULL;
  2469. if (mask & ADVERTISED_100baseT_Half)
  2470. all_mask |= ADVERTISE_100HALF;
  2471. if (mask & ADVERTISED_100baseT_Full)
  2472. all_mask |= ADVERTISE_100FULL;
  2473. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2474. return 0;
  2475. if ((adv_reg & all_mask) != all_mask)
  2476. return 0;
  2477. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2478. u32 tg3_ctrl;
  2479. all_mask = 0;
  2480. if (mask & ADVERTISED_1000baseT_Half)
  2481. all_mask |= ADVERTISE_1000HALF;
  2482. if (mask & ADVERTISED_1000baseT_Full)
  2483. all_mask |= ADVERTISE_1000FULL;
  2484. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2485. return 0;
  2486. if ((tg3_ctrl & all_mask) != all_mask)
  2487. return 0;
  2488. }
  2489. return 1;
  2490. }
  2491. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2492. {
  2493. u32 curadv, reqadv;
  2494. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2495. return 1;
  2496. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2497. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2498. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2499. if (curadv != reqadv)
  2500. return 0;
  2501. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2502. tg3_readphy(tp, MII_LPA, rmtadv);
  2503. } else {
  2504. /* Reprogram the advertisement register, even if it
  2505. * does not affect the current link. If the link
  2506. * gets renegotiated in the future, we can save an
  2507. * additional renegotiation cycle by advertising
  2508. * it correctly in the first place.
  2509. */
  2510. if (curadv != reqadv) {
  2511. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2512. ADVERTISE_PAUSE_ASYM);
  2513. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2514. }
  2515. }
  2516. return 1;
  2517. }
  2518. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2519. {
  2520. int current_link_up;
  2521. u32 bmsr, dummy;
  2522. u32 lcl_adv, rmt_adv;
  2523. u16 current_speed;
  2524. u8 current_duplex;
  2525. int i, err;
  2526. tw32(MAC_EVENT, 0);
  2527. tw32_f(MAC_STATUS,
  2528. (MAC_STATUS_SYNC_CHANGED |
  2529. MAC_STATUS_CFG_CHANGED |
  2530. MAC_STATUS_MI_COMPLETION |
  2531. MAC_STATUS_LNKSTATE_CHANGED));
  2532. udelay(40);
  2533. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2534. tw32_f(MAC_MI_MODE,
  2535. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2536. udelay(80);
  2537. }
  2538. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2539. /* Some third-party PHYs need to be reset on link going
  2540. * down.
  2541. */
  2542. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2543. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2544. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2545. netif_carrier_ok(tp->dev)) {
  2546. tg3_readphy(tp, MII_BMSR, &bmsr);
  2547. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2548. !(bmsr & BMSR_LSTATUS))
  2549. force_reset = 1;
  2550. }
  2551. if (force_reset)
  2552. tg3_phy_reset(tp);
  2553. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2554. tg3_readphy(tp, MII_BMSR, &bmsr);
  2555. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2556. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2557. bmsr = 0;
  2558. if (!(bmsr & BMSR_LSTATUS)) {
  2559. err = tg3_init_5401phy_dsp(tp);
  2560. if (err)
  2561. return err;
  2562. tg3_readphy(tp, MII_BMSR, &bmsr);
  2563. for (i = 0; i < 1000; i++) {
  2564. udelay(10);
  2565. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2566. (bmsr & BMSR_LSTATUS)) {
  2567. udelay(40);
  2568. break;
  2569. }
  2570. }
  2571. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2572. TG3_PHY_REV_BCM5401_B0 &&
  2573. !(bmsr & BMSR_LSTATUS) &&
  2574. tp->link_config.active_speed == SPEED_1000) {
  2575. err = tg3_phy_reset(tp);
  2576. if (!err)
  2577. err = tg3_init_5401phy_dsp(tp);
  2578. if (err)
  2579. return err;
  2580. }
  2581. }
  2582. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2583. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2584. /* 5701 {A0,B0} CRC bug workaround */
  2585. tg3_writephy(tp, 0x15, 0x0a75);
  2586. tg3_writephy(tp, 0x1c, 0x8c68);
  2587. tg3_writephy(tp, 0x1c, 0x8d68);
  2588. tg3_writephy(tp, 0x1c, 0x8c68);
  2589. }
  2590. /* Clear pending interrupts... */
  2591. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2592. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2593. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2594. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2595. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2596. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2597. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2598. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2599. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2600. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2601. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2602. else
  2603. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2604. }
  2605. current_link_up = 0;
  2606. current_speed = SPEED_INVALID;
  2607. current_duplex = DUPLEX_INVALID;
  2608. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2609. u32 val;
  2610. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2611. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2612. if (!(val & (1 << 10))) {
  2613. val |= (1 << 10);
  2614. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2615. goto relink;
  2616. }
  2617. }
  2618. bmsr = 0;
  2619. for (i = 0; i < 100; i++) {
  2620. tg3_readphy(tp, MII_BMSR, &bmsr);
  2621. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2622. (bmsr & BMSR_LSTATUS))
  2623. break;
  2624. udelay(40);
  2625. }
  2626. if (bmsr & BMSR_LSTATUS) {
  2627. u32 aux_stat, bmcr;
  2628. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2629. for (i = 0; i < 2000; i++) {
  2630. udelay(10);
  2631. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2632. aux_stat)
  2633. break;
  2634. }
  2635. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2636. &current_speed,
  2637. &current_duplex);
  2638. bmcr = 0;
  2639. for (i = 0; i < 200; i++) {
  2640. tg3_readphy(tp, MII_BMCR, &bmcr);
  2641. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2642. continue;
  2643. if (bmcr && bmcr != 0x7fff)
  2644. break;
  2645. udelay(10);
  2646. }
  2647. lcl_adv = 0;
  2648. rmt_adv = 0;
  2649. tp->link_config.active_speed = current_speed;
  2650. tp->link_config.active_duplex = current_duplex;
  2651. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2652. if ((bmcr & BMCR_ANENABLE) &&
  2653. tg3_copper_is_advertising_all(tp,
  2654. tp->link_config.advertising)) {
  2655. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2656. &rmt_adv))
  2657. current_link_up = 1;
  2658. }
  2659. } else {
  2660. if (!(bmcr & BMCR_ANENABLE) &&
  2661. tp->link_config.speed == current_speed &&
  2662. tp->link_config.duplex == current_duplex &&
  2663. tp->link_config.flowctrl ==
  2664. tp->link_config.active_flowctrl) {
  2665. current_link_up = 1;
  2666. }
  2667. }
  2668. if (current_link_up == 1 &&
  2669. tp->link_config.active_duplex == DUPLEX_FULL)
  2670. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2671. }
  2672. relink:
  2673. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2674. u32 tmp;
  2675. tg3_phy_copper_begin(tp);
  2676. tg3_readphy(tp, MII_BMSR, &tmp);
  2677. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2678. (tmp & BMSR_LSTATUS))
  2679. current_link_up = 1;
  2680. }
  2681. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2682. if (current_link_up == 1) {
  2683. if (tp->link_config.active_speed == SPEED_100 ||
  2684. tp->link_config.active_speed == SPEED_10)
  2685. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2686. else
  2687. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2688. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2689. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2690. else
  2691. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2692. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2693. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2694. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2695. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2696. if (current_link_up == 1 &&
  2697. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2698. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2699. else
  2700. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2701. }
  2702. /* ??? Without this setting Netgear GA302T PHY does not
  2703. * ??? send/receive packets...
  2704. */
  2705. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2706. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2707. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2708. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2709. udelay(80);
  2710. }
  2711. tw32_f(MAC_MODE, tp->mac_mode);
  2712. udelay(40);
  2713. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2714. /* Polled via timer. */
  2715. tw32_f(MAC_EVENT, 0);
  2716. } else {
  2717. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2718. }
  2719. udelay(40);
  2720. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2721. current_link_up == 1 &&
  2722. tp->link_config.active_speed == SPEED_1000 &&
  2723. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2724. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2725. udelay(120);
  2726. tw32_f(MAC_STATUS,
  2727. (MAC_STATUS_SYNC_CHANGED |
  2728. MAC_STATUS_CFG_CHANGED));
  2729. udelay(40);
  2730. tg3_write_mem(tp,
  2731. NIC_SRAM_FIRMWARE_MBOX,
  2732. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2733. }
  2734. /* Prevent send BD corruption. */
  2735. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2736. u16 oldlnkctl, newlnkctl;
  2737. pci_read_config_word(tp->pdev,
  2738. tp->pcie_cap + PCI_EXP_LNKCTL,
  2739. &oldlnkctl);
  2740. if (tp->link_config.active_speed == SPEED_100 ||
  2741. tp->link_config.active_speed == SPEED_10)
  2742. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2743. else
  2744. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2745. if (newlnkctl != oldlnkctl)
  2746. pci_write_config_word(tp->pdev,
  2747. tp->pcie_cap + PCI_EXP_LNKCTL,
  2748. newlnkctl);
  2749. }
  2750. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2751. if (current_link_up)
  2752. netif_carrier_on(tp->dev);
  2753. else
  2754. netif_carrier_off(tp->dev);
  2755. tg3_link_report(tp);
  2756. }
  2757. return 0;
  2758. }
  2759. struct tg3_fiber_aneginfo {
  2760. int state;
  2761. #define ANEG_STATE_UNKNOWN 0
  2762. #define ANEG_STATE_AN_ENABLE 1
  2763. #define ANEG_STATE_RESTART_INIT 2
  2764. #define ANEG_STATE_RESTART 3
  2765. #define ANEG_STATE_DISABLE_LINK_OK 4
  2766. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2767. #define ANEG_STATE_ABILITY_DETECT 6
  2768. #define ANEG_STATE_ACK_DETECT_INIT 7
  2769. #define ANEG_STATE_ACK_DETECT 8
  2770. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2771. #define ANEG_STATE_COMPLETE_ACK 10
  2772. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2773. #define ANEG_STATE_IDLE_DETECT 12
  2774. #define ANEG_STATE_LINK_OK 13
  2775. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2776. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2777. u32 flags;
  2778. #define MR_AN_ENABLE 0x00000001
  2779. #define MR_RESTART_AN 0x00000002
  2780. #define MR_AN_COMPLETE 0x00000004
  2781. #define MR_PAGE_RX 0x00000008
  2782. #define MR_NP_LOADED 0x00000010
  2783. #define MR_TOGGLE_TX 0x00000020
  2784. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2785. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2786. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2787. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2788. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2789. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2790. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2791. #define MR_TOGGLE_RX 0x00002000
  2792. #define MR_NP_RX 0x00004000
  2793. #define MR_LINK_OK 0x80000000
  2794. unsigned long link_time, cur_time;
  2795. u32 ability_match_cfg;
  2796. int ability_match_count;
  2797. char ability_match, idle_match, ack_match;
  2798. u32 txconfig, rxconfig;
  2799. #define ANEG_CFG_NP 0x00000080
  2800. #define ANEG_CFG_ACK 0x00000040
  2801. #define ANEG_CFG_RF2 0x00000020
  2802. #define ANEG_CFG_RF1 0x00000010
  2803. #define ANEG_CFG_PS2 0x00000001
  2804. #define ANEG_CFG_PS1 0x00008000
  2805. #define ANEG_CFG_HD 0x00004000
  2806. #define ANEG_CFG_FD 0x00002000
  2807. #define ANEG_CFG_INVAL 0x00001f06
  2808. };
  2809. #define ANEG_OK 0
  2810. #define ANEG_DONE 1
  2811. #define ANEG_TIMER_ENAB 2
  2812. #define ANEG_FAILED -1
  2813. #define ANEG_STATE_SETTLE_TIME 10000
  2814. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2815. struct tg3_fiber_aneginfo *ap)
  2816. {
  2817. u16 flowctrl;
  2818. unsigned long delta;
  2819. u32 rx_cfg_reg;
  2820. int ret;
  2821. if (ap->state == ANEG_STATE_UNKNOWN) {
  2822. ap->rxconfig = 0;
  2823. ap->link_time = 0;
  2824. ap->cur_time = 0;
  2825. ap->ability_match_cfg = 0;
  2826. ap->ability_match_count = 0;
  2827. ap->ability_match = 0;
  2828. ap->idle_match = 0;
  2829. ap->ack_match = 0;
  2830. }
  2831. ap->cur_time++;
  2832. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2833. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2834. if (rx_cfg_reg != ap->ability_match_cfg) {
  2835. ap->ability_match_cfg = rx_cfg_reg;
  2836. ap->ability_match = 0;
  2837. ap->ability_match_count = 0;
  2838. } else {
  2839. if (++ap->ability_match_count > 1) {
  2840. ap->ability_match = 1;
  2841. ap->ability_match_cfg = rx_cfg_reg;
  2842. }
  2843. }
  2844. if (rx_cfg_reg & ANEG_CFG_ACK)
  2845. ap->ack_match = 1;
  2846. else
  2847. ap->ack_match = 0;
  2848. ap->idle_match = 0;
  2849. } else {
  2850. ap->idle_match = 1;
  2851. ap->ability_match_cfg = 0;
  2852. ap->ability_match_count = 0;
  2853. ap->ability_match = 0;
  2854. ap->ack_match = 0;
  2855. rx_cfg_reg = 0;
  2856. }
  2857. ap->rxconfig = rx_cfg_reg;
  2858. ret = ANEG_OK;
  2859. switch(ap->state) {
  2860. case ANEG_STATE_UNKNOWN:
  2861. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2862. ap->state = ANEG_STATE_AN_ENABLE;
  2863. /* fallthru */
  2864. case ANEG_STATE_AN_ENABLE:
  2865. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2866. if (ap->flags & MR_AN_ENABLE) {
  2867. ap->link_time = 0;
  2868. ap->cur_time = 0;
  2869. ap->ability_match_cfg = 0;
  2870. ap->ability_match_count = 0;
  2871. ap->ability_match = 0;
  2872. ap->idle_match = 0;
  2873. ap->ack_match = 0;
  2874. ap->state = ANEG_STATE_RESTART_INIT;
  2875. } else {
  2876. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2877. }
  2878. break;
  2879. case ANEG_STATE_RESTART_INIT:
  2880. ap->link_time = ap->cur_time;
  2881. ap->flags &= ~(MR_NP_LOADED);
  2882. ap->txconfig = 0;
  2883. tw32(MAC_TX_AUTO_NEG, 0);
  2884. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2885. tw32_f(MAC_MODE, tp->mac_mode);
  2886. udelay(40);
  2887. ret = ANEG_TIMER_ENAB;
  2888. ap->state = ANEG_STATE_RESTART;
  2889. /* fallthru */
  2890. case ANEG_STATE_RESTART:
  2891. delta = ap->cur_time - ap->link_time;
  2892. if (delta > ANEG_STATE_SETTLE_TIME) {
  2893. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2894. } else {
  2895. ret = ANEG_TIMER_ENAB;
  2896. }
  2897. break;
  2898. case ANEG_STATE_DISABLE_LINK_OK:
  2899. ret = ANEG_DONE;
  2900. break;
  2901. case ANEG_STATE_ABILITY_DETECT_INIT:
  2902. ap->flags &= ~(MR_TOGGLE_TX);
  2903. ap->txconfig = ANEG_CFG_FD;
  2904. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2905. if (flowctrl & ADVERTISE_1000XPAUSE)
  2906. ap->txconfig |= ANEG_CFG_PS1;
  2907. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2908. ap->txconfig |= ANEG_CFG_PS2;
  2909. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2910. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2911. tw32_f(MAC_MODE, tp->mac_mode);
  2912. udelay(40);
  2913. ap->state = ANEG_STATE_ABILITY_DETECT;
  2914. break;
  2915. case ANEG_STATE_ABILITY_DETECT:
  2916. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2917. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2918. }
  2919. break;
  2920. case ANEG_STATE_ACK_DETECT_INIT:
  2921. ap->txconfig |= ANEG_CFG_ACK;
  2922. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2923. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2924. tw32_f(MAC_MODE, tp->mac_mode);
  2925. udelay(40);
  2926. ap->state = ANEG_STATE_ACK_DETECT;
  2927. /* fallthru */
  2928. case ANEG_STATE_ACK_DETECT:
  2929. if (ap->ack_match != 0) {
  2930. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2931. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2932. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2933. } else {
  2934. ap->state = ANEG_STATE_AN_ENABLE;
  2935. }
  2936. } else if (ap->ability_match != 0 &&
  2937. ap->rxconfig == 0) {
  2938. ap->state = ANEG_STATE_AN_ENABLE;
  2939. }
  2940. break;
  2941. case ANEG_STATE_COMPLETE_ACK_INIT:
  2942. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2943. ret = ANEG_FAILED;
  2944. break;
  2945. }
  2946. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2947. MR_LP_ADV_HALF_DUPLEX |
  2948. MR_LP_ADV_SYM_PAUSE |
  2949. MR_LP_ADV_ASYM_PAUSE |
  2950. MR_LP_ADV_REMOTE_FAULT1 |
  2951. MR_LP_ADV_REMOTE_FAULT2 |
  2952. MR_LP_ADV_NEXT_PAGE |
  2953. MR_TOGGLE_RX |
  2954. MR_NP_RX);
  2955. if (ap->rxconfig & ANEG_CFG_FD)
  2956. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2957. if (ap->rxconfig & ANEG_CFG_HD)
  2958. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2959. if (ap->rxconfig & ANEG_CFG_PS1)
  2960. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2961. if (ap->rxconfig & ANEG_CFG_PS2)
  2962. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2963. if (ap->rxconfig & ANEG_CFG_RF1)
  2964. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2965. if (ap->rxconfig & ANEG_CFG_RF2)
  2966. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2967. if (ap->rxconfig & ANEG_CFG_NP)
  2968. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2969. ap->link_time = ap->cur_time;
  2970. ap->flags ^= (MR_TOGGLE_TX);
  2971. if (ap->rxconfig & 0x0008)
  2972. ap->flags |= MR_TOGGLE_RX;
  2973. if (ap->rxconfig & ANEG_CFG_NP)
  2974. ap->flags |= MR_NP_RX;
  2975. ap->flags |= MR_PAGE_RX;
  2976. ap->state = ANEG_STATE_COMPLETE_ACK;
  2977. ret = ANEG_TIMER_ENAB;
  2978. break;
  2979. case ANEG_STATE_COMPLETE_ACK:
  2980. if (ap->ability_match != 0 &&
  2981. ap->rxconfig == 0) {
  2982. ap->state = ANEG_STATE_AN_ENABLE;
  2983. break;
  2984. }
  2985. delta = ap->cur_time - ap->link_time;
  2986. if (delta > ANEG_STATE_SETTLE_TIME) {
  2987. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2988. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2989. } else {
  2990. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2991. !(ap->flags & MR_NP_RX)) {
  2992. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2993. } else {
  2994. ret = ANEG_FAILED;
  2995. }
  2996. }
  2997. }
  2998. break;
  2999. case ANEG_STATE_IDLE_DETECT_INIT:
  3000. ap->link_time = ap->cur_time;
  3001. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3002. tw32_f(MAC_MODE, tp->mac_mode);
  3003. udelay(40);
  3004. ap->state = ANEG_STATE_IDLE_DETECT;
  3005. ret = ANEG_TIMER_ENAB;
  3006. break;
  3007. case ANEG_STATE_IDLE_DETECT:
  3008. if (ap->ability_match != 0 &&
  3009. ap->rxconfig == 0) {
  3010. ap->state = ANEG_STATE_AN_ENABLE;
  3011. break;
  3012. }
  3013. delta = ap->cur_time - ap->link_time;
  3014. if (delta > ANEG_STATE_SETTLE_TIME) {
  3015. /* XXX another gem from the Broadcom driver :( */
  3016. ap->state = ANEG_STATE_LINK_OK;
  3017. }
  3018. break;
  3019. case ANEG_STATE_LINK_OK:
  3020. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3021. ret = ANEG_DONE;
  3022. break;
  3023. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3024. /* ??? unimplemented */
  3025. break;
  3026. case ANEG_STATE_NEXT_PAGE_WAIT:
  3027. /* ??? unimplemented */
  3028. break;
  3029. default:
  3030. ret = ANEG_FAILED;
  3031. break;
  3032. }
  3033. return ret;
  3034. }
  3035. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3036. {
  3037. int res = 0;
  3038. struct tg3_fiber_aneginfo aninfo;
  3039. int status = ANEG_FAILED;
  3040. unsigned int tick;
  3041. u32 tmp;
  3042. tw32_f(MAC_TX_AUTO_NEG, 0);
  3043. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3044. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3045. udelay(40);
  3046. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3047. udelay(40);
  3048. memset(&aninfo, 0, sizeof(aninfo));
  3049. aninfo.flags |= MR_AN_ENABLE;
  3050. aninfo.state = ANEG_STATE_UNKNOWN;
  3051. aninfo.cur_time = 0;
  3052. tick = 0;
  3053. while (++tick < 195000) {
  3054. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3055. if (status == ANEG_DONE || status == ANEG_FAILED)
  3056. break;
  3057. udelay(1);
  3058. }
  3059. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3060. tw32_f(MAC_MODE, tp->mac_mode);
  3061. udelay(40);
  3062. *txflags = aninfo.txconfig;
  3063. *rxflags = aninfo.flags;
  3064. if (status == ANEG_DONE &&
  3065. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3066. MR_LP_ADV_FULL_DUPLEX)))
  3067. res = 1;
  3068. return res;
  3069. }
  3070. static void tg3_init_bcm8002(struct tg3 *tp)
  3071. {
  3072. u32 mac_status = tr32(MAC_STATUS);
  3073. int i;
  3074. /* Reset when initting first time or we have a link. */
  3075. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3076. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3077. return;
  3078. /* Set PLL lock range. */
  3079. tg3_writephy(tp, 0x16, 0x8007);
  3080. /* SW reset */
  3081. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3082. /* Wait for reset to complete. */
  3083. /* XXX schedule_timeout() ... */
  3084. for (i = 0; i < 500; i++)
  3085. udelay(10);
  3086. /* Config mode; select PMA/Ch 1 regs. */
  3087. tg3_writephy(tp, 0x10, 0x8411);
  3088. /* Enable auto-lock and comdet, select txclk for tx. */
  3089. tg3_writephy(tp, 0x11, 0x0a10);
  3090. tg3_writephy(tp, 0x18, 0x00a0);
  3091. tg3_writephy(tp, 0x16, 0x41ff);
  3092. /* Assert and deassert POR. */
  3093. tg3_writephy(tp, 0x13, 0x0400);
  3094. udelay(40);
  3095. tg3_writephy(tp, 0x13, 0x0000);
  3096. tg3_writephy(tp, 0x11, 0x0a50);
  3097. udelay(40);
  3098. tg3_writephy(tp, 0x11, 0x0a10);
  3099. /* Wait for signal to stabilize */
  3100. /* XXX schedule_timeout() ... */
  3101. for (i = 0; i < 15000; i++)
  3102. udelay(10);
  3103. /* Deselect the channel register so we can read the PHYID
  3104. * later.
  3105. */
  3106. tg3_writephy(tp, 0x10, 0x8011);
  3107. }
  3108. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3109. {
  3110. u16 flowctrl;
  3111. u32 sg_dig_ctrl, sg_dig_status;
  3112. u32 serdes_cfg, expected_sg_dig_ctrl;
  3113. int workaround, port_a;
  3114. int current_link_up;
  3115. serdes_cfg = 0;
  3116. expected_sg_dig_ctrl = 0;
  3117. workaround = 0;
  3118. port_a = 1;
  3119. current_link_up = 0;
  3120. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3121. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3122. workaround = 1;
  3123. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3124. port_a = 0;
  3125. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3126. /* preserve bits 20-23 for voltage regulator */
  3127. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3128. }
  3129. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3130. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3131. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3132. if (workaround) {
  3133. u32 val = serdes_cfg;
  3134. if (port_a)
  3135. val |= 0xc010000;
  3136. else
  3137. val |= 0x4010000;
  3138. tw32_f(MAC_SERDES_CFG, val);
  3139. }
  3140. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3141. }
  3142. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3143. tg3_setup_flow_control(tp, 0, 0);
  3144. current_link_up = 1;
  3145. }
  3146. goto out;
  3147. }
  3148. /* Want auto-negotiation. */
  3149. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3150. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3151. if (flowctrl & ADVERTISE_1000XPAUSE)
  3152. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3153. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3154. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3155. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3156. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3157. tp->serdes_counter &&
  3158. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3159. MAC_STATUS_RCVD_CFG)) ==
  3160. MAC_STATUS_PCS_SYNCED)) {
  3161. tp->serdes_counter--;
  3162. current_link_up = 1;
  3163. goto out;
  3164. }
  3165. restart_autoneg:
  3166. if (workaround)
  3167. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3168. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3169. udelay(5);
  3170. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3171. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3172. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3173. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3174. MAC_STATUS_SIGNAL_DET)) {
  3175. sg_dig_status = tr32(SG_DIG_STATUS);
  3176. mac_status = tr32(MAC_STATUS);
  3177. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3178. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3179. u32 local_adv = 0, remote_adv = 0;
  3180. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3181. local_adv |= ADVERTISE_1000XPAUSE;
  3182. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3183. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3184. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3185. remote_adv |= LPA_1000XPAUSE;
  3186. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3187. remote_adv |= LPA_1000XPAUSE_ASYM;
  3188. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3189. current_link_up = 1;
  3190. tp->serdes_counter = 0;
  3191. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3192. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3193. if (tp->serdes_counter)
  3194. tp->serdes_counter--;
  3195. else {
  3196. if (workaround) {
  3197. u32 val = serdes_cfg;
  3198. if (port_a)
  3199. val |= 0xc010000;
  3200. else
  3201. val |= 0x4010000;
  3202. tw32_f(MAC_SERDES_CFG, val);
  3203. }
  3204. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3205. udelay(40);
  3206. /* Link parallel detection - link is up */
  3207. /* only if we have PCS_SYNC and not */
  3208. /* receiving config code words */
  3209. mac_status = tr32(MAC_STATUS);
  3210. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3211. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3212. tg3_setup_flow_control(tp, 0, 0);
  3213. current_link_up = 1;
  3214. tp->tg3_flags2 |=
  3215. TG3_FLG2_PARALLEL_DETECT;
  3216. tp->serdes_counter =
  3217. SERDES_PARALLEL_DET_TIMEOUT;
  3218. } else
  3219. goto restart_autoneg;
  3220. }
  3221. }
  3222. } else {
  3223. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3224. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3225. }
  3226. out:
  3227. return current_link_up;
  3228. }
  3229. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3230. {
  3231. int current_link_up = 0;
  3232. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3233. goto out;
  3234. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3235. u32 txflags, rxflags;
  3236. int i;
  3237. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3238. u32 local_adv = 0, remote_adv = 0;
  3239. if (txflags & ANEG_CFG_PS1)
  3240. local_adv |= ADVERTISE_1000XPAUSE;
  3241. if (txflags & ANEG_CFG_PS2)
  3242. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3243. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3244. remote_adv |= LPA_1000XPAUSE;
  3245. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3246. remote_adv |= LPA_1000XPAUSE_ASYM;
  3247. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3248. current_link_up = 1;
  3249. }
  3250. for (i = 0; i < 30; i++) {
  3251. udelay(20);
  3252. tw32_f(MAC_STATUS,
  3253. (MAC_STATUS_SYNC_CHANGED |
  3254. MAC_STATUS_CFG_CHANGED));
  3255. udelay(40);
  3256. if ((tr32(MAC_STATUS) &
  3257. (MAC_STATUS_SYNC_CHANGED |
  3258. MAC_STATUS_CFG_CHANGED)) == 0)
  3259. break;
  3260. }
  3261. mac_status = tr32(MAC_STATUS);
  3262. if (current_link_up == 0 &&
  3263. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3264. !(mac_status & MAC_STATUS_RCVD_CFG))
  3265. current_link_up = 1;
  3266. } else {
  3267. tg3_setup_flow_control(tp, 0, 0);
  3268. /* Forcing 1000FD link up. */
  3269. current_link_up = 1;
  3270. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3271. udelay(40);
  3272. tw32_f(MAC_MODE, tp->mac_mode);
  3273. udelay(40);
  3274. }
  3275. out:
  3276. return current_link_up;
  3277. }
  3278. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3279. {
  3280. u32 orig_pause_cfg;
  3281. u16 orig_active_speed;
  3282. u8 orig_active_duplex;
  3283. u32 mac_status;
  3284. int current_link_up;
  3285. int i;
  3286. orig_pause_cfg = tp->link_config.active_flowctrl;
  3287. orig_active_speed = tp->link_config.active_speed;
  3288. orig_active_duplex = tp->link_config.active_duplex;
  3289. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3290. netif_carrier_ok(tp->dev) &&
  3291. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3292. mac_status = tr32(MAC_STATUS);
  3293. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3294. MAC_STATUS_SIGNAL_DET |
  3295. MAC_STATUS_CFG_CHANGED |
  3296. MAC_STATUS_RCVD_CFG);
  3297. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3298. MAC_STATUS_SIGNAL_DET)) {
  3299. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3300. MAC_STATUS_CFG_CHANGED));
  3301. return 0;
  3302. }
  3303. }
  3304. tw32_f(MAC_TX_AUTO_NEG, 0);
  3305. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3306. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3307. tw32_f(MAC_MODE, tp->mac_mode);
  3308. udelay(40);
  3309. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3310. tg3_init_bcm8002(tp);
  3311. /* Enable link change event even when serdes polling. */
  3312. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3313. udelay(40);
  3314. current_link_up = 0;
  3315. mac_status = tr32(MAC_STATUS);
  3316. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3317. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3318. else
  3319. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3320. tp->napi[0].hw_status->status =
  3321. (SD_STATUS_UPDATED |
  3322. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3323. for (i = 0; i < 100; i++) {
  3324. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3325. MAC_STATUS_CFG_CHANGED));
  3326. udelay(5);
  3327. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3328. MAC_STATUS_CFG_CHANGED |
  3329. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3330. break;
  3331. }
  3332. mac_status = tr32(MAC_STATUS);
  3333. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3334. current_link_up = 0;
  3335. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3336. tp->serdes_counter == 0) {
  3337. tw32_f(MAC_MODE, (tp->mac_mode |
  3338. MAC_MODE_SEND_CONFIGS));
  3339. udelay(1);
  3340. tw32_f(MAC_MODE, tp->mac_mode);
  3341. }
  3342. }
  3343. if (current_link_up == 1) {
  3344. tp->link_config.active_speed = SPEED_1000;
  3345. tp->link_config.active_duplex = DUPLEX_FULL;
  3346. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3347. LED_CTRL_LNKLED_OVERRIDE |
  3348. LED_CTRL_1000MBPS_ON));
  3349. } else {
  3350. tp->link_config.active_speed = SPEED_INVALID;
  3351. tp->link_config.active_duplex = DUPLEX_INVALID;
  3352. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3353. LED_CTRL_LNKLED_OVERRIDE |
  3354. LED_CTRL_TRAFFIC_OVERRIDE));
  3355. }
  3356. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3357. if (current_link_up)
  3358. netif_carrier_on(tp->dev);
  3359. else
  3360. netif_carrier_off(tp->dev);
  3361. tg3_link_report(tp);
  3362. } else {
  3363. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3364. if (orig_pause_cfg != now_pause_cfg ||
  3365. orig_active_speed != tp->link_config.active_speed ||
  3366. orig_active_duplex != tp->link_config.active_duplex)
  3367. tg3_link_report(tp);
  3368. }
  3369. return 0;
  3370. }
  3371. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3372. {
  3373. int current_link_up, err = 0;
  3374. u32 bmsr, bmcr;
  3375. u16 current_speed;
  3376. u8 current_duplex;
  3377. u32 local_adv, remote_adv;
  3378. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3379. tw32_f(MAC_MODE, tp->mac_mode);
  3380. udelay(40);
  3381. tw32(MAC_EVENT, 0);
  3382. tw32_f(MAC_STATUS,
  3383. (MAC_STATUS_SYNC_CHANGED |
  3384. MAC_STATUS_CFG_CHANGED |
  3385. MAC_STATUS_MI_COMPLETION |
  3386. MAC_STATUS_LNKSTATE_CHANGED));
  3387. udelay(40);
  3388. if (force_reset)
  3389. tg3_phy_reset(tp);
  3390. current_link_up = 0;
  3391. current_speed = SPEED_INVALID;
  3392. current_duplex = DUPLEX_INVALID;
  3393. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3394. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3395. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3396. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3397. bmsr |= BMSR_LSTATUS;
  3398. else
  3399. bmsr &= ~BMSR_LSTATUS;
  3400. }
  3401. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3402. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3403. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3404. /* do nothing, just check for link up at the end */
  3405. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3406. u32 adv, new_adv;
  3407. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3408. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3409. ADVERTISE_1000XPAUSE |
  3410. ADVERTISE_1000XPSE_ASYM |
  3411. ADVERTISE_SLCT);
  3412. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3413. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3414. new_adv |= ADVERTISE_1000XHALF;
  3415. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3416. new_adv |= ADVERTISE_1000XFULL;
  3417. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3418. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3419. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3420. tg3_writephy(tp, MII_BMCR, bmcr);
  3421. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3422. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3423. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3424. return err;
  3425. }
  3426. } else {
  3427. u32 new_bmcr;
  3428. bmcr &= ~BMCR_SPEED1000;
  3429. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3430. if (tp->link_config.duplex == DUPLEX_FULL)
  3431. new_bmcr |= BMCR_FULLDPLX;
  3432. if (new_bmcr != bmcr) {
  3433. /* BMCR_SPEED1000 is a reserved bit that needs
  3434. * to be set on write.
  3435. */
  3436. new_bmcr |= BMCR_SPEED1000;
  3437. /* Force a linkdown */
  3438. if (netif_carrier_ok(tp->dev)) {
  3439. u32 adv;
  3440. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3441. adv &= ~(ADVERTISE_1000XFULL |
  3442. ADVERTISE_1000XHALF |
  3443. ADVERTISE_SLCT);
  3444. tg3_writephy(tp, MII_ADVERTISE, adv);
  3445. tg3_writephy(tp, MII_BMCR, bmcr |
  3446. BMCR_ANRESTART |
  3447. BMCR_ANENABLE);
  3448. udelay(10);
  3449. netif_carrier_off(tp->dev);
  3450. }
  3451. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3452. bmcr = new_bmcr;
  3453. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3454. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3455. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3456. ASIC_REV_5714) {
  3457. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3458. bmsr |= BMSR_LSTATUS;
  3459. else
  3460. bmsr &= ~BMSR_LSTATUS;
  3461. }
  3462. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3463. }
  3464. }
  3465. if (bmsr & BMSR_LSTATUS) {
  3466. current_speed = SPEED_1000;
  3467. current_link_up = 1;
  3468. if (bmcr & BMCR_FULLDPLX)
  3469. current_duplex = DUPLEX_FULL;
  3470. else
  3471. current_duplex = DUPLEX_HALF;
  3472. local_adv = 0;
  3473. remote_adv = 0;
  3474. if (bmcr & BMCR_ANENABLE) {
  3475. u32 common;
  3476. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3477. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3478. common = local_adv & remote_adv;
  3479. if (common & (ADVERTISE_1000XHALF |
  3480. ADVERTISE_1000XFULL)) {
  3481. if (common & ADVERTISE_1000XFULL)
  3482. current_duplex = DUPLEX_FULL;
  3483. else
  3484. current_duplex = DUPLEX_HALF;
  3485. }
  3486. else
  3487. current_link_up = 0;
  3488. }
  3489. }
  3490. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3491. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3492. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3493. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3494. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3495. tw32_f(MAC_MODE, tp->mac_mode);
  3496. udelay(40);
  3497. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3498. tp->link_config.active_speed = current_speed;
  3499. tp->link_config.active_duplex = current_duplex;
  3500. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3501. if (current_link_up)
  3502. netif_carrier_on(tp->dev);
  3503. else {
  3504. netif_carrier_off(tp->dev);
  3505. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3506. }
  3507. tg3_link_report(tp);
  3508. }
  3509. return err;
  3510. }
  3511. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3512. {
  3513. if (tp->serdes_counter) {
  3514. /* Give autoneg time to complete. */
  3515. tp->serdes_counter--;
  3516. return;
  3517. }
  3518. if (!netif_carrier_ok(tp->dev) &&
  3519. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3520. u32 bmcr;
  3521. tg3_readphy(tp, MII_BMCR, &bmcr);
  3522. if (bmcr & BMCR_ANENABLE) {
  3523. u32 phy1, phy2;
  3524. /* Select shadow register 0x1f */
  3525. tg3_writephy(tp, 0x1c, 0x7c00);
  3526. tg3_readphy(tp, 0x1c, &phy1);
  3527. /* Select expansion interrupt status register */
  3528. tg3_writephy(tp, 0x17, 0x0f01);
  3529. tg3_readphy(tp, 0x15, &phy2);
  3530. tg3_readphy(tp, 0x15, &phy2);
  3531. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3532. /* We have signal detect and not receiving
  3533. * config code words, link is up by parallel
  3534. * detection.
  3535. */
  3536. bmcr &= ~BMCR_ANENABLE;
  3537. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3538. tg3_writephy(tp, MII_BMCR, bmcr);
  3539. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3540. }
  3541. }
  3542. }
  3543. else if (netif_carrier_ok(tp->dev) &&
  3544. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3545. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3546. u32 phy2;
  3547. /* Select expansion interrupt status register */
  3548. tg3_writephy(tp, 0x17, 0x0f01);
  3549. tg3_readphy(tp, 0x15, &phy2);
  3550. if (phy2 & 0x20) {
  3551. u32 bmcr;
  3552. /* Config code words received, turn on autoneg. */
  3553. tg3_readphy(tp, MII_BMCR, &bmcr);
  3554. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3555. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3556. }
  3557. }
  3558. }
  3559. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3560. {
  3561. int err;
  3562. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3563. err = tg3_setup_fiber_phy(tp, force_reset);
  3564. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3565. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3566. } else {
  3567. err = tg3_setup_copper_phy(tp, force_reset);
  3568. }
  3569. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3570. u32 val, scale;
  3571. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3572. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3573. scale = 65;
  3574. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3575. scale = 6;
  3576. else
  3577. scale = 12;
  3578. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3579. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3580. tw32(GRC_MISC_CFG, val);
  3581. }
  3582. if (tp->link_config.active_speed == SPEED_1000 &&
  3583. tp->link_config.active_duplex == DUPLEX_HALF)
  3584. tw32(MAC_TX_LENGTHS,
  3585. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3586. (6 << TX_LENGTHS_IPG_SHIFT) |
  3587. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3588. else
  3589. tw32(MAC_TX_LENGTHS,
  3590. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3591. (6 << TX_LENGTHS_IPG_SHIFT) |
  3592. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3593. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3594. if (netif_carrier_ok(tp->dev)) {
  3595. tw32(HOSTCC_STAT_COAL_TICKS,
  3596. tp->coal.stats_block_coalesce_usecs);
  3597. } else {
  3598. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3599. }
  3600. }
  3601. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3602. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3603. if (!netif_carrier_ok(tp->dev))
  3604. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3605. tp->pwrmgmt_thresh;
  3606. else
  3607. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3608. tw32(PCIE_PWR_MGMT_THRESH, val);
  3609. }
  3610. return err;
  3611. }
  3612. /* This is called whenever we suspect that the system chipset is re-
  3613. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3614. * is bogus tx completions. We try to recover by setting the
  3615. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3616. * in the workqueue.
  3617. */
  3618. static void tg3_tx_recover(struct tg3 *tp)
  3619. {
  3620. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3621. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3622. netdev_warn(tp->dev, "The system may be re-ordering memory-mapped I/O cycles to the network device, attempting to recover\n"
  3623. "Please report the problem to the driver maintainer and include system chipset information.\n");
  3624. spin_lock(&tp->lock);
  3625. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3626. spin_unlock(&tp->lock);
  3627. }
  3628. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3629. {
  3630. smp_mb();
  3631. return tnapi->tx_pending -
  3632. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3633. }
  3634. /* Tigon3 never reports partial packet sends. So we do not
  3635. * need special logic to handle SKBs that have not had all
  3636. * of their frags sent yet, like SunGEM does.
  3637. */
  3638. static void tg3_tx(struct tg3_napi *tnapi)
  3639. {
  3640. struct tg3 *tp = tnapi->tp;
  3641. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3642. u32 sw_idx = tnapi->tx_cons;
  3643. struct netdev_queue *txq;
  3644. int index = tnapi - tp->napi;
  3645. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3646. index--;
  3647. txq = netdev_get_tx_queue(tp->dev, index);
  3648. while (sw_idx != hw_idx) {
  3649. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3650. struct sk_buff *skb = ri->skb;
  3651. int i, tx_bug = 0;
  3652. if (unlikely(skb == NULL)) {
  3653. tg3_tx_recover(tp);
  3654. return;
  3655. }
  3656. pci_unmap_single(tp->pdev,
  3657. pci_unmap_addr(ri, mapping),
  3658. skb_headlen(skb),
  3659. PCI_DMA_TODEVICE);
  3660. ri->skb = NULL;
  3661. sw_idx = NEXT_TX(sw_idx);
  3662. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3663. ri = &tnapi->tx_buffers[sw_idx];
  3664. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3665. tx_bug = 1;
  3666. pci_unmap_page(tp->pdev,
  3667. pci_unmap_addr(ri, mapping),
  3668. skb_shinfo(skb)->frags[i].size,
  3669. PCI_DMA_TODEVICE);
  3670. sw_idx = NEXT_TX(sw_idx);
  3671. }
  3672. dev_kfree_skb(skb);
  3673. if (unlikely(tx_bug)) {
  3674. tg3_tx_recover(tp);
  3675. return;
  3676. }
  3677. }
  3678. tnapi->tx_cons = sw_idx;
  3679. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3680. * before checking for netif_queue_stopped(). Without the
  3681. * memory barrier, there is a small possibility that tg3_start_xmit()
  3682. * will miss it and cause the queue to be stopped forever.
  3683. */
  3684. smp_mb();
  3685. if (unlikely(netif_tx_queue_stopped(txq) &&
  3686. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3687. __netif_tx_lock(txq, smp_processor_id());
  3688. if (netif_tx_queue_stopped(txq) &&
  3689. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3690. netif_tx_wake_queue(txq);
  3691. __netif_tx_unlock(txq);
  3692. }
  3693. }
  3694. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3695. {
  3696. if (!ri->skb)
  3697. return;
  3698. pci_unmap_single(tp->pdev, pci_unmap_addr(ri, mapping),
  3699. map_sz, PCI_DMA_FROMDEVICE);
  3700. dev_kfree_skb_any(ri->skb);
  3701. ri->skb = NULL;
  3702. }
  3703. /* Returns size of skb allocated or < 0 on error.
  3704. *
  3705. * We only need to fill in the address because the other members
  3706. * of the RX descriptor are invariant, see tg3_init_rings.
  3707. *
  3708. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3709. * posting buffers we only dirty the first cache line of the RX
  3710. * descriptor (containing the address). Whereas for the RX status
  3711. * buffers the cpu only reads the last cacheline of the RX descriptor
  3712. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3713. */
  3714. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3715. u32 opaque_key, u32 dest_idx_unmasked)
  3716. {
  3717. struct tg3_rx_buffer_desc *desc;
  3718. struct ring_info *map, *src_map;
  3719. struct sk_buff *skb;
  3720. dma_addr_t mapping;
  3721. int skb_size, dest_idx;
  3722. src_map = NULL;
  3723. switch (opaque_key) {
  3724. case RXD_OPAQUE_RING_STD:
  3725. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3726. desc = &tpr->rx_std[dest_idx];
  3727. map = &tpr->rx_std_buffers[dest_idx];
  3728. skb_size = tp->rx_pkt_map_sz;
  3729. break;
  3730. case RXD_OPAQUE_RING_JUMBO:
  3731. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3732. desc = &tpr->rx_jmb[dest_idx].std;
  3733. map = &tpr->rx_jmb_buffers[dest_idx];
  3734. skb_size = TG3_RX_JMB_MAP_SZ;
  3735. break;
  3736. default:
  3737. return -EINVAL;
  3738. }
  3739. /* Do not overwrite any of the map or rp information
  3740. * until we are sure we can commit to a new buffer.
  3741. *
  3742. * Callers depend upon this behavior and assume that
  3743. * we leave everything unchanged if we fail.
  3744. */
  3745. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3746. if (skb == NULL)
  3747. return -ENOMEM;
  3748. skb_reserve(skb, tp->rx_offset);
  3749. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3750. PCI_DMA_FROMDEVICE);
  3751. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3752. dev_kfree_skb(skb);
  3753. return -EIO;
  3754. }
  3755. map->skb = skb;
  3756. pci_unmap_addr_set(map, mapping, mapping);
  3757. desc->addr_hi = ((u64)mapping >> 32);
  3758. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3759. return skb_size;
  3760. }
  3761. /* We only need to move over in the address because the other
  3762. * members of the RX descriptor are invariant. See notes above
  3763. * tg3_alloc_rx_skb for full details.
  3764. */
  3765. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3766. struct tg3_rx_prodring_set *dpr,
  3767. u32 opaque_key, int src_idx,
  3768. u32 dest_idx_unmasked)
  3769. {
  3770. struct tg3 *tp = tnapi->tp;
  3771. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3772. struct ring_info *src_map, *dest_map;
  3773. int dest_idx;
  3774. struct tg3_rx_prodring_set *spr = &tp->prodring[0];
  3775. switch (opaque_key) {
  3776. case RXD_OPAQUE_RING_STD:
  3777. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3778. dest_desc = &dpr->rx_std[dest_idx];
  3779. dest_map = &dpr->rx_std_buffers[dest_idx];
  3780. src_desc = &spr->rx_std[src_idx];
  3781. src_map = &spr->rx_std_buffers[src_idx];
  3782. break;
  3783. case RXD_OPAQUE_RING_JUMBO:
  3784. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3785. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3786. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3787. src_desc = &spr->rx_jmb[src_idx].std;
  3788. src_map = &spr->rx_jmb_buffers[src_idx];
  3789. break;
  3790. default:
  3791. return;
  3792. }
  3793. dest_map->skb = src_map->skb;
  3794. pci_unmap_addr_set(dest_map, mapping,
  3795. pci_unmap_addr(src_map, mapping));
  3796. dest_desc->addr_hi = src_desc->addr_hi;
  3797. dest_desc->addr_lo = src_desc->addr_lo;
  3798. /* Ensure that the update to the skb happens after the physical
  3799. * addresses have been transferred to the new BD location.
  3800. */
  3801. smp_wmb();
  3802. src_map->skb = NULL;
  3803. }
  3804. /* The RX ring scheme is composed of multiple rings which post fresh
  3805. * buffers to the chip, and one special ring the chip uses to report
  3806. * status back to the host.
  3807. *
  3808. * The special ring reports the status of received packets to the
  3809. * host. The chip does not write into the original descriptor the
  3810. * RX buffer was obtained from. The chip simply takes the original
  3811. * descriptor as provided by the host, updates the status and length
  3812. * field, then writes this into the next status ring entry.
  3813. *
  3814. * Each ring the host uses to post buffers to the chip is described
  3815. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3816. * it is first placed into the on-chip ram. When the packet's length
  3817. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3818. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3819. * which is within the range of the new packet's length is chosen.
  3820. *
  3821. * The "separate ring for rx status" scheme may sound queer, but it makes
  3822. * sense from a cache coherency perspective. If only the host writes
  3823. * to the buffer post rings, and only the chip writes to the rx status
  3824. * rings, then cache lines never move beyond shared-modified state.
  3825. * If both the host and chip were to write into the same ring, cache line
  3826. * eviction could occur since both entities want it in an exclusive state.
  3827. */
  3828. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3829. {
  3830. struct tg3 *tp = tnapi->tp;
  3831. u32 work_mask, rx_std_posted = 0;
  3832. u32 std_prod_idx, jmb_prod_idx;
  3833. u32 sw_idx = tnapi->rx_rcb_ptr;
  3834. u16 hw_idx;
  3835. int received;
  3836. struct tg3_rx_prodring_set *tpr = tnapi->prodring;
  3837. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3838. /*
  3839. * We need to order the read of hw_idx and the read of
  3840. * the opaque cookie.
  3841. */
  3842. rmb();
  3843. work_mask = 0;
  3844. received = 0;
  3845. std_prod_idx = tpr->rx_std_prod_idx;
  3846. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3847. while (sw_idx != hw_idx && budget > 0) {
  3848. struct ring_info *ri;
  3849. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3850. unsigned int len;
  3851. struct sk_buff *skb;
  3852. dma_addr_t dma_addr;
  3853. u32 opaque_key, desc_idx, *post_ptr;
  3854. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3855. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3856. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3857. ri = &tp->prodring[0].rx_std_buffers[desc_idx];
  3858. dma_addr = pci_unmap_addr(ri, mapping);
  3859. skb = ri->skb;
  3860. post_ptr = &std_prod_idx;
  3861. rx_std_posted++;
  3862. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3863. ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
  3864. dma_addr = pci_unmap_addr(ri, mapping);
  3865. skb = ri->skb;
  3866. post_ptr = &jmb_prod_idx;
  3867. } else
  3868. goto next_pkt_nopost;
  3869. work_mask |= opaque_key;
  3870. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3871. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3872. drop_it:
  3873. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3874. desc_idx, *post_ptr);
  3875. drop_it_no_recycle:
  3876. /* Other statistics kept track of by card. */
  3877. tp->net_stats.rx_dropped++;
  3878. goto next_pkt;
  3879. }
  3880. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3881. ETH_FCS_LEN;
  3882. if (len > RX_COPY_THRESHOLD &&
  3883. tp->rx_offset == NET_IP_ALIGN) {
  3884. /* rx_offset will likely not equal NET_IP_ALIGN
  3885. * if this is a 5701 card running in PCI-X mode
  3886. * [see tg3_get_invariants()]
  3887. */
  3888. int skb_size;
  3889. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3890. *post_ptr);
  3891. if (skb_size < 0)
  3892. goto drop_it;
  3893. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3894. PCI_DMA_FROMDEVICE);
  3895. /* Ensure that the update to the skb happens
  3896. * after the usage of the old DMA mapping.
  3897. */
  3898. smp_wmb();
  3899. ri->skb = NULL;
  3900. skb_put(skb, len);
  3901. } else {
  3902. struct sk_buff *copy_skb;
  3903. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3904. desc_idx, *post_ptr);
  3905. copy_skb = netdev_alloc_skb(tp->dev,
  3906. len + TG3_RAW_IP_ALIGN);
  3907. if (copy_skb == NULL)
  3908. goto drop_it_no_recycle;
  3909. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3910. skb_put(copy_skb, len);
  3911. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3912. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3913. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3914. /* We'll reuse the original ring buffer. */
  3915. skb = copy_skb;
  3916. }
  3917. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3918. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3919. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3920. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3921. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3922. else
  3923. skb->ip_summed = CHECKSUM_NONE;
  3924. skb->protocol = eth_type_trans(skb, tp->dev);
  3925. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3926. skb->protocol != htons(ETH_P_8021Q)) {
  3927. dev_kfree_skb(skb);
  3928. goto next_pkt;
  3929. }
  3930. #if TG3_VLAN_TAG_USED
  3931. if (tp->vlgrp != NULL &&
  3932. desc->type_flags & RXD_FLAG_VLAN) {
  3933. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3934. desc->err_vlan & RXD_VLAN_MASK, skb);
  3935. } else
  3936. #endif
  3937. napi_gro_receive(&tnapi->napi, skb);
  3938. received++;
  3939. budget--;
  3940. next_pkt:
  3941. (*post_ptr)++;
  3942. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3943. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3944. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3945. tpr->rx_std_prod_idx);
  3946. work_mask &= ~RXD_OPAQUE_RING_STD;
  3947. rx_std_posted = 0;
  3948. }
  3949. next_pkt_nopost:
  3950. sw_idx++;
  3951. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3952. /* Refresh hw_idx to see if there is new work */
  3953. if (sw_idx == hw_idx) {
  3954. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3955. rmb();
  3956. }
  3957. }
  3958. /* ACK the status ring. */
  3959. tnapi->rx_rcb_ptr = sw_idx;
  3960. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3961. /* Refill RX ring(s). */
  3962. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  3963. if (work_mask & RXD_OPAQUE_RING_STD) {
  3964. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3965. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3966. tpr->rx_std_prod_idx);
  3967. }
  3968. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3969. tpr->rx_jmb_prod_idx = jmb_prod_idx %
  3970. TG3_RX_JUMBO_RING_SIZE;
  3971. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  3972. tpr->rx_jmb_prod_idx);
  3973. }
  3974. mmiowb();
  3975. } else if (work_mask) {
  3976. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  3977. * updated before the producer indices can be updated.
  3978. */
  3979. smp_wmb();
  3980. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3981. tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
  3982. if (tnapi != &tp->napi[1])
  3983. napi_schedule(&tp->napi[1].napi);
  3984. }
  3985. return received;
  3986. }
  3987. static void tg3_poll_link(struct tg3 *tp)
  3988. {
  3989. /* handle link change and other phy events */
  3990. if (!(tp->tg3_flags &
  3991. (TG3_FLAG_USE_LINKCHG_REG |
  3992. TG3_FLAG_POLL_SERDES))) {
  3993. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  3994. if (sblk->status & SD_STATUS_LINK_CHG) {
  3995. sblk->status = SD_STATUS_UPDATED |
  3996. (sblk->status & ~SD_STATUS_LINK_CHG);
  3997. spin_lock(&tp->lock);
  3998. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3999. tw32_f(MAC_STATUS,
  4000. (MAC_STATUS_SYNC_CHANGED |
  4001. MAC_STATUS_CFG_CHANGED |
  4002. MAC_STATUS_MI_COMPLETION |
  4003. MAC_STATUS_LNKSTATE_CHANGED));
  4004. udelay(40);
  4005. } else
  4006. tg3_setup_phy(tp, 0);
  4007. spin_unlock(&tp->lock);
  4008. }
  4009. }
  4010. }
  4011. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4012. struct tg3_rx_prodring_set *dpr,
  4013. struct tg3_rx_prodring_set *spr)
  4014. {
  4015. u32 si, di, cpycnt, src_prod_idx;
  4016. int i, err = 0;
  4017. while (1) {
  4018. src_prod_idx = spr->rx_std_prod_idx;
  4019. /* Make sure updates to the rx_std_buffers[] entries and the
  4020. * standard producer index are seen in the correct order.
  4021. */
  4022. smp_rmb();
  4023. if (spr->rx_std_cons_idx == src_prod_idx)
  4024. break;
  4025. if (spr->rx_std_cons_idx < src_prod_idx)
  4026. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4027. else
  4028. cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
  4029. cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
  4030. si = spr->rx_std_cons_idx;
  4031. di = dpr->rx_std_prod_idx;
  4032. for (i = di; i < di + cpycnt; i++) {
  4033. if (dpr->rx_std_buffers[i].skb) {
  4034. cpycnt = i - di;
  4035. err = -ENOSPC;
  4036. break;
  4037. }
  4038. }
  4039. if (!cpycnt)
  4040. break;
  4041. /* Ensure that updates to the rx_std_buffers ring and the
  4042. * shadowed hardware producer ring from tg3_recycle_skb() are
  4043. * ordered correctly WRT the skb check above.
  4044. */
  4045. smp_rmb();
  4046. memcpy(&dpr->rx_std_buffers[di],
  4047. &spr->rx_std_buffers[si],
  4048. cpycnt * sizeof(struct ring_info));
  4049. for (i = 0; i < cpycnt; i++, di++, si++) {
  4050. struct tg3_rx_buffer_desc *sbd, *dbd;
  4051. sbd = &spr->rx_std[si];
  4052. dbd = &dpr->rx_std[di];
  4053. dbd->addr_hi = sbd->addr_hi;
  4054. dbd->addr_lo = sbd->addr_lo;
  4055. }
  4056. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
  4057. TG3_RX_RING_SIZE;
  4058. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
  4059. TG3_RX_RING_SIZE;
  4060. }
  4061. while (1) {
  4062. src_prod_idx = spr->rx_jmb_prod_idx;
  4063. /* Make sure updates to the rx_jmb_buffers[] entries and
  4064. * the jumbo producer index are seen in the correct order.
  4065. */
  4066. smp_rmb();
  4067. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4068. break;
  4069. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4070. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4071. else
  4072. cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
  4073. cpycnt = min(cpycnt,
  4074. TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
  4075. si = spr->rx_jmb_cons_idx;
  4076. di = dpr->rx_jmb_prod_idx;
  4077. for (i = di; i < di + cpycnt; i++) {
  4078. if (dpr->rx_jmb_buffers[i].skb) {
  4079. cpycnt = i - di;
  4080. err = -ENOSPC;
  4081. break;
  4082. }
  4083. }
  4084. if (!cpycnt)
  4085. break;
  4086. /* Ensure that updates to the rx_jmb_buffers ring and the
  4087. * shadowed hardware producer ring from tg3_recycle_skb() are
  4088. * ordered correctly WRT the skb check above.
  4089. */
  4090. smp_rmb();
  4091. memcpy(&dpr->rx_jmb_buffers[di],
  4092. &spr->rx_jmb_buffers[si],
  4093. cpycnt * sizeof(struct ring_info));
  4094. for (i = 0; i < cpycnt; i++, di++, si++) {
  4095. struct tg3_rx_buffer_desc *sbd, *dbd;
  4096. sbd = &spr->rx_jmb[si].std;
  4097. dbd = &dpr->rx_jmb[di].std;
  4098. dbd->addr_hi = sbd->addr_hi;
  4099. dbd->addr_lo = sbd->addr_lo;
  4100. }
  4101. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
  4102. TG3_RX_JUMBO_RING_SIZE;
  4103. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
  4104. TG3_RX_JUMBO_RING_SIZE;
  4105. }
  4106. return err;
  4107. }
  4108. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4109. {
  4110. struct tg3 *tp = tnapi->tp;
  4111. /* run TX completion thread */
  4112. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4113. tg3_tx(tnapi);
  4114. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4115. return work_done;
  4116. }
  4117. /* run RX thread, within the bounds set by NAPI.
  4118. * All RX "locking" is done by ensuring outside
  4119. * code synchronizes with tg3->napi.poll()
  4120. */
  4121. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4122. work_done += tg3_rx(tnapi, budget - work_done);
  4123. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4124. struct tg3_rx_prodring_set *dpr = &tp->prodring[0];
  4125. int i, err = 0;
  4126. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4127. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4128. for (i = 1; i < tp->irq_cnt; i++)
  4129. err |= tg3_rx_prodring_xfer(tp, dpr,
  4130. tp->napi[i].prodring);
  4131. wmb();
  4132. if (std_prod_idx != dpr->rx_std_prod_idx)
  4133. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4134. dpr->rx_std_prod_idx);
  4135. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4136. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4137. dpr->rx_jmb_prod_idx);
  4138. mmiowb();
  4139. if (err)
  4140. tw32_f(HOSTCC_MODE, tp->coal_now);
  4141. }
  4142. return work_done;
  4143. }
  4144. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4145. {
  4146. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4147. struct tg3 *tp = tnapi->tp;
  4148. int work_done = 0;
  4149. struct tg3_hw_status *sblk = tnapi->hw_status;
  4150. while (1) {
  4151. work_done = tg3_poll_work(tnapi, work_done, budget);
  4152. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4153. goto tx_recovery;
  4154. if (unlikely(work_done >= budget))
  4155. break;
  4156. /* tp->last_tag is used in tg3_restart_ints() below
  4157. * to tell the hw how much work has been processed,
  4158. * so we must read it before checking for more work.
  4159. */
  4160. tnapi->last_tag = sblk->status_tag;
  4161. tnapi->last_irq_tag = tnapi->last_tag;
  4162. rmb();
  4163. /* check for RX/TX work to do */
  4164. if (sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4165. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr) {
  4166. napi_complete(napi);
  4167. /* Reenable interrupts. */
  4168. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4169. mmiowb();
  4170. break;
  4171. }
  4172. }
  4173. return work_done;
  4174. tx_recovery:
  4175. /* work_done is guaranteed to be less than budget. */
  4176. napi_complete(napi);
  4177. schedule_work(&tp->reset_task);
  4178. return work_done;
  4179. }
  4180. static int tg3_poll(struct napi_struct *napi, int budget)
  4181. {
  4182. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4183. struct tg3 *tp = tnapi->tp;
  4184. int work_done = 0;
  4185. struct tg3_hw_status *sblk = tnapi->hw_status;
  4186. while (1) {
  4187. tg3_poll_link(tp);
  4188. work_done = tg3_poll_work(tnapi, work_done, budget);
  4189. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4190. goto tx_recovery;
  4191. if (unlikely(work_done >= budget))
  4192. break;
  4193. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4194. /* tp->last_tag is used in tg3_int_reenable() below
  4195. * to tell the hw how much work has been processed,
  4196. * so we must read it before checking for more work.
  4197. */
  4198. tnapi->last_tag = sblk->status_tag;
  4199. tnapi->last_irq_tag = tnapi->last_tag;
  4200. rmb();
  4201. } else
  4202. sblk->status &= ~SD_STATUS_UPDATED;
  4203. if (likely(!tg3_has_work(tnapi))) {
  4204. napi_complete(napi);
  4205. tg3_int_reenable(tnapi);
  4206. break;
  4207. }
  4208. }
  4209. return work_done;
  4210. tx_recovery:
  4211. /* work_done is guaranteed to be less than budget. */
  4212. napi_complete(napi);
  4213. schedule_work(&tp->reset_task);
  4214. return work_done;
  4215. }
  4216. static void tg3_irq_quiesce(struct tg3 *tp)
  4217. {
  4218. int i;
  4219. BUG_ON(tp->irq_sync);
  4220. tp->irq_sync = 1;
  4221. smp_mb();
  4222. for (i = 0; i < tp->irq_cnt; i++)
  4223. synchronize_irq(tp->napi[i].irq_vec);
  4224. }
  4225. static inline int tg3_irq_sync(struct tg3 *tp)
  4226. {
  4227. return tp->irq_sync;
  4228. }
  4229. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4230. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4231. * with as well. Most of the time, this is not necessary except when
  4232. * shutting down the device.
  4233. */
  4234. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4235. {
  4236. spin_lock_bh(&tp->lock);
  4237. if (irq_sync)
  4238. tg3_irq_quiesce(tp);
  4239. }
  4240. static inline void tg3_full_unlock(struct tg3 *tp)
  4241. {
  4242. spin_unlock_bh(&tp->lock);
  4243. }
  4244. /* One-shot MSI handler - Chip automatically disables interrupt
  4245. * after sending MSI so driver doesn't have to do it.
  4246. */
  4247. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4248. {
  4249. struct tg3_napi *tnapi = dev_id;
  4250. struct tg3 *tp = tnapi->tp;
  4251. prefetch(tnapi->hw_status);
  4252. if (tnapi->rx_rcb)
  4253. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4254. if (likely(!tg3_irq_sync(tp)))
  4255. napi_schedule(&tnapi->napi);
  4256. return IRQ_HANDLED;
  4257. }
  4258. /* MSI ISR - No need to check for interrupt sharing and no need to
  4259. * flush status block and interrupt mailbox. PCI ordering rules
  4260. * guarantee that MSI will arrive after the status block.
  4261. */
  4262. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4263. {
  4264. struct tg3_napi *tnapi = dev_id;
  4265. struct tg3 *tp = tnapi->tp;
  4266. prefetch(tnapi->hw_status);
  4267. if (tnapi->rx_rcb)
  4268. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4269. /*
  4270. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4271. * chip-internal interrupt pending events.
  4272. * Writing non-zero to intr-mbox-0 additional tells the
  4273. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4274. * event coalescing.
  4275. */
  4276. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4277. if (likely(!tg3_irq_sync(tp)))
  4278. napi_schedule(&tnapi->napi);
  4279. return IRQ_RETVAL(1);
  4280. }
  4281. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4282. {
  4283. struct tg3_napi *tnapi = dev_id;
  4284. struct tg3 *tp = tnapi->tp;
  4285. struct tg3_hw_status *sblk = tnapi->hw_status;
  4286. unsigned int handled = 1;
  4287. /* In INTx mode, it is possible for the interrupt to arrive at
  4288. * the CPU before the status block posted prior to the interrupt.
  4289. * Reading the PCI State register will confirm whether the
  4290. * interrupt is ours and will flush the status block.
  4291. */
  4292. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4293. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4294. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4295. handled = 0;
  4296. goto out;
  4297. }
  4298. }
  4299. /*
  4300. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4301. * chip-internal interrupt pending events.
  4302. * Writing non-zero to intr-mbox-0 additional tells the
  4303. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4304. * event coalescing.
  4305. *
  4306. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4307. * spurious interrupts. The flush impacts performance but
  4308. * excessive spurious interrupts can be worse in some cases.
  4309. */
  4310. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4311. if (tg3_irq_sync(tp))
  4312. goto out;
  4313. sblk->status &= ~SD_STATUS_UPDATED;
  4314. if (likely(tg3_has_work(tnapi))) {
  4315. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4316. napi_schedule(&tnapi->napi);
  4317. } else {
  4318. /* No work, shared interrupt perhaps? re-enable
  4319. * interrupts, and flush that PCI write
  4320. */
  4321. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4322. 0x00000000);
  4323. }
  4324. out:
  4325. return IRQ_RETVAL(handled);
  4326. }
  4327. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4328. {
  4329. struct tg3_napi *tnapi = dev_id;
  4330. struct tg3 *tp = tnapi->tp;
  4331. struct tg3_hw_status *sblk = tnapi->hw_status;
  4332. unsigned int handled = 1;
  4333. /* In INTx mode, it is possible for the interrupt to arrive at
  4334. * the CPU before the status block posted prior to the interrupt.
  4335. * Reading the PCI State register will confirm whether the
  4336. * interrupt is ours and will flush the status block.
  4337. */
  4338. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4339. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4340. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4341. handled = 0;
  4342. goto out;
  4343. }
  4344. }
  4345. /*
  4346. * writing any value to intr-mbox-0 clears PCI INTA# and
  4347. * chip-internal interrupt pending events.
  4348. * writing non-zero to intr-mbox-0 additional tells the
  4349. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4350. * event coalescing.
  4351. *
  4352. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4353. * spurious interrupts. The flush impacts performance but
  4354. * excessive spurious interrupts can be worse in some cases.
  4355. */
  4356. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4357. /*
  4358. * In a shared interrupt configuration, sometimes other devices'
  4359. * interrupts will scream. We record the current status tag here
  4360. * so that the above check can report that the screaming interrupts
  4361. * are unhandled. Eventually they will be silenced.
  4362. */
  4363. tnapi->last_irq_tag = sblk->status_tag;
  4364. if (tg3_irq_sync(tp))
  4365. goto out;
  4366. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4367. napi_schedule(&tnapi->napi);
  4368. out:
  4369. return IRQ_RETVAL(handled);
  4370. }
  4371. /* ISR for interrupt test */
  4372. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4373. {
  4374. struct tg3_napi *tnapi = dev_id;
  4375. struct tg3 *tp = tnapi->tp;
  4376. struct tg3_hw_status *sblk = tnapi->hw_status;
  4377. if ((sblk->status & SD_STATUS_UPDATED) ||
  4378. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4379. tg3_disable_ints(tp);
  4380. return IRQ_RETVAL(1);
  4381. }
  4382. return IRQ_RETVAL(0);
  4383. }
  4384. static int tg3_init_hw(struct tg3 *, int);
  4385. static int tg3_halt(struct tg3 *, int, int);
  4386. /* Restart hardware after configuration changes, self-test, etc.
  4387. * Invoked with tp->lock held.
  4388. */
  4389. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4390. __releases(tp->lock)
  4391. __acquires(tp->lock)
  4392. {
  4393. int err;
  4394. err = tg3_init_hw(tp, reset_phy);
  4395. if (err) {
  4396. netdev_err(tp->dev, "Failed to re-initialize device, aborting\n");
  4397. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4398. tg3_full_unlock(tp);
  4399. del_timer_sync(&tp->timer);
  4400. tp->irq_sync = 0;
  4401. tg3_napi_enable(tp);
  4402. dev_close(tp->dev);
  4403. tg3_full_lock(tp, 0);
  4404. }
  4405. return err;
  4406. }
  4407. #ifdef CONFIG_NET_POLL_CONTROLLER
  4408. static void tg3_poll_controller(struct net_device *dev)
  4409. {
  4410. int i;
  4411. struct tg3 *tp = netdev_priv(dev);
  4412. for (i = 0; i < tp->irq_cnt; i++)
  4413. tg3_interrupt(tp->napi[i].irq_vec, dev);
  4414. }
  4415. #endif
  4416. static void tg3_reset_task(struct work_struct *work)
  4417. {
  4418. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4419. int err;
  4420. unsigned int restart_timer;
  4421. tg3_full_lock(tp, 0);
  4422. if (!netif_running(tp->dev)) {
  4423. tg3_full_unlock(tp);
  4424. return;
  4425. }
  4426. tg3_full_unlock(tp);
  4427. tg3_phy_stop(tp);
  4428. tg3_netif_stop(tp);
  4429. tg3_full_lock(tp, 1);
  4430. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4431. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4432. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4433. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4434. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4435. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4436. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4437. }
  4438. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4439. err = tg3_init_hw(tp, 1);
  4440. if (err)
  4441. goto out;
  4442. tg3_netif_start(tp);
  4443. if (restart_timer)
  4444. mod_timer(&tp->timer, jiffies + 1);
  4445. out:
  4446. tg3_full_unlock(tp);
  4447. if (!err)
  4448. tg3_phy_start(tp);
  4449. }
  4450. static void tg3_dump_short_state(struct tg3 *tp)
  4451. {
  4452. netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4453. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4454. netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4455. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4456. }
  4457. static void tg3_tx_timeout(struct net_device *dev)
  4458. {
  4459. struct tg3 *tp = netdev_priv(dev);
  4460. if (netif_msg_tx_err(tp)) {
  4461. netdev_err(dev, "transmit timed out, resetting\n");
  4462. tg3_dump_short_state(tp);
  4463. }
  4464. schedule_work(&tp->reset_task);
  4465. }
  4466. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4467. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4468. {
  4469. u32 base = (u32) mapping & 0xffffffff;
  4470. return ((base > 0xffffdcc0) &&
  4471. (base + len + 8 < base));
  4472. }
  4473. /* Test for DMA addresses > 40-bit */
  4474. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4475. int len)
  4476. {
  4477. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4478. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4479. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4480. return 0;
  4481. #else
  4482. return 0;
  4483. #endif
  4484. }
  4485. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4486. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4487. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4488. struct sk_buff *skb, u32 last_plus_one,
  4489. u32 *start, u32 base_flags, u32 mss)
  4490. {
  4491. struct tg3 *tp = tnapi->tp;
  4492. struct sk_buff *new_skb;
  4493. dma_addr_t new_addr = 0;
  4494. u32 entry = *start;
  4495. int i, ret = 0;
  4496. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4497. new_skb = skb_copy(skb, GFP_ATOMIC);
  4498. else {
  4499. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4500. new_skb = skb_copy_expand(skb,
  4501. skb_headroom(skb) + more_headroom,
  4502. skb_tailroom(skb), GFP_ATOMIC);
  4503. }
  4504. if (!new_skb) {
  4505. ret = -1;
  4506. } else {
  4507. /* New SKB is guaranteed to be linear. */
  4508. entry = *start;
  4509. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4510. PCI_DMA_TODEVICE);
  4511. /* Make sure the mapping succeeded */
  4512. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4513. ret = -1;
  4514. dev_kfree_skb(new_skb);
  4515. new_skb = NULL;
  4516. /* Make sure new skb does not cross any 4G boundaries.
  4517. * Drop the packet if it does.
  4518. */
  4519. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4520. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4521. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4522. PCI_DMA_TODEVICE);
  4523. ret = -1;
  4524. dev_kfree_skb(new_skb);
  4525. new_skb = NULL;
  4526. } else {
  4527. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4528. base_flags, 1 | (mss << 1));
  4529. *start = NEXT_TX(entry);
  4530. }
  4531. }
  4532. /* Now clean up the sw ring entries. */
  4533. i = 0;
  4534. while (entry != last_plus_one) {
  4535. int len;
  4536. if (i == 0)
  4537. len = skb_headlen(skb);
  4538. else
  4539. len = skb_shinfo(skb)->frags[i-1].size;
  4540. pci_unmap_single(tp->pdev,
  4541. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4542. mapping),
  4543. len, PCI_DMA_TODEVICE);
  4544. if (i == 0) {
  4545. tnapi->tx_buffers[entry].skb = new_skb;
  4546. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4547. new_addr);
  4548. } else {
  4549. tnapi->tx_buffers[entry].skb = NULL;
  4550. }
  4551. entry = NEXT_TX(entry);
  4552. i++;
  4553. }
  4554. dev_kfree_skb(skb);
  4555. return ret;
  4556. }
  4557. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4558. dma_addr_t mapping, int len, u32 flags,
  4559. u32 mss_and_is_end)
  4560. {
  4561. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4562. int is_end = (mss_and_is_end & 0x1);
  4563. u32 mss = (mss_and_is_end >> 1);
  4564. u32 vlan_tag = 0;
  4565. if (is_end)
  4566. flags |= TXD_FLAG_END;
  4567. if (flags & TXD_FLAG_VLAN) {
  4568. vlan_tag = flags >> 16;
  4569. flags &= 0xffff;
  4570. }
  4571. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4572. txd->addr_hi = ((u64) mapping >> 32);
  4573. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4574. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4575. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4576. }
  4577. /* hard_start_xmit for devices that don't have any bugs and
  4578. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4579. */
  4580. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4581. struct net_device *dev)
  4582. {
  4583. struct tg3 *tp = netdev_priv(dev);
  4584. u32 len, entry, base_flags, mss;
  4585. dma_addr_t mapping;
  4586. struct tg3_napi *tnapi;
  4587. struct netdev_queue *txq;
  4588. unsigned int i, last;
  4589. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4590. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4591. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4592. tnapi++;
  4593. /* We are running in BH disabled context with netif_tx_lock
  4594. * and TX reclaim runs via tp->napi.poll inside of a software
  4595. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4596. * no IRQ context deadlocks to worry about either. Rejoice!
  4597. */
  4598. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4599. if (!netif_tx_queue_stopped(txq)) {
  4600. netif_tx_stop_queue(txq);
  4601. /* This is a hard error, log it. */
  4602. netdev_err(dev, "BUG! Tx Ring full when queue awake!\n");
  4603. }
  4604. return NETDEV_TX_BUSY;
  4605. }
  4606. entry = tnapi->tx_prod;
  4607. base_flags = 0;
  4608. mss = 0;
  4609. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4610. int tcp_opt_len, ip_tcp_len;
  4611. u32 hdrlen;
  4612. if (skb_header_cloned(skb) &&
  4613. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4614. dev_kfree_skb(skb);
  4615. goto out_unlock;
  4616. }
  4617. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4618. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4619. else {
  4620. struct iphdr *iph = ip_hdr(skb);
  4621. tcp_opt_len = tcp_optlen(skb);
  4622. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4623. iph->check = 0;
  4624. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4625. hdrlen = ip_tcp_len + tcp_opt_len;
  4626. }
  4627. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4628. mss |= (hdrlen & 0xc) << 12;
  4629. if (hdrlen & 0x10)
  4630. base_flags |= 0x00000010;
  4631. base_flags |= (hdrlen & 0x3e0) << 5;
  4632. } else
  4633. mss |= hdrlen << 9;
  4634. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4635. TXD_FLAG_CPU_POST_DMA);
  4636. tcp_hdr(skb)->check = 0;
  4637. }
  4638. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4639. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4640. #if TG3_VLAN_TAG_USED
  4641. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4642. base_flags |= (TXD_FLAG_VLAN |
  4643. (vlan_tx_tag_get(skb) << 16));
  4644. #endif
  4645. len = skb_headlen(skb);
  4646. /* Queue skb data, a.k.a. the main skb fragment. */
  4647. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4648. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4649. dev_kfree_skb(skb);
  4650. goto out_unlock;
  4651. }
  4652. tnapi->tx_buffers[entry].skb = skb;
  4653. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4654. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4655. !mss && skb->len > ETH_DATA_LEN)
  4656. base_flags |= TXD_FLAG_JMB_PKT;
  4657. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4658. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4659. entry = NEXT_TX(entry);
  4660. /* Now loop through additional data fragments, and queue them. */
  4661. if (skb_shinfo(skb)->nr_frags > 0) {
  4662. last = skb_shinfo(skb)->nr_frags - 1;
  4663. for (i = 0; i <= last; i++) {
  4664. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4665. len = frag->size;
  4666. mapping = pci_map_page(tp->pdev,
  4667. frag->page,
  4668. frag->page_offset,
  4669. len, PCI_DMA_TODEVICE);
  4670. if (pci_dma_mapping_error(tp->pdev, mapping))
  4671. goto dma_error;
  4672. tnapi->tx_buffers[entry].skb = NULL;
  4673. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4674. mapping);
  4675. tg3_set_txd(tnapi, entry, mapping, len,
  4676. base_flags, (i == last) | (mss << 1));
  4677. entry = NEXT_TX(entry);
  4678. }
  4679. }
  4680. /* Packets are ready, update Tx producer idx local and on card. */
  4681. tw32_tx_mbox(tnapi->prodmbox, entry);
  4682. tnapi->tx_prod = entry;
  4683. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4684. netif_tx_stop_queue(txq);
  4685. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4686. netif_tx_wake_queue(txq);
  4687. }
  4688. out_unlock:
  4689. mmiowb();
  4690. return NETDEV_TX_OK;
  4691. dma_error:
  4692. last = i;
  4693. entry = tnapi->tx_prod;
  4694. tnapi->tx_buffers[entry].skb = NULL;
  4695. pci_unmap_single(tp->pdev,
  4696. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4697. skb_headlen(skb),
  4698. PCI_DMA_TODEVICE);
  4699. for (i = 0; i <= last; i++) {
  4700. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4701. entry = NEXT_TX(entry);
  4702. pci_unmap_page(tp->pdev,
  4703. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4704. mapping),
  4705. frag->size, PCI_DMA_TODEVICE);
  4706. }
  4707. dev_kfree_skb(skb);
  4708. return NETDEV_TX_OK;
  4709. }
  4710. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4711. struct net_device *);
  4712. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4713. * TSO header is greater than 80 bytes.
  4714. */
  4715. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4716. {
  4717. struct sk_buff *segs, *nskb;
  4718. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4719. /* Estimate the number of fragments in the worst case */
  4720. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4721. netif_stop_queue(tp->dev);
  4722. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4723. return NETDEV_TX_BUSY;
  4724. netif_wake_queue(tp->dev);
  4725. }
  4726. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4727. if (IS_ERR(segs))
  4728. goto tg3_tso_bug_end;
  4729. do {
  4730. nskb = segs;
  4731. segs = segs->next;
  4732. nskb->next = NULL;
  4733. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4734. } while (segs);
  4735. tg3_tso_bug_end:
  4736. dev_kfree_skb(skb);
  4737. return NETDEV_TX_OK;
  4738. }
  4739. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4740. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4741. */
  4742. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4743. struct net_device *dev)
  4744. {
  4745. struct tg3 *tp = netdev_priv(dev);
  4746. u32 len, entry, base_flags, mss;
  4747. int would_hit_hwbug;
  4748. dma_addr_t mapping;
  4749. struct tg3_napi *tnapi;
  4750. struct netdev_queue *txq;
  4751. unsigned int i, last;
  4752. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4753. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4754. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4755. tnapi++;
  4756. /* We are running in BH disabled context with netif_tx_lock
  4757. * and TX reclaim runs via tp->napi.poll inside of a software
  4758. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4759. * no IRQ context deadlocks to worry about either. Rejoice!
  4760. */
  4761. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4762. if (!netif_tx_queue_stopped(txq)) {
  4763. netif_tx_stop_queue(txq);
  4764. /* This is a hard error, log it. */
  4765. netdev_err(dev, "BUG! Tx Ring full when queue awake!\n");
  4766. }
  4767. return NETDEV_TX_BUSY;
  4768. }
  4769. entry = tnapi->tx_prod;
  4770. base_flags = 0;
  4771. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4772. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4773. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4774. struct iphdr *iph;
  4775. u32 tcp_opt_len, ip_tcp_len, hdr_len;
  4776. if (skb_header_cloned(skb) &&
  4777. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4778. dev_kfree_skb(skb);
  4779. goto out_unlock;
  4780. }
  4781. tcp_opt_len = tcp_optlen(skb);
  4782. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4783. hdr_len = ip_tcp_len + tcp_opt_len;
  4784. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4785. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4786. return (tg3_tso_bug(tp, skb));
  4787. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4788. TXD_FLAG_CPU_POST_DMA);
  4789. iph = ip_hdr(skb);
  4790. iph->check = 0;
  4791. iph->tot_len = htons(mss + hdr_len);
  4792. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4793. tcp_hdr(skb)->check = 0;
  4794. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4795. } else
  4796. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4797. iph->daddr, 0,
  4798. IPPROTO_TCP,
  4799. 0);
  4800. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4801. mss |= (hdr_len & 0xc) << 12;
  4802. if (hdr_len & 0x10)
  4803. base_flags |= 0x00000010;
  4804. base_flags |= (hdr_len & 0x3e0) << 5;
  4805. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4806. mss |= hdr_len << 9;
  4807. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4808. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4809. if (tcp_opt_len || iph->ihl > 5) {
  4810. int tsflags;
  4811. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4812. mss |= (tsflags << 11);
  4813. }
  4814. } else {
  4815. if (tcp_opt_len || iph->ihl > 5) {
  4816. int tsflags;
  4817. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4818. base_flags |= tsflags << 12;
  4819. }
  4820. }
  4821. }
  4822. #if TG3_VLAN_TAG_USED
  4823. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4824. base_flags |= (TXD_FLAG_VLAN |
  4825. (vlan_tx_tag_get(skb) << 16));
  4826. #endif
  4827. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4828. !mss && skb->len > ETH_DATA_LEN)
  4829. base_flags |= TXD_FLAG_JMB_PKT;
  4830. len = skb_headlen(skb);
  4831. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4832. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4833. dev_kfree_skb(skb);
  4834. goto out_unlock;
  4835. }
  4836. tnapi->tx_buffers[entry].skb = skb;
  4837. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4838. would_hit_hwbug = 0;
  4839. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4840. would_hit_hwbug = 1;
  4841. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4842. tg3_4g_overflow_test(mapping, len))
  4843. would_hit_hwbug = 1;
  4844. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4845. tg3_40bit_overflow_test(tp, mapping, len))
  4846. would_hit_hwbug = 1;
  4847. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4848. would_hit_hwbug = 1;
  4849. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4850. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4851. entry = NEXT_TX(entry);
  4852. /* Now loop through additional data fragments, and queue them. */
  4853. if (skb_shinfo(skb)->nr_frags > 0) {
  4854. last = skb_shinfo(skb)->nr_frags - 1;
  4855. for (i = 0; i <= last; i++) {
  4856. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4857. len = frag->size;
  4858. mapping = pci_map_page(tp->pdev,
  4859. frag->page,
  4860. frag->page_offset,
  4861. len, PCI_DMA_TODEVICE);
  4862. tnapi->tx_buffers[entry].skb = NULL;
  4863. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4864. mapping);
  4865. if (pci_dma_mapping_error(tp->pdev, mapping))
  4866. goto dma_error;
  4867. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4868. len <= 8)
  4869. would_hit_hwbug = 1;
  4870. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4871. tg3_4g_overflow_test(mapping, len))
  4872. would_hit_hwbug = 1;
  4873. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4874. tg3_40bit_overflow_test(tp, mapping, len))
  4875. would_hit_hwbug = 1;
  4876. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4877. tg3_set_txd(tnapi, entry, mapping, len,
  4878. base_flags, (i == last)|(mss << 1));
  4879. else
  4880. tg3_set_txd(tnapi, entry, mapping, len,
  4881. base_flags, (i == last));
  4882. entry = NEXT_TX(entry);
  4883. }
  4884. }
  4885. if (would_hit_hwbug) {
  4886. u32 last_plus_one = entry;
  4887. u32 start;
  4888. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4889. start &= (TG3_TX_RING_SIZE - 1);
  4890. /* If the workaround fails due to memory/mapping
  4891. * failure, silently drop this packet.
  4892. */
  4893. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  4894. &start, base_flags, mss))
  4895. goto out_unlock;
  4896. entry = start;
  4897. }
  4898. /* Packets are ready, update Tx producer idx local and on card. */
  4899. tw32_tx_mbox(tnapi->prodmbox, entry);
  4900. tnapi->tx_prod = entry;
  4901. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4902. netif_tx_stop_queue(txq);
  4903. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4904. netif_tx_wake_queue(txq);
  4905. }
  4906. out_unlock:
  4907. mmiowb();
  4908. return NETDEV_TX_OK;
  4909. dma_error:
  4910. last = i;
  4911. entry = tnapi->tx_prod;
  4912. tnapi->tx_buffers[entry].skb = NULL;
  4913. pci_unmap_single(tp->pdev,
  4914. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4915. skb_headlen(skb),
  4916. PCI_DMA_TODEVICE);
  4917. for (i = 0; i <= last; i++) {
  4918. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4919. entry = NEXT_TX(entry);
  4920. pci_unmap_page(tp->pdev,
  4921. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4922. mapping),
  4923. frag->size, PCI_DMA_TODEVICE);
  4924. }
  4925. dev_kfree_skb(skb);
  4926. return NETDEV_TX_OK;
  4927. }
  4928. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4929. int new_mtu)
  4930. {
  4931. dev->mtu = new_mtu;
  4932. if (new_mtu > ETH_DATA_LEN) {
  4933. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4934. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4935. ethtool_op_set_tso(dev, 0);
  4936. }
  4937. else
  4938. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4939. } else {
  4940. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4941. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4942. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4943. }
  4944. }
  4945. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4946. {
  4947. struct tg3 *tp = netdev_priv(dev);
  4948. int err;
  4949. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4950. return -EINVAL;
  4951. if (!netif_running(dev)) {
  4952. /* We'll just catch it later when the
  4953. * device is up'd.
  4954. */
  4955. tg3_set_mtu(dev, tp, new_mtu);
  4956. return 0;
  4957. }
  4958. tg3_phy_stop(tp);
  4959. tg3_netif_stop(tp);
  4960. tg3_full_lock(tp, 1);
  4961. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4962. tg3_set_mtu(dev, tp, new_mtu);
  4963. err = tg3_restart_hw(tp, 0);
  4964. if (!err)
  4965. tg3_netif_start(tp);
  4966. tg3_full_unlock(tp);
  4967. if (!err)
  4968. tg3_phy_start(tp);
  4969. return err;
  4970. }
  4971. static void tg3_rx_prodring_free(struct tg3 *tp,
  4972. struct tg3_rx_prodring_set *tpr)
  4973. {
  4974. int i;
  4975. if (tpr != &tp->prodring[0]) {
  4976. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  4977. i = (i + 1) % TG3_RX_RING_SIZE)
  4978. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  4979. tp->rx_pkt_map_sz);
  4980. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4981. for (i = tpr->rx_jmb_cons_idx;
  4982. i != tpr->rx_jmb_prod_idx;
  4983. i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
  4984. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  4985. TG3_RX_JMB_MAP_SZ);
  4986. }
  4987. }
  4988. return;
  4989. }
  4990. for (i = 0; i < TG3_RX_RING_SIZE; i++)
  4991. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  4992. tp->rx_pkt_map_sz);
  4993. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4994. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
  4995. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  4996. TG3_RX_JMB_MAP_SZ);
  4997. }
  4998. }
  4999. /* Initialize tx/rx rings for packet processing.
  5000. *
  5001. * The chip has been shut down and the driver detached from
  5002. * the networking, so no interrupts or new tx packets will
  5003. * end up in the driver. tp->{tx,}lock are held and thus
  5004. * we may not sleep.
  5005. */
  5006. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5007. struct tg3_rx_prodring_set *tpr)
  5008. {
  5009. u32 i, rx_pkt_dma_sz;
  5010. tpr->rx_std_cons_idx = 0;
  5011. tpr->rx_std_prod_idx = 0;
  5012. tpr->rx_jmb_cons_idx = 0;
  5013. tpr->rx_jmb_prod_idx = 0;
  5014. if (tpr != &tp->prodring[0]) {
  5015. memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
  5016. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
  5017. memset(&tpr->rx_jmb_buffers[0], 0,
  5018. TG3_RX_JMB_BUFF_RING_SIZE);
  5019. goto done;
  5020. }
  5021. /* Zero out all descriptors. */
  5022. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  5023. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5024. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5025. tp->dev->mtu > ETH_DATA_LEN)
  5026. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5027. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5028. /* Initialize invariants of the rings, we only set this
  5029. * stuff once. This works because the card does not
  5030. * write into the rx buffer posting rings.
  5031. */
  5032. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  5033. struct tg3_rx_buffer_desc *rxd;
  5034. rxd = &tpr->rx_std[i];
  5035. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5036. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5037. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5038. (i << RXD_OPAQUE_INDEX_SHIFT));
  5039. }
  5040. /* Now allocate fresh SKBs for each rx ring. */
  5041. for (i = 0; i < tp->rx_pending; i++) {
  5042. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5043. netdev_warn(tp->dev, "Using a smaller RX standard ring, only %d out of %d buffers were allocated successfully\n",
  5044. i, tp->rx_pending);
  5045. if (i == 0)
  5046. goto initfail;
  5047. tp->rx_pending = i;
  5048. break;
  5049. }
  5050. }
  5051. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  5052. goto done;
  5053. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  5054. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5055. goto done;
  5056. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  5057. struct tg3_rx_buffer_desc *rxd;
  5058. rxd = &tpr->rx_jmb[i].std;
  5059. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5060. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5061. RXD_FLAG_JUMBO;
  5062. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5063. (i << RXD_OPAQUE_INDEX_SHIFT));
  5064. }
  5065. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5066. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5067. netdev_warn(tp->dev, "Using a smaller RX jumbo ring, only %d out of %d buffers were allocated successfully\n",
  5068. i, tp->rx_jumbo_pending);
  5069. if (i == 0)
  5070. goto initfail;
  5071. tp->rx_jumbo_pending = i;
  5072. break;
  5073. }
  5074. }
  5075. done:
  5076. return 0;
  5077. initfail:
  5078. tg3_rx_prodring_free(tp, tpr);
  5079. return -ENOMEM;
  5080. }
  5081. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5082. struct tg3_rx_prodring_set *tpr)
  5083. {
  5084. kfree(tpr->rx_std_buffers);
  5085. tpr->rx_std_buffers = NULL;
  5086. kfree(tpr->rx_jmb_buffers);
  5087. tpr->rx_jmb_buffers = NULL;
  5088. if (tpr->rx_std) {
  5089. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5090. tpr->rx_std, tpr->rx_std_mapping);
  5091. tpr->rx_std = NULL;
  5092. }
  5093. if (tpr->rx_jmb) {
  5094. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  5095. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5096. tpr->rx_jmb = NULL;
  5097. }
  5098. }
  5099. static int tg3_rx_prodring_init(struct tg3 *tp,
  5100. struct tg3_rx_prodring_set *tpr)
  5101. {
  5102. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
  5103. if (!tpr->rx_std_buffers)
  5104. return -ENOMEM;
  5105. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5106. &tpr->rx_std_mapping);
  5107. if (!tpr->rx_std)
  5108. goto err_out;
  5109. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5110. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
  5111. GFP_KERNEL);
  5112. if (!tpr->rx_jmb_buffers)
  5113. goto err_out;
  5114. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  5115. TG3_RX_JUMBO_RING_BYTES,
  5116. &tpr->rx_jmb_mapping);
  5117. if (!tpr->rx_jmb)
  5118. goto err_out;
  5119. }
  5120. return 0;
  5121. err_out:
  5122. tg3_rx_prodring_fini(tp, tpr);
  5123. return -ENOMEM;
  5124. }
  5125. /* Free up pending packets in all rx/tx rings.
  5126. *
  5127. * The chip has been shut down and the driver detached from
  5128. * the networking, so no interrupts or new tx packets will
  5129. * end up in the driver. tp->{tx,}lock is not held and we are not
  5130. * in an interrupt context and thus may sleep.
  5131. */
  5132. static void tg3_free_rings(struct tg3 *tp)
  5133. {
  5134. int i, j;
  5135. for (j = 0; j < tp->irq_cnt; j++) {
  5136. struct tg3_napi *tnapi = &tp->napi[j];
  5137. if (!tnapi->tx_buffers)
  5138. continue;
  5139. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5140. struct ring_info *txp;
  5141. struct sk_buff *skb;
  5142. unsigned int k;
  5143. txp = &tnapi->tx_buffers[i];
  5144. skb = txp->skb;
  5145. if (skb == NULL) {
  5146. i++;
  5147. continue;
  5148. }
  5149. pci_unmap_single(tp->pdev,
  5150. pci_unmap_addr(txp, mapping),
  5151. skb_headlen(skb),
  5152. PCI_DMA_TODEVICE);
  5153. txp->skb = NULL;
  5154. i++;
  5155. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5156. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5157. pci_unmap_page(tp->pdev,
  5158. pci_unmap_addr(txp, mapping),
  5159. skb_shinfo(skb)->frags[k].size,
  5160. PCI_DMA_TODEVICE);
  5161. i++;
  5162. }
  5163. dev_kfree_skb_any(skb);
  5164. }
  5165. tg3_rx_prodring_free(tp, &tp->prodring[j]);
  5166. }
  5167. }
  5168. /* Initialize tx/rx rings for packet processing.
  5169. *
  5170. * The chip has been shut down and the driver detached from
  5171. * the networking, so no interrupts or new tx packets will
  5172. * end up in the driver. tp->{tx,}lock are held and thus
  5173. * we may not sleep.
  5174. */
  5175. static int tg3_init_rings(struct tg3 *tp)
  5176. {
  5177. int i;
  5178. /* Free up all the SKBs. */
  5179. tg3_free_rings(tp);
  5180. for (i = 0; i < tp->irq_cnt; i++) {
  5181. struct tg3_napi *tnapi = &tp->napi[i];
  5182. tnapi->last_tag = 0;
  5183. tnapi->last_irq_tag = 0;
  5184. tnapi->hw_status->status = 0;
  5185. tnapi->hw_status->status_tag = 0;
  5186. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5187. tnapi->tx_prod = 0;
  5188. tnapi->tx_cons = 0;
  5189. if (tnapi->tx_ring)
  5190. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5191. tnapi->rx_rcb_ptr = 0;
  5192. if (tnapi->rx_rcb)
  5193. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5194. if (tg3_rx_prodring_alloc(tp, &tp->prodring[i])) {
  5195. tg3_free_rings(tp);
  5196. return -ENOMEM;
  5197. }
  5198. }
  5199. return 0;
  5200. }
  5201. /*
  5202. * Must not be invoked with interrupt sources disabled and
  5203. * the hardware shutdown down.
  5204. */
  5205. static void tg3_free_consistent(struct tg3 *tp)
  5206. {
  5207. int i;
  5208. for (i = 0; i < tp->irq_cnt; i++) {
  5209. struct tg3_napi *tnapi = &tp->napi[i];
  5210. if (tnapi->tx_ring) {
  5211. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  5212. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5213. tnapi->tx_ring = NULL;
  5214. }
  5215. kfree(tnapi->tx_buffers);
  5216. tnapi->tx_buffers = NULL;
  5217. if (tnapi->rx_rcb) {
  5218. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  5219. tnapi->rx_rcb,
  5220. tnapi->rx_rcb_mapping);
  5221. tnapi->rx_rcb = NULL;
  5222. }
  5223. if (tnapi->hw_status) {
  5224. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  5225. tnapi->hw_status,
  5226. tnapi->status_mapping);
  5227. tnapi->hw_status = NULL;
  5228. }
  5229. }
  5230. if (tp->hw_stats) {
  5231. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  5232. tp->hw_stats, tp->stats_mapping);
  5233. tp->hw_stats = NULL;
  5234. }
  5235. for (i = 0; i < tp->irq_cnt; i++)
  5236. tg3_rx_prodring_fini(tp, &tp->prodring[i]);
  5237. }
  5238. /*
  5239. * Must not be invoked with interrupt sources disabled and
  5240. * the hardware shutdown down. Can sleep.
  5241. */
  5242. static int tg3_alloc_consistent(struct tg3 *tp)
  5243. {
  5244. int i;
  5245. for (i = 0; i < tp->irq_cnt; i++) {
  5246. if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
  5247. goto err_out;
  5248. }
  5249. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5250. sizeof(struct tg3_hw_stats),
  5251. &tp->stats_mapping);
  5252. if (!tp->hw_stats)
  5253. goto err_out;
  5254. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5255. for (i = 0; i < tp->irq_cnt; i++) {
  5256. struct tg3_napi *tnapi = &tp->napi[i];
  5257. struct tg3_hw_status *sblk;
  5258. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5259. TG3_HW_STATUS_SIZE,
  5260. &tnapi->status_mapping);
  5261. if (!tnapi->hw_status)
  5262. goto err_out;
  5263. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5264. sblk = tnapi->hw_status;
  5265. /* If multivector TSS is enabled, vector 0 does not handle
  5266. * tx interrupts. Don't allocate any resources for it.
  5267. */
  5268. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5269. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5270. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5271. TG3_TX_RING_SIZE,
  5272. GFP_KERNEL);
  5273. if (!tnapi->tx_buffers)
  5274. goto err_out;
  5275. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5276. TG3_TX_RING_BYTES,
  5277. &tnapi->tx_desc_mapping);
  5278. if (!tnapi->tx_ring)
  5279. goto err_out;
  5280. }
  5281. /*
  5282. * When RSS is enabled, the status block format changes
  5283. * slightly. The "rx_jumbo_consumer", "reserved",
  5284. * and "rx_mini_consumer" members get mapped to the
  5285. * other three rx return ring producer indexes.
  5286. */
  5287. switch (i) {
  5288. default:
  5289. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5290. break;
  5291. case 2:
  5292. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5293. break;
  5294. case 3:
  5295. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5296. break;
  5297. case 4:
  5298. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5299. break;
  5300. }
  5301. tnapi->prodring = &tp->prodring[i];
  5302. /*
  5303. * If multivector RSS is enabled, vector 0 does not handle
  5304. * rx or tx interrupts. Don't allocate any resources for it.
  5305. */
  5306. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5307. continue;
  5308. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5309. TG3_RX_RCB_RING_BYTES(tp),
  5310. &tnapi->rx_rcb_mapping);
  5311. if (!tnapi->rx_rcb)
  5312. goto err_out;
  5313. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5314. }
  5315. return 0;
  5316. err_out:
  5317. tg3_free_consistent(tp);
  5318. return -ENOMEM;
  5319. }
  5320. #define MAX_WAIT_CNT 1000
  5321. /* To stop a block, clear the enable bit and poll till it
  5322. * clears. tp->lock is held.
  5323. */
  5324. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5325. {
  5326. unsigned int i;
  5327. u32 val;
  5328. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5329. switch (ofs) {
  5330. case RCVLSC_MODE:
  5331. case DMAC_MODE:
  5332. case MBFREE_MODE:
  5333. case BUFMGR_MODE:
  5334. case MEMARB_MODE:
  5335. /* We can't enable/disable these bits of the
  5336. * 5705/5750, just say success.
  5337. */
  5338. return 0;
  5339. default:
  5340. break;
  5341. }
  5342. }
  5343. val = tr32(ofs);
  5344. val &= ~enable_bit;
  5345. tw32_f(ofs, val);
  5346. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5347. udelay(100);
  5348. val = tr32(ofs);
  5349. if ((val & enable_bit) == 0)
  5350. break;
  5351. }
  5352. if (i == MAX_WAIT_CNT && !silent) {
  5353. pr_err("tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5354. ofs, enable_bit);
  5355. return -ENODEV;
  5356. }
  5357. return 0;
  5358. }
  5359. /* tp->lock is held. */
  5360. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5361. {
  5362. int i, err;
  5363. tg3_disable_ints(tp);
  5364. tp->rx_mode &= ~RX_MODE_ENABLE;
  5365. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5366. udelay(10);
  5367. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5368. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5369. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5370. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5371. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5372. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5373. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5374. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5375. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5376. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5377. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5378. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5379. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5380. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5381. tw32_f(MAC_MODE, tp->mac_mode);
  5382. udelay(40);
  5383. tp->tx_mode &= ~TX_MODE_ENABLE;
  5384. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5385. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5386. udelay(100);
  5387. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5388. break;
  5389. }
  5390. if (i >= MAX_WAIT_CNT) {
  5391. netdev_err(tp->dev, "%s timed out, TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  5392. __func__, tr32(MAC_TX_MODE));
  5393. err |= -ENODEV;
  5394. }
  5395. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5396. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5397. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5398. tw32(FTQ_RESET, 0xffffffff);
  5399. tw32(FTQ_RESET, 0x00000000);
  5400. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5401. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5402. for (i = 0; i < tp->irq_cnt; i++) {
  5403. struct tg3_napi *tnapi = &tp->napi[i];
  5404. if (tnapi->hw_status)
  5405. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5406. }
  5407. if (tp->hw_stats)
  5408. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5409. return err;
  5410. }
  5411. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5412. {
  5413. int i;
  5414. u32 apedata;
  5415. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5416. if (apedata != APE_SEG_SIG_MAGIC)
  5417. return;
  5418. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5419. if (!(apedata & APE_FW_STATUS_READY))
  5420. return;
  5421. /* Wait for up to 1 millisecond for APE to service previous event. */
  5422. for (i = 0; i < 10; i++) {
  5423. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5424. return;
  5425. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5426. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5427. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5428. event | APE_EVENT_STATUS_EVENT_PENDING);
  5429. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5430. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5431. break;
  5432. udelay(100);
  5433. }
  5434. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5435. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5436. }
  5437. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5438. {
  5439. u32 event;
  5440. u32 apedata;
  5441. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5442. return;
  5443. switch (kind) {
  5444. case RESET_KIND_INIT:
  5445. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5446. APE_HOST_SEG_SIG_MAGIC);
  5447. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5448. APE_HOST_SEG_LEN_MAGIC);
  5449. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5450. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5451. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5452. APE_HOST_DRIVER_ID_MAGIC);
  5453. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5454. APE_HOST_BEHAV_NO_PHYLOCK);
  5455. event = APE_EVENT_STATUS_STATE_START;
  5456. break;
  5457. case RESET_KIND_SHUTDOWN:
  5458. /* With the interface we are currently using,
  5459. * APE does not track driver state. Wiping
  5460. * out the HOST SEGMENT SIGNATURE forces
  5461. * the APE to assume OS absent status.
  5462. */
  5463. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5464. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5465. break;
  5466. case RESET_KIND_SUSPEND:
  5467. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5468. break;
  5469. default:
  5470. return;
  5471. }
  5472. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5473. tg3_ape_send_event(tp, event);
  5474. }
  5475. /* tp->lock is held. */
  5476. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5477. {
  5478. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5479. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5480. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5481. switch (kind) {
  5482. case RESET_KIND_INIT:
  5483. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5484. DRV_STATE_START);
  5485. break;
  5486. case RESET_KIND_SHUTDOWN:
  5487. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5488. DRV_STATE_UNLOAD);
  5489. break;
  5490. case RESET_KIND_SUSPEND:
  5491. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5492. DRV_STATE_SUSPEND);
  5493. break;
  5494. default:
  5495. break;
  5496. }
  5497. }
  5498. if (kind == RESET_KIND_INIT ||
  5499. kind == RESET_KIND_SUSPEND)
  5500. tg3_ape_driver_state_change(tp, kind);
  5501. }
  5502. /* tp->lock is held. */
  5503. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5504. {
  5505. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5506. switch (kind) {
  5507. case RESET_KIND_INIT:
  5508. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5509. DRV_STATE_START_DONE);
  5510. break;
  5511. case RESET_KIND_SHUTDOWN:
  5512. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5513. DRV_STATE_UNLOAD_DONE);
  5514. break;
  5515. default:
  5516. break;
  5517. }
  5518. }
  5519. if (kind == RESET_KIND_SHUTDOWN)
  5520. tg3_ape_driver_state_change(tp, kind);
  5521. }
  5522. /* tp->lock is held. */
  5523. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5524. {
  5525. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5526. switch (kind) {
  5527. case RESET_KIND_INIT:
  5528. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5529. DRV_STATE_START);
  5530. break;
  5531. case RESET_KIND_SHUTDOWN:
  5532. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5533. DRV_STATE_UNLOAD);
  5534. break;
  5535. case RESET_KIND_SUSPEND:
  5536. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5537. DRV_STATE_SUSPEND);
  5538. break;
  5539. default:
  5540. break;
  5541. }
  5542. }
  5543. }
  5544. static int tg3_poll_fw(struct tg3 *tp)
  5545. {
  5546. int i;
  5547. u32 val;
  5548. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5549. /* Wait up to 20ms for init done. */
  5550. for (i = 0; i < 200; i++) {
  5551. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5552. return 0;
  5553. udelay(100);
  5554. }
  5555. return -ENODEV;
  5556. }
  5557. /* Wait for firmware initialization to complete. */
  5558. for (i = 0; i < 100000; i++) {
  5559. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5560. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5561. break;
  5562. udelay(10);
  5563. }
  5564. /* Chip might not be fitted with firmware. Some Sun onboard
  5565. * parts are configured like that. So don't signal the timeout
  5566. * of the above loop as an error, but do report the lack of
  5567. * running firmware once.
  5568. */
  5569. if (i >= 100000 &&
  5570. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5571. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5572. netdev_info(tp->dev, "No firmware running\n");
  5573. }
  5574. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5575. /* The 57765 A0 needs a little more
  5576. * time to do some important work.
  5577. */
  5578. mdelay(10);
  5579. }
  5580. return 0;
  5581. }
  5582. /* Save PCI command register before chip reset */
  5583. static void tg3_save_pci_state(struct tg3 *tp)
  5584. {
  5585. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5586. }
  5587. /* Restore PCI state after chip reset */
  5588. static void tg3_restore_pci_state(struct tg3 *tp)
  5589. {
  5590. u32 val;
  5591. /* Re-enable indirect register accesses. */
  5592. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5593. tp->misc_host_ctrl);
  5594. /* Set MAX PCI retry to zero. */
  5595. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5596. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5597. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5598. val |= PCISTATE_RETRY_SAME_DMA;
  5599. /* Allow reads and writes to the APE register and memory space. */
  5600. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5601. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5602. PCISTATE_ALLOW_APE_SHMEM_WR;
  5603. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5604. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5605. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5606. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5607. pcie_set_readrq(tp->pdev, 4096);
  5608. else {
  5609. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5610. tp->pci_cacheline_sz);
  5611. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5612. tp->pci_lat_timer);
  5613. }
  5614. }
  5615. /* Make sure PCI-X relaxed ordering bit is clear. */
  5616. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5617. u16 pcix_cmd;
  5618. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5619. &pcix_cmd);
  5620. pcix_cmd &= ~PCI_X_CMD_ERO;
  5621. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5622. pcix_cmd);
  5623. }
  5624. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5625. /* Chip reset on 5780 will reset MSI enable bit,
  5626. * so need to restore it.
  5627. */
  5628. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5629. u16 ctrl;
  5630. pci_read_config_word(tp->pdev,
  5631. tp->msi_cap + PCI_MSI_FLAGS,
  5632. &ctrl);
  5633. pci_write_config_word(tp->pdev,
  5634. tp->msi_cap + PCI_MSI_FLAGS,
  5635. ctrl | PCI_MSI_FLAGS_ENABLE);
  5636. val = tr32(MSGINT_MODE);
  5637. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5638. }
  5639. }
  5640. }
  5641. static void tg3_stop_fw(struct tg3 *);
  5642. /* tp->lock is held. */
  5643. static int tg3_chip_reset(struct tg3 *tp)
  5644. {
  5645. u32 val;
  5646. void (*write_op)(struct tg3 *, u32, u32);
  5647. int i, err;
  5648. tg3_nvram_lock(tp);
  5649. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5650. /* No matching tg3_nvram_unlock() after this because
  5651. * chip reset below will undo the nvram lock.
  5652. */
  5653. tp->nvram_lock_cnt = 0;
  5654. /* GRC_MISC_CFG core clock reset will clear the memory
  5655. * enable bit in PCI register 4 and the MSI enable bit
  5656. * on some chips, so we save relevant registers here.
  5657. */
  5658. tg3_save_pci_state(tp);
  5659. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5660. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5661. tw32(GRC_FASTBOOT_PC, 0);
  5662. /*
  5663. * We must avoid the readl() that normally takes place.
  5664. * It locks machines, causes machine checks, and other
  5665. * fun things. So, temporarily disable the 5701
  5666. * hardware workaround, while we do the reset.
  5667. */
  5668. write_op = tp->write32;
  5669. if (write_op == tg3_write_flush_reg32)
  5670. tp->write32 = tg3_write32;
  5671. /* Prevent the irq handler from reading or writing PCI registers
  5672. * during chip reset when the memory enable bit in the PCI command
  5673. * register may be cleared. The chip does not generate interrupt
  5674. * at this time, but the irq handler may still be called due to irq
  5675. * sharing or irqpoll.
  5676. */
  5677. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5678. for (i = 0; i < tp->irq_cnt; i++) {
  5679. struct tg3_napi *tnapi = &tp->napi[i];
  5680. if (tnapi->hw_status) {
  5681. tnapi->hw_status->status = 0;
  5682. tnapi->hw_status->status_tag = 0;
  5683. }
  5684. tnapi->last_tag = 0;
  5685. tnapi->last_irq_tag = 0;
  5686. }
  5687. smp_mb();
  5688. for (i = 0; i < tp->irq_cnt; i++)
  5689. synchronize_irq(tp->napi[i].irq_vec);
  5690. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5691. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5692. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5693. }
  5694. /* do the reset */
  5695. val = GRC_MISC_CFG_CORECLK_RESET;
  5696. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5697. if (tr32(0x7e2c) == 0x60) {
  5698. tw32(0x7e2c, 0x20);
  5699. }
  5700. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5701. tw32(GRC_MISC_CFG, (1 << 29));
  5702. val |= (1 << 29);
  5703. }
  5704. }
  5705. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5706. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5707. tw32(GRC_VCPU_EXT_CTRL,
  5708. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5709. }
  5710. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5711. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5712. tw32(GRC_MISC_CFG, val);
  5713. /* restore 5701 hardware bug workaround write method */
  5714. tp->write32 = write_op;
  5715. /* Unfortunately, we have to delay before the PCI read back.
  5716. * Some 575X chips even will not respond to a PCI cfg access
  5717. * when the reset command is given to the chip.
  5718. *
  5719. * How do these hardware designers expect things to work
  5720. * properly if the PCI write is posted for a long period
  5721. * of time? It is always necessary to have some method by
  5722. * which a register read back can occur to push the write
  5723. * out which does the reset.
  5724. *
  5725. * For most tg3 variants the trick below was working.
  5726. * Ho hum...
  5727. */
  5728. udelay(120);
  5729. /* Flush PCI posted writes. The normal MMIO registers
  5730. * are inaccessible at this time so this is the only
  5731. * way to make this reliably (actually, this is no longer
  5732. * the case, see above). I tried to use indirect
  5733. * register read/write but this upset some 5701 variants.
  5734. */
  5735. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5736. udelay(120);
  5737. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5738. u16 val16;
  5739. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5740. int i;
  5741. u32 cfg_val;
  5742. /* Wait for link training to complete. */
  5743. for (i = 0; i < 5000; i++)
  5744. udelay(100);
  5745. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5746. pci_write_config_dword(tp->pdev, 0xc4,
  5747. cfg_val | (1 << 15));
  5748. }
  5749. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5750. pci_read_config_word(tp->pdev,
  5751. tp->pcie_cap + PCI_EXP_DEVCTL,
  5752. &val16);
  5753. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5754. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5755. /*
  5756. * Older PCIe devices only support the 128 byte
  5757. * MPS setting. Enforce the restriction.
  5758. */
  5759. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5760. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5761. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5762. pci_write_config_word(tp->pdev,
  5763. tp->pcie_cap + PCI_EXP_DEVCTL,
  5764. val16);
  5765. pcie_set_readrq(tp->pdev, 4096);
  5766. /* Clear error status */
  5767. pci_write_config_word(tp->pdev,
  5768. tp->pcie_cap + PCI_EXP_DEVSTA,
  5769. PCI_EXP_DEVSTA_CED |
  5770. PCI_EXP_DEVSTA_NFED |
  5771. PCI_EXP_DEVSTA_FED |
  5772. PCI_EXP_DEVSTA_URD);
  5773. }
  5774. tg3_restore_pci_state(tp);
  5775. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5776. val = 0;
  5777. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5778. val = tr32(MEMARB_MODE);
  5779. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5780. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5781. tg3_stop_fw(tp);
  5782. tw32(0x5000, 0x400);
  5783. }
  5784. tw32(GRC_MODE, tp->grc_mode);
  5785. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5786. val = tr32(0xc4);
  5787. tw32(0xc4, val | (1 << 15));
  5788. }
  5789. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5790. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5791. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5792. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5793. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5794. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5795. }
  5796. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5797. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5798. tw32_f(MAC_MODE, tp->mac_mode);
  5799. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5800. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5801. tw32_f(MAC_MODE, tp->mac_mode);
  5802. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5803. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5804. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5805. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5806. tw32_f(MAC_MODE, tp->mac_mode);
  5807. } else
  5808. tw32_f(MAC_MODE, 0);
  5809. udelay(40);
  5810. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5811. err = tg3_poll_fw(tp);
  5812. if (err)
  5813. return err;
  5814. tg3_mdio_start(tp);
  5815. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5816. u8 phy_addr;
  5817. phy_addr = tp->phy_addr;
  5818. tp->phy_addr = TG3_PHY_PCIE_ADDR;
  5819. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5820. TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
  5821. val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
  5822. TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
  5823. TG3_PCIEPHY_TX0CTRL1_NB_EN;
  5824. tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
  5825. udelay(10);
  5826. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5827. TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
  5828. val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
  5829. TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
  5830. tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
  5831. udelay(10);
  5832. tp->phy_addr = phy_addr;
  5833. }
  5834. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5835. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5836. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5837. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  5838. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  5839. val = tr32(0x7c00);
  5840. tw32(0x7c00, val | (1 << 25));
  5841. }
  5842. /* Reprobe ASF enable state. */
  5843. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5844. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5845. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5846. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5847. u32 nic_cfg;
  5848. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5849. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5850. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5851. tp->last_event_jiffies = jiffies;
  5852. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5853. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5854. }
  5855. }
  5856. return 0;
  5857. }
  5858. /* tp->lock is held. */
  5859. static void tg3_stop_fw(struct tg3 *tp)
  5860. {
  5861. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5862. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5863. /* Wait for RX cpu to ACK the previous event. */
  5864. tg3_wait_for_event_ack(tp);
  5865. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5866. tg3_generate_fw_event(tp);
  5867. /* Wait for RX cpu to ACK this event. */
  5868. tg3_wait_for_event_ack(tp);
  5869. }
  5870. }
  5871. /* tp->lock is held. */
  5872. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5873. {
  5874. int err;
  5875. tg3_stop_fw(tp);
  5876. tg3_write_sig_pre_reset(tp, kind);
  5877. tg3_abort_hw(tp, silent);
  5878. err = tg3_chip_reset(tp);
  5879. __tg3_set_mac_addr(tp, 0);
  5880. tg3_write_sig_legacy(tp, kind);
  5881. tg3_write_sig_post_reset(tp, kind);
  5882. if (err)
  5883. return err;
  5884. return 0;
  5885. }
  5886. #define RX_CPU_SCRATCH_BASE 0x30000
  5887. #define RX_CPU_SCRATCH_SIZE 0x04000
  5888. #define TX_CPU_SCRATCH_BASE 0x34000
  5889. #define TX_CPU_SCRATCH_SIZE 0x04000
  5890. /* tp->lock is held. */
  5891. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5892. {
  5893. int i;
  5894. BUG_ON(offset == TX_CPU_BASE &&
  5895. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5896. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5897. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5898. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5899. return 0;
  5900. }
  5901. if (offset == RX_CPU_BASE) {
  5902. for (i = 0; i < 10000; i++) {
  5903. tw32(offset + CPU_STATE, 0xffffffff);
  5904. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5905. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5906. break;
  5907. }
  5908. tw32(offset + CPU_STATE, 0xffffffff);
  5909. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5910. udelay(10);
  5911. } else {
  5912. for (i = 0; i < 10000; i++) {
  5913. tw32(offset + CPU_STATE, 0xffffffff);
  5914. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5915. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5916. break;
  5917. }
  5918. }
  5919. if (i >= 10000) {
  5920. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  5921. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  5922. return -ENODEV;
  5923. }
  5924. /* Clear firmware's nvram arbitration. */
  5925. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5926. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5927. return 0;
  5928. }
  5929. struct fw_info {
  5930. unsigned int fw_base;
  5931. unsigned int fw_len;
  5932. const __be32 *fw_data;
  5933. };
  5934. /* tp->lock is held. */
  5935. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5936. int cpu_scratch_size, struct fw_info *info)
  5937. {
  5938. int err, lock_err, i;
  5939. void (*write_op)(struct tg3 *, u32, u32);
  5940. if (cpu_base == TX_CPU_BASE &&
  5941. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5942. netdev_err(tp->dev, "%s: Trying to load TX cpu firmware which is 5705\n",
  5943. __func__);
  5944. return -EINVAL;
  5945. }
  5946. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5947. write_op = tg3_write_mem;
  5948. else
  5949. write_op = tg3_write_indirect_reg32;
  5950. /* It is possible that bootcode is still loading at this point.
  5951. * Get the nvram lock first before halting the cpu.
  5952. */
  5953. lock_err = tg3_nvram_lock(tp);
  5954. err = tg3_halt_cpu(tp, cpu_base);
  5955. if (!lock_err)
  5956. tg3_nvram_unlock(tp);
  5957. if (err)
  5958. goto out;
  5959. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5960. write_op(tp, cpu_scratch_base + i, 0);
  5961. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5962. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5963. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5964. write_op(tp, (cpu_scratch_base +
  5965. (info->fw_base & 0xffff) +
  5966. (i * sizeof(u32))),
  5967. be32_to_cpu(info->fw_data[i]));
  5968. err = 0;
  5969. out:
  5970. return err;
  5971. }
  5972. /* tp->lock is held. */
  5973. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5974. {
  5975. struct fw_info info;
  5976. const __be32 *fw_data;
  5977. int err, i;
  5978. fw_data = (void *)tp->fw->data;
  5979. /* Firmware blob starts with version numbers, followed by
  5980. start address and length. We are setting complete length.
  5981. length = end_address_of_bss - start_address_of_text.
  5982. Remainder is the blob to be loaded contiguously
  5983. from start address. */
  5984. info.fw_base = be32_to_cpu(fw_data[1]);
  5985. info.fw_len = tp->fw->size - 12;
  5986. info.fw_data = &fw_data[3];
  5987. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5988. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5989. &info);
  5990. if (err)
  5991. return err;
  5992. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5993. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5994. &info);
  5995. if (err)
  5996. return err;
  5997. /* Now startup only the RX cpu. */
  5998. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5999. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6000. for (i = 0; i < 5; i++) {
  6001. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6002. break;
  6003. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6004. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6005. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6006. udelay(1000);
  6007. }
  6008. if (i >= 5) {
  6009. netdev_err(tp->dev, "tg3_load_firmware fails to set RX CPU PC, is %08x should be %08x\n",
  6010. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6011. return -ENODEV;
  6012. }
  6013. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6014. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6015. return 0;
  6016. }
  6017. /* 5705 needs a special version of the TSO firmware. */
  6018. /* tp->lock is held. */
  6019. static int tg3_load_tso_firmware(struct tg3 *tp)
  6020. {
  6021. struct fw_info info;
  6022. const __be32 *fw_data;
  6023. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6024. int err, i;
  6025. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6026. return 0;
  6027. fw_data = (void *)tp->fw->data;
  6028. /* Firmware blob starts with version numbers, followed by
  6029. start address and length. We are setting complete length.
  6030. length = end_address_of_bss - start_address_of_text.
  6031. Remainder is the blob to be loaded contiguously
  6032. from start address. */
  6033. info.fw_base = be32_to_cpu(fw_data[1]);
  6034. cpu_scratch_size = tp->fw_len;
  6035. info.fw_len = tp->fw->size - 12;
  6036. info.fw_data = &fw_data[3];
  6037. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6038. cpu_base = RX_CPU_BASE;
  6039. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6040. } else {
  6041. cpu_base = TX_CPU_BASE;
  6042. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6043. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6044. }
  6045. err = tg3_load_firmware_cpu(tp, cpu_base,
  6046. cpu_scratch_base, cpu_scratch_size,
  6047. &info);
  6048. if (err)
  6049. return err;
  6050. /* Now startup the cpu. */
  6051. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6052. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6053. for (i = 0; i < 5; i++) {
  6054. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6055. break;
  6056. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6057. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6058. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6059. udelay(1000);
  6060. }
  6061. if (i >= 5) {
  6062. netdev_err(tp->dev, "%s fails to set CPU PC, is %08x should be %08x\n",
  6063. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6064. return -ENODEV;
  6065. }
  6066. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6067. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6068. return 0;
  6069. }
  6070. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6071. {
  6072. struct tg3 *tp = netdev_priv(dev);
  6073. struct sockaddr *addr = p;
  6074. int err = 0, skip_mac_1 = 0;
  6075. if (!is_valid_ether_addr(addr->sa_data))
  6076. return -EINVAL;
  6077. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6078. if (!netif_running(dev))
  6079. return 0;
  6080. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6081. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6082. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6083. addr0_low = tr32(MAC_ADDR_0_LOW);
  6084. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6085. addr1_low = tr32(MAC_ADDR_1_LOW);
  6086. /* Skip MAC addr 1 if ASF is using it. */
  6087. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6088. !(addr1_high == 0 && addr1_low == 0))
  6089. skip_mac_1 = 1;
  6090. }
  6091. spin_lock_bh(&tp->lock);
  6092. __tg3_set_mac_addr(tp, skip_mac_1);
  6093. spin_unlock_bh(&tp->lock);
  6094. return err;
  6095. }
  6096. /* tp->lock is held. */
  6097. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6098. dma_addr_t mapping, u32 maxlen_flags,
  6099. u32 nic_addr)
  6100. {
  6101. tg3_write_mem(tp,
  6102. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6103. ((u64) mapping >> 32));
  6104. tg3_write_mem(tp,
  6105. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6106. ((u64) mapping & 0xffffffff));
  6107. tg3_write_mem(tp,
  6108. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6109. maxlen_flags);
  6110. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6111. tg3_write_mem(tp,
  6112. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6113. nic_addr);
  6114. }
  6115. static void __tg3_set_rx_mode(struct net_device *);
  6116. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6117. {
  6118. int i;
  6119. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6120. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6121. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6122. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6123. } else {
  6124. tw32(HOSTCC_TXCOL_TICKS, 0);
  6125. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6126. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6127. }
  6128. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6129. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6130. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6131. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6132. } else {
  6133. tw32(HOSTCC_RXCOL_TICKS, 0);
  6134. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6135. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6136. }
  6137. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6138. u32 val = ec->stats_block_coalesce_usecs;
  6139. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6140. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6141. if (!netif_carrier_ok(tp->dev))
  6142. val = 0;
  6143. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6144. }
  6145. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6146. u32 reg;
  6147. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6148. tw32(reg, ec->rx_coalesce_usecs);
  6149. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6150. tw32(reg, ec->rx_max_coalesced_frames);
  6151. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6152. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6153. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6154. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6155. tw32(reg, ec->tx_coalesce_usecs);
  6156. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6157. tw32(reg, ec->tx_max_coalesced_frames);
  6158. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6159. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6160. }
  6161. }
  6162. for (; i < tp->irq_max - 1; i++) {
  6163. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6164. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6165. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6166. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6167. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6168. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6169. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6170. }
  6171. }
  6172. }
  6173. /* tp->lock is held. */
  6174. static void tg3_rings_reset(struct tg3 *tp)
  6175. {
  6176. int i;
  6177. u32 stblk, txrcb, rxrcb, limit;
  6178. struct tg3_napi *tnapi = &tp->napi[0];
  6179. /* Disable all transmit rings but the first. */
  6180. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6181. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6182. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6183. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6184. else
  6185. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6186. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6187. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6188. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6189. BDINFO_FLAGS_DISABLED);
  6190. /* Disable all receive return rings but the first. */
  6191. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6192. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6193. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6194. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6195. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6196. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6197. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6198. else
  6199. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6200. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6201. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6202. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6203. BDINFO_FLAGS_DISABLED);
  6204. /* Disable interrupts */
  6205. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6206. /* Zero mailbox registers. */
  6207. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6208. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  6209. tp->napi[i].tx_prod = 0;
  6210. tp->napi[i].tx_cons = 0;
  6211. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6212. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6213. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6214. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6215. }
  6216. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6217. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6218. } else {
  6219. tp->napi[0].tx_prod = 0;
  6220. tp->napi[0].tx_cons = 0;
  6221. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6222. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6223. }
  6224. /* Make sure the NIC-based send BD rings are disabled. */
  6225. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6226. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6227. for (i = 0; i < 16; i++)
  6228. tw32_tx_mbox(mbox + i * 8, 0);
  6229. }
  6230. txrcb = NIC_SRAM_SEND_RCB;
  6231. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6232. /* Clear status block in ram. */
  6233. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6234. /* Set status block DMA address */
  6235. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6236. ((u64) tnapi->status_mapping >> 32));
  6237. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6238. ((u64) tnapi->status_mapping & 0xffffffff));
  6239. if (tnapi->tx_ring) {
  6240. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6241. (TG3_TX_RING_SIZE <<
  6242. BDINFO_FLAGS_MAXLEN_SHIFT),
  6243. NIC_SRAM_TX_BUFFER_DESC);
  6244. txrcb += TG3_BDINFO_SIZE;
  6245. }
  6246. if (tnapi->rx_rcb) {
  6247. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6248. (TG3_RX_RCB_RING_SIZE(tp) <<
  6249. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6250. rxrcb += TG3_BDINFO_SIZE;
  6251. }
  6252. stblk = HOSTCC_STATBLCK_RING1;
  6253. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6254. u64 mapping = (u64)tnapi->status_mapping;
  6255. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6256. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6257. /* Clear status block in ram. */
  6258. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6259. if (tnapi->tx_ring) {
  6260. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6261. (TG3_TX_RING_SIZE <<
  6262. BDINFO_FLAGS_MAXLEN_SHIFT),
  6263. NIC_SRAM_TX_BUFFER_DESC);
  6264. txrcb += TG3_BDINFO_SIZE;
  6265. }
  6266. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6267. (TG3_RX_RCB_RING_SIZE(tp) <<
  6268. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6269. stblk += 8;
  6270. rxrcb += TG3_BDINFO_SIZE;
  6271. }
  6272. }
  6273. /* tp->lock is held. */
  6274. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6275. {
  6276. u32 val, rdmac_mode;
  6277. int i, err, limit;
  6278. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  6279. tg3_disable_ints(tp);
  6280. tg3_stop_fw(tp);
  6281. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6282. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  6283. tg3_abort_hw(tp, 1);
  6284. }
  6285. if (reset_phy)
  6286. tg3_phy_reset(tp);
  6287. err = tg3_chip_reset(tp);
  6288. if (err)
  6289. return err;
  6290. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6291. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6292. val = tr32(TG3_CPMU_CTRL);
  6293. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6294. tw32(TG3_CPMU_CTRL, val);
  6295. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6296. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6297. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6298. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6299. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6300. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6301. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6302. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6303. val = tr32(TG3_CPMU_HST_ACC);
  6304. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6305. val |= CPMU_HST_ACC_MACCLK_6_25;
  6306. tw32(TG3_CPMU_HST_ACC, val);
  6307. }
  6308. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6309. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6310. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6311. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6312. tw32(PCIE_PWR_MGMT_THRESH, val);
  6313. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6314. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6315. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6316. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6317. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6318. }
  6319. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6320. u32 grc_mode = tr32(GRC_MODE);
  6321. /* Access the lower 1K of PL PCIE block registers. */
  6322. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6323. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6324. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6325. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6326. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6327. tw32(GRC_MODE, grc_mode);
  6328. }
  6329. /* This works around an issue with Athlon chipsets on
  6330. * B3 tigon3 silicon. This bit has no effect on any
  6331. * other revision. But do not set this on PCI Express
  6332. * chips and don't even touch the clocks if the CPMU is present.
  6333. */
  6334. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6335. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6336. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6337. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6338. }
  6339. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6340. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6341. val = tr32(TG3PCI_PCISTATE);
  6342. val |= PCISTATE_RETRY_SAME_DMA;
  6343. tw32(TG3PCI_PCISTATE, val);
  6344. }
  6345. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6346. /* Allow reads and writes to the
  6347. * APE register and memory space.
  6348. */
  6349. val = tr32(TG3PCI_PCISTATE);
  6350. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6351. PCISTATE_ALLOW_APE_SHMEM_WR;
  6352. tw32(TG3PCI_PCISTATE, val);
  6353. }
  6354. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6355. /* Enable some hw fixes. */
  6356. val = tr32(TG3PCI_MSI_DATA);
  6357. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6358. tw32(TG3PCI_MSI_DATA, val);
  6359. }
  6360. /* Descriptor ring init may make accesses to the
  6361. * NIC SRAM area to setup the TX descriptors, so we
  6362. * can only do this after the hardware has been
  6363. * successfully reset.
  6364. */
  6365. err = tg3_init_rings(tp);
  6366. if (err)
  6367. return err;
  6368. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6369. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6370. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6371. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6372. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6373. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6374. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6375. /* This value is determined during the probe time DMA
  6376. * engine test, tg3_test_dma.
  6377. */
  6378. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6379. }
  6380. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6381. GRC_MODE_4X_NIC_SEND_RINGS |
  6382. GRC_MODE_NO_TX_PHDR_CSUM |
  6383. GRC_MODE_NO_RX_PHDR_CSUM);
  6384. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6385. /* Pseudo-header checksum is done by hardware logic and not
  6386. * the offload processers, so make the chip do the pseudo-
  6387. * header checksums on receive. For transmit it is more
  6388. * convenient to do the pseudo-header checksum in software
  6389. * as Linux does that on transmit for us in all cases.
  6390. */
  6391. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6392. tw32(GRC_MODE,
  6393. tp->grc_mode |
  6394. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6395. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6396. val = tr32(GRC_MISC_CFG);
  6397. val &= ~0xff;
  6398. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6399. tw32(GRC_MISC_CFG, val);
  6400. /* Initialize MBUF/DESC pool. */
  6401. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6402. /* Do nothing. */
  6403. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6404. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6405. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6406. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6407. else
  6408. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6409. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6410. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6411. }
  6412. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6413. int fw_len;
  6414. fw_len = tp->fw_len;
  6415. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6416. tw32(BUFMGR_MB_POOL_ADDR,
  6417. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6418. tw32(BUFMGR_MB_POOL_SIZE,
  6419. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6420. }
  6421. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6422. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6423. tp->bufmgr_config.mbuf_read_dma_low_water);
  6424. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6425. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6426. tw32(BUFMGR_MB_HIGH_WATER,
  6427. tp->bufmgr_config.mbuf_high_water);
  6428. } else {
  6429. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6430. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6431. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6432. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6433. tw32(BUFMGR_MB_HIGH_WATER,
  6434. tp->bufmgr_config.mbuf_high_water_jumbo);
  6435. }
  6436. tw32(BUFMGR_DMA_LOW_WATER,
  6437. tp->bufmgr_config.dma_low_water);
  6438. tw32(BUFMGR_DMA_HIGH_WATER,
  6439. tp->bufmgr_config.dma_high_water);
  6440. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6441. for (i = 0; i < 2000; i++) {
  6442. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6443. break;
  6444. udelay(10);
  6445. }
  6446. if (i >= 2000) {
  6447. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6448. return -ENODEV;
  6449. }
  6450. /* Setup replenish threshold. */
  6451. val = tp->rx_pending / 8;
  6452. if (val == 0)
  6453. val = 1;
  6454. else if (val > tp->rx_std_max_post)
  6455. val = tp->rx_std_max_post;
  6456. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6457. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6458. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6459. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6460. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6461. }
  6462. tw32(RCVBDI_STD_THRESH, val);
  6463. /* Initialize TG3_BDINFO's at:
  6464. * RCVDBDI_STD_BD: standard eth size rx ring
  6465. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6466. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6467. *
  6468. * like so:
  6469. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6470. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6471. * ring attribute flags
  6472. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6473. *
  6474. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6475. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6476. *
  6477. * The size of each ring is fixed in the firmware, but the location is
  6478. * configurable.
  6479. */
  6480. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6481. ((u64) tpr->rx_std_mapping >> 32));
  6482. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6483. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6484. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6485. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6486. NIC_SRAM_RX_BUFFER_DESC);
  6487. /* Disable the mini ring */
  6488. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6489. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6490. BDINFO_FLAGS_DISABLED);
  6491. /* Program the jumbo buffer descriptor ring control
  6492. * blocks on those devices that have them.
  6493. */
  6494. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6495. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6496. /* Setup replenish threshold. */
  6497. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6498. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6499. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6500. ((u64) tpr->rx_jmb_mapping >> 32));
  6501. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6502. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6503. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6504. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6505. BDINFO_FLAGS_USE_EXT_RECV);
  6506. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6507. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6508. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6509. } else {
  6510. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6511. BDINFO_FLAGS_DISABLED);
  6512. }
  6513. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6514. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6515. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6516. (RX_STD_MAX_SIZE << 2);
  6517. else
  6518. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  6519. } else
  6520. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6521. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6522. tpr->rx_std_prod_idx = tp->rx_pending;
  6523. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6524. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6525. tp->rx_jumbo_pending : 0;
  6526. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6527. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6528. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6529. tw32(STD_REPLENISH_LWM, 32);
  6530. tw32(JMB_REPLENISH_LWM, 16);
  6531. }
  6532. tg3_rings_reset(tp);
  6533. /* Initialize MAC address and backoff seed. */
  6534. __tg3_set_mac_addr(tp, 0);
  6535. /* MTU + ethernet header + FCS + optional VLAN tag */
  6536. tw32(MAC_RX_MTU_SIZE,
  6537. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6538. /* The slot time is changed by tg3_setup_phy if we
  6539. * run at gigabit with half duplex.
  6540. */
  6541. tw32(MAC_TX_LENGTHS,
  6542. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6543. (6 << TX_LENGTHS_IPG_SHIFT) |
  6544. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6545. /* Receive rules. */
  6546. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6547. tw32(RCVLPC_CONFIG, 0x0181);
  6548. /* Calculate RDMAC_MODE setting early, we need it to determine
  6549. * the RCVLPC_STATE_ENABLE mask.
  6550. */
  6551. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6552. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6553. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6554. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6555. RDMAC_MODE_LNGREAD_ENAB);
  6556. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6557. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6558. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6559. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6560. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6561. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6562. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6563. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6564. /* If statement applies to 5705 and 5750 PCI devices only */
  6565. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6566. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6567. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6568. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6569. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6570. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6571. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6572. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6573. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6574. }
  6575. }
  6576. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6577. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6578. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6579. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6580. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6581. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6582. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6583. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6584. /* Receive/send statistics. */
  6585. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6586. val = tr32(RCVLPC_STATS_ENABLE);
  6587. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6588. tw32(RCVLPC_STATS_ENABLE, val);
  6589. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6590. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6591. val = tr32(RCVLPC_STATS_ENABLE);
  6592. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6593. tw32(RCVLPC_STATS_ENABLE, val);
  6594. } else {
  6595. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6596. }
  6597. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6598. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6599. tw32(SNDDATAI_STATSCTRL,
  6600. (SNDDATAI_SCTRL_ENABLE |
  6601. SNDDATAI_SCTRL_FASTUPD));
  6602. /* Setup host coalescing engine. */
  6603. tw32(HOSTCC_MODE, 0);
  6604. for (i = 0; i < 2000; i++) {
  6605. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6606. break;
  6607. udelay(10);
  6608. }
  6609. __tg3_set_coalesce(tp, &tp->coal);
  6610. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6611. /* Status/statistics block address. See tg3_timer,
  6612. * the tg3_periodic_fetch_stats call there, and
  6613. * tg3_get_stats to see how this works for 5705/5750 chips.
  6614. */
  6615. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6616. ((u64) tp->stats_mapping >> 32));
  6617. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6618. ((u64) tp->stats_mapping & 0xffffffff));
  6619. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6620. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6621. /* Clear statistics and status block memory areas */
  6622. for (i = NIC_SRAM_STATS_BLK;
  6623. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6624. i += sizeof(u32)) {
  6625. tg3_write_mem(tp, i, 0);
  6626. udelay(40);
  6627. }
  6628. }
  6629. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6630. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6631. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6632. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6633. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6634. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6635. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6636. /* reset to prevent losing 1st rx packet intermittently */
  6637. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6638. udelay(10);
  6639. }
  6640. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6641. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6642. else
  6643. tp->mac_mode = 0;
  6644. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6645. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6646. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6647. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6648. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6649. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6650. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6651. udelay(40);
  6652. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6653. * If TG3_FLG2_IS_NIC is zero, we should read the
  6654. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6655. * whether used as inputs or outputs, are set by boot code after
  6656. * reset.
  6657. */
  6658. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6659. u32 gpio_mask;
  6660. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6661. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6662. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6663. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6664. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6665. GRC_LCLCTRL_GPIO_OUTPUT3;
  6666. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6667. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6668. tp->grc_local_ctrl &= ~gpio_mask;
  6669. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6670. /* GPIO1 must be driven high for eeprom write protect */
  6671. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6672. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6673. GRC_LCLCTRL_GPIO_OUTPUT1);
  6674. }
  6675. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6676. udelay(100);
  6677. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6678. val = tr32(MSGINT_MODE);
  6679. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6680. tw32(MSGINT_MODE, val);
  6681. }
  6682. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6683. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6684. udelay(40);
  6685. }
  6686. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6687. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6688. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6689. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6690. WDMAC_MODE_LNGREAD_ENAB);
  6691. /* If statement applies to 5705 and 5750 PCI devices only */
  6692. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6693. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6694. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6695. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6696. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6697. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6698. /* nothing */
  6699. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6700. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6701. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6702. val |= WDMAC_MODE_RX_ACCEL;
  6703. }
  6704. }
  6705. /* Enable host coalescing bug fix */
  6706. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6707. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6708. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6709. val |= WDMAC_MODE_BURST_ALL_DATA;
  6710. tw32_f(WDMAC_MODE, val);
  6711. udelay(40);
  6712. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6713. u16 pcix_cmd;
  6714. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6715. &pcix_cmd);
  6716. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6717. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6718. pcix_cmd |= PCI_X_CMD_READ_2K;
  6719. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6720. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6721. pcix_cmd |= PCI_X_CMD_READ_2K;
  6722. }
  6723. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6724. pcix_cmd);
  6725. }
  6726. tw32_f(RDMAC_MODE, rdmac_mode);
  6727. udelay(40);
  6728. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6729. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6730. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6731. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6732. tw32(SNDDATAC_MODE,
  6733. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6734. else
  6735. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6736. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6737. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6738. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6739. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6740. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6741. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6742. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6743. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6744. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6745. tw32(SNDBDI_MODE, val);
  6746. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6747. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6748. err = tg3_load_5701_a0_firmware_fix(tp);
  6749. if (err)
  6750. return err;
  6751. }
  6752. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6753. err = tg3_load_tso_firmware(tp);
  6754. if (err)
  6755. return err;
  6756. }
  6757. tp->tx_mode = TX_MODE_ENABLE;
  6758. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6759. udelay(100);
  6760. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6761. u32 reg = MAC_RSS_INDIR_TBL_0;
  6762. u8 *ent = (u8 *)&val;
  6763. /* Setup the indirection table */
  6764. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6765. int idx = i % sizeof(val);
  6766. ent[idx] = i % (tp->irq_cnt - 1);
  6767. if (idx == sizeof(val) - 1) {
  6768. tw32(reg, val);
  6769. reg += 4;
  6770. }
  6771. }
  6772. /* Setup the "secret" hash key. */
  6773. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6774. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6775. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6776. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6777. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6778. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6779. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6780. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6781. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6782. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6783. }
  6784. tp->rx_mode = RX_MODE_ENABLE;
  6785. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6786. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6787. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6788. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6789. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6790. RX_MODE_RSS_IPV6_HASH_EN |
  6791. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6792. RX_MODE_RSS_IPV4_HASH_EN |
  6793. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6794. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6795. udelay(10);
  6796. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6797. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6798. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6799. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6800. udelay(10);
  6801. }
  6802. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6803. udelay(10);
  6804. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6805. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6806. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6807. /* Set drive transmission level to 1.2V */
  6808. /* only if the signal pre-emphasis bit is not set */
  6809. val = tr32(MAC_SERDES_CFG);
  6810. val &= 0xfffff000;
  6811. val |= 0x880;
  6812. tw32(MAC_SERDES_CFG, val);
  6813. }
  6814. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6815. tw32(MAC_SERDES_CFG, 0x616000);
  6816. }
  6817. /* Prevent chip from dropping frames when flow control
  6818. * is enabled.
  6819. */
  6820. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6821. val = 1;
  6822. else
  6823. val = 2;
  6824. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  6825. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6826. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6827. /* Use hardware link auto-negotiation */
  6828. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6829. }
  6830. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6831. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6832. u32 tmp;
  6833. tmp = tr32(SERDES_RX_CTRL);
  6834. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6835. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6836. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6837. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6838. }
  6839. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6840. if (tp->link_config.phy_is_low_power) {
  6841. tp->link_config.phy_is_low_power = 0;
  6842. tp->link_config.speed = tp->link_config.orig_speed;
  6843. tp->link_config.duplex = tp->link_config.orig_duplex;
  6844. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6845. }
  6846. err = tg3_setup_phy(tp, 0);
  6847. if (err)
  6848. return err;
  6849. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6850. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6851. u32 tmp;
  6852. /* Clear CRC stats. */
  6853. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6854. tg3_writephy(tp, MII_TG3_TEST1,
  6855. tmp | MII_TG3_TEST1_CRC_EN);
  6856. tg3_readphy(tp, 0x14, &tmp);
  6857. }
  6858. }
  6859. }
  6860. __tg3_set_rx_mode(tp->dev);
  6861. /* Initialize receive rules. */
  6862. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6863. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6864. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6865. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6866. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6867. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6868. limit = 8;
  6869. else
  6870. limit = 16;
  6871. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6872. limit -= 4;
  6873. switch (limit) {
  6874. case 16:
  6875. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6876. case 15:
  6877. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6878. case 14:
  6879. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6880. case 13:
  6881. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6882. case 12:
  6883. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6884. case 11:
  6885. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6886. case 10:
  6887. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6888. case 9:
  6889. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6890. case 8:
  6891. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6892. case 7:
  6893. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6894. case 6:
  6895. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6896. case 5:
  6897. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6898. case 4:
  6899. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6900. case 3:
  6901. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6902. case 2:
  6903. case 1:
  6904. default:
  6905. break;
  6906. }
  6907. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6908. /* Write our heartbeat update interval to APE. */
  6909. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6910. APE_HOST_HEARTBEAT_INT_DISABLE);
  6911. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6912. return 0;
  6913. }
  6914. /* Called at device open time to get the chip ready for
  6915. * packet processing. Invoked with tp->lock held.
  6916. */
  6917. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6918. {
  6919. tg3_switch_clocks(tp);
  6920. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6921. return tg3_reset_hw(tp, reset_phy);
  6922. }
  6923. #define TG3_STAT_ADD32(PSTAT, REG) \
  6924. do { u32 __val = tr32(REG); \
  6925. (PSTAT)->low += __val; \
  6926. if ((PSTAT)->low < __val) \
  6927. (PSTAT)->high += 1; \
  6928. } while (0)
  6929. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6930. {
  6931. struct tg3_hw_stats *sp = tp->hw_stats;
  6932. if (!netif_carrier_ok(tp->dev))
  6933. return;
  6934. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6935. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6936. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6937. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6938. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6939. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6940. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6941. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6942. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6943. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6944. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6945. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6946. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6947. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6948. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6949. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6950. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6951. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6952. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6953. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6954. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6955. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6956. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6957. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6958. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6959. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6960. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6961. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6962. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6963. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6964. }
  6965. static void tg3_timer(unsigned long __opaque)
  6966. {
  6967. struct tg3 *tp = (struct tg3 *) __opaque;
  6968. if (tp->irq_sync)
  6969. goto restart_timer;
  6970. spin_lock(&tp->lock);
  6971. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6972. /* All of this garbage is because when using non-tagged
  6973. * IRQ status the mailbox/status_block protocol the chip
  6974. * uses with the cpu is race prone.
  6975. */
  6976. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  6977. tw32(GRC_LOCAL_CTRL,
  6978. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6979. } else {
  6980. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6981. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  6982. }
  6983. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6984. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6985. spin_unlock(&tp->lock);
  6986. schedule_work(&tp->reset_task);
  6987. return;
  6988. }
  6989. }
  6990. /* This part only runs once per second. */
  6991. if (!--tp->timer_counter) {
  6992. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6993. tg3_periodic_fetch_stats(tp);
  6994. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6995. u32 mac_stat;
  6996. int phy_event;
  6997. mac_stat = tr32(MAC_STATUS);
  6998. phy_event = 0;
  6999. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  7000. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7001. phy_event = 1;
  7002. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7003. phy_event = 1;
  7004. if (phy_event)
  7005. tg3_setup_phy(tp, 0);
  7006. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7007. u32 mac_stat = tr32(MAC_STATUS);
  7008. int need_setup = 0;
  7009. if (netif_carrier_ok(tp->dev) &&
  7010. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7011. need_setup = 1;
  7012. }
  7013. if (! netif_carrier_ok(tp->dev) &&
  7014. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7015. MAC_STATUS_SIGNAL_DET))) {
  7016. need_setup = 1;
  7017. }
  7018. if (need_setup) {
  7019. if (!tp->serdes_counter) {
  7020. tw32_f(MAC_MODE,
  7021. (tp->mac_mode &
  7022. ~MAC_MODE_PORT_MODE_MASK));
  7023. udelay(40);
  7024. tw32_f(MAC_MODE, tp->mac_mode);
  7025. udelay(40);
  7026. }
  7027. tg3_setup_phy(tp, 0);
  7028. }
  7029. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  7030. tg3_serdes_parallel_detect(tp);
  7031. tp->timer_counter = tp->timer_multiplier;
  7032. }
  7033. /* Heartbeat is only sent once every 2 seconds.
  7034. *
  7035. * The heartbeat is to tell the ASF firmware that the host
  7036. * driver is still alive. In the event that the OS crashes,
  7037. * ASF needs to reset the hardware to free up the FIFO space
  7038. * that may be filled with rx packets destined for the host.
  7039. * If the FIFO is full, ASF will no longer function properly.
  7040. *
  7041. * Unintended resets have been reported on real time kernels
  7042. * where the timer doesn't run on time. Netpoll will also have
  7043. * same problem.
  7044. *
  7045. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7046. * to check the ring condition when the heartbeat is expiring
  7047. * before doing the reset. This will prevent most unintended
  7048. * resets.
  7049. */
  7050. if (!--tp->asf_counter) {
  7051. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7052. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7053. tg3_wait_for_event_ack(tp);
  7054. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7055. FWCMD_NICDRV_ALIVE3);
  7056. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7057. /* 5 seconds timeout */
  7058. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  7059. tg3_generate_fw_event(tp);
  7060. }
  7061. tp->asf_counter = tp->asf_multiplier;
  7062. }
  7063. spin_unlock(&tp->lock);
  7064. restart_timer:
  7065. tp->timer.expires = jiffies + tp->timer_offset;
  7066. add_timer(&tp->timer);
  7067. }
  7068. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7069. {
  7070. irq_handler_t fn;
  7071. unsigned long flags;
  7072. char *name;
  7073. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7074. if (tp->irq_cnt == 1)
  7075. name = tp->dev->name;
  7076. else {
  7077. name = &tnapi->irq_lbl[0];
  7078. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7079. name[IFNAMSIZ-1] = 0;
  7080. }
  7081. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7082. fn = tg3_msi;
  7083. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7084. fn = tg3_msi_1shot;
  7085. flags = IRQF_SAMPLE_RANDOM;
  7086. } else {
  7087. fn = tg3_interrupt;
  7088. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7089. fn = tg3_interrupt_tagged;
  7090. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7091. }
  7092. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7093. }
  7094. static int tg3_test_interrupt(struct tg3 *tp)
  7095. {
  7096. struct tg3_napi *tnapi = &tp->napi[0];
  7097. struct net_device *dev = tp->dev;
  7098. int err, i, intr_ok = 0;
  7099. u32 val;
  7100. if (!netif_running(dev))
  7101. return -ENODEV;
  7102. tg3_disable_ints(tp);
  7103. free_irq(tnapi->irq_vec, tnapi);
  7104. /*
  7105. * Turn off MSI one shot mode. Otherwise this test has no
  7106. * observable way to know whether the interrupt was delivered.
  7107. */
  7108. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7109. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7110. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7111. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7112. tw32(MSGINT_MODE, val);
  7113. }
  7114. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7115. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7116. if (err)
  7117. return err;
  7118. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7119. tg3_enable_ints(tp);
  7120. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7121. tnapi->coal_now);
  7122. for (i = 0; i < 5; i++) {
  7123. u32 int_mbox, misc_host_ctrl;
  7124. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7125. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7126. if ((int_mbox != 0) ||
  7127. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7128. intr_ok = 1;
  7129. break;
  7130. }
  7131. msleep(10);
  7132. }
  7133. tg3_disable_ints(tp);
  7134. free_irq(tnapi->irq_vec, tnapi);
  7135. err = tg3_request_irq(tp, 0);
  7136. if (err)
  7137. return err;
  7138. if (intr_ok) {
  7139. /* Reenable MSI one shot mode. */
  7140. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7141. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7142. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7143. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7144. tw32(MSGINT_MODE, val);
  7145. }
  7146. return 0;
  7147. }
  7148. return -EIO;
  7149. }
  7150. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7151. * successfully restored
  7152. */
  7153. static int tg3_test_msi(struct tg3 *tp)
  7154. {
  7155. int err;
  7156. u16 pci_cmd;
  7157. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7158. return 0;
  7159. /* Turn off SERR reporting in case MSI terminates with Master
  7160. * Abort.
  7161. */
  7162. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7163. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7164. pci_cmd & ~PCI_COMMAND_SERR);
  7165. err = tg3_test_interrupt(tp);
  7166. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7167. if (!err)
  7168. return 0;
  7169. /* other failures */
  7170. if (err != -EIO)
  7171. return err;
  7172. /* MSI test failed, go back to INTx mode */
  7173. netdev_warn(tp->dev, "No interrupt was generated using MSI, switching to INTx mode\n"
  7174. "Please report this failure to the PCI maintainer and include system chipset information\n");
  7175. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7176. pci_disable_msi(tp->pdev);
  7177. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7178. err = tg3_request_irq(tp, 0);
  7179. if (err)
  7180. return err;
  7181. /* Need to reset the chip because the MSI cycle may have terminated
  7182. * with Master Abort.
  7183. */
  7184. tg3_full_lock(tp, 1);
  7185. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7186. err = tg3_init_hw(tp, 1);
  7187. tg3_full_unlock(tp);
  7188. if (err)
  7189. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7190. return err;
  7191. }
  7192. static int tg3_request_firmware(struct tg3 *tp)
  7193. {
  7194. const __be32 *fw_data;
  7195. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7196. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7197. tp->fw_needed);
  7198. return -ENOENT;
  7199. }
  7200. fw_data = (void *)tp->fw->data;
  7201. /* Firmware blob starts with version numbers, followed by
  7202. * start address and _full_ length including BSS sections
  7203. * (which must be longer than the actual data, of course
  7204. */
  7205. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7206. if (tp->fw_len < (tp->fw->size - 12)) {
  7207. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7208. tp->fw_len, tp->fw_needed);
  7209. release_firmware(tp->fw);
  7210. tp->fw = NULL;
  7211. return -EINVAL;
  7212. }
  7213. /* We no longer need firmware; we have it. */
  7214. tp->fw_needed = NULL;
  7215. return 0;
  7216. }
  7217. static bool tg3_enable_msix(struct tg3 *tp)
  7218. {
  7219. int i, rc, cpus = num_online_cpus();
  7220. struct msix_entry msix_ent[tp->irq_max];
  7221. if (cpus == 1)
  7222. /* Just fallback to the simpler MSI mode. */
  7223. return false;
  7224. /*
  7225. * We want as many rx rings enabled as there are cpus.
  7226. * The first MSIX vector only deals with link interrupts, etc,
  7227. * so we add one to the number of vectors we are requesting.
  7228. */
  7229. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7230. for (i = 0; i < tp->irq_max; i++) {
  7231. msix_ent[i].entry = i;
  7232. msix_ent[i].vector = 0;
  7233. }
  7234. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7235. if (rc != 0) {
  7236. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  7237. return false;
  7238. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7239. return false;
  7240. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7241. tp->irq_cnt, rc);
  7242. tp->irq_cnt = rc;
  7243. }
  7244. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7245. for (i = 0; i < tp->irq_max; i++)
  7246. tp->napi[i].irq_vec = msix_ent[i].vector;
  7247. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  7248. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7249. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  7250. } else
  7251. tp->dev->real_num_tx_queues = 1;
  7252. return true;
  7253. }
  7254. static void tg3_ints_init(struct tg3 *tp)
  7255. {
  7256. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7257. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7258. /* All MSI supporting chips should support tagged
  7259. * status. Assert that this is the case.
  7260. */
  7261. netdev_warn(tp->dev, "MSI without TAGGED? Not using MSI\n");
  7262. goto defcfg;
  7263. }
  7264. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7265. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7266. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7267. pci_enable_msi(tp->pdev) == 0)
  7268. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7269. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7270. u32 msi_mode = tr32(MSGINT_MODE);
  7271. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7272. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7273. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7274. }
  7275. defcfg:
  7276. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7277. tp->irq_cnt = 1;
  7278. tp->napi[0].irq_vec = tp->pdev->irq;
  7279. tp->dev->real_num_tx_queues = 1;
  7280. }
  7281. }
  7282. static void tg3_ints_fini(struct tg3 *tp)
  7283. {
  7284. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7285. pci_disable_msix(tp->pdev);
  7286. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7287. pci_disable_msi(tp->pdev);
  7288. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7289. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  7290. }
  7291. static int tg3_open(struct net_device *dev)
  7292. {
  7293. struct tg3 *tp = netdev_priv(dev);
  7294. int i, err;
  7295. if (tp->fw_needed) {
  7296. err = tg3_request_firmware(tp);
  7297. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7298. if (err)
  7299. return err;
  7300. } else if (err) {
  7301. netdev_warn(tp->dev, "TSO capability disabled\n");
  7302. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7303. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7304. netdev_notice(tp->dev, "TSO capability restored\n");
  7305. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7306. }
  7307. }
  7308. netif_carrier_off(tp->dev);
  7309. err = tg3_set_power_state(tp, PCI_D0);
  7310. if (err)
  7311. return err;
  7312. tg3_full_lock(tp, 0);
  7313. tg3_disable_ints(tp);
  7314. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7315. tg3_full_unlock(tp);
  7316. /*
  7317. * Setup interrupts first so we know how
  7318. * many NAPI resources to allocate
  7319. */
  7320. tg3_ints_init(tp);
  7321. /* The placement of this call is tied
  7322. * to the setup and use of Host TX descriptors.
  7323. */
  7324. err = tg3_alloc_consistent(tp);
  7325. if (err)
  7326. goto err_out1;
  7327. tg3_napi_enable(tp);
  7328. for (i = 0; i < tp->irq_cnt; i++) {
  7329. struct tg3_napi *tnapi = &tp->napi[i];
  7330. err = tg3_request_irq(tp, i);
  7331. if (err) {
  7332. for (i--; i >= 0; i--)
  7333. free_irq(tnapi->irq_vec, tnapi);
  7334. break;
  7335. }
  7336. }
  7337. if (err)
  7338. goto err_out2;
  7339. tg3_full_lock(tp, 0);
  7340. err = tg3_init_hw(tp, 1);
  7341. if (err) {
  7342. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7343. tg3_free_rings(tp);
  7344. } else {
  7345. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7346. tp->timer_offset = HZ;
  7347. else
  7348. tp->timer_offset = HZ / 10;
  7349. BUG_ON(tp->timer_offset > HZ);
  7350. tp->timer_counter = tp->timer_multiplier =
  7351. (HZ / tp->timer_offset);
  7352. tp->asf_counter = tp->asf_multiplier =
  7353. ((HZ / tp->timer_offset) * 2);
  7354. init_timer(&tp->timer);
  7355. tp->timer.expires = jiffies + tp->timer_offset;
  7356. tp->timer.data = (unsigned long) tp;
  7357. tp->timer.function = tg3_timer;
  7358. }
  7359. tg3_full_unlock(tp);
  7360. if (err)
  7361. goto err_out3;
  7362. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7363. err = tg3_test_msi(tp);
  7364. if (err) {
  7365. tg3_full_lock(tp, 0);
  7366. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7367. tg3_free_rings(tp);
  7368. tg3_full_unlock(tp);
  7369. goto err_out2;
  7370. }
  7371. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7372. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  7373. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  7374. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  7375. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7376. tw32(PCIE_TRANSACTION_CFG,
  7377. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7378. }
  7379. }
  7380. tg3_phy_start(tp);
  7381. tg3_full_lock(tp, 0);
  7382. add_timer(&tp->timer);
  7383. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7384. tg3_enable_ints(tp);
  7385. tg3_full_unlock(tp);
  7386. netif_tx_start_all_queues(dev);
  7387. return 0;
  7388. err_out3:
  7389. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7390. struct tg3_napi *tnapi = &tp->napi[i];
  7391. free_irq(tnapi->irq_vec, tnapi);
  7392. }
  7393. err_out2:
  7394. tg3_napi_disable(tp);
  7395. tg3_free_consistent(tp);
  7396. err_out1:
  7397. tg3_ints_fini(tp);
  7398. return err;
  7399. }
  7400. #if 0
  7401. /*static*/ void tg3_dump_state(struct tg3 *tp)
  7402. {
  7403. u32 val32, val32_2, val32_3, val32_4, val32_5;
  7404. u16 val16;
  7405. int i;
  7406. struct tg3_hw_status *sblk = tp->napi[0]->hw_status;
  7407. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  7408. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  7409. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  7410. val16, val32);
  7411. /* MAC block */
  7412. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  7413. tr32(MAC_MODE), tr32(MAC_STATUS));
  7414. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  7415. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  7416. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  7417. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  7418. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  7419. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  7420. /* Send data initiator control block */
  7421. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  7422. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  7423. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  7424. tr32(SNDDATAI_STATSCTRL));
  7425. /* Send data completion control block */
  7426. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  7427. /* Send BD ring selector block */
  7428. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  7429. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  7430. /* Send BD initiator control block */
  7431. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  7432. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7433. /* Send BD completion control block */
  7434. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7435. /* Receive list placement control block */
  7436. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7437. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7438. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7439. tr32(RCVLPC_STATSCTRL));
  7440. /* Receive data and receive BD initiator control block */
  7441. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7442. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7443. /* Receive data completion control block */
  7444. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7445. tr32(RCVDCC_MODE));
  7446. /* Receive BD initiator control block */
  7447. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7448. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7449. /* Receive BD completion control block */
  7450. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7451. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7452. /* Receive list selector control block */
  7453. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7454. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7455. /* Mbuf cluster free block */
  7456. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7457. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7458. /* Host coalescing control block */
  7459. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7460. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7461. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7462. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7463. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7464. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7465. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7466. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7467. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7468. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7469. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7470. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7471. /* Memory arbiter control block */
  7472. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7473. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7474. /* Buffer manager control block */
  7475. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7476. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7477. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7478. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7479. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7480. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7481. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7482. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7483. /* Read DMA control block */
  7484. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7485. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7486. /* Write DMA control block */
  7487. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7488. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7489. /* DMA completion block */
  7490. printk("DEBUG: DMAC_MODE[%08x]\n",
  7491. tr32(DMAC_MODE));
  7492. /* GRC block */
  7493. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7494. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7495. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7496. tr32(GRC_LOCAL_CTRL));
  7497. /* TG3_BDINFOs */
  7498. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7499. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7500. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7501. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7502. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7503. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7504. tr32(RCVDBDI_STD_BD + 0x0),
  7505. tr32(RCVDBDI_STD_BD + 0x4),
  7506. tr32(RCVDBDI_STD_BD + 0x8),
  7507. tr32(RCVDBDI_STD_BD + 0xc));
  7508. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7509. tr32(RCVDBDI_MINI_BD + 0x0),
  7510. tr32(RCVDBDI_MINI_BD + 0x4),
  7511. tr32(RCVDBDI_MINI_BD + 0x8),
  7512. tr32(RCVDBDI_MINI_BD + 0xc));
  7513. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7514. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7515. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7516. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7517. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7518. val32, val32_2, val32_3, val32_4);
  7519. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7520. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7521. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7522. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7523. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7524. val32, val32_2, val32_3, val32_4);
  7525. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7526. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7527. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7528. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7529. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7530. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7531. val32, val32_2, val32_3, val32_4, val32_5);
  7532. /* SW status block */
  7533. printk(KERN_DEBUG
  7534. "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7535. sblk->status,
  7536. sblk->status_tag,
  7537. sblk->rx_jumbo_consumer,
  7538. sblk->rx_consumer,
  7539. sblk->rx_mini_consumer,
  7540. sblk->idx[0].rx_producer,
  7541. sblk->idx[0].tx_consumer);
  7542. /* SW statistics block */
  7543. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7544. ((u32 *)tp->hw_stats)[0],
  7545. ((u32 *)tp->hw_stats)[1],
  7546. ((u32 *)tp->hw_stats)[2],
  7547. ((u32 *)tp->hw_stats)[3]);
  7548. /* Mailboxes */
  7549. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7550. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7551. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7552. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7553. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7554. /* NIC side send descriptors. */
  7555. for (i = 0; i < 6; i++) {
  7556. unsigned long txd;
  7557. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7558. + (i * sizeof(struct tg3_tx_buffer_desc));
  7559. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7560. i,
  7561. readl(txd + 0x0), readl(txd + 0x4),
  7562. readl(txd + 0x8), readl(txd + 0xc));
  7563. }
  7564. /* NIC side RX descriptors. */
  7565. for (i = 0; i < 6; i++) {
  7566. unsigned long rxd;
  7567. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7568. + (i * sizeof(struct tg3_rx_buffer_desc));
  7569. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7570. i,
  7571. readl(rxd + 0x0), readl(rxd + 0x4),
  7572. readl(rxd + 0x8), readl(rxd + 0xc));
  7573. rxd += (4 * sizeof(u32));
  7574. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7575. i,
  7576. readl(rxd + 0x0), readl(rxd + 0x4),
  7577. readl(rxd + 0x8), readl(rxd + 0xc));
  7578. }
  7579. for (i = 0; i < 6; i++) {
  7580. unsigned long rxd;
  7581. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7582. + (i * sizeof(struct tg3_rx_buffer_desc));
  7583. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7584. i,
  7585. readl(rxd + 0x0), readl(rxd + 0x4),
  7586. readl(rxd + 0x8), readl(rxd + 0xc));
  7587. rxd += (4 * sizeof(u32));
  7588. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7589. i,
  7590. readl(rxd + 0x0), readl(rxd + 0x4),
  7591. readl(rxd + 0x8), readl(rxd + 0xc));
  7592. }
  7593. }
  7594. #endif
  7595. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7596. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7597. static int tg3_close(struct net_device *dev)
  7598. {
  7599. int i;
  7600. struct tg3 *tp = netdev_priv(dev);
  7601. tg3_napi_disable(tp);
  7602. cancel_work_sync(&tp->reset_task);
  7603. netif_tx_stop_all_queues(dev);
  7604. del_timer_sync(&tp->timer);
  7605. tg3_phy_stop(tp);
  7606. tg3_full_lock(tp, 1);
  7607. #if 0
  7608. tg3_dump_state(tp);
  7609. #endif
  7610. tg3_disable_ints(tp);
  7611. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7612. tg3_free_rings(tp);
  7613. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7614. tg3_full_unlock(tp);
  7615. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7616. struct tg3_napi *tnapi = &tp->napi[i];
  7617. free_irq(tnapi->irq_vec, tnapi);
  7618. }
  7619. tg3_ints_fini(tp);
  7620. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7621. sizeof(tp->net_stats_prev));
  7622. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7623. sizeof(tp->estats_prev));
  7624. tg3_free_consistent(tp);
  7625. tg3_set_power_state(tp, PCI_D3hot);
  7626. netif_carrier_off(tp->dev);
  7627. return 0;
  7628. }
  7629. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7630. {
  7631. unsigned long ret;
  7632. #if (BITS_PER_LONG == 32)
  7633. ret = val->low;
  7634. #else
  7635. ret = ((u64)val->high << 32) | ((u64)val->low);
  7636. #endif
  7637. return ret;
  7638. }
  7639. static inline u64 get_estat64(tg3_stat64_t *val)
  7640. {
  7641. return ((u64)val->high << 32) | ((u64)val->low);
  7642. }
  7643. static unsigned long calc_crc_errors(struct tg3 *tp)
  7644. {
  7645. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7646. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7647. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7648. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7649. u32 val;
  7650. spin_lock_bh(&tp->lock);
  7651. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7652. tg3_writephy(tp, MII_TG3_TEST1,
  7653. val | MII_TG3_TEST1_CRC_EN);
  7654. tg3_readphy(tp, 0x14, &val);
  7655. } else
  7656. val = 0;
  7657. spin_unlock_bh(&tp->lock);
  7658. tp->phy_crc_errors += val;
  7659. return tp->phy_crc_errors;
  7660. }
  7661. return get_stat64(&hw_stats->rx_fcs_errors);
  7662. }
  7663. #define ESTAT_ADD(member) \
  7664. estats->member = old_estats->member + \
  7665. get_estat64(&hw_stats->member)
  7666. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7667. {
  7668. struct tg3_ethtool_stats *estats = &tp->estats;
  7669. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7670. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7671. if (!hw_stats)
  7672. return old_estats;
  7673. ESTAT_ADD(rx_octets);
  7674. ESTAT_ADD(rx_fragments);
  7675. ESTAT_ADD(rx_ucast_packets);
  7676. ESTAT_ADD(rx_mcast_packets);
  7677. ESTAT_ADD(rx_bcast_packets);
  7678. ESTAT_ADD(rx_fcs_errors);
  7679. ESTAT_ADD(rx_align_errors);
  7680. ESTAT_ADD(rx_xon_pause_rcvd);
  7681. ESTAT_ADD(rx_xoff_pause_rcvd);
  7682. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7683. ESTAT_ADD(rx_xoff_entered);
  7684. ESTAT_ADD(rx_frame_too_long_errors);
  7685. ESTAT_ADD(rx_jabbers);
  7686. ESTAT_ADD(rx_undersize_packets);
  7687. ESTAT_ADD(rx_in_length_errors);
  7688. ESTAT_ADD(rx_out_length_errors);
  7689. ESTAT_ADD(rx_64_or_less_octet_packets);
  7690. ESTAT_ADD(rx_65_to_127_octet_packets);
  7691. ESTAT_ADD(rx_128_to_255_octet_packets);
  7692. ESTAT_ADD(rx_256_to_511_octet_packets);
  7693. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7694. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7695. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7696. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7697. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7698. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7699. ESTAT_ADD(tx_octets);
  7700. ESTAT_ADD(tx_collisions);
  7701. ESTAT_ADD(tx_xon_sent);
  7702. ESTAT_ADD(tx_xoff_sent);
  7703. ESTAT_ADD(tx_flow_control);
  7704. ESTAT_ADD(tx_mac_errors);
  7705. ESTAT_ADD(tx_single_collisions);
  7706. ESTAT_ADD(tx_mult_collisions);
  7707. ESTAT_ADD(tx_deferred);
  7708. ESTAT_ADD(tx_excessive_collisions);
  7709. ESTAT_ADD(tx_late_collisions);
  7710. ESTAT_ADD(tx_collide_2times);
  7711. ESTAT_ADD(tx_collide_3times);
  7712. ESTAT_ADD(tx_collide_4times);
  7713. ESTAT_ADD(tx_collide_5times);
  7714. ESTAT_ADD(tx_collide_6times);
  7715. ESTAT_ADD(tx_collide_7times);
  7716. ESTAT_ADD(tx_collide_8times);
  7717. ESTAT_ADD(tx_collide_9times);
  7718. ESTAT_ADD(tx_collide_10times);
  7719. ESTAT_ADD(tx_collide_11times);
  7720. ESTAT_ADD(tx_collide_12times);
  7721. ESTAT_ADD(tx_collide_13times);
  7722. ESTAT_ADD(tx_collide_14times);
  7723. ESTAT_ADD(tx_collide_15times);
  7724. ESTAT_ADD(tx_ucast_packets);
  7725. ESTAT_ADD(tx_mcast_packets);
  7726. ESTAT_ADD(tx_bcast_packets);
  7727. ESTAT_ADD(tx_carrier_sense_errors);
  7728. ESTAT_ADD(tx_discards);
  7729. ESTAT_ADD(tx_errors);
  7730. ESTAT_ADD(dma_writeq_full);
  7731. ESTAT_ADD(dma_write_prioq_full);
  7732. ESTAT_ADD(rxbds_empty);
  7733. ESTAT_ADD(rx_discards);
  7734. ESTAT_ADD(rx_errors);
  7735. ESTAT_ADD(rx_threshold_hit);
  7736. ESTAT_ADD(dma_readq_full);
  7737. ESTAT_ADD(dma_read_prioq_full);
  7738. ESTAT_ADD(tx_comp_queue_full);
  7739. ESTAT_ADD(ring_set_send_prod_index);
  7740. ESTAT_ADD(ring_status_update);
  7741. ESTAT_ADD(nic_irqs);
  7742. ESTAT_ADD(nic_avoided_irqs);
  7743. ESTAT_ADD(nic_tx_threshold_hit);
  7744. return estats;
  7745. }
  7746. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7747. {
  7748. struct tg3 *tp = netdev_priv(dev);
  7749. struct net_device_stats *stats = &tp->net_stats;
  7750. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7751. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7752. if (!hw_stats)
  7753. return old_stats;
  7754. stats->rx_packets = old_stats->rx_packets +
  7755. get_stat64(&hw_stats->rx_ucast_packets) +
  7756. get_stat64(&hw_stats->rx_mcast_packets) +
  7757. get_stat64(&hw_stats->rx_bcast_packets);
  7758. stats->tx_packets = old_stats->tx_packets +
  7759. get_stat64(&hw_stats->tx_ucast_packets) +
  7760. get_stat64(&hw_stats->tx_mcast_packets) +
  7761. get_stat64(&hw_stats->tx_bcast_packets);
  7762. stats->rx_bytes = old_stats->rx_bytes +
  7763. get_stat64(&hw_stats->rx_octets);
  7764. stats->tx_bytes = old_stats->tx_bytes +
  7765. get_stat64(&hw_stats->tx_octets);
  7766. stats->rx_errors = old_stats->rx_errors +
  7767. get_stat64(&hw_stats->rx_errors);
  7768. stats->tx_errors = old_stats->tx_errors +
  7769. get_stat64(&hw_stats->tx_errors) +
  7770. get_stat64(&hw_stats->tx_mac_errors) +
  7771. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7772. get_stat64(&hw_stats->tx_discards);
  7773. stats->multicast = old_stats->multicast +
  7774. get_stat64(&hw_stats->rx_mcast_packets);
  7775. stats->collisions = old_stats->collisions +
  7776. get_stat64(&hw_stats->tx_collisions);
  7777. stats->rx_length_errors = old_stats->rx_length_errors +
  7778. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7779. get_stat64(&hw_stats->rx_undersize_packets);
  7780. stats->rx_over_errors = old_stats->rx_over_errors +
  7781. get_stat64(&hw_stats->rxbds_empty);
  7782. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7783. get_stat64(&hw_stats->rx_align_errors);
  7784. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7785. get_stat64(&hw_stats->tx_discards);
  7786. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7787. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7788. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7789. calc_crc_errors(tp);
  7790. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7791. get_stat64(&hw_stats->rx_discards);
  7792. return stats;
  7793. }
  7794. static inline u32 calc_crc(unsigned char *buf, int len)
  7795. {
  7796. u32 reg;
  7797. u32 tmp;
  7798. int j, k;
  7799. reg = 0xffffffff;
  7800. for (j = 0; j < len; j++) {
  7801. reg ^= buf[j];
  7802. for (k = 0; k < 8; k++) {
  7803. tmp = reg & 0x01;
  7804. reg >>= 1;
  7805. if (tmp) {
  7806. reg ^= 0xedb88320;
  7807. }
  7808. }
  7809. }
  7810. return ~reg;
  7811. }
  7812. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7813. {
  7814. /* accept or reject all multicast frames */
  7815. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7816. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7817. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7818. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7819. }
  7820. static void __tg3_set_rx_mode(struct net_device *dev)
  7821. {
  7822. struct tg3 *tp = netdev_priv(dev);
  7823. u32 rx_mode;
  7824. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7825. RX_MODE_KEEP_VLAN_TAG);
  7826. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7827. * flag clear.
  7828. */
  7829. #if TG3_VLAN_TAG_USED
  7830. if (!tp->vlgrp &&
  7831. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7832. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7833. #else
  7834. /* By definition, VLAN is disabled always in this
  7835. * case.
  7836. */
  7837. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7838. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7839. #endif
  7840. if (dev->flags & IFF_PROMISC) {
  7841. /* Promiscuous mode. */
  7842. rx_mode |= RX_MODE_PROMISC;
  7843. } else if (dev->flags & IFF_ALLMULTI) {
  7844. /* Accept all multicast. */
  7845. tg3_set_multi (tp, 1);
  7846. } else if (netdev_mc_empty(dev)) {
  7847. /* Reject all multicast. */
  7848. tg3_set_multi (tp, 0);
  7849. } else {
  7850. /* Accept one or more multicast(s). */
  7851. struct dev_mc_list *mclist;
  7852. u32 mc_filter[4] = { 0, };
  7853. u32 regidx;
  7854. u32 bit;
  7855. u32 crc;
  7856. netdev_for_each_mc_addr(mclist, dev) {
  7857. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7858. bit = ~crc & 0x7f;
  7859. regidx = (bit & 0x60) >> 5;
  7860. bit &= 0x1f;
  7861. mc_filter[regidx] |= (1 << bit);
  7862. }
  7863. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7864. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7865. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7866. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7867. }
  7868. if (rx_mode != tp->rx_mode) {
  7869. tp->rx_mode = rx_mode;
  7870. tw32_f(MAC_RX_MODE, rx_mode);
  7871. udelay(10);
  7872. }
  7873. }
  7874. static void tg3_set_rx_mode(struct net_device *dev)
  7875. {
  7876. struct tg3 *tp = netdev_priv(dev);
  7877. if (!netif_running(dev))
  7878. return;
  7879. tg3_full_lock(tp, 0);
  7880. __tg3_set_rx_mode(dev);
  7881. tg3_full_unlock(tp);
  7882. }
  7883. #define TG3_REGDUMP_LEN (32 * 1024)
  7884. static int tg3_get_regs_len(struct net_device *dev)
  7885. {
  7886. return TG3_REGDUMP_LEN;
  7887. }
  7888. static void tg3_get_regs(struct net_device *dev,
  7889. struct ethtool_regs *regs, void *_p)
  7890. {
  7891. u32 *p = _p;
  7892. struct tg3 *tp = netdev_priv(dev);
  7893. u8 *orig_p = _p;
  7894. int i;
  7895. regs->version = 0;
  7896. memset(p, 0, TG3_REGDUMP_LEN);
  7897. if (tp->link_config.phy_is_low_power)
  7898. return;
  7899. tg3_full_lock(tp, 0);
  7900. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7901. #define GET_REG32_LOOP(base,len) \
  7902. do { p = (u32 *)(orig_p + (base)); \
  7903. for (i = 0; i < len; i += 4) \
  7904. __GET_REG32((base) + i); \
  7905. } while (0)
  7906. #define GET_REG32_1(reg) \
  7907. do { p = (u32 *)(orig_p + (reg)); \
  7908. __GET_REG32((reg)); \
  7909. } while (0)
  7910. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7911. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7912. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7913. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7914. GET_REG32_1(SNDDATAC_MODE);
  7915. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7916. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7917. GET_REG32_1(SNDBDC_MODE);
  7918. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7919. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7920. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7921. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7922. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7923. GET_REG32_1(RCVDCC_MODE);
  7924. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7925. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7926. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7927. GET_REG32_1(MBFREE_MODE);
  7928. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7929. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7930. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7931. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7932. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7933. GET_REG32_1(RX_CPU_MODE);
  7934. GET_REG32_1(RX_CPU_STATE);
  7935. GET_REG32_1(RX_CPU_PGMCTR);
  7936. GET_REG32_1(RX_CPU_HWBKPT);
  7937. GET_REG32_1(TX_CPU_MODE);
  7938. GET_REG32_1(TX_CPU_STATE);
  7939. GET_REG32_1(TX_CPU_PGMCTR);
  7940. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7941. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7942. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7943. GET_REG32_1(DMAC_MODE);
  7944. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7945. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7946. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7947. #undef __GET_REG32
  7948. #undef GET_REG32_LOOP
  7949. #undef GET_REG32_1
  7950. tg3_full_unlock(tp);
  7951. }
  7952. static int tg3_get_eeprom_len(struct net_device *dev)
  7953. {
  7954. struct tg3 *tp = netdev_priv(dev);
  7955. return tp->nvram_size;
  7956. }
  7957. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7958. {
  7959. struct tg3 *tp = netdev_priv(dev);
  7960. int ret;
  7961. u8 *pd;
  7962. u32 i, offset, len, b_offset, b_count;
  7963. __be32 val;
  7964. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7965. return -EINVAL;
  7966. if (tp->link_config.phy_is_low_power)
  7967. return -EAGAIN;
  7968. offset = eeprom->offset;
  7969. len = eeprom->len;
  7970. eeprom->len = 0;
  7971. eeprom->magic = TG3_EEPROM_MAGIC;
  7972. if (offset & 3) {
  7973. /* adjustments to start on required 4 byte boundary */
  7974. b_offset = offset & 3;
  7975. b_count = 4 - b_offset;
  7976. if (b_count > len) {
  7977. /* i.e. offset=1 len=2 */
  7978. b_count = len;
  7979. }
  7980. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7981. if (ret)
  7982. return ret;
  7983. memcpy(data, ((char*)&val) + b_offset, b_count);
  7984. len -= b_count;
  7985. offset += b_count;
  7986. eeprom->len += b_count;
  7987. }
  7988. /* read bytes upto the last 4 byte boundary */
  7989. pd = &data[eeprom->len];
  7990. for (i = 0; i < (len - (len & 3)); i += 4) {
  7991. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7992. if (ret) {
  7993. eeprom->len += i;
  7994. return ret;
  7995. }
  7996. memcpy(pd + i, &val, 4);
  7997. }
  7998. eeprom->len += i;
  7999. if (len & 3) {
  8000. /* read last bytes not ending on 4 byte boundary */
  8001. pd = &data[eeprom->len];
  8002. b_count = len & 3;
  8003. b_offset = offset + len - b_count;
  8004. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8005. if (ret)
  8006. return ret;
  8007. memcpy(pd, &val, b_count);
  8008. eeprom->len += b_count;
  8009. }
  8010. return 0;
  8011. }
  8012. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8013. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8014. {
  8015. struct tg3 *tp = netdev_priv(dev);
  8016. int ret;
  8017. u32 offset, len, b_offset, odd_len;
  8018. u8 *buf;
  8019. __be32 start, end;
  8020. if (tp->link_config.phy_is_low_power)
  8021. return -EAGAIN;
  8022. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8023. eeprom->magic != TG3_EEPROM_MAGIC)
  8024. return -EINVAL;
  8025. offset = eeprom->offset;
  8026. len = eeprom->len;
  8027. if ((b_offset = (offset & 3))) {
  8028. /* adjustments to start on required 4 byte boundary */
  8029. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8030. if (ret)
  8031. return ret;
  8032. len += b_offset;
  8033. offset &= ~3;
  8034. if (len < 4)
  8035. len = 4;
  8036. }
  8037. odd_len = 0;
  8038. if (len & 3) {
  8039. /* adjustments to end on required 4 byte boundary */
  8040. odd_len = 1;
  8041. len = (len + 3) & ~3;
  8042. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8043. if (ret)
  8044. return ret;
  8045. }
  8046. buf = data;
  8047. if (b_offset || odd_len) {
  8048. buf = kmalloc(len, GFP_KERNEL);
  8049. if (!buf)
  8050. return -ENOMEM;
  8051. if (b_offset)
  8052. memcpy(buf, &start, 4);
  8053. if (odd_len)
  8054. memcpy(buf+len-4, &end, 4);
  8055. memcpy(buf + b_offset, data, eeprom->len);
  8056. }
  8057. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8058. if (buf != data)
  8059. kfree(buf);
  8060. return ret;
  8061. }
  8062. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8063. {
  8064. struct tg3 *tp = netdev_priv(dev);
  8065. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8066. struct phy_device *phydev;
  8067. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8068. return -EAGAIN;
  8069. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8070. return phy_ethtool_gset(phydev, cmd);
  8071. }
  8072. cmd->supported = (SUPPORTED_Autoneg);
  8073. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8074. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8075. SUPPORTED_1000baseT_Full);
  8076. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  8077. cmd->supported |= (SUPPORTED_100baseT_Half |
  8078. SUPPORTED_100baseT_Full |
  8079. SUPPORTED_10baseT_Half |
  8080. SUPPORTED_10baseT_Full |
  8081. SUPPORTED_TP);
  8082. cmd->port = PORT_TP;
  8083. } else {
  8084. cmd->supported |= SUPPORTED_FIBRE;
  8085. cmd->port = PORT_FIBRE;
  8086. }
  8087. cmd->advertising = tp->link_config.advertising;
  8088. if (netif_running(dev)) {
  8089. cmd->speed = tp->link_config.active_speed;
  8090. cmd->duplex = tp->link_config.active_duplex;
  8091. }
  8092. cmd->phy_address = tp->phy_addr;
  8093. cmd->transceiver = XCVR_INTERNAL;
  8094. cmd->autoneg = tp->link_config.autoneg;
  8095. cmd->maxtxpkt = 0;
  8096. cmd->maxrxpkt = 0;
  8097. return 0;
  8098. }
  8099. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8100. {
  8101. struct tg3 *tp = netdev_priv(dev);
  8102. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8103. struct phy_device *phydev;
  8104. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8105. return -EAGAIN;
  8106. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8107. return phy_ethtool_sset(phydev, cmd);
  8108. }
  8109. if (cmd->autoneg != AUTONEG_ENABLE &&
  8110. cmd->autoneg != AUTONEG_DISABLE)
  8111. return -EINVAL;
  8112. if (cmd->autoneg == AUTONEG_DISABLE &&
  8113. cmd->duplex != DUPLEX_FULL &&
  8114. cmd->duplex != DUPLEX_HALF)
  8115. return -EINVAL;
  8116. if (cmd->autoneg == AUTONEG_ENABLE) {
  8117. u32 mask = ADVERTISED_Autoneg |
  8118. ADVERTISED_Pause |
  8119. ADVERTISED_Asym_Pause;
  8120. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  8121. mask |= ADVERTISED_1000baseT_Half |
  8122. ADVERTISED_1000baseT_Full;
  8123. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  8124. mask |= ADVERTISED_100baseT_Half |
  8125. ADVERTISED_100baseT_Full |
  8126. ADVERTISED_10baseT_Half |
  8127. ADVERTISED_10baseT_Full |
  8128. ADVERTISED_TP;
  8129. else
  8130. mask |= ADVERTISED_FIBRE;
  8131. if (cmd->advertising & ~mask)
  8132. return -EINVAL;
  8133. mask &= (ADVERTISED_1000baseT_Half |
  8134. ADVERTISED_1000baseT_Full |
  8135. ADVERTISED_100baseT_Half |
  8136. ADVERTISED_100baseT_Full |
  8137. ADVERTISED_10baseT_Half |
  8138. ADVERTISED_10baseT_Full);
  8139. cmd->advertising &= mask;
  8140. } else {
  8141. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  8142. if (cmd->speed != SPEED_1000)
  8143. return -EINVAL;
  8144. if (cmd->duplex != DUPLEX_FULL)
  8145. return -EINVAL;
  8146. } else {
  8147. if (cmd->speed != SPEED_100 &&
  8148. cmd->speed != SPEED_10)
  8149. return -EINVAL;
  8150. }
  8151. }
  8152. tg3_full_lock(tp, 0);
  8153. tp->link_config.autoneg = cmd->autoneg;
  8154. if (cmd->autoneg == AUTONEG_ENABLE) {
  8155. tp->link_config.advertising = (cmd->advertising |
  8156. ADVERTISED_Autoneg);
  8157. tp->link_config.speed = SPEED_INVALID;
  8158. tp->link_config.duplex = DUPLEX_INVALID;
  8159. } else {
  8160. tp->link_config.advertising = 0;
  8161. tp->link_config.speed = cmd->speed;
  8162. tp->link_config.duplex = cmd->duplex;
  8163. }
  8164. tp->link_config.orig_speed = tp->link_config.speed;
  8165. tp->link_config.orig_duplex = tp->link_config.duplex;
  8166. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8167. if (netif_running(dev))
  8168. tg3_setup_phy(tp, 1);
  8169. tg3_full_unlock(tp);
  8170. return 0;
  8171. }
  8172. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8173. {
  8174. struct tg3 *tp = netdev_priv(dev);
  8175. strcpy(info->driver, DRV_MODULE_NAME);
  8176. strcpy(info->version, DRV_MODULE_VERSION);
  8177. strcpy(info->fw_version, tp->fw_ver);
  8178. strcpy(info->bus_info, pci_name(tp->pdev));
  8179. }
  8180. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8181. {
  8182. struct tg3 *tp = netdev_priv(dev);
  8183. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8184. device_can_wakeup(&tp->pdev->dev))
  8185. wol->supported = WAKE_MAGIC;
  8186. else
  8187. wol->supported = 0;
  8188. wol->wolopts = 0;
  8189. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8190. device_can_wakeup(&tp->pdev->dev))
  8191. wol->wolopts = WAKE_MAGIC;
  8192. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8193. }
  8194. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8195. {
  8196. struct tg3 *tp = netdev_priv(dev);
  8197. struct device *dp = &tp->pdev->dev;
  8198. if (wol->wolopts & ~WAKE_MAGIC)
  8199. return -EINVAL;
  8200. if ((wol->wolopts & WAKE_MAGIC) &&
  8201. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8202. return -EINVAL;
  8203. spin_lock_bh(&tp->lock);
  8204. if (wol->wolopts & WAKE_MAGIC) {
  8205. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8206. device_set_wakeup_enable(dp, true);
  8207. } else {
  8208. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8209. device_set_wakeup_enable(dp, false);
  8210. }
  8211. spin_unlock_bh(&tp->lock);
  8212. return 0;
  8213. }
  8214. static u32 tg3_get_msglevel(struct net_device *dev)
  8215. {
  8216. struct tg3 *tp = netdev_priv(dev);
  8217. return tp->msg_enable;
  8218. }
  8219. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8220. {
  8221. struct tg3 *tp = netdev_priv(dev);
  8222. tp->msg_enable = value;
  8223. }
  8224. static int tg3_set_tso(struct net_device *dev, u32 value)
  8225. {
  8226. struct tg3 *tp = netdev_priv(dev);
  8227. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8228. if (value)
  8229. return -EINVAL;
  8230. return 0;
  8231. }
  8232. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8233. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8234. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8235. if (value) {
  8236. dev->features |= NETIF_F_TSO6;
  8237. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8238. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8239. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8240. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8241. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8242. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8243. dev->features |= NETIF_F_TSO_ECN;
  8244. } else
  8245. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8246. }
  8247. return ethtool_op_set_tso(dev, value);
  8248. }
  8249. static int tg3_nway_reset(struct net_device *dev)
  8250. {
  8251. struct tg3 *tp = netdev_priv(dev);
  8252. int r;
  8253. if (!netif_running(dev))
  8254. return -EAGAIN;
  8255. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8256. return -EINVAL;
  8257. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8258. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8259. return -EAGAIN;
  8260. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8261. } else {
  8262. u32 bmcr;
  8263. spin_lock_bh(&tp->lock);
  8264. r = -EINVAL;
  8265. tg3_readphy(tp, MII_BMCR, &bmcr);
  8266. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8267. ((bmcr & BMCR_ANENABLE) ||
  8268. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  8269. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8270. BMCR_ANENABLE);
  8271. r = 0;
  8272. }
  8273. spin_unlock_bh(&tp->lock);
  8274. }
  8275. return r;
  8276. }
  8277. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8278. {
  8279. struct tg3 *tp = netdev_priv(dev);
  8280. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  8281. ering->rx_mini_max_pending = 0;
  8282. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8283. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  8284. else
  8285. ering->rx_jumbo_max_pending = 0;
  8286. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8287. ering->rx_pending = tp->rx_pending;
  8288. ering->rx_mini_pending = 0;
  8289. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8290. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8291. else
  8292. ering->rx_jumbo_pending = 0;
  8293. ering->tx_pending = tp->napi[0].tx_pending;
  8294. }
  8295. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8296. {
  8297. struct tg3 *tp = netdev_priv(dev);
  8298. int i, irq_sync = 0, err = 0;
  8299. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  8300. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  8301. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8302. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8303. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8304. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8305. return -EINVAL;
  8306. if (netif_running(dev)) {
  8307. tg3_phy_stop(tp);
  8308. tg3_netif_stop(tp);
  8309. irq_sync = 1;
  8310. }
  8311. tg3_full_lock(tp, irq_sync);
  8312. tp->rx_pending = ering->rx_pending;
  8313. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8314. tp->rx_pending > 63)
  8315. tp->rx_pending = 63;
  8316. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8317. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  8318. tp->napi[i].tx_pending = ering->tx_pending;
  8319. if (netif_running(dev)) {
  8320. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8321. err = tg3_restart_hw(tp, 1);
  8322. if (!err)
  8323. tg3_netif_start(tp);
  8324. }
  8325. tg3_full_unlock(tp);
  8326. if (irq_sync && !err)
  8327. tg3_phy_start(tp);
  8328. return err;
  8329. }
  8330. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8331. {
  8332. struct tg3 *tp = netdev_priv(dev);
  8333. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8334. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8335. epause->rx_pause = 1;
  8336. else
  8337. epause->rx_pause = 0;
  8338. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8339. epause->tx_pause = 1;
  8340. else
  8341. epause->tx_pause = 0;
  8342. }
  8343. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8344. {
  8345. struct tg3 *tp = netdev_priv(dev);
  8346. int err = 0;
  8347. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8348. u32 newadv;
  8349. struct phy_device *phydev;
  8350. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8351. if (!(phydev->supported & SUPPORTED_Pause) ||
  8352. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8353. ((epause->rx_pause && !epause->tx_pause) ||
  8354. (!epause->rx_pause && epause->tx_pause))))
  8355. return -EINVAL;
  8356. tp->link_config.flowctrl = 0;
  8357. if (epause->rx_pause) {
  8358. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8359. if (epause->tx_pause) {
  8360. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8361. newadv = ADVERTISED_Pause;
  8362. } else
  8363. newadv = ADVERTISED_Pause |
  8364. ADVERTISED_Asym_Pause;
  8365. } else if (epause->tx_pause) {
  8366. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8367. newadv = ADVERTISED_Asym_Pause;
  8368. } else
  8369. newadv = 0;
  8370. if (epause->autoneg)
  8371. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8372. else
  8373. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8374. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8375. u32 oldadv = phydev->advertising &
  8376. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8377. if (oldadv != newadv) {
  8378. phydev->advertising &=
  8379. ~(ADVERTISED_Pause |
  8380. ADVERTISED_Asym_Pause);
  8381. phydev->advertising |= newadv;
  8382. if (phydev->autoneg) {
  8383. /*
  8384. * Always renegotiate the link to
  8385. * inform our link partner of our
  8386. * flow control settings, even if the
  8387. * flow control is forced. Let
  8388. * tg3_adjust_link() do the final
  8389. * flow control setup.
  8390. */
  8391. return phy_start_aneg(phydev);
  8392. }
  8393. }
  8394. if (!epause->autoneg)
  8395. tg3_setup_flow_control(tp, 0, 0);
  8396. } else {
  8397. tp->link_config.orig_advertising &=
  8398. ~(ADVERTISED_Pause |
  8399. ADVERTISED_Asym_Pause);
  8400. tp->link_config.orig_advertising |= newadv;
  8401. }
  8402. } else {
  8403. int irq_sync = 0;
  8404. if (netif_running(dev)) {
  8405. tg3_netif_stop(tp);
  8406. irq_sync = 1;
  8407. }
  8408. tg3_full_lock(tp, irq_sync);
  8409. if (epause->autoneg)
  8410. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8411. else
  8412. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8413. if (epause->rx_pause)
  8414. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8415. else
  8416. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8417. if (epause->tx_pause)
  8418. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8419. else
  8420. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8421. if (netif_running(dev)) {
  8422. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8423. err = tg3_restart_hw(tp, 1);
  8424. if (!err)
  8425. tg3_netif_start(tp);
  8426. }
  8427. tg3_full_unlock(tp);
  8428. }
  8429. return err;
  8430. }
  8431. static u32 tg3_get_rx_csum(struct net_device *dev)
  8432. {
  8433. struct tg3 *tp = netdev_priv(dev);
  8434. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8435. }
  8436. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8437. {
  8438. struct tg3 *tp = netdev_priv(dev);
  8439. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8440. if (data != 0)
  8441. return -EINVAL;
  8442. return 0;
  8443. }
  8444. spin_lock_bh(&tp->lock);
  8445. if (data)
  8446. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8447. else
  8448. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8449. spin_unlock_bh(&tp->lock);
  8450. return 0;
  8451. }
  8452. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8453. {
  8454. struct tg3 *tp = netdev_priv(dev);
  8455. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8456. if (data != 0)
  8457. return -EINVAL;
  8458. return 0;
  8459. }
  8460. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8461. ethtool_op_set_tx_ipv6_csum(dev, data);
  8462. else
  8463. ethtool_op_set_tx_csum(dev, data);
  8464. return 0;
  8465. }
  8466. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8467. {
  8468. switch (sset) {
  8469. case ETH_SS_TEST:
  8470. return TG3_NUM_TEST;
  8471. case ETH_SS_STATS:
  8472. return TG3_NUM_STATS;
  8473. default:
  8474. return -EOPNOTSUPP;
  8475. }
  8476. }
  8477. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8478. {
  8479. switch (stringset) {
  8480. case ETH_SS_STATS:
  8481. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8482. break;
  8483. case ETH_SS_TEST:
  8484. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8485. break;
  8486. default:
  8487. WARN_ON(1); /* we need a WARN() */
  8488. break;
  8489. }
  8490. }
  8491. static int tg3_phys_id(struct net_device *dev, u32 data)
  8492. {
  8493. struct tg3 *tp = netdev_priv(dev);
  8494. int i;
  8495. if (!netif_running(tp->dev))
  8496. return -EAGAIN;
  8497. if (data == 0)
  8498. data = UINT_MAX / 2;
  8499. for (i = 0; i < (data * 2); i++) {
  8500. if ((i % 2) == 0)
  8501. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8502. LED_CTRL_1000MBPS_ON |
  8503. LED_CTRL_100MBPS_ON |
  8504. LED_CTRL_10MBPS_ON |
  8505. LED_CTRL_TRAFFIC_OVERRIDE |
  8506. LED_CTRL_TRAFFIC_BLINK |
  8507. LED_CTRL_TRAFFIC_LED);
  8508. else
  8509. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8510. LED_CTRL_TRAFFIC_OVERRIDE);
  8511. if (msleep_interruptible(500))
  8512. break;
  8513. }
  8514. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8515. return 0;
  8516. }
  8517. static void tg3_get_ethtool_stats (struct net_device *dev,
  8518. struct ethtool_stats *estats, u64 *tmp_stats)
  8519. {
  8520. struct tg3 *tp = netdev_priv(dev);
  8521. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8522. }
  8523. #define NVRAM_TEST_SIZE 0x100
  8524. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8525. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8526. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8527. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8528. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8529. static int tg3_test_nvram(struct tg3 *tp)
  8530. {
  8531. u32 csum, magic;
  8532. __be32 *buf;
  8533. int i, j, k, err = 0, size;
  8534. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8535. return 0;
  8536. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8537. return -EIO;
  8538. if (magic == TG3_EEPROM_MAGIC)
  8539. size = NVRAM_TEST_SIZE;
  8540. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8541. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8542. TG3_EEPROM_SB_FORMAT_1) {
  8543. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8544. case TG3_EEPROM_SB_REVISION_0:
  8545. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8546. break;
  8547. case TG3_EEPROM_SB_REVISION_2:
  8548. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8549. break;
  8550. case TG3_EEPROM_SB_REVISION_3:
  8551. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8552. break;
  8553. default:
  8554. return 0;
  8555. }
  8556. } else
  8557. return 0;
  8558. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8559. size = NVRAM_SELFBOOT_HW_SIZE;
  8560. else
  8561. return -EIO;
  8562. buf = kmalloc(size, GFP_KERNEL);
  8563. if (buf == NULL)
  8564. return -ENOMEM;
  8565. err = -EIO;
  8566. for (i = 0, j = 0; i < size; i += 4, j++) {
  8567. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8568. if (err)
  8569. break;
  8570. }
  8571. if (i < size)
  8572. goto out;
  8573. /* Selfboot format */
  8574. magic = be32_to_cpu(buf[0]);
  8575. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8576. TG3_EEPROM_MAGIC_FW) {
  8577. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8578. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8579. TG3_EEPROM_SB_REVISION_2) {
  8580. /* For rev 2, the csum doesn't include the MBA. */
  8581. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8582. csum8 += buf8[i];
  8583. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8584. csum8 += buf8[i];
  8585. } else {
  8586. for (i = 0; i < size; i++)
  8587. csum8 += buf8[i];
  8588. }
  8589. if (csum8 == 0) {
  8590. err = 0;
  8591. goto out;
  8592. }
  8593. err = -EIO;
  8594. goto out;
  8595. }
  8596. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8597. TG3_EEPROM_MAGIC_HW) {
  8598. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8599. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8600. u8 *buf8 = (u8 *) buf;
  8601. /* Separate the parity bits and the data bytes. */
  8602. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8603. if ((i == 0) || (i == 8)) {
  8604. int l;
  8605. u8 msk;
  8606. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8607. parity[k++] = buf8[i] & msk;
  8608. i++;
  8609. }
  8610. else if (i == 16) {
  8611. int l;
  8612. u8 msk;
  8613. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8614. parity[k++] = buf8[i] & msk;
  8615. i++;
  8616. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8617. parity[k++] = buf8[i] & msk;
  8618. i++;
  8619. }
  8620. data[j++] = buf8[i];
  8621. }
  8622. err = -EIO;
  8623. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8624. u8 hw8 = hweight8(data[i]);
  8625. if ((hw8 & 0x1) && parity[i])
  8626. goto out;
  8627. else if (!(hw8 & 0x1) && !parity[i])
  8628. goto out;
  8629. }
  8630. err = 0;
  8631. goto out;
  8632. }
  8633. /* Bootstrap checksum at offset 0x10 */
  8634. csum = calc_crc((unsigned char *) buf, 0x10);
  8635. if (csum != be32_to_cpu(buf[0x10/4]))
  8636. goto out;
  8637. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8638. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8639. if (csum != be32_to_cpu(buf[0xfc/4]))
  8640. goto out;
  8641. err = 0;
  8642. out:
  8643. kfree(buf);
  8644. return err;
  8645. }
  8646. #define TG3_SERDES_TIMEOUT_SEC 2
  8647. #define TG3_COPPER_TIMEOUT_SEC 6
  8648. static int tg3_test_link(struct tg3 *tp)
  8649. {
  8650. int i, max;
  8651. if (!netif_running(tp->dev))
  8652. return -ENODEV;
  8653. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8654. max = TG3_SERDES_TIMEOUT_SEC;
  8655. else
  8656. max = TG3_COPPER_TIMEOUT_SEC;
  8657. for (i = 0; i < max; i++) {
  8658. if (netif_carrier_ok(tp->dev))
  8659. return 0;
  8660. if (msleep_interruptible(1000))
  8661. break;
  8662. }
  8663. return -EIO;
  8664. }
  8665. /* Only test the commonly used registers */
  8666. static int tg3_test_registers(struct tg3 *tp)
  8667. {
  8668. int i, is_5705, is_5750;
  8669. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8670. static struct {
  8671. u16 offset;
  8672. u16 flags;
  8673. #define TG3_FL_5705 0x1
  8674. #define TG3_FL_NOT_5705 0x2
  8675. #define TG3_FL_NOT_5788 0x4
  8676. #define TG3_FL_NOT_5750 0x8
  8677. u32 read_mask;
  8678. u32 write_mask;
  8679. } reg_tbl[] = {
  8680. /* MAC Control Registers */
  8681. { MAC_MODE, TG3_FL_NOT_5705,
  8682. 0x00000000, 0x00ef6f8c },
  8683. { MAC_MODE, TG3_FL_5705,
  8684. 0x00000000, 0x01ef6b8c },
  8685. { MAC_STATUS, TG3_FL_NOT_5705,
  8686. 0x03800107, 0x00000000 },
  8687. { MAC_STATUS, TG3_FL_5705,
  8688. 0x03800100, 0x00000000 },
  8689. { MAC_ADDR_0_HIGH, 0x0000,
  8690. 0x00000000, 0x0000ffff },
  8691. { MAC_ADDR_0_LOW, 0x0000,
  8692. 0x00000000, 0xffffffff },
  8693. { MAC_RX_MTU_SIZE, 0x0000,
  8694. 0x00000000, 0x0000ffff },
  8695. { MAC_TX_MODE, 0x0000,
  8696. 0x00000000, 0x00000070 },
  8697. { MAC_TX_LENGTHS, 0x0000,
  8698. 0x00000000, 0x00003fff },
  8699. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8700. 0x00000000, 0x000007fc },
  8701. { MAC_RX_MODE, TG3_FL_5705,
  8702. 0x00000000, 0x000007dc },
  8703. { MAC_HASH_REG_0, 0x0000,
  8704. 0x00000000, 0xffffffff },
  8705. { MAC_HASH_REG_1, 0x0000,
  8706. 0x00000000, 0xffffffff },
  8707. { MAC_HASH_REG_2, 0x0000,
  8708. 0x00000000, 0xffffffff },
  8709. { MAC_HASH_REG_3, 0x0000,
  8710. 0x00000000, 0xffffffff },
  8711. /* Receive Data and Receive BD Initiator Control Registers. */
  8712. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8713. 0x00000000, 0xffffffff },
  8714. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8715. 0x00000000, 0xffffffff },
  8716. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8717. 0x00000000, 0x00000003 },
  8718. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8719. 0x00000000, 0xffffffff },
  8720. { RCVDBDI_STD_BD+0, 0x0000,
  8721. 0x00000000, 0xffffffff },
  8722. { RCVDBDI_STD_BD+4, 0x0000,
  8723. 0x00000000, 0xffffffff },
  8724. { RCVDBDI_STD_BD+8, 0x0000,
  8725. 0x00000000, 0xffff0002 },
  8726. { RCVDBDI_STD_BD+0xc, 0x0000,
  8727. 0x00000000, 0xffffffff },
  8728. /* Receive BD Initiator Control Registers. */
  8729. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8730. 0x00000000, 0xffffffff },
  8731. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8732. 0x00000000, 0x000003ff },
  8733. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8734. 0x00000000, 0xffffffff },
  8735. /* Host Coalescing Control Registers. */
  8736. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8737. 0x00000000, 0x00000004 },
  8738. { HOSTCC_MODE, TG3_FL_5705,
  8739. 0x00000000, 0x000000f6 },
  8740. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8741. 0x00000000, 0xffffffff },
  8742. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8743. 0x00000000, 0x000003ff },
  8744. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8745. 0x00000000, 0xffffffff },
  8746. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8747. 0x00000000, 0x000003ff },
  8748. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8749. 0x00000000, 0xffffffff },
  8750. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8751. 0x00000000, 0x000000ff },
  8752. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8753. 0x00000000, 0xffffffff },
  8754. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8755. 0x00000000, 0x000000ff },
  8756. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8757. 0x00000000, 0xffffffff },
  8758. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8759. 0x00000000, 0xffffffff },
  8760. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8761. 0x00000000, 0xffffffff },
  8762. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8763. 0x00000000, 0x000000ff },
  8764. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8765. 0x00000000, 0xffffffff },
  8766. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8767. 0x00000000, 0x000000ff },
  8768. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8769. 0x00000000, 0xffffffff },
  8770. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8771. 0x00000000, 0xffffffff },
  8772. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8773. 0x00000000, 0xffffffff },
  8774. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8775. 0x00000000, 0xffffffff },
  8776. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8777. 0x00000000, 0xffffffff },
  8778. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8779. 0xffffffff, 0x00000000 },
  8780. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8781. 0xffffffff, 0x00000000 },
  8782. /* Buffer Manager Control Registers. */
  8783. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8784. 0x00000000, 0x007fff80 },
  8785. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8786. 0x00000000, 0x007fffff },
  8787. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8788. 0x00000000, 0x0000003f },
  8789. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8790. 0x00000000, 0x000001ff },
  8791. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8792. 0x00000000, 0x000001ff },
  8793. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8794. 0xffffffff, 0x00000000 },
  8795. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8796. 0xffffffff, 0x00000000 },
  8797. /* Mailbox Registers */
  8798. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8799. 0x00000000, 0x000001ff },
  8800. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8801. 0x00000000, 0x000001ff },
  8802. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8803. 0x00000000, 0x000007ff },
  8804. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8805. 0x00000000, 0x000001ff },
  8806. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8807. };
  8808. is_5705 = is_5750 = 0;
  8809. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8810. is_5705 = 1;
  8811. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8812. is_5750 = 1;
  8813. }
  8814. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8815. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8816. continue;
  8817. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8818. continue;
  8819. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8820. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8821. continue;
  8822. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8823. continue;
  8824. offset = (u32) reg_tbl[i].offset;
  8825. read_mask = reg_tbl[i].read_mask;
  8826. write_mask = reg_tbl[i].write_mask;
  8827. /* Save the original register content */
  8828. save_val = tr32(offset);
  8829. /* Determine the read-only value. */
  8830. read_val = save_val & read_mask;
  8831. /* Write zero to the register, then make sure the read-only bits
  8832. * are not changed and the read/write bits are all zeros.
  8833. */
  8834. tw32(offset, 0);
  8835. val = tr32(offset);
  8836. /* Test the read-only and read/write bits. */
  8837. if (((val & read_mask) != read_val) || (val & write_mask))
  8838. goto out;
  8839. /* Write ones to all the bits defined by RdMask and WrMask, then
  8840. * make sure the read-only bits are not changed and the
  8841. * read/write bits are all ones.
  8842. */
  8843. tw32(offset, read_mask | write_mask);
  8844. val = tr32(offset);
  8845. /* Test the read-only bits. */
  8846. if ((val & read_mask) != read_val)
  8847. goto out;
  8848. /* Test the read/write bits. */
  8849. if ((val & write_mask) != write_mask)
  8850. goto out;
  8851. tw32(offset, save_val);
  8852. }
  8853. return 0;
  8854. out:
  8855. if (netif_msg_hw(tp))
  8856. pr_err("Register test failed at offset %x\n", offset);
  8857. tw32(offset, save_val);
  8858. return -EIO;
  8859. }
  8860. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8861. {
  8862. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8863. int i;
  8864. u32 j;
  8865. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8866. for (j = 0; j < len; j += 4) {
  8867. u32 val;
  8868. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8869. tg3_read_mem(tp, offset + j, &val);
  8870. if (val != test_pattern[i])
  8871. return -EIO;
  8872. }
  8873. }
  8874. return 0;
  8875. }
  8876. static int tg3_test_memory(struct tg3 *tp)
  8877. {
  8878. static struct mem_entry {
  8879. u32 offset;
  8880. u32 len;
  8881. } mem_tbl_570x[] = {
  8882. { 0x00000000, 0x00b50},
  8883. { 0x00002000, 0x1c000},
  8884. { 0xffffffff, 0x00000}
  8885. }, mem_tbl_5705[] = {
  8886. { 0x00000100, 0x0000c},
  8887. { 0x00000200, 0x00008},
  8888. { 0x00004000, 0x00800},
  8889. { 0x00006000, 0x01000},
  8890. { 0x00008000, 0x02000},
  8891. { 0x00010000, 0x0e000},
  8892. { 0xffffffff, 0x00000}
  8893. }, mem_tbl_5755[] = {
  8894. { 0x00000200, 0x00008},
  8895. { 0x00004000, 0x00800},
  8896. { 0x00006000, 0x00800},
  8897. { 0x00008000, 0x02000},
  8898. { 0x00010000, 0x0c000},
  8899. { 0xffffffff, 0x00000}
  8900. }, mem_tbl_5906[] = {
  8901. { 0x00000200, 0x00008},
  8902. { 0x00004000, 0x00400},
  8903. { 0x00006000, 0x00400},
  8904. { 0x00008000, 0x01000},
  8905. { 0x00010000, 0x01000},
  8906. { 0xffffffff, 0x00000}
  8907. }, mem_tbl_5717[] = {
  8908. { 0x00000200, 0x00008},
  8909. { 0x00010000, 0x0a000},
  8910. { 0x00020000, 0x13c00},
  8911. { 0xffffffff, 0x00000}
  8912. }, mem_tbl_57765[] = {
  8913. { 0x00000200, 0x00008},
  8914. { 0x00004000, 0x00800},
  8915. { 0x00006000, 0x09800},
  8916. { 0x00010000, 0x0a000},
  8917. { 0xffffffff, 0x00000}
  8918. };
  8919. struct mem_entry *mem_tbl;
  8920. int err = 0;
  8921. int i;
  8922. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  8923. mem_tbl = mem_tbl_5717;
  8924. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  8925. mem_tbl = mem_tbl_57765;
  8926. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8927. mem_tbl = mem_tbl_5755;
  8928. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8929. mem_tbl = mem_tbl_5906;
  8930. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8931. mem_tbl = mem_tbl_5705;
  8932. else
  8933. mem_tbl = mem_tbl_570x;
  8934. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8935. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8936. mem_tbl[i].len)) != 0)
  8937. break;
  8938. }
  8939. return err;
  8940. }
  8941. #define TG3_MAC_LOOPBACK 0
  8942. #define TG3_PHY_LOOPBACK 1
  8943. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8944. {
  8945. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8946. u32 desc_idx, coal_now;
  8947. struct sk_buff *skb, *rx_skb;
  8948. u8 *tx_data;
  8949. dma_addr_t map;
  8950. int num_pkts, tx_len, rx_len, i, err;
  8951. struct tg3_rx_buffer_desc *desc;
  8952. struct tg3_napi *tnapi, *rnapi;
  8953. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8954. tnapi = &tp->napi[0];
  8955. rnapi = &tp->napi[0];
  8956. if (tp->irq_cnt > 1) {
  8957. rnapi = &tp->napi[1];
  8958. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  8959. tnapi = &tp->napi[1];
  8960. }
  8961. coal_now = tnapi->coal_now | rnapi->coal_now;
  8962. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8963. /* HW errata - mac loopback fails in some cases on 5780.
  8964. * Normal traffic and PHY loopback are not affected by
  8965. * errata.
  8966. */
  8967. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8968. return 0;
  8969. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8970. MAC_MODE_PORT_INT_LPBACK;
  8971. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8972. mac_mode |= MAC_MODE_LINK_POLARITY;
  8973. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8974. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8975. else
  8976. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8977. tw32(MAC_MODE, mac_mode);
  8978. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8979. u32 val;
  8980. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8981. tg3_phy_fet_toggle_apd(tp, false);
  8982. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8983. } else
  8984. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8985. tg3_phy_toggle_automdix(tp, 0);
  8986. tg3_writephy(tp, MII_BMCR, val);
  8987. udelay(40);
  8988. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8989. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8990. tg3_writephy(tp, MII_TG3_FET_PTEST,
  8991. MII_TG3_FET_PTEST_FRC_TX_LINK |
  8992. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  8993. /* The write needs to be flushed for the AC131 */
  8994. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8995. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  8996. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8997. } else
  8998. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8999. /* reset to prevent losing 1st rx packet intermittently */
  9000. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  9001. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9002. udelay(10);
  9003. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9004. }
  9005. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9006. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9007. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9008. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9009. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9010. mac_mode |= MAC_MODE_LINK_POLARITY;
  9011. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9012. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9013. }
  9014. tw32(MAC_MODE, mac_mode);
  9015. }
  9016. else
  9017. return -EINVAL;
  9018. err = -EIO;
  9019. tx_len = 1514;
  9020. skb = netdev_alloc_skb(tp->dev, tx_len);
  9021. if (!skb)
  9022. return -ENOMEM;
  9023. tx_data = skb_put(skb, tx_len);
  9024. memcpy(tx_data, tp->dev->dev_addr, 6);
  9025. memset(tx_data + 6, 0x0, 8);
  9026. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  9027. for (i = 14; i < tx_len; i++)
  9028. tx_data[i] = (u8) (i & 0xff);
  9029. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9030. if (pci_dma_mapping_error(tp->pdev, map)) {
  9031. dev_kfree_skb(skb);
  9032. return -EIO;
  9033. }
  9034. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9035. rnapi->coal_now);
  9036. udelay(10);
  9037. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9038. num_pkts = 0;
  9039. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  9040. tnapi->tx_prod++;
  9041. num_pkts++;
  9042. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9043. tr32_mailbox(tnapi->prodmbox);
  9044. udelay(10);
  9045. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9046. for (i = 0; i < 35; i++) {
  9047. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9048. coal_now);
  9049. udelay(10);
  9050. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9051. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9052. if ((tx_idx == tnapi->tx_prod) &&
  9053. (rx_idx == (rx_start_idx + num_pkts)))
  9054. break;
  9055. }
  9056. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9057. dev_kfree_skb(skb);
  9058. if (tx_idx != tnapi->tx_prod)
  9059. goto out;
  9060. if (rx_idx != rx_start_idx + num_pkts)
  9061. goto out;
  9062. desc = &rnapi->rx_rcb[rx_start_idx];
  9063. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9064. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9065. if (opaque_key != RXD_OPAQUE_RING_STD)
  9066. goto out;
  9067. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9068. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9069. goto out;
  9070. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  9071. if (rx_len != tx_len)
  9072. goto out;
  9073. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9074. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  9075. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  9076. for (i = 14; i < tx_len; i++) {
  9077. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  9078. goto out;
  9079. }
  9080. err = 0;
  9081. /* tg3_free_rings will unmap and free the rx_skb */
  9082. out:
  9083. return err;
  9084. }
  9085. #define TG3_MAC_LOOPBACK_FAILED 1
  9086. #define TG3_PHY_LOOPBACK_FAILED 2
  9087. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  9088. TG3_PHY_LOOPBACK_FAILED)
  9089. static int tg3_test_loopback(struct tg3 *tp)
  9090. {
  9091. int err = 0;
  9092. u32 cpmuctrl = 0;
  9093. if (!netif_running(tp->dev))
  9094. return TG3_LOOPBACK_FAILED;
  9095. err = tg3_reset_hw(tp, 1);
  9096. if (err)
  9097. return TG3_LOOPBACK_FAILED;
  9098. /* Turn off gphy autopowerdown. */
  9099. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9100. tg3_phy_toggle_apd(tp, false);
  9101. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9102. int i;
  9103. u32 status;
  9104. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9105. /* Wait for up to 40 microseconds to acquire lock. */
  9106. for (i = 0; i < 4; i++) {
  9107. status = tr32(TG3_CPMU_MUTEX_GNT);
  9108. if (status == CPMU_MUTEX_GNT_DRIVER)
  9109. break;
  9110. udelay(10);
  9111. }
  9112. if (status != CPMU_MUTEX_GNT_DRIVER)
  9113. return TG3_LOOPBACK_FAILED;
  9114. /* Turn off link-based power management. */
  9115. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9116. tw32(TG3_CPMU_CTRL,
  9117. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9118. CPMU_CTRL_LINK_AWARE_MODE));
  9119. }
  9120. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  9121. err |= TG3_MAC_LOOPBACK_FAILED;
  9122. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9123. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9124. /* Release the mutex */
  9125. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9126. }
  9127. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  9128. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9129. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9130. err |= TG3_PHY_LOOPBACK_FAILED;
  9131. }
  9132. /* Re-enable gphy autopowerdown. */
  9133. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9134. tg3_phy_toggle_apd(tp, true);
  9135. return err;
  9136. }
  9137. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9138. u64 *data)
  9139. {
  9140. struct tg3 *tp = netdev_priv(dev);
  9141. if (tp->link_config.phy_is_low_power)
  9142. tg3_set_power_state(tp, PCI_D0);
  9143. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9144. if (tg3_test_nvram(tp) != 0) {
  9145. etest->flags |= ETH_TEST_FL_FAILED;
  9146. data[0] = 1;
  9147. }
  9148. if (tg3_test_link(tp) != 0) {
  9149. etest->flags |= ETH_TEST_FL_FAILED;
  9150. data[1] = 1;
  9151. }
  9152. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9153. int err, err2 = 0, irq_sync = 0;
  9154. if (netif_running(dev)) {
  9155. tg3_phy_stop(tp);
  9156. tg3_netif_stop(tp);
  9157. irq_sync = 1;
  9158. }
  9159. tg3_full_lock(tp, irq_sync);
  9160. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9161. err = tg3_nvram_lock(tp);
  9162. tg3_halt_cpu(tp, RX_CPU_BASE);
  9163. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9164. tg3_halt_cpu(tp, TX_CPU_BASE);
  9165. if (!err)
  9166. tg3_nvram_unlock(tp);
  9167. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  9168. tg3_phy_reset(tp);
  9169. if (tg3_test_registers(tp) != 0) {
  9170. etest->flags |= ETH_TEST_FL_FAILED;
  9171. data[2] = 1;
  9172. }
  9173. if (tg3_test_memory(tp) != 0) {
  9174. etest->flags |= ETH_TEST_FL_FAILED;
  9175. data[3] = 1;
  9176. }
  9177. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9178. etest->flags |= ETH_TEST_FL_FAILED;
  9179. tg3_full_unlock(tp);
  9180. if (tg3_test_interrupt(tp) != 0) {
  9181. etest->flags |= ETH_TEST_FL_FAILED;
  9182. data[5] = 1;
  9183. }
  9184. tg3_full_lock(tp, 0);
  9185. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9186. if (netif_running(dev)) {
  9187. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9188. err2 = tg3_restart_hw(tp, 1);
  9189. if (!err2)
  9190. tg3_netif_start(tp);
  9191. }
  9192. tg3_full_unlock(tp);
  9193. if (irq_sync && !err2)
  9194. tg3_phy_start(tp);
  9195. }
  9196. if (tp->link_config.phy_is_low_power)
  9197. tg3_set_power_state(tp, PCI_D3hot);
  9198. }
  9199. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9200. {
  9201. struct mii_ioctl_data *data = if_mii(ifr);
  9202. struct tg3 *tp = netdev_priv(dev);
  9203. int err;
  9204. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9205. struct phy_device *phydev;
  9206. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  9207. return -EAGAIN;
  9208. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9209. return phy_mii_ioctl(phydev, data, cmd);
  9210. }
  9211. switch(cmd) {
  9212. case SIOCGMIIPHY:
  9213. data->phy_id = tp->phy_addr;
  9214. /* fallthru */
  9215. case SIOCGMIIREG: {
  9216. u32 mii_regval;
  9217. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9218. break; /* We have no PHY */
  9219. if (tp->link_config.phy_is_low_power)
  9220. return -EAGAIN;
  9221. spin_lock_bh(&tp->lock);
  9222. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9223. spin_unlock_bh(&tp->lock);
  9224. data->val_out = mii_regval;
  9225. return err;
  9226. }
  9227. case SIOCSMIIREG:
  9228. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9229. break; /* We have no PHY */
  9230. if (tp->link_config.phy_is_low_power)
  9231. return -EAGAIN;
  9232. spin_lock_bh(&tp->lock);
  9233. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9234. spin_unlock_bh(&tp->lock);
  9235. return err;
  9236. default:
  9237. /* do nothing */
  9238. break;
  9239. }
  9240. return -EOPNOTSUPP;
  9241. }
  9242. #if TG3_VLAN_TAG_USED
  9243. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9244. {
  9245. struct tg3 *tp = netdev_priv(dev);
  9246. if (!netif_running(dev)) {
  9247. tp->vlgrp = grp;
  9248. return;
  9249. }
  9250. tg3_netif_stop(tp);
  9251. tg3_full_lock(tp, 0);
  9252. tp->vlgrp = grp;
  9253. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9254. __tg3_set_rx_mode(dev);
  9255. tg3_netif_start(tp);
  9256. tg3_full_unlock(tp);
  9257. }
  9258. #endif
  9259. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9260. {
  9261. struct tg3 *tp = netdev_priv(dev);
  9262. memcpy(ec, &tp->coal, sizeof(*ec));
  9263. return 0;
  9264. }
  9265. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9266. {
  9267. struct tg3 *tp = netdev_priv(dev);
  9268. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9269. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9270. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9271. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9272. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9273. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9274. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9275. }
  9276. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9277. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9278. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9279. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9280. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9281. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9282. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9283. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9284. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9285. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9286. return -EINVAL;
  9287. /* No rx interrupts will be generated if both are zero */
  9288. if ((ec->rx_coalesce_usecs == 0) &&
  9289. (ec->rx_max_coalesced_frames == 0))
  9290. return -EINVAL;
  9291. /* No tx interrupts will be generated if both are zero */
  9292. if ((ec->tx_coalesce_usecs == 0) &&
  9293. (ec->tx_max_coalesced_frames == 0))
  9294. return -EINVAL;
  9295. /* Only copy relevant parameters, ignore all others. */
  9296. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9297. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9298. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9299. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9300. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9301. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9302. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9303. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9304. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9305. if (netif_running(dev)) {
  9306. tg3_full_lock(tp, 0);
  9307. __tg3_set_coalesce(tp, &tp->coal);
  9308. tg3_full_unlock(tp);
  9309. }
  9310. return 0;
  9311. }
  9312. static const struct ethtool_ops tg3_ethtool_ops = {
  9313. .get_settings = tg3_get_settings,
  9314. .set_settings = tg3_set_settings,
  9315. .get_drvinfo = tg3_get_drvinfo,
  9316. .get_regs_len = tg3_get_regs_len,
  9317. .get_regs = tg3_get_regs,
  9318. .get_wol = tg3_get_wol,
  9319. .set_wol = tg3_set_wol,
  9320. .get_msglevel = tg3_get_msglevel,
  9321. .set_msglevel = tg3_set_msglevel,
  9322. .nway_reset = tg3_nway_reset,
  9323. .get_link = ethtool_op_get_link,
  9324. .get_eeprom_len = tg3_get_eeprom_len,
  9325. .get_eeprom = tg3_get_eeprom,
  9326. .set_eeprom = tg3_set_eeprom,
  9327. .get_ringparam = tg3_get_ringparam,
  9328. .set_ringparam = tg3_set_ringparam,
  9329. .get_pauseparam = tg3_get_pauseparam,
  9330. .set_pauseparam = tg3_set_pauseparam,
  9331. .get_rx_csum = tg3_get_rx_csum,
  9332. .set_rx_csum = tg3_set_rx_csum,
  9333. .set_tx_csum = tg3_set_tx_csum,
  9334. .set_sg = ethtool_op_set_sg,
  9335. .set_tso = tg3_set_tso,
  9336. .self_test = tg3_self_test,
  9337. .get_strings = tg3_get_strings,
  9338. .phys_id = tg3_phys_id,
  9339. .get_ethtool_stats = tg3_get_ethtool_stats,
  9340. .get_coalesce = tg3_get_coalesce,
  9341. .set_coalesce = tg3_set_coalesce,
  9342. .get_sset_count = tg3_get_sset_count,
  9343. };
  9344. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9345. {
  9346. u32 cursize, val, magic;
  9347. tp->nvram_size = EEPROM_CHIP_SIZE;
  9348. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9349. return;
  9350. if ((magic != TG3_EEPROM_MAGIC) &&
  9351. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9352. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9353. return;
  9354. /*
  9355. * Size the chip by reading offsets at increasing powers of two.
  9356. * When we encounter our validation signature, we know the addressing
  9357. * has wrapped around, and thus have our chip size.
  9358. */
  9359. cursize = 0x10;
  9360. while (cursize < tp->nvram_size) {
  9361. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9362. return;
  9363. if (val == magic)
  9364. break;
  9365. cursize <<= 1;
  9366. }
  9367. tp->nvram_size = cursize;
  9368. }
  9369. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9370. {
  9371. u32 val;
  9372. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9373. tg3_nvram_read(tp, 0, &val) != 0)
  9374. return;
  9375. /* Selfboot format */
  9376. if (val != TG3_EEPROM_MAGIC) {
  9377. tg3_get_eeprom_size(tp);
  9378. return;
  9379. }
  9380. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9381. if (val != 0) {
  9382. /* This is confusing. We want to operate on the
  9383. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9384. * call will read from NVRAM and byteswap the data
  9385. * according to the byteswapping settings for all
  9386. * other register accesses. This ensures the data we
  9387. * want will always reside in the lower 16-bits.
  9388. * However, the data in NVRAM is in LE format, which
  9389. * means the data from the NVRAM read will always be
  9390. * opposite the endianness of the CPU. The 16-bit
  9391. * byteswap then brings the data to CPU endianness.
  9392. */
  9393. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9394. return;
  9395. }
  9396. }
  9397. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9398. }
  9399. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9400. {
  9401. u32 nvcfg1;
  9402. nvcfg1 = tr32(NVRAM_CFG1);
  9403. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9404. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9405. } else {
  9406. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9407. tw32(NVRAM_CFG1, nvcfg1);
  9408. }
  9409. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9410. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9411. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9412. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9413. tp->nvram_jedecnum = JEDEC_ATMEL;
  9414. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9415. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9416. break;
  9417. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9418. tp->nvram_jedecnum = JEDEC_ATMEL;
  9419. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9420. break;
  9421. case FLASH_VENDOR_ATMEL_EEPROM:
  9422. tp->nvram_jedecnum = JEDEC_ATMEL;
  9423. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9424. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9425. break;
  9426. case FLASH_VENDOR_ST:
  9427. tp->nvram_jedecnum = JEDEC_ST;
  9428. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9429. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9430. break;
  9431. case FLASH_VENDOR_SAIFUN:
  9432. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9433. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9434. break;
  9435. case FLASH_VENDOR_SST_SMALL:
  9436. case FLASH_VENDOR_SST_LARGE:
  9437. tp->nvram_jedecnum = JEDEC_SST;
  9438. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9439. break;
  9440. }
  9441. } else {
  9442. tp->nvram_jedecnum = JEDEC_ATMEL;
  9443. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9444. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9445. }
  9446. }
  9447. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9448. {
  9449. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9450. case FLASH_5752PAGE_SIZE_256:
  9451. tp->nvram_pagesize = 256;
  9452. break;
  9453. case FLASH_5752PAGE_SIZE_512:
  9454. tp->nvram_pagesize = 512;
  9455. break;
  9456. case FLASH_5752PAGE_SIZE_1K:
  9457. tp->nvram_pagesize = 1024;
  9458. break;
  9459. case FLASH_5752PAGE_SIZE_2K:
  9460. tp->nvram_pagesize = 2048;
  9461. break;
  9462. case FLASH_5752PAGE_SIZE_4K:
  9463. tp->nvram_pagesize = 4096;
  9464. break;
  9465. case FLASH_5752PAGE_SIZE_264:
  9466. tp->nvram_pagesize = 264;
  9467. break;
  9468. case FLASH_5752PAGE_SIZE_528:
  9469. tp->nvram_pagesize = 528;
  9470. break;
  9471. }
  9472. }
  9473. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9474. {
  9475. u32 nvcfg1;
  9476. nvcfg1 = tr32(NVRAM_CFG1);
  9477. /* NVRAM protection for TPM */
  9478. if (nvcfg1 & (1 << 27))
  9479. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9480. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9481. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9482. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9483. tp->nvram_jedecnum = JEDEC_ATMEL;
  9484. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9485. break;
  9486. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9487. tp->nvram_jedecnum = JEDEC_ATMEL;
  9488. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9489. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9490. break;
  9491. case FLASH_5752VENDOR_ST_M45PE10:
  9492. case FLASH_5752VENDOR_ST_M45PE20:
  9493. case FLASH_5752VENDOR_ST_M45PE40:
  9494. tp->nvram_jedecnum = JEDEC_ST;
  9495. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9496. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9497. break;
  9498. }
  9499. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9500. tg3_nvram_get_pagesize(tp, nvcfg1);
  9501. } else {
  9502. /* For eeprom, set pagesize to maximum eeprom size */
  9503. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9504. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9505. tw32(NVRAM_CFG1, nvcfg1);
  9506. }
  9507. }
  9508. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9509. {
  9510. u32 nvcfg1, protect = 0;
  9511. nvcfg1 = tr32(NVRAM_CFG1);
  9512. /* NVRAM protection for TPM */
  9513. if (nvcfg1 & (1 << 27)) {
  9514. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9515. protect = 1;
  9516. }
  9517. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9518. switch (nvcfg1) {
  9519. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9520. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9521. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9522. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9523. tp->nvram_jedecnum = JEDEC_ATMEL;
  9524. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9525. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9526. tp->nvram_pagesize = 264;
  9527. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9528. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9529. tp->nvram_size = (protect ? 0x3e200 :
  9530. TG3_NVRAM_SIZE_512KB);
  9531. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9532. tp->nvram_size = (protect ? 0x1f200 :
  9533. TG3_NVRAM_SIZE_256KB);
  9534. else
  9535. tp->nvram_size = (protect ? 0x1f200 :
  9536. TG3_NVRAM_SIZE_128KB);
  9537. break;
  9538. case FLASH_5752VENDOR_ST_M45PE10:
  9539. case FLASH_5752VENDOR_ST_M45PE20:
  9540. case FLASH_5752VENDOR_ST_M45PE40:
  9541. tp->nvram_jedecnum = JEDEC_ST;
  9542. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9543. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9544. tp->nvram_pagesize = 256;
  9545. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9546. tp->nvram_size = (protect ?
  9547. TG3_NVRAM_SIZE_64KB :
  9548. TG3_NVRAM_SIZE_128KB);
  9549. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9550. tp->nvram_size = (protect ?
  9551. TG3_NVRAM_SIZE_64KB :
  9552. TG3_NVRAM_SIZE_256KB);
  9553. else
  9554. tp->nvram_size = (protect ?
  9555. TG3_NVRAM_SIZE_128KB :
  9556. TG3_NVRAM_SIZE_512KB);
  9557. break;
  9558. }
  9559. }
  9560. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9561. {
  9562. u32 nvcfg1;
  9563. nvcfg1 = tr32(NVRAM_CFG1);
  9564. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9565. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9566. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9567. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9568. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9569. tp->nvram_jedecnum = JEDEC_ATMEL;
  9570. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9571. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9572. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9573. tw32(NVRAM_CFG1, nvcfg1);
  9574. break;
  9575. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9576. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9577. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9578. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9579. tp->nvram_jedecnum = JEDEC_ATMEL;
  9580. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9581. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9582. tp->nvram_pagesize = 264;
  9583. break;
  9584. case FLASH_5752VENDOR_ST_M45PE10:
  9585. case FLASH_5752VENDOR_ST_M45PE20:
  9586. case FLASH_5752VENDOR_ST_M45PE40:
  9587. tp->nvram_jedecnum = JEDEC_ST;
  9588. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9589. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9590. tp->nvram_pagesize = 256;
  9591. break;
  9592. }
  9593. }
  9594. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9595. {
  9596. u32 nvcfg1, protect = 0;
  9597. nvcfg1 = tr32(NVRAM_CFG1);
  9598. /* NVRAM protection for TPM */
  9599. if (nvcfg1 & (1 << 27)) {
  9600. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9601. protect = 1;
  9602. }
  9603. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9604. switch (nvcfg1) {
  9605. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9606. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9607. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9608. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9609. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9610. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9611. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9612. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9613. tp->nvram_jedecnum = JEDEC_ATMEL;
  9614. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9615. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9616. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9617. tp->nvram_pagesize = 256;
  9618. break;
  9619. case FLASH_5761VENDOR_ST_A_M45PE20:
  9620. case FLASH_5761VENDOR_ST_A_M45PE40:
  9621. case FLASH_5761VENDOR_ST_A_M45PE80:
  9622. case FLASH_5761VENDOR_ST_A_M45PE16:
  9623. case FLASH_5761VENDOR_ST_M_M45PE20:
  9624. case FLASH_5761VENDOR_ST_M_M45PE40:
  9625. case FLASH_5761VENDOR_ST_M_M45PE80:
  9626. case FLASH_5761VENDOR_ST_M_M45PE16:
  9627. tp->nvram_jedecnum = JEDEC_ST;
  9628. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9629. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9630. tp->nvram_pagesize = 256;
  9631. break;
  9632. }
  9633. if (protect) {
  9634. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9635. } else {
  9636. switch (nvcfg1) {
  9637. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9638. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9639. case FLASH_5761VENDOR_ST_A_M45PE16:
  9640. case FLASH_5761VENDOR_ST_M_M45PE16:
  9641. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9642. break;
  9643. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9644. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9645. case FLASH_5761VENDOR_ST_A_M45PE80:
  9646. case FLASH_5761VENDOR_ST_M_M45PE80:
  9647. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9648. break;
  9649. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9650. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9651. case FLASH_5761VENDOR_ST_A_M45PE40:
  9652. case FLASH_5761VENDOR_ST_M_M45PE40:
  9653. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9654. break;
  9655. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9656. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9657. case FLASH_5761VENDOR_ST_A_M45PE20:
  9658. case FLASH_5761VENDOR_ST_M_M45PE20:
  9659. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9660. break;
  9661. }
  9662. }
  9663. }
  9664. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9665. {
  9666. tp->nvram_jedecnum = JEDEC_ATMEL;
  9667. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9668. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9669. }
  9670. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9671. {
  9672. u32 nvcfg1;
  9673. nvcfg1 = tr32(NVRAM_CFG1);
  9674. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9675. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9676. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9677. tp->nvram_jedecnum = JEDEC_ATMEL;
  9678. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9679. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9680. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9681. tw32(NVRAM_CFG1, nvcfg1);
  9682. return;
  9683. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9684. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9685. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9686. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9687. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9688. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9689. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9690. tp->nvram_jedecnum = JEDEC_ATMEL;
  9691. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9692. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9693. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9694. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9695. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9696. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9697. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9698. break;
  9699. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9700. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9701. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9702. break;
  9703. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9704. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9705. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9706. break;
  9707. }
  9708. break;
  9709. case FLASH_5752VENDOR_ST_M45PE10:
  9710. case FLASH_5752VENDOR_ST_M45PE20:
  9711. case FLASH_5752VENDOR_ST_M45PE40:
  9712. tp->nvram_jedecnum = JEDEC_ST;
  9713. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9714. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9715. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9716. case FLASH_5752VENDOR_ST_M45PE10:
  9717. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9718. break;
  9719. case FLASH_5752VENDOR_ST_M45PE20:
  9720. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9721. break;
  9722. case FLASH_5752VENDOR_ST_M45PE40:
  9723. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9724. break;
  9725. }
  9726. break;
  9727. default:
  9728. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9729. return;
  9730. }
  9731. tg3_nvram_get_pagesize(tp, nvcfg1);
  9732. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9733. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9734. }
  9735. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9736. {
  9737. u32 nvcfg1;
  9738. nvcfg1 = tr32(NVRAM_CFG1);
  9739. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9740. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9741. case FLASH_5717VENDOR_MICRO_EEPROM:
  9742. tp->nvram_jedecnum = JEDEC_ATMEL;
  9743. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9744. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9745. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9746. tw32(NVRAM_CFG1, nvcfg1);
  9747. return;
  9748. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9749. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9750. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9751. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9752. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9753. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9754. case FLASH_5717VENDOR_ATMEL_45USPT:
  9755. tp->nvram_jedecnum = JEDEC_ATMEL;
  9756. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9757. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9758. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9759. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9760. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9761. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9762. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9763. break;
  9764. default:
  9765. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9766. break;
  9767. }
  9768. break;
  9769. case FLASH_5717VENDOR_ST_M_M25PE10:
  9770. case FLASH_5717VENDOR_ST_A_M25PE10:
  9771. case FLASH_5717VENDOR_ST_M_M45PE10:
  9772. case FLASH_5717VENDOR_ST_A_M45PE10:
  9773. case FLASH_5717VENDOR_ST_M_M25PE20:
  9774. case FLASH_5717VENDOR_ST_A_M25PE20:
  9775. case FLASH_5717VENDOR_ST_M_M45PE20:
  9776. case FLASH_5717VENDOR_ST_A_M45PE20:
  9777. case FLASH_5717VENDOR_ST_25USPT:
  9778. case FLASH_5717VENDOR_ST_45USPT:
  9779. tp->nvram_jedecnum = JEDEC_ST;
  9780. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9781. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9782. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9783. case FLASH_5717VENDOR_ST_M_M25PE20:
  9784. case FLASH_5717VENDOR_ST_A_M25PE20:
  9785. case FLASH_5717VENDOR_ST_M_M45PE20:
  9786. case FLASH_5717VENDOR_ST_A_M45PE20:
  9787. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9788. break;
  9789. default:
  9790. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9791. break;
  9792. }
  9793. break;
  9794. default:
  9795. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9796. return;
  9797. }
  9798. tg3_nvram_get_pagesize(tp, nvcfg1);
  9799. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9800. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9801. }
  9802. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9803. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9804. {
  9805. tw32_f(GRC_EEPROM_ADDR,
  9806. (EEPROM_ADDR_FSM_RESET |
  9807. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9808. EEPROM_ADDR_CLKPERD_SHIFT)));
  9809. msleep(1);
  9810. /* Enable seeprom accesses. */
  9811. tw32_f(GRC_LOCAL_CTRL,
  9812. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9813. udelay(100);
  9814. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9815. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9816. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9817. if (tg3_nvram_lock(tp)) {
  9818. netdev_warn(tp->dev, "Cannot get nvram lock, %s failed\n",
  9819. __func__);
  9820. return;
  9821. }
  9822. tg3_enable_nvram_access(tp);
  9823. tp->nvram_size = 0;
  9824. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9825. tg3_get_5752_nvram_info(tp);
  9826. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9827. tg3_get_5755_nvram_info(tp);
  9828. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9829. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9830. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9831. tg3_get_5787_nvram_info(tp);
  9832. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9833. tg3_get_5761_nvram_info(tp);
  9834. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9835. tg3_get_5906_nvram_info(tp);
  9836. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9837. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9838. tg3_get_57780_nvram_info(tp);
  9839. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  9840. tg3_get_5717_nvram_info(tp);
  9841. else
  9842. tg3_get_nvram_info(tp);
  9843. if (tp->nvram_size == 0)
  9844. tg3_get_nvram_size(tp);
  9845. tg3_disable_nvram_access(tp);
  9846. tg3_nvram_unlock(tp);
  9847. } else {
  9848. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9849. tg3_get_eeprom_size(tp);
  9850. }
  9851. }
  9852. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9853. u32 offset, u32 len, u8 *buf)
  9854. {
  9855. int i, j, rc = 0;
  9856. u32 val;
  9857. for (i = 0; i < len; i += 4) {
  9858. u32 addr;
  9859. __be32 data;
  9860. addr = offset + i;
  9861. memcpy(&data, buf + i, 4);
  9862. /*
  9863. * The SEEPROM interface expects the data to always be opposite
  9864. * the native endian format. We accomplish this by reversing
  9865. * all the operations that would have been performed on the
  9866. * data from a call to tg3_nvram_read_be32().
  9867. */
  9868. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9869. val = tr32(GRC_EEPROM_ADDR);
  9870. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9871. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9872. EEPROM_ADDR_READ);
  9873. tw32(GRC_EEPROM_ADDR, val |
  9874. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9875. (addr & EEPROM_ADDR_ADDR_MASK) |
  9876. EEPROM_ADDR_START |
  9877. EEPROM_ADDR_WRITE);
  9878. for (j = 0; j < 1000; j++) {
  9879. val = tr32(GRC_EEPROM_ADDR);
  9880. if (val & EEPROM_ADDR_COMPLETE)
  9881. break;
  9882. msleep(1);
  9883. }
  9884. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9885. rc = -EBUSY;
  9886. break;
  9887. }
  9888. }
  9889. return rc;
  9890. }
  9891. /* offset and length are dword aligned */
  9892. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9893. u8 *buf)
  9894. {
  9895. int ret = 0;
  9896. u32 pagesize = tp->nvram_pagesize;
  9897. u32 pagemask = pagesize - 1;
  9898. u32 nvram_cmd;
  9899. u8 *tmp;
  9900. tmp = kmalloc(pagesize, GFP_KERNEL);
  9901. if (tmp == NULL)
  9902. return -ENOMEM;
  9903. while (len) {
  9904. int j;
  9905. u32 phy_addr, page_off, size;
  9906. phy_addr = offset & ~pagemask;
  9907. for (j = 0; j < pagesize; j += 4) {
  9908. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9909. (__be32 *) (tmp + j));
  9910. if (ret)
  9911. break;
  9912. }
  9913. if (ret)
  9914. break;
  9915. page_off = offset & pagemask;
  9916. size = pagesize;
  9917. if (len < size)
  9918. size = len;
  9919. len -= size;
  9920. memcpy(tmp + page_off, buf, size);
  9921. offset = offset + (pagesize - page_off);
  9922. tg3_enable_nvram_access(tp);
  9923. /*
  9924. * Before we can erase the flash page, we need
  9925. * to issue a special "write enable" command.
  9926. */
  9927. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9928. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9929. break;
  9930. /* Erase the target page */
  9931. tw32(NVRAM_ADDR, phy_addr);
  9932. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9933. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9934. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9935. break;
  9936. /* Issue another write enable to start the write. */
  9937. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9938. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9939. break;
  9940. for (j = 0; j < pagesize; j += 4) {
  9941. __be32 data;
  9942. data = *((__be32 *) (tmp + j));
  9943. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9944. tw32(NVRAM_ADDR, phy_addr + j);
  9945. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9946. NVRAM_CMD_WR;
  9947. if (j == 0)
  9948. nvram_cmd |= NVRAM_CMD_FIRST;
  9949. else if (j == (pagesize - 4))
  9950. nvram_cmd |= NVRAM_CMD_LAST;
  9951. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9952. break;
  9953. }
  9954. if (ret)
  9955. break;
  9956. }
  9957. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9958. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9959. kfree(tmp);
  9960. return ret;
  9961. }
  9962. /* offset and length are dword aligned */
  9963. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9964. u8 *buf)
  9965. {
  9966. int i, ret = 0;
  9967. for (i = 0; i < len; i += 4, offset += 4) {
  9968. u32 page_off, phy_addr, nvram_cmd;
  9969. __be32 data;
  9970. memcpy(&data, buf + i, 4);
  9971. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9972. page_off = offset % tp->nvram_pagesize;
  9973. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9974. tw32(NVRAM_ADDR, phy_addr);
  9975. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9976. if ((page_off == 0) || (i == 0))
  9977. nvram_cmd |= NVRAM_CMD_FIRST;
  9978. if (page_off == (tp->nvram_pagesize - 4))
  9979. nvram_cmd |= NVRAM_CMD_LAST;
  9980. if (i == (len - 4))
  9981. nvram_cmd |= NVRAM_CMD_LAST;
  9982. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9983. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9984. (tp->nvram_jedecnum == JEDEC_ST) &&
  9985. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9986. if ((ret = tg3_nvram_exec_cmd(tp,
  9987. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9988. NVRAM_CMD_DONE)))
  9989. break;
  9990. }
  9991. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9992. /* We always do complete word writes to eeprom. */
  9993. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9994. }
  9995. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9996. break;
  9997. }
  9998. return ret;
  9999. }
  10000. /* offset and length are dword aligned */
  10001. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10002. {
  10003. int ret;
  10004. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10005. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10006. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10007. udelay(40);
  10008. }
  10009. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  10010. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10011. }
  10012. else {
  10013. u32 grc_mode;
  10014. ret = tg3_nvram_lock(tp);
  10015. if (ret)
  10016. return ret;
  10017. tg3_enable_nvram_access(tp);
  10018. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  10019. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  10020. tw32(NVRAM_WRITE1, 0x406);
  10021. grc_mode = tr32(GRC_MODE);
  10022. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10023. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  10024. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10025. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10026. buf);
  10027. }
  10028. else {
  10029. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10030. buf);
  10031. }
  10032. grc_mode = tr32(GRC_MODE);
  10033. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10034. tg3_disable_nvram_access(tp);
  10035. tg3_nvram_unlock(tp);
  10036. }
  10037. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10038. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10039. udelay(40);
  10040. }
  10041. return ret;
  10042. }
  10043. struct subsys_tbl_ent {
  10044. u16 subsys_vendor, subsys_devid;
  10045. u32 phy_id;
  10046. };
  10047. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10048. /* Broadcom boards. */
  10049. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10050. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10051. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10052. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10053. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10054. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10055. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10056. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10057. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10058. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10059. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10060. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10061. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10062. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10063. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10064. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10065. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10066. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10067. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10068. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10069. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10070. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10071. /* 3com boards. */
  10072. { TG3PCI_SUBVENDOR_ID_3COM,
  10073. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10074. { TG3PCI_SUBVENDOR_ID_3COM,
  10075. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10076. { TG3PCI_SUBVENDOR_ID_3COM,
  10077. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10078. { TG3PCI_SUBVENDOR_ID_3COM,
  10079. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10080. { TG3PCI_SUBVENDOR_ID_3COM,
  10081. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10082. /* DELL boards. */
  10083. { TG3PCI_SUBVENDOR_ID_DELL,
  10084. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10085. { TG3PCI_SUBVENDOR_ID_DELL,
  10086. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10087. { TG3PCI_SUBVENDOR_ID_DELL,
  10088. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10089. { TG3PCI_SUBVENDOR_ID_DELL,
  10090. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10091. /* Compaq boards. */
  10092. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10093. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10094. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10095. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10096. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10097. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10098. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10099. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10100. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10101. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10102. /* IBM boards. */
  10103. { TG3PCI_SUBVENDOR_ID_IBM,
  10104. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10105. };
  10106. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10107. {
  10108. int i;
  10109. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10110. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10111. tp->pdev->subsystem_vendor) &&
  10112. (subsys_id_to_phy_id[i].subsys_devid ==
  10113. tp->pdev->subsystem_device))
  10114. return &subsys_id_to_phy_id[i];
  10115. }
  10116. return NULL;
  10117. }
  10118. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10119. {
  10120. u32 val;
  10121. u16 pmcsr;
  10122. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10123. * so need make sure we're in D0.
  10124. */
  10125. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10126. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10127. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10128. msleep(1);
  10129. /* Make sure register accesses (indirect or otherwise)
  10130. * will function correctly.
  10131. */
  10132. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10133. tp->misc_host_ctrl);
  10134. /* The memory arbiter has to be enabled in order for SRAM accesses
  10135. * to succeed. Normally on powerup the tg3 chip firmware will make
  10136. * sure it is enabled, but other entities such as system netboot
  10137. * code might disable it.
  10138. */
  10139. val = tr32(MEMARB_MODE);
  10140. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10141. tp->phy_id = TG3_PHY_ID_INVALID;
  10142. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10143. /* Assume an onboard device and WOL capable by default. */
  10144. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10145. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10146. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10147. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10148. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10149. }
  10150. val = tr32(VCPU_CFGSHDW);
  10151. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10152. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10153. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10154. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10155. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10156. goto done;
  10157. }
  10158. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10159. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10160. u32 nic_cfg, led_cfg;
  10161. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10162. int eeprom_phy_serdes = 0;
  10163. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10164. tp->nic_sram_data_cfg = nic_cfg;
  10165. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10166. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10167. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10168. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10169. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10170. (ver > 0) && (ver < 0x100))
  10171. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10172. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10173. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10174. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10175. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10176. eeprom_phy_serdes = 1;
  10177. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10178. if (nic_phy_id != 0) {
  10179. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10180. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10181. eeprom_phy_id = (id1 >> 16) << 10;
  10182. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10183. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10184. } else
  10185. eeprom_phy_id = 0;
  10186. tp->phy_id = eeprom_phy_id;
  10187. if (eeprom_phy_serdes) {
  10188. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10189. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10190. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  10191. else
  10192. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10193. }
  10194. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10195. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10196. SHASTA_EXT_LED_MODE_MASK);
  10197. else
  10198. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10199. switch (led_cfg) {
  10200. default:
  10201. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10202. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10203. break;
  10204. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10205. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10206. break;
  10207. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10208. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10209. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10210. * read on some older 5700/5701 bootcode.
  10211. */
  10212. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10213. ASIC_REV_5700 ||
  10214. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10215. ASIC_REV_5701)
  10216. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10217. break;
  10218. case SHASTA_EXT_LED_SHARED:
  10219. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10220. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10221. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10222. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10223. LED_CTRL_MODE_PHY_2);
  10224. break;
  10225. case SHASTA_EXT_LED_MAC:
  10226. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10227. break;
  10228. case SHASTA_EXT_LED_COMBO:
  10229. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10230. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10231. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10232. LED_CTRL_MODE_PHY_2);
  10233. break;
  10234. }
  10235. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10236. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10237. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10238. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10239. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10240. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10241. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10242. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10243. if ((tp->pdev->subsystem_vendor ==
  10244. PCI_VENDOR_ID_ARIMA) &&
  10245. (tp->pdev->subsystem_device == 0x205a ||
  10246. tp->pdev->subsystem_device == 0x2063))
  10247. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10248. } else {
  10249. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10250. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10251. }
  10252. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10253. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10254. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10255. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10256. }
  10257. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10258. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10259. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10260. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  10261. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10262. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10263. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10264. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10265. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10266. if (cfg2 & (1 << 17))
  10267. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  10268. /* serdes signal pre-emphasis in register 0x590 set by */
  10269. /* bootcode if bit 18 is set */
  10270. if (cfg2 & (1 << 18))
  10271. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  10272. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10273. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10274. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10275. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  10276. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10277. u32 cfg3;
  10278. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10279. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10280. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10281. }
  10282. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10283. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10284. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10285. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10286. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10287. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10288. }
  10289. done:
  10290. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10291. device_set_wakeup_enable(&tp->pdev->dev,
  10292. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10293. }
  10294. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10295. {
  10296. int i;
  10297. u32 val;
  10298. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10299. tw32(OTP_CTRL, cmd);
  10300. /* Wait for up to 1 ms for command to execute. */
  10301. for (i = 0; i < 100; i++) {
  10302. val = tr32(OTP_STATUS);
  10303. if (val & OTP_STATUS_CMD_DONE)
  10304. break;
  10305. udelay(10);
  10306. }
  10307. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10308. }
  10309. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10310. * configuration is a 32-bit value that straddles the alignment boundary.
  10311. * We do two 32-bit reads and then shift and merge the results.
  10312. */
  10313. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10314. {
  10315. u32 bhalf_otp, thalf_otp;
  10316. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10317. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10318. return 0;
  10319. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10320. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10321. return 0;
  10322. thalf_otp = tr32(OTP_READ_DATA);
  10323. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10324. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10325. return 0;
  10326. bhalf_otp = tr32(OTP_READ_DATA);
  10327. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10328. }
  10329. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10330. {
  10331. u32 hw_phy_id_1, hw_phy_id_2;
  10332. u32 hw_phy_id, hw_phy_id_masked;
  10333. int err;
  10334. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10335. return tg3_phy_init(tp);
  10336. /* Reading the PHY ID register can conflict with ASF
  10337. * firmware access to the PHY hardware.
  10338. */
  10339. err = 0;
  10340. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10341. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10342. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10343. } else {
  10344. /* Now read the physical PHY_ID from the chip and verify
  10345. * that it is sane. If it doesn't look good, we fall back
  10346. * to either the hard-coded table based PHY_ID and failing
  10347. * that the value found in the eeprom area.
  10348. */
  10349. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10350. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10351. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10352. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10353. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10354. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10355. }
  10356. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10357. tp->phy_id = hw_phy_id;
  10358. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10359. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10360. else
  10361. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  10362. } else {
  10363. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10364. /* Do nothing, phy ID already set up in
  10365. * tg3_get_eeprom_hw_cfg().
  10366. */
  10367. } else {
  10368. struct subsys_tbl_ent *p;
  10369. /* No eeprom signature? Try the hardcoded
  10370. * subsys device table.
  10371. */
  10372. p = tg3_lookup_by_subsys(tp);
  10373. if (!p)
  10374. return -ENODEV;
  10375. tp->phy_id = p->phy_id;
  10376. if (!tp->phy_id ||
  10377. tp->phy_id == TG3_PHY_ID_BCM8002)
  10378. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10379. }
  10380. }
  10381. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  10382. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10383. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10384. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10385. tg3_readphy(tp, MII_BMSR, &bmsr);
  10386. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10387. (bmsr & BMSR_LSTATUS))
  10388. goto skip_phy_reset;
  10389. err = tg3_phy_reset(tp);
  10390. if (err)
  10391. return err;
  10392. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10393. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10394. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10395. tg3_ctrl = 0;
  10396. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  10397. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10398. MII_TG3_CTRL_ADV_1000_FULL);
  10399. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10400. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10401. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10402. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10403. }
  10404. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10405. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10406. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10407. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10408. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10409. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10410. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10411. tg3_writephy(tp, MII_BMCR,
  10412. BMCR_ANENABLE | BMCR_ANRESTART);
  10413. }
  10414. tg3_phy_set_wirespeed(tp);
  10415. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10416. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10417. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10418. }
  10419. skip_phy_reset:
  10420. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10421. err = tg3_init_5401phy_dsp(tp);
  10422. if (err)
  10423. return err;
  10424. err = tg3_init_5401phy_dsp(tp);
  10425. }
  10426. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10427. tp->link_config.advertising =
  10428. (ADVERTISED_1000baseT_Half |
  10429. ADVERTISED_1000baseT_Full |
  10430. ADVERTISED_Autoneg |
  10431. ADVERTISED_FIBRE);
  10432. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10433. tp->link_config.advertising &=
  10434. ~(ADVERTISED_1000baseT_Half |
  10435. ADVERTISED_1000baseT_Full);
  10436. return err;
  10437. }
  10438. static void __devinit tg3_read_partno(struct tg3 *tp)
  10439. {
  10440. unsigned char vpd_data[TG3_NVM_VPD_LEN]; /* in little-endian format */
  10441. unsigned int block_end, rosize, len;
  10442. int i = 0;
  10443. u32 magic;
  10444. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10445. tg3_nvram_read(tp, 0x0, &magic))
  10446. goto out_not_found;
  10447. if (magic == TG3_EEPROM_MAGIC) {
  10448. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10449. u32 tmp;
  10450. /* The data is in little-endian format in NVRAM.
  10451. * Use the big-endian read routines to preserve
  10452. * the byte order as it exists in NVRAM.
  10453. */
  10454. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10455. goto out_not_found;
  10456. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10457. }
  10458. } else {
  10459. ssize_t cnt;
  10460. unsigned int pos = 0;
  10461. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10462. cnt = pci_read_vpd(tp->pdev, pos,
  10463. TG3_NVM_VPD_LEN - pos,
  10464. &vpd_data[pos]);
  10465. if (cnt == -ETIMEDOUT || -EINTR)
  10466. cnt = 0;
  10467. else if (cnt < 0)
  10468. goto out_not_found;
  10469. }
  10470. if (pos != TG3_NVM_VPD_LEN)
  10471. goto out_not_found;
  10472. }
  10473. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10474. PCI_VPD_LRDT_RO_DATA);
  10475. if (i < 0)
  10476. goto out_not_found;
  10477. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10478. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10479. i += PCI_VPD_LRDT_TAG_SIZE;
  10480. if (block_end > TG3_NVM_VPD_LEN)
  10481. goto out_not_found;
  10482. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10483. PCI_VPD_RO_KEYWORD_PARTNO);
  10484. if (i < 0)
  10485. goto out_not_found;
  10486. len = pci_vpd_info_field_size(&vpd_data[i]);
  10487. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10488. if (len > TG3_BPN_SIZE ||
  10489. (len + i) > TG3_NVM_VPD_LEN)
  10490. goto out_not_found;
  10491. memcpy(tp->board_part_number, &vpd_data[i], len);
  10492. return;
  10493. out_not_found:
  10494. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10495. strcpy(tp->board_part_number, "BCM95906");
  10496. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10497. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10498. strcpy(tp->board_part_number, "BCM57780");
  10499. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10500. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10501. strcpy(tp->board_part_number, "BCM57760");
  10502. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10503. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10504. strcpy(tp->board_part_number, "BCM57790");
  10505. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10506. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10507. strcpy(tp->board_part_number, "BCM57788");
  10508. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10509. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10510. strcpy(tp->board_part_number, "BCM57761");
  10511. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10512. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10513. strcpy(tp->board_part_number, "BCM57765");
  10514. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10515. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10516. strcpy(tp->board_part_number, "BCM57781");
  10517. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10518. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10519. strcpy(tp->board_part_number, "BCM57785");
  10520. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10521. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10522. strcpy(tp->board_part_number, "BCM57791");
  10523. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10524. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10525. strcpy(tp->board_part_number, "BCM57795");
  10526. else
  10527. strcpy(tp->board_part_number, "none");
  10528. }
  10529. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10530. {
  10531. u32 val;
  10532. if (tg3_nvram_read(tp, offset, &val) ||
  10533. (val & 0xfc000000) != 0x0c000000 ||
  10534. tg3_nvram_read(tp, offset + 4, &val) ||
  10535. val != 0)
  10536. return 0;
  10537. return 1;
  10538. }
  10539. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10540. {
  10541. u32 val, offset, start, ver_offset;
  10542. int i;
  10543. bool newver = false;
  10544. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10545. tg3_nvram_read(tp, 0x4, &start))
  10546. return;
  10547. offset = tg3_nvram_logical_addr(tp, offset);
  10548. if (tg3_nvram_read(tp, offset, &val))
  10549. return;
  10550. if ((val & 0xfc000000) == 0x0c000000) {
  10551. if (tg3_nvram_read(tp, offset + 4, &val))
  10552. return;
  10553. if (val == 0)
  10554. newver = true;
  10555. }
  10556. if (newver) {
  10557. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  10558. return;
  10559. offset = offset + ver_offset - start;
  10560. for (i = 0; i < 16; i += 4) {
  10561. __be32 v;
  10562. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10563. return;
  10564. memcpy(tp->fw_ver + i, &v, sizeof(v));
  10565. }
  10566. } else {
  10567. u32 major, minor;
  10568. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10569. return;
  10570. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10571. TG3_NVM_BCVER_MAJSFT;
  10572. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10573. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  10574. }
  10575. }
  10576. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10577. {
  10578. u32 val, major, minor;
  10579. /* Use native endian representation */
  10580. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10581. return;
  10582. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10583. TG3_NVM_HWSB_CFG1_MAJSFT;
  10584. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10585. TG3_NVM_HWSB_CFG1_MINSFT;
  10586. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10587. }
  10588. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10589. {
  10590. u32 offset, major, minor, build;
  10591. tp->fw_ver[0] = 's';
  10592. tp->fw_ver[1] = 'b';
  10593. tp->fw_ver[2] = '\0';
  10594. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10595. return;
  10596. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10597. case TG3_EEPROM_SB_REVISION_0:
  10598. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10599. break;
  10600. case TG3_EEPROM_SB_REVISION_2:
  10601. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10602. break;
  10603. case TG3_EEPROM_SB_REVISION_3:
  10604. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10605. break;
  10606. case TG3_EEPROM_SB_REVISION_4:
  10607. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10608. break;
  10609. case TG3_EEPROM_SB_REVISION_5:
  10610. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10611. break;
  10612. default:
  10613. return;
  10614. }
  10615. if (tg3_nvram_read(tp, offset, &val))
  10616. return;
  10617. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10618. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10619. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10620. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10621. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10622. if (minor > 99 || build > 26)
  10623. return;
  10624. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  10625. if (build > 0) {
  10626. tp->fw_ver[8] = 'a' + build - 1;
  10627. tp->fw_ver[9] = '\0';
  10628. }
  10629. }
  10630. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10631. {
  10632. u32 val, offset, start;
  10633. int i, vlen;
  10634. for (offset = TG3_NVM_DIR_START;
  10635. offset < TG3_NVM_DIR_END;
  10636. offset += TG3_NVM_DIRENT_SIZE) {
  10637. if (tg3_nvram_read(tp, offset, &val))
  10638. return;
  10639. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10640. break;
  10641. }
  10642. if (offset == TG3_NVM_DIR_END)
  10643. return;
  10644. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10645. start = 0x08000000;
  10646. else if (tg3_nvram_read(tp, offset - 4, &start))
  10647. return;
  10648. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10649. !tg3_fw_img_is_valid(tp, offset) ||
  10650. tg3_nvram_read(tp, offset + 8, &val))
  10651. return;
  10652. offset += val - start;
  10653. vlen = strlen(tp->fw_ver);
  10654. tp->fw_ver[vlen++] = ',';
  10655. tp->fw_ver[vlen++] = ' ';
  10656. for (i = 0; i < 4; i++) {
  10657. __be32 v;
  10658. if (tg3_nvram_read_be32(tp, offset, &v))
  10659. return;
  10660. offset += sizeof(v);
  10661. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10662. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10663. break;
  10664. }
  10665. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10666. vlen += sizeof(v);
  10667. }
  10668. }
  10669. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10670. {
  10671. int vlen;
  10672. u32 apedata;
  10673. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10674. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10675. return;
  10676. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10677. if (apedata != APE_SEG_SIG_MAGIC)
  10678. return;
  10679. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10680. if (!(apedata & APE_FW_STATUS_READY))
  10681. return;
  10682. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10683. vlen = strlen(tp->fw_ver);
  10684. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10685. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10686. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10687. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10688. (apedata & APE_FW_VERSION_BLDMSK));
  10689. }
  10690. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10691. {
  10692. u32 val;
  10693. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10694. tp->fw_ver[0] = 's';
  10695. tp->fw_ver[1] = 'b';
  10696. tp->fw_ver[2] = '\0';
  10697. return;
  10698. }
  10699. if (tg3_nvram_read(tp, 0, &val))
  10700. return;
  10701. if (val == TG3_EEPROM_MAGIC)
  10702. tg3_read_bc_ver(tp);
  10703. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10704. tg3_read_sb_ver(tp, val);
  10705. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10706. tg3_read_hwsb_ver(tp);
  10707. else
  10708. return;
  10709. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10710. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  10711. return;
  10712. tg3_read_mgmtfw_ver(tp);
  10713. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10714. }
  10715. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10716. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10717. {
  10718. static struct pci_device_id write_reorder_chipsets[] = {
  10719. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10720. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10721. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10722. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10723. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10724. PCI_DEVICE_ID_VIA_8385_0) },
  10725. { },
  10726. };
  10727. u32 misc_ctrl_reg;
  10728. u32 pci_state_reg, grc_misc_cfg;
  10729. u32 val;
  10730. u16 pci_cmd;
  10731. int err;
  10732. /* Force memory write invalidate off. If we leave it on,
  10733. * then on 5700_BX chips we have to enable a workaround.
  10734. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10735. * to match the cacheline size. The Broadcom driver have this
  10736. * workaround but turns MWI off all the times so never uses
  10737. * it. This seems to suggest that the workaround is insufficient.
  10738. */
  10739. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10740. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10741. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10742. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10743. * has the register indirect write enable bit set before
  10744. * we try to access any of the MMIO registers. It is also
  10745. * critical that the PCI-X hw workaround situation is decided
  10746. * before that as well.
  10747. */
  10748. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10749. &misc_ctrl_reg);
  10750. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10751. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10752. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10753. u32 prod_id_asic_rev;
  10754. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10755. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10756. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724)
  10757. pci_read_config_dword(tp->pdev,
  10758. TG3PCI_GEN2_PRODID_ASICREV,
  10759. &prod_id_asic_rev);
  10760. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10761. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10762. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10763. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10764. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10765. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10766. pci_read_config_dword(tp->pdev,
  10767. TG3PCI_GEN15_PRODID_ASICREV,
  10768. &prod_id_asic_rev);
  10769. else
  10770. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10771. &prod_id_asic_rev);
  10772. tp->pci_chip_rev_id = prod_id_asic_rev;
  10773. }
  10774. /* Wrong chip ID in 5752 A0. This code can be removed later
  10775. * as A0 is not in production.
  10776. */
  10777. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10778. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10779. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10780. * we need to disable memory and use config. cycles
  10781. * only to access all registers. The 5702/03 chips
  10782. * can mistakenly decode the special cycles from the
  10783. * ICH chipsets as memory write cycles, causing corruption
  10784. * of register and memory space. Only certain ICH bridges
  10785. * will drive special cycles with non-zero data during the
  10786. * address phase which can fall within the 5703's address
  10787. * range. This is not an ICH bug as the PCI spec allows
  10788. * non-zero address during special cycles. However, only
  10789. * these ICH bridges are known to drive non-zero addresses
  10790. * during special cycles.
  10791. *
  10792. * Since special cycles do not cross PCI bridges, we only
  10793. * enable this workaround if the 5703 is on the secondary
  10794. * bus of these ICH bridges.
  10795. */
  10796. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10797. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10798. static struct tg3_dev_id {
  10799. u32 vendor;
  10800. u32 device;
  10801. u32 rev;
  10802. } ich_chipsets[] = {
  10803. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10804. PCI_ANY_ID },
  10805. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10806. PCI_ANY_ID },
  10807. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10808. 0xa },
  10809. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10810. PCI_ANY_ID },
  10811. { },
  10812. };
  10813. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10814. struct pci_dev *bridge = NULL;
  10815. while (pci_id->vendor != 0) {
  10816. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10817. bridge);
  10818. if (!bridge) {
  10819. pci_id++;
  10820. continue;
  10821. }
  10822. if (pci_id->rev != PCI_ANY_ID) {
  10823. if (bridge->revision > pci_id->rev)
  10824. continue;
  10825. }
  10826. if (bridge->subordinate &&
  10827. (bridge->subordinate->number ==
  10828. tp->pdev->bus->number)) {
  10829. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10830. pci_dev_put(bridge);
  10831. break;
  10832. }
  10833. }
  10834. }
  10835. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10836. static struct tg3_dev_id {
  10837. u32 vendor;
  10838. u32 device;
  10839. } bridge_chipsets[] = {
  10840. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10841. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10842. { },
  10843. };
  10844. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10845. struct pci_dev *bridge = NULL;
  10846. while (pci_id->vendor != 0) {
  10847. bridge = pci_get_device(pci_id->vendor,
  10848. pci_id->device,
  10849. bridge);
  10850. if (!bridge) {
  10851. pci_id++;
  10852. continue;
  10853. }
  10854. if (bridge->subordinate &&
  10855. (bridge->subordinate->number <=
  10856. tp->pdev->bus->number) &&
  10857. (bridge->subordinate->subordinate >=
  10858. tp->pdev->bus->number)) {
  10859. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10860. pci_dev_put(bridge);
  10861. break;
  10862. }
  10863. }
  10864. }
  10865. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10866. * DMA addresses > 40-bit. This bridge may have other additional
  10867. * 57xx devices behind it in some 4-port NIC designs for example.
  10868. * Any tg3 device found behind the bridge will also need the 40-bit
  10869. * DMA workaround.
  10870. */
  10871. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10872. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10873. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10874. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10875. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10876. }
  10877. else {
  10878. struct pci_dev *bridge = NULL;
  10879. do {
  10880. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10881. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10882. bridge);
  10883. if (bridge && bridge->subordinate &&
  10884. (bridge->subordinate->number <=
  10885. tp->pdev->bus->number) &&
  10886. (bridge->subordinate->subordinate >=
  10887. tp->pdev->bus->number)) {
  10888. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10889. pci_dev_put(bridge);
  10890. break;
  10891. }
  10892. } while (bridge);
  10893. }
  10894. /* Initialize misc host control in PCI block. */
  10895. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10896. MISC_HOST_CTRL_CHIPREV);
  10897. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10898. tp->misc_host_ctrl);
  10899. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10900. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10901. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10902. tp->pdev_peer = tg3_find_peer(tp);
  10903. /* Intentionally exclude ASIC_REV_5906 */
  10904. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10905. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10906. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10907. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10908. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10909. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10910. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10911. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10912. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10913. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10914. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10915. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10916. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10917. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10918. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10919. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10920. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10921. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10922. /* 5700 B0 chips do not support checksumming correctly due
  10923. * to hardware bugs.
  10924. */
  10925. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10926. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10927. else {
  10928. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10929. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10930. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10931. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10932. }
  10933. /* Determine TSO capabilities */
  10934. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10935. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10936. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  10937. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10938. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10939. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10940. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10941. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10942. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  10943. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10944. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10945. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10946. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10947. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  10948. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  10949. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  10950. tp->fw_needed = FIRMWARE_TG3TSO5;
  10951. else
  10952. tp->fw_needed = FIRMWARE_TG3TSO;
  10953. }
  10954. tp->irq_max = 1;
  10955. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10956. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10957. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10958. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10959. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10960. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10961. tp->pdev_peer == tp->pdev))
  10962. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10963. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10964. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10965. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10966. }
  10967. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10968. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10969. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10970. tp->irq_max = TG3_IRQ_MAX_VECS;
  10971. }
  10972. }
  10973. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10974. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10975. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  10976. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10977. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10978. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10979. }
  10980. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10981. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10982. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  10983. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10984. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10985. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  10986. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10987. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10988. &pci_state_reg);
  10989. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10990. if (tp->pcie_cap != 0) {
  10991. u16 lnkctl;
  10992. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10993. pcie_set_readrq(tp->pdev, 4096);
  10994. pci_read_config_word(tp->pdev,
  10995. tp->pcie_cap + PCI_EXP_LNKCTL,
  10996. &lnkctl);
  10997. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10998. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10999. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  11000. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11001. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11002. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11003. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11004. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  11005. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11006. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  11007. }
  11008. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11009. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11010. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11011. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11012. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11013. if (!tp->pcix_cap) {
  11014. pr_err("Cannot find PCI-X capability, aborting\n");
  11015. return -EIO;
  11016. }
  11017. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11018. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  11019. }
  11020. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11021. * reordering to the mailbox registers done by the host
  11022. * controller can cause major troubles. We read back from
  11023. * every mailbox register write to force the writes to be
  11024. * posted to the chip in order.
  11025. */
  11026. if (pci_dev_present(write_reorder_chipsets) &&
  11027. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11028. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  11029. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11030. &tp->pci_cacheline_sz);
  11031. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11032. &tp->pci_lat_timer);
  11033. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11034. tp->pci_lat_timer < 64) {
  11035. tp->pci_lat_timer = 64;
  11036. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11037. tp->pci_lat_timer);
  11038. }
  11039. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11040. /* 5700 BX chips need to have their TX producer index
  11041. * mailboxes written twice to workaround a bug.
  11042. */
  11043. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  11044. /* If we are in PCI-X mode, enable register write workaround.
  11045. *
  11046. * The workaround is to use indirect register accesses
  11047. * for all chip writes not to mailbox registers.
  11048. */
  11049. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11050. u32 pm_reg;
  11051. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11052. /* The chip can have it's power management PCI config
  11053. * space registers clobbered due to this bug.
  11054. * So explicitly force the chip into D0 here.
  11055. */
  11056. pci_read_config_dword(tp->pdev,
  11057. tp->pm_cap + PCI_PM_CTRL,
  11058. &pm_reg);
  11059. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11060. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11061. pci_write_config_dword(tp->pdev,
  11062. tp->pm_cap + PCI_PM_CTRL,
  11063. pm_reg);
  11064. /* Also, force SERR#/PERR# in PCI command. */
  11065. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11066. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11067. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11068. }
  11069. }
  11070. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11071. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  11072. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11073. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  11074. /* Chip-specific fixup from Broadcom driver */
  11075. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11076. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11077. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11078. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11079. }
  11080. /* Default fast path register access methods */
  11081. tp->read32 = tg3_read32;
  11082. tp->write32 = tg3_write32;
  11083. tp->read32_mbox = tg3_read32;
  11084. tp->write32_mbox = tg3_write32;
  11085. tp->write32_tx_mbox = tg3_write32;
  11086. tp->write32_rx_mbox = tg3_write32;
  11087. /* Various workaround register access methods */
  11088. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11089. tp->write32 = tg3_write_indirect_reg32;
  11090. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11091. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11092. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11093. /*
  11094. * Back to back register writes can cause problems on these
  11095. * chips, the workaround is to read back all reg writes
  11096. * except those to mailbox regs.
  11097. *
  11098. * See tg3_write_indirect_reg32().
  11099. */
  11100. tp->write32 = tg3_write_flush_reg32;
  11101. }
  11102. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11103. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11104. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11105. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11106. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11107. }
  11108. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11109. tp->read32 = tg3_read_indirect_reg32;
  11110. tp->write32 = tg3_write_indirect_reg32;
  11111. tp->read32_mbox = tg3_read_indirect_mbox;
  11112. tp->write32_mbox = tg3_write_indirect_mbox;
  11113. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11114. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11115. iounmap(tp->regs);
  11116. tp->regs = NULL;
  11117. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11118. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11119. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11120. }
  11121. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11122. tp->read32_mbox = tg3_read32_mbox_5906;
  11123. tp->write32_mbox = tg3_write32_mbox_5906;
  11124. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11125. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11126. }
  11127. if (tp->write32 == tg3_write_indirect_reg32 ||
  11128. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11129. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11130. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11131. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11132. /* Get eeprom hw config before calling tg3_set_power_state().
  11133. * In particular, the TG3_FLG2_IS_NIC flag must be
  11134. * determined before calling tg3_set_power_state() so that
  11135. * we know whether or not to switch out of Vaux power.
  11136. * When the flag is set, it means that GPIO1 is used for eeprom
  11137. * write protect and also implies that it is a LOM where GPIOs
  11138. * are not used to switch power.
  11139. */
  11140. tg3_get_eeprom_hw_cfg(tp);
  11141. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11142. /* Allow reads and writes to the
  11143. * APE register and memory space.
  11144. */
  11145. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11146. PCISTATE_ALLOW_APE_SHMEM_WR;
  11147. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11148. pci_state_reg);
  11149. }
  11150. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11151. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11152. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11153. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11154. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11155. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11156. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11157. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  11158. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11159. * It is also used as eeprom write protect on LOMs.
  11160. */
  11161. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11162. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11163. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11164. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11165. GRC_LCLCTRL_GPIO_OUTPUT1);
  11166. /* Unused GPIO3 must be driven as output on 5752 because there
  11167. * are no pull-up resistors on unused GPIO pins.
  11168. */
  11169. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11170. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11171. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11172. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11173. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11174. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11175. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11176. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11177. /* Turn off the debug UART. */
  11178. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11179. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11180. /* Keep VMain power. */
  11181. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11182. GRC_LCLCTRL_GPIO_OUTPUT0;
  11183. }
  11184. /* Force the chip into D0. */
  11185. err = tg3_set_power_state(tp, PCI_D0);
  11186. if (err) {
  11187. pr_err("(%s) transition to D0 failed\n", pci_name(tp->pdev));
  11188. return err;
  11189. }
  11190. /* Derive initial jumbo mode from MTU assigned in
  11191. * ether_setup() via the alloc_etherdev() call
  11192. */
  11193. if (tp->dev->mtu > ETH_DATA_LEN &&
  11194. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11195. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11196. /* Determine WakeOnLan speed to use. */
  11197. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11198. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11199. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11200. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11201. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11202. } else {
  11203. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11204. }
  11205. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11206. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  11207. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11208. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11209. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11210. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11211. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11212. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  11213. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  11214. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  11215. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11216. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11217. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  11218. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11219. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  11220. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11221. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  11222. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11223. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11224. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  11225. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  11226. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11227. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11228. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11229. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11230. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11231. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11232. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  11233. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11234. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  11235. } else
  11236. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  11237. }
  11238. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11239. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11240. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11241. if (tp->phy_otp == 0)
  11242. tp->phy_otp = TG3_OTP_DEFAULT;
  11243. }
  11244. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11245. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11246. else
  11247. tp->mi_mode = MAC_MI_MODE_BASE;
  11248. tp->coalesce_mode = 0;
  11249. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11250. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11251. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11252. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11253. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11254. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11255. err = tg3_mdio_init(tp);
  11256. if (err)
  11257. return err;
  11258. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  11259. (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0 ||
  11260. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  11261. return -ENOTSUPP;
  11262. /* Initialize data/descriptor byte/word swapping. */
  11263. val = tr32(GRC_MODE);
  11264. val &= GRC_MODE_HOST_STACKUP;
  11265. tw32(GRC_MODE, val | tp->grc_mode);
  11266. tg3_switch_clocks(tp);
  11267. /* Clear this out for sanity. */
  11268. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11269. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11270. &pci_state_reg);
  11271. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11272. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11273. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11274. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11275. chiprevid == CHIPREV_ID_5701_B0 ||
  11276. chiprevid == CHIPREV_ID_5701_B2 ||
  11277. chiprevid == CHIPREV_ID_5701_B5) {
  11278. void __iomem *sram_base;
  11279. /* Write some dummy words into the SRAM status block
  11280. * area, see if it reads back correctly. If the return
  11281. * value is bad, force enable the PCIX workaround.
  11282. */
  11283. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11284. writel(0x00000000, sram_base);
  11285. writel(0x00000000, sram_base + 4);
  11286. writel(0xffffffff, sram_base + 4);
  11287. if (readl(sram_base) != 0x00000000)
  11288. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11289. }
  11290. }
  11291. udelay(50);
  11292. tg3_nvram_init(tp);
  11293. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11294. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11295. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11296. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11297. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11298. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11299. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11300. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11301. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11302. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11303. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11304. HOSTCC_MODE_CLRTICK_TXBD);
  11305. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11306. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11307. tp->misc_host_ctrl);
  11308. }
  11309. /* Preserve the APE MAC_MODE bits */
  11310. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11311. tp->mac_mode = tr32(MAC_MODE) |
  11312. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11313. else
  11314. tp->mac_mode = TG3_DEF_MAC_MODE;
  11315. /* these are limited to 10/100 only */
  11316. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11317. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11318. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11319. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11320. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11321. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11322. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11323. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11324. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11325. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11326. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11327. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11328. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11329. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11330. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  11331. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  11332. err = tg3_phy_probe(tp);
  11333. if (err) {
  11334. pr_err("(%s) phy probe failed, err %d\n",
  11335. pci_name(tp->pdev), err);
  11336. /* ... but do not return immediately ... */
  11337. tg3_mdio_fini(tp);
  11338. }
  11339. tg3_read_partno(tp);
  11340. tg3_read_fw_ver(tp);
  11341. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  11342. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11343. } else {
  11344. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11345. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  11346. else
  11347. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11348. }
  11349. /* 5700 {AX,BX} chips have a broken status block link
  11350. * change bit implementation, so we must use the
  11351. * status register in those cases.
  11352. */
  11353. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11354. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11355. else
  11356. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11357. /* The led_ctrl is set during tg3_phy_probe, here we might
  11358. * have to force the link status polling mechanism based
  11359. * upon subsystem IDs.
  11360. */
  11361. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11362. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11363. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  11364. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  11365. TG3_FLAG_USE_LINKCHG_REG);
  11366. }
  11367. /* For all SERDES we poll the MAC status register. */
  11368. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  11369. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11370. else
  11371. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11372. tp->rx_offset = NET_IP_ALIGN;
  11373. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11374. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  11375. tp->rx_offset = 0;
  11376. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  11377. /* Increment the rx prod index on the rx std ring by at most
  11378. * 8 for these chips to workaround hw errata.
  11379. */
  11380. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11381. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11382. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11383. tp->rx_std_max_post = 8;
  11384. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11385. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11386. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11387. return err;
  11388. }
  11389. #ifdef CONFIG_SPARC
  11390. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11391. {
  11392. struct net_device *dev = tp->dev;
  11393. struct pci_dev *pdev = tp->pdev;
  11394. struct device_node *dp = pci_device_to_OF_node(pdev);
  11395. const unsigned char *addr;
  11396. int len;
  11397. addr = of_get_property(dp, "local-mac-address", &len);
  11398. if (addr && len == 6) {
  11399. memcpy(dev->dev_addr, addr, 6);
  11400. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11401. return 0;
  11402. }
  11403. return -ENODEV;
  11404. }
  11405. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11406. {
  11407. struct net_device *dev = tp->dev;
  11408. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11409. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11410. return 0;
  11411. }
  11412. #endif
  11413. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11414. {
  11415. struct net_device *dev = tp->dev;
  11416. u32 hi, lo, mac_offset;
  11417. int addr_ok = 0;
  11418. #ifdef CONFIG_SPARC
  11419. if (!tg3_get_macaddr_sparc(tp))
  11420. return 0;
  11421. #endif
  11422. mac_offset = 0x7c;
  11423. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11424. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11425. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11426. mac_offset = 0xcc;
  11427. if (tg3_nvram_lock(tp))
  11428. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11429. else
  11430. tg3_nvram_unlock(tp);
  11431. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11432. if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
  11433. mac_offset = 0xcc;
  11434. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11435. mac_offset = 0x10;
  11436. /* First try to get it from MAC address mailbox. */
  11437. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11438. if ((hi >> 16) == 0x484b) {
  11439. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11440. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11441. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11442. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11443. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11444. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11445. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11446. /* Some old bootcode may report a 0 MAC address in SRAM */
  11447. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11448. }
  11449. if (!addr_ok) {
  11450. /* Next, try NVRAM. */
  11451. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11452. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11453. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11454. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11455. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11456. }
  11457. /* Finally just fetch it out of the MAC control regs. */
  11458. else {
  11459. hi = tr32(MAC_ADDR_0_HIGH);
  11460. lo = tr32(MAC_ADDR_0_LOW);
  11461. dev->dev_addr[5] = lo & 0xff;
  11462. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11463. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11464. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11465. dev->dev_addr[1] = hi & 0xff;
  11466. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11467. }
  11468. }
  11469. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11470. #ifdef CONFIG_SPARC
  11471. if (!tg3_get_default_macaddr_sparc(tp))
  11472. return 0;
  11473. #endif
  11474. return -EINVAL;
  11475. }
  11476. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11477. return 0;
  11478. }
  11479. #define BOUNDARY_SINGLE_CACHELINE 1
  11480. #define BOUNDARY_MULTI_CACHELINE 2
  11481. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11482. {
  11483. int cacheline_size;
  11484. u8 byte;
  11485. int goal;
  11486. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11487. if (byte == 0)
  11488. cacheline_size = 1024;
  11489. else
  11490. cacheline_size = (int) byte * 4;
  11491. /* On 5703 and later chips, the boundary bits have no
  11492. * effect.
  11493. */
  11494. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11495. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11496. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11497. goto out;
  11498. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11499. goal = BOUNDARY_MULTI_CACHELINE;
  11500. #else
  11501. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11502. goal = BOUNDARY_SINGLE_CACHELINE;
  11503. #else
  11504. goal = 0;
  11505. #endif
  11506. #endif
  11507. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11508. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11509. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11510. goto out;
  11511. }
  11512. if (!goal)
  11513. goto out;
  11514. /* PCI controllers on most RISC systems tend to disconnect
  11515. * when a device tries to burst across a cache-line boundary.
  11516. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11517. *
  11518. * Unfortunately, for PCI-E there are only limited
  11519. * write-side controls for this, and thus for reads
  11520. * we will still get the disconnects. We'll also waste
  11521. * these PCI cycles for both read and write for chips
  11522. * other than 5700 and 5701 which do not implement the
  11523. * boundary bits.
  11524. */
  11525. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11526. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11527. switch (cacheline_size) {
  11528. case 16:
  11529. case 32:
  11530. case 64:
  11531. case 128:
  11532. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11533. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11534. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11535. } else {
  11536. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11537. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11538. }
  11539. break;
  11540. case 256:
  11541. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11542. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11543. break;
  11544. default:
  11545. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11546. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11547. break;
  11548. }
  11549. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11550. switch (cacheline_size) {
  11551. case 16:
  11552. case 32:
  11553. case 64:
  11554. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11555. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11556. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11557. break;
  11558. }
  11559. /* fallthrough */
  11560. case 128:
  11561. default:
  11562. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11563. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11564. break;
  11565. }
  11566. } else {
  11567. switch (cacheline_size) {
  11568. case 16:
  11569. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11570. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11571. DMA_RWCTRL_WRITE_BNDRY_16);
  11572. break;
  11573. }
  11574. /* fallthrough */
  11575. case 32:
  11576. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11577. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11578. DMA_RWCTRL_WRITE_BNDRY_32);
  11579. break;
  11580. }
  11581. /* fallthrough */
  11582. case 64:
  11583. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11584. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11585. DMA_RWCTRL_WRITE_BNDRY_64);
  11586. break;
  11587. }
  11588. /* fallthrough */
  11589. case 128:
  11590. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11591. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11592. DMA_RWCTRL_WRITE_BNDRY_128);
  11593. break;
  11594. }
  11595. /* fallthrough */
  11596. case 256:
  11597. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11598. DMA_RWCTRL_WRITE_BNDRY_256);
  11599. break;
  11600. case 512:
  11601. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11602. DMA_RWCTRL_WRITE_BNDRY_512);
  11603. break;
  11604. case 1024:
  11605. default:
  11606. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11607. DMA_RWCTRL_WRITE_BNDRY_1024);
  11608. break;
  11609. }
  11610. }
  11611. out:
  11612. return val;
  11613. }
  11614. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11615. {
  11616. struct tg3_internal_buffer_desc test_desc;
  11617. u32 sram_dma_descs;
  11618. int i, ret;
  11619. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11620. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11621. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11622. tw32(RDMAC_STATUS, 0);
  11623. tw32(WDMAC_STATUS, 0);
  11624. tw32(BUFMGR_MODE, 0);
  11625. tw32(FTQ_RESET, 0);
  11626. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11627. test_desc.addr_lo = buf_dma & 0xffffffff;
  11628. test_desc.nic_mbuf = 0x00002100;
  11629. test_desc.len = size;
  11630. /*
  11631. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11632. * the *second* time the tg3 driver was getting loaded after an
  11633. * initial scan.
  11634. *
  11635. * Broadcom tells me:
  11636. * ...the DMA engine is connected to the GRC block and a DMA
  11637. * reset may affect the GRC block in some unpredictable way...
  11638. * The behavior of resets to individual blocks has not been tested.
  11639. *
  11640. * Broadcom noted the GRC reset will also reset all sub-components.
  11641. */
  11642. if (to_device) {
  11643. test_desc.cqid_sqid = (13 << 8) | 2;
  11644. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11645. udelay(40);
  11646. } else {
  11647. test_desc.cqid_sqid = (16 << 8) | 7;
  11648. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11649. udelay(40);
  11650. }
  11651. test_desc.flags = 0x00000005;
  11652. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11653. u32 val;
  11654. val = *(((u32 *)&test_desc) + i);
  11655. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11656. sram_dma_descs + (i * sizeof(u32)));
  11657. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11658. }
  11659. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11660. if (to_device) {
  11661. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11662. } else {
  11663. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11664. }
  11665. ret = -ENODEV;
  11666. for (i = 0; i < 40; i++) {
  11667. u32 val;
  11668. if (to_device)
  11669. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11670. else
  11671. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11672. if ((val & 0xffff) == sram_dma_descs) {
  11673. ret = 0;
  11674. break;
  11675. }
  11676. udelay(100);
  11677. }
  11678. return ret;
  11679. }
  11680. #define TEST_BUFFER_SIZE 0x2000
  11681. static int __devinit tg3_test_dma(struct tg3 *tp)
  11682. {
  11683. dma_addr_t buf_dma;
  11684. u32 *buf, saved_dma_rwctrl;
  11685. int ret = 0;
  11686. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11687. if (!buf) {
  11688. ret = -ENOMEM;
  11689. goto out_nofree;
  11690. }
  11691. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11692. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11693. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11694. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11695. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11696. goto out;
  11697. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11698. /* DMA read watermark not used on PCIE */
  11699. tp->dma_rwctrl |= 0x00180000;
  11700. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11701. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11702. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11703. tp->dma_rwctrl |= 0x003f0000;
  11704. else
  11705. tp->dma_rwctrl |= 0x003f000f;
  11706. } else {
  11707. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11708. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11709. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11710. u32 read_water = 0x7;
  11711. /* If the 5704 is behind the EPB bridge, we can
  11712. * do the less restrictive ONE_DMA workaround for
  11713. * better performance.
  11714. */
  11715. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11716. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11717. tp->dma_rwctrl |= 0x8000;
  11718. else if (ccval == 0x6 || ccval == 0x7)
  11719. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11720. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11721. read_water = 4;
  11722. /* Set bit 23 to enable PCIX hw bug fix */
  11723. tp->dma_rwctrl |=
  11724. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11725. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11726. (1 << 23);
  11727. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11728. /* 5780 always in PCIX mode */
  11729. tp->dma_rwctrl |= 0x00144000;
  11730. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11731. /* 5714 always in PCIX mode */
  11732. tp->dma_rwctrl |= 0x00148000;
  11733. } else {
  11734. tp->dma_rwctrl |= 0x001b000f;
  11735. }
  11736. }
  11737. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11738. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11739. tp->dma_rwctrl &= 0xfffffff0;
  11740. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11741. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11742. /* Remove this if it causes problems for some boards. */
  11743. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11744. /* On 5700/5701 chips, we need to set this bit.
  11745. * Otherwise the chip will issue cacheline transactions
  11746. * to streamable DMA memory with not all the byte
  11747. * enables turned on. This is an error on several
  11748. * RISC PCI controllers, in particular sparc64.
  11749. *
  11750. * On 5703/5704 chips, this bit has been reassigned
  11751. * a different meaning. In particular, it is used
  11752. * on those chips to enable a PCI-X workaround.
  11753. */
  11754. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11755. }
  11756. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11757. #if 0
  11758. /* Unneeded, already done by tg3_get_invariants. */
  11759. tg3_switch_clocks(tp);
  11760. #endif
  11761. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11762. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11763. goto out;
  11764. /* It is best to perform DMA test with maximum write burst size
  11765. * to expose the 5700/5701 write DMA bug.
  11766. */
  11767. saved_dma_rwctrl = tp->dma_rwctrl;
  11768. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11769. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11770. while (1) {
  11771. u32 *p = buf, i;
  11772. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11773. p[i] = i;
  11774. /* Send the buffer to the chip. */
  11775. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11776. if (ret) {
  11777. pr_err("tg3_test_dma() Write the buffer failed %d\n",
  11778. ret);
  11779. break;
  11780. }
  11781. #if 0
  11782. /* validate data reached card RAM correctly. */
  11783. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11784. u32 val;
  11785. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11786. if (le32_to_cpu(val) != p[i]) {
  11787. pr_err(" tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n",
  11788. val, i);
  11789. /* ret = -ENODEV here? */
  11790. }
  11791. p[i] = 0;
  11792. }
  11793. #endif
  11794. /* Now read it back. */
  11795. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11796. if (ret) {
  11797. pr_err("tg3_test_dma() Read the buffer failed %d\n",
  11798. ret);
  11799. break;
  11800. }
  11801. /* Verify it. */
  11802. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11803. if (p[i] == i)
  11804. continue;
  11805. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11806. DMA_RWCTRL_WRITE_BNDRY_16) {
  11807. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11808. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11809. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11810. break;
  11811. } else {
  11812. pr_err("tg3_test_dma() buffer corrupted on read back! (%d != %d)\n",
  11813. p[i], i);
  11814. ret = -ENODEV;
  11815. goto out;
  11816. }
  11817. }
  11818. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11819. /* Success. */
  11820. ret = 0;
  11821. break;
  11822. }
  11823. }
  11824. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11825. DMA_RWCTRL_WRITE_BNDRY_16) {
  11826. static struct pci_device_id dma_wait_state_chipsets[] = {
  11827. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11828. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11829. { },
  11830. };
  11831. /* DMA test passed without adjusting DMA boundary,
  11832. * now look for chipsets that are known to expose the
  11833. * DMA bug without failing the test.
  11834. */
  11835. if (pci_dev_present(dma_wait_state_chipsets)) {
  11836. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11837. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11838. }
  11839. else
  11840. /* Safe to use the calculated DMA boundary. */
  11841. tp->dma_rwctrl = saved_dma_rwctrl;
  11842. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11843. }
  11844. out:
  11845. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11846. out_nofree:
  11847. return ret;
  11848. }
  11849. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11850. {
  11851. tp->link_config.advertising =
  11852. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11853. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11854. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11855. ADVERTISED_Autoneg | ADVERTISED_MII);
  11856. tp->link_config.speed = SPEED_INVALID;
  11857. tp->link_config.duplex = DUPLEX_INVALID;
  11858. tp->link_config.autoneg = AUTONEG_ENABLE;
  11859. tp->link_config.active_speed = SPEED_INVALID;
  11860. tp->link_config.active_duplex = DUPLEX_INVALID;
  11861. tp->link_config.phy_is_low_power = 0;
  11862. tp->link_config.orig_speed = SPEED_INVALID;
  11863. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11864. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11865. }
  11866. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11867. {
  11868. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11869. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11870. tp->bufmgr_config.mbuf_read_dma_low_water =
  11871. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11872. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11873. DEFAULT_MB_MACRX_LOW_WATER_57765;
  11874. tp->bufmgr_config.mbuf_high_water =
  11875. DEFAULT_MB_HIGH_WATER_57765;
  11876. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11877. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11878. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11879. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  11880. tp->bufmgr_config.mbuf_high_water_jumbo =
  11881. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  11882. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11883. tp->bufmgr_config.mbuf_read_dma_low_water =
  11884. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11885. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11886. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11887. tp->bufmgr_config.mbuf_high_water =
  11888. DEFAULT_MB_HIGH_WATER_5705;
  11889. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11890. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11891. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11892. tp->bufmgr_config.mbuf_high_water =
  11893. DEFAULT_MB_HIGH_WATER_5906;
  11894. }
  11895. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11896. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11897. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11898. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11899. tp->bufmgr_config.mbuf_high_water_jumbo =
  11900. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11901. } else {
  11902. tp->bufmgr_config.mbuf_read_dma_low_water =
  11903. DEFAULT_MB_RDMA_LOW_WATER;
  11904. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11905. DEFAULT_MB_MACRX_LOW_WATER;
  11906. tp->bufmgr_config.mbuf_high_water =
  11907. DEFAULT_MB_HIGH_WATER;
  11908. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11909. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11910. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11911. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11912. tp->bufmgr_config.mbuf_high_water_jumbo =
  11913. DEFAULT_MB_HIGH_WATER_JUMBO;
  11914. }
  11915. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11916. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11917. }
  11918. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11919. {
  11920. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  11921. case TG3_PHY_ID_BCM5400: return "5400";
  11922. case TG3_PHY_ID_BCM5401: return "5401";
  11923. case TG3_PHY_ID_BCM5411: return "5411";
  11924. case TG3_PHY_ID_BCM5701: return "5701";
  11925. case TG3_PHY_ID_BCM5703: return "5703";
  11926. case TG3_PHY_ID_BCM5704: return "5704";
  11927. case TG3_PHY_ID_BCM5705: return "5705";
  11928. case TG3_PHY_ID_BCM5750: return "5750";
  11929. case TG3_PHY_ID_BCM5752: return "5752";
  11930. case TG3_PHY_ID_BCM5714: return "5714";
  11931. case TG3_PHY_ID_BCM5780: return "5780";
  11932. case TG3_PHY_ID_BCM5755: return "5755";
  11933. case TG3_PHY_ID_BCM5787: return "5787";
  11934. case TG3_PHY_ID_BCM5784: return "5784";
  11935. case TG3_PHY_ID_BCM5756: return "5722/5756";
  11936. case TG3_PHY_ID_BCM5906: return "5906";
  11937. case TG3_PHY_ID_BCM5761: return "5761";
  11938. case TG3_PHY_ID_BCM5718C: return "5718C";
  11939. case TG3_PHY_ID_BCM5718S: return "5718S";
  11940. case TG3_PHY_ID_BCM57765: return "57765";
  11941. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  11942. case 0: return "serdes";
  11943. default: return "unknown";
  11944. }
  11945. }
  11946. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11947. {
  11948. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11949. strcpy(str, "PCI Express");
  11950. return str;
  11951. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11952. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11953. strcpy(str, "PCIX:");
  11954. if ((clock_ctrl == 7) ||
  11955. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11956. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11957. strcat(str, "133MHz");
  11958. else if (clock_ctrl == 0)
  11959. strcat(str, "33MHz");
  11960. else if (clock_ctrl == 2)
  11961. strcat(str, "50MHz");
  11962. else if (clock_ctrl == 4)
  11963. strcat(str, "66MHz");
  11964. else if (clock_ctrl == 6)
  11965. strcat(str, "100MHz");
  11966. } else {
  11967. strcpy(str, "PCI:");
  11968. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11969. strcat(str, "66MHz");
  11970. else
  11971. strcat(str, "33MHz");
  11972. }
  11973. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11974. strcat(str, ":32-bit");
  11975. else
  11976. strcat(str, ":64-bit");
  11977. return str;
  11978. }
  11979. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11980. {
  11981. struct pci_dev *peer;
  11982. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11983. for (func = 0; func < 8; func++) {
  11984. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11985. if (peer && peer != tp->pdev)
  11986. break;
  11987. pci_dev_put(peer);
  11988. }
  11989. /* 5704 can be configured in single-port mode, set peer to
  11990. * tp->pdev in that case.
  11991. */
  11992. if (!peer) {
  11993. peer = tp->pdev;
  11994. return peer;
  11995. }
  11996. /*
  11997. * We don't need to keep the refcount elevated; there's no way
  11998. * to remove one half of this device without removing the other
  11999. */
  12000. pci_dev_put(peer);
  12001. return peer;
  12002. }
  12003. static void __devinit tg3_init_coal(struct tg3 *tp)
  12004. {
  12005. struct ethtool_coalesce *ec = &tp->coal;
  12006. memset(ec, 0, sizeof(*ec));
  12007. ec->cmd = ETHTOOL_GCOALESCE;
  12008. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12009. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12010. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12011. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12012. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12013. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12014. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12015. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12016. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12017. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12018. HOSTCC_MODE_CLRTICK_TXBD)) {
  12019. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12020. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12021. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12022. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12023. }
  12024. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12025. ec->rx_coalesce_usecs_irq = 0;
  12026. ec->tx_coalesce_usecs_irq = 0;
  12027. ec->stats_block_coalesce_usecs = 0;
  12028. }
  12029. }
  12030. static const struct net_device_ops tg3_netdev_ops = {
  12031. .ndo_open = tg3_open,
  12032. .ndo_stop = tg3_close,
  12033. .ndo_start_xmit = tg3_start_xmit,
  12034. .ndo_get_stats = tg3_get_stats,
  12035. .ndo_validate_addr = eth_validate_addr,
  12036. .ndo_set_multicast_list = tg3_set_rx_mode,
  12037. .ndo_set_mac_address = tg3_set_mac_addr,
  12038. .ndo_do_ioctl = tg3_ioctl,
  12039. .ndo_tx_timeout = tg3_tx_timeout,
  12040. .ndo_change_mtu = tg3_change_mtu,
  12041. #if TG3_VLAN_TAG_USED
  12042. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  12043. #endif
  12044. #ifdef CONFIG_NET_POLL_CONTROLLER
  12045. .ndo_poll_controller = tg3_poll_controller,
  12046. #endif
  12047. };
  12048. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  12049. .ndo_open = tg3_open,
  12050. .ndo_stop = tg3_close,
  12051. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  12052. .ndo_get_stats = tg3_get_stats,
  12053. .ndo_validate_addr = eth_validate_addr,
  12054. .ndo_set_multicast_list = tg3_set_rx_mode,
  12055. .ndo_set_mac_address = tg3_set_mac_addr,
  12056. .ndo_do_ioctl = tg3_ioctl,
  12057. .ndo_tx_timeout = tg3_tx_timeout,
  12058. .ndo_change_mtu = tg3_change_mtu,
  12059. #if TG3_VLAN_TAG_USED
  12060. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  12061. #endif
  12062. #ifdef CONFIG_NET_POLL_CONTROLLER
  12063. .ndo_poll_controller = tg3_poll_controller,
  12064. #endif
  12065. };
  12066. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12067. const struct pci_device_id *ent)
  12068. {
  12069. struct net_device *dev;
  12070. struct tg3 *tp;
  12071. int i, err, pm_cap;
  12072. u32 sndmbx, rcvmbx, intmbx;
  12073. char str[40];
  12074. u64 dma_mask, persist_dma_mask;
  12075. printk_once(KERN_INFO "%s\n", version);
  12076. err = pci_enable_device(pdev);
  12077. if (err) {
  12078. pr_err("Cannot enable PCI device, aborting\n");
  12079. return err;
  12080. }
  12081. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12082. if (err) {
  12083. pr_err("Cannot obtain PCI resources, aborting\n");
  12084. goto err_out_disable_pdev;
  12085. }
  12086. pci_set_master(pdev);
  12087. /* Find power-management capability. */
  12088. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12089. if (pm_cap == 0) {
  12090. pr_err("Cannot find PowerManagement capability, aborting\n");
  12091. err = -EIO;
  12092. goto err_out_free_res;
  12093. }
  12094. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12095. if (!dev) {
  12096. pr_err("Etherdev alloc failed, aborting\n");
  12097. err = -ENOMEM;
  12098. goto err_out_free_res;
  12099. }
  12100. SET_NETDEV_DEV(dev, &pdev->dev);
  12101. #if TG3_VLAN_TAG_USED
  12102. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12103. #endif
  12104. tp = netdev_priv(dev);
  12105. tp->pdev = pdev;
  12106. tp->dev = dev;
  12107. tp->pm_cap = pm_cap;
  12108. tp->rx_mode = TG3_DEF_RX_MODE;
  12109. tp->tx_mode = TG3_DEF_TX_MODE;
  12110. if (tg3_debug > 0)
  12111. tp->msg_enable = tg3_debug;
  12112. else
  12113. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12114. /* The word/byte swap controls here control register access byte
  12115. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12116. * setting below.
  12117. */
  12118. tp->misc_host_ctrl =
  12119. MISC_HOST_CTRL_MASK_PCI_INT |
  12120. MISC_HOST_CTRL_WORD_SWAP |
  12121. MISC_HOST_CTRL_INDIR_ACCESS |
  12122. MISC_HOST_CTRL_PCISTATE_RW;
  12123. /* The NONFRM (non-frame) byte/word swap controls take effect
  12124. * on descriptor entries, anything which isn't packet data.
  12125. *
  12126. * The StrongARM chips on the board (one for tx, one for rx)
  12127. * are running in big-endian mode.
  12128. */
  12129. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12130. GRC_MODE_WSWAP_NONFRM_DATA);
  12131. #ifdef __BIG_ENDIAN
  12132. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12133. #endif
  12134. spin_lock_init(&tp->lock);
  12135. spin_lock_init(&tp->indirect_lock);
  12136. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12137. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12138. if (!tp->regs) {
  12139. netdev_err(dev, "Cannot map device registers, aborting\n");
  12140. err = -ENOMEM;
  12141. goto err_out_free_dev;
  12142. }
  12143. tg3_init_link_config(tp);
  12144. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12145. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12146. dev->ethtool_ops = &tg3_ethtool_ops;
  12147. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12148. dev->irq = pdev->irq;
  12149. err = tg3_get_invariants(tp);
  12150. if (err) {
  12151. netdev_err(dev, "Problem fetching invariants of chip, aborting\n");
  12152. goto err_out_iounmap;
  12153. }
  12154. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12155. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  12156. dev->netdev_ops = &tg3_netdev_ops;
  12157. else
  12158. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12159. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12160. * device behind the EPB cannot support DMA addresses > 40-bit.
  12161. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12162. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12163. * do DMA address check in tg3_start_xmit().
  12164. */
  12165. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12166. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12167. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12168. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12169. #ifdef CONFIG_HIGHMEM
  12170. dma_mask = DMA_BIT_MASK(64);
  12171. #endif
  12172. } else
  12173. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12174. /* Configure DMA attributes. */
  12175. if (dma_mask > DMA_BIT_MASK(32)) {
  12176. err = pci_set_dma_mask(pdev, dma_mask);
  12177. if (!err) {
  12178. dev->features |= NETIF_F_HIGHDMA;
  12179. err = pci_set_consistent_dma_mask(pdev,
  12180. persist_dma_mask);
  12181. if (err < 0) {
  12182. netdev_err(dev, "Unable to obtain 64 bit DMA for consistent allocations\n");
  12183. goto err_out_iounmap;
  12184. }
  12185. }
  12186. }
  12187. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12188. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12189. if (err) {
  12190. netdev_err(dev, "No usable DMA configuration, aborting\n");
  12191. goto err_out_iounmap;
  12192. }
  12193. }
  12194. tg3_init_bufmgr_config(tp);
  12195. /* Selectively allow TSO based on operating conditions */
  12196. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12197. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12198. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12199. else {
  12200. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12201. tp->fw_needed = NULL;
  12202. }
  12203. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12204. tp->fw_needed = FIRMWARE_TG3;
  12205. /* TSO is on by default on chips that support hardware TSO.
  12206. * Firmware TSO on older chips gives lower performance, so it
  12207. * is off by default, but can be enabled using ethtool.
  12208. */
  12209. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12210. (dev->features & NETIF_F_IP_CSUM))
  12211. dev->features |= NETIF_F_TSO;
  12212. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12213. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12214. if (dev->features & NETIF_F_IPV6_CSUM)
  12215. dev->features |= NETIF_F_TSO6;
  12216. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12217. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12218. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12219. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12220. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12221. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12222. dev->features |= NETIF_F_TSO_ECN;
  12223. }
  12224. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12225. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12226. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12227. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12228. tp->rx_pending = 63;
  12229. }
  12230. err = tg3_get_device_address(tp);
  12231. if (err) {
  12232. netdev_err(dev, "Could not obtain valid ethernet address, aborting\n");
  12233. goto err_out_iounmap;
  12234. }
  12235. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12236. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12237. if (!tp->aperegs) {
  12238. netdev_err(dev, "Cannot map APE registers, aborting\n");
  12239. err = -ENOMEM;
  12240. goto err_out_iounmap;
  12241. }
  12242. tg3_ape_lock_init(tp);
  12243. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12244. tg3_read_dash_ver(tp);
  12245. }
  12246. /*
  12247. * Reset chip in case UNDI or EFI driver did not shutdown
  12248. * DMA self test will enable WDMAC and we'll see (spurious)
  12249. * pending DMA on the PCI bus at that point.
  12250. */
  12251. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12252. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12253. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12254. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12255. }
  12256. err = tg3_test_dma(tp);
  12257. if (err) {
  12258. netdev_err(dev, "DMA engine test failed, aborting\n");
  12259. goto err_out_apeunmap;
  12260. }
  12261. /* flow control autonegotiation is default behavior */
  12262. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12263. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12264. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12265. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12266. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12267. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  12268. struct tg3_napi *tnapi = &tp->napi[i];
  12269. tnapi->tp = tp;
  12270. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12271. tnapi->int_mbox = intmbx;
  12272. if (i < 4)
  12273. intmbx += 0x8;
  12274. else
  12275. intmbx += 0x4;
  12276. tnapi->consmbox = rcvmbx;
  12277. tnapi->prodmbox = sndmbx;
  12278. if (i) {
  12279. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12280. netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
  12281. } else {
  12282. tnapi->coal_now = HOSTCC_MODE_NOW;
  12283. netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
  12284. }
  12285. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12286. break;
  12287. /*
  12288. * If we support MSIX, we'll be using RSS. If we're using
  12289. * RSS, the first vector only handles link interrupts and the
  12290. * remaining vectors handle rx and tx interrupts. Reuse the
  12291. * mailbox values for the next iteration. The values we setup
  12292. * above are still useful for the single vectored mode.
  12293. */
  12294. if (!i)
  12295. continue;
  12296. rcvmbx += 0x8;
  12297. if (sndmbx & 0x4)
  12298. sndmbx -= 0x4;
  12299. else
  12300. sndmbx += 0xc;
  12301. }
  12302. tg3_init_coal(tp);
  12303. pci_set_drvdata(pdev, dev);
  12304. err = register_netdev(dev);
  12305. if (err) {
  12306. netdev_err(dev, "Cannot register net device, aborting\n");
  12307. goto err_out_apeunmap;
  12308. }
  12309. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12310. tp->board_part_number,
  12311. tp->pci_chip_rev_id,
  12312. tg3_bus_string(tp, str),
  12313. dev->dev_addr);
  12314. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  12315. struct phy_device *phydev;
  12316. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12317. netdev_info(dev, "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12318. phydev->drv->name, dev_name(&phydev->dev));
  12319. } else
  12320. netdev_info(dev, "attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  12321. tg3_phy_string(tp),
  12322. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  12323. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  12324. "10/100/1000Base-T")),
  12325. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  12326. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12327. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12328. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12329. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  12330. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12331. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12332. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12333. tp->dma_rwctrl,
  12334. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12335. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12336. return 0;
  12337. err_out_apeunmap:
  12338. if (tp->aperegs) {
  12339. iounmap(tp->aperegs);
  12340. tp->aperegs = NULL;
  12341. }
  12342. err_out_iounmap:
  12343. if (tp->regs) {
  12344. iounmap(tp->regs);
  12345. tp->regs = NULL;
  12346. }
  12347. err_out_free_dev:
  12348. free_netdev(dev);
  12349. err_out_free_res:
  12350. pci_release_regions(pdev);
  12351. err_out_disable_pdev:
  12352. pci_disable_device(pdev);
  12353. pci_set_drvdata(pdev, NULL);
  12354. return err;
  12355. }
  12356. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12357. {
  12358. struct net_device *dev = pci_get_drvdata(pdev);
  12359. if (dev) {
  12360. struct tg3 *tp = netdev_priv(dev);
  12361. if (tp->fw)
  12362. release_firmware(tp->fw);
  12363. flush_scheduled_work();
  12364. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12365. tg3_phy_fini(tp);
  12366. tg3_mdio_fini(tp);
  12367. }
  12368. unregister_netdev(dev);
  12369. if (tp->aperegs) {
  12370. iounmap(tp->aperegs);
  12371. tp->aperegs = NULL;
  12372. }
  12373. if (tp->regs) {
  12374. iounmap(tp->regs);
  12375. tp->regs = NULL;
  12376. }
  12377. free_netdev(dev);
  12378. pci_release_regions(pdev);
  12379. pci_disable_device(pdev);
  12380. pci_set_drvdata(pdev, NULL);
  12381. }
  12382. }
  12383. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12384. {
  12385. struct net_device *dev = pci_get_drvdata(pdev);
  12386. struct tg3 *tp = netdev_priv(dev);
  12387. pci_power_t target_state;
  12388. int err;
  12389. /* PCI register 4 needs to be saved whether netif_running() or not.
  12390. * MSI address and data need to be saved if using MSI and
  12391. * netif_running().
  12392. */
  12393. pci_save_state(pdev);
  12394. if (!netif_running(dev))
  12395. return 0;
  12396. flush_scheduled_work();
  12397. tg3_phy_stop(tp);
  12398. tg3_netif_stop(tp);
  12399. del_timer_sync(&tp->timer);
  12400. tg3_full_lock(tp, 1);
  12401. tg3_disable_ints(tp);
  12402. tg3_full_unlock(tp);
  12403. netif_device_detach(dev);
  12404. tg3_full_lock(tp, 0);
  12405. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12406. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12407. tg3_full_unlock(tp);
  12408. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12409. err = tg3_set_power_state(tp, target_state);
  12410. if (err) {
  12411. int err2;
  12412. tg3_full_lock(tp, 0);
  12413. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12414. err2 = tg3_restart_hw(tp, 1);
  12415. if (err2)
  12416. goto out;
  12417. tp->timer.expires = jiffies + tp->timer_offset;
  12418. add_timer(&tp->timer);
  12419. netif_device_attach(dev);
  12420. tg3_netif_start(tp);
  12421. out:
  12422. tg3_full_unlock(tp);
  12423. if (!err2)
  12424. tg3_phy_start(tp);
  12425. }
  12426. return err;
  12427. }
  12428. static int tg3_resume(struct pci_dev *pdev)
  12429. {
  12430. struct net_device *dev = pci_get_drvdata(pdev);
  12431. struct tg3 *tp = netdev_priv(dev);
  12432. int err;
  12433. pci_restore_state(tp->pdev);
  12434. if (!netif_running(dev))
  12435. return 0;
  12436. err = tg3_set_power_state(tp, PCI_D0);
  12437. if (err)
  12438. return err;
  12439. netif_device_attach(dev);
  12440. tg3_full_lock(tp, 0);
  12441. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12442. err = tg3_restart_hw(tp, 1);
  12443. if (err)
  12444. goto out;
  12445. tp->timer.expires = jiffies + tp->timer_offset;
  12446. add_timer(&tp->timer);
  12447. tg3_netif_start(tp);
  12448. out:
  12449. tg3_full_unlock(tp);
  12450. if (!err)
  12451. tg3_phy_start(tp);
  12452. return err;
  12453. }
  12454. static struct pci_driver tg3_driver = {
  12455. .name = DRV_MODULE_NAME,
  12456. .id_table = tg3_pci_tbl,
  12457. .probe = tg3_init_one,
  12458. .remove = __devexit_p(tg3_remove_one),
  12459. .suspend = tg3_suspend,
  12460. .resume = tg3_resume
  12461. };
  12462. static int __init tg3_init(void)
  12463. {
  12464. return pci_register_driver(&tg3_driver);
  12465. }
  12466. static void __exit tg3_cleanup(void)
  12467. {
  12468. pci_unregister_driver(&tg3_driver);
  12469. }
  12470. module_init(tg3_init);
  12471. module_exit(tg3_cleanup);