sky2.c 128 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  25. #include <linux/crc32.h>
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <net/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/in.h>
  37. #include <linux/delay.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/debugfs.h>
  42. #include <linux/mii.h>
  43. #include <asm/irq.h>
  44. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  45. #define SKY2_VLAN_TAG_USED 1
  46. #endif
  47. #include "sky2.h"
  48. #define DRV_NAME "sky2"
  49. #define DRV_VERSION "1.27"
  50. /*
  51. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  52. * that are organized into three (receive, transmit, status) different rings
  53. * similar to Tigon3.
  54. */
  55. #define RX_LE_SIZE 1024
  56. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  57. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  58. #define RX_DEF_PENDING RX_MAX_PENDING
  59. /* This is the worst case number of transmit list elements for a single skb:
  60. VLAN:GSO + CKSUM + Data + skb_frags * DMA */
  61. #define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
  62. #define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
  63. #define TX_MAX_PENDING 4096
  64. #define TX_DEF_PENDING 127
  65. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  66. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  67. #define TX_WATCHDOG (5 * HZ)
  68. #define NAPI_WEIGHT 64
  69. #define PHY_RETRIES 1000
  70. #define SKY2_EEPROM_MAGIC 0x9955aabb
  71. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  72. static const u32 default_msg =
  73. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  74. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  75. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  76. static int debug = -1; /* defaults above */
  77. module_param(debug, int, 0);
  78. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  79. static int copybreak __read_mostly = 128;
  80. module_param(copybreak, int, 0);
  81. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  82. static int disable_msi = 0;
  83. module_param(disable_msi, int, 0);
  84. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  85. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  88. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  92. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  123. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  124. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  125. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  126. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
  127. { 0 }
  128. };
  129. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  130. /* Avoid conditionals by using array */
  131. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  132. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  133. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  134. static void sky2_set_multicast(struct net_device *dev);
  135. /* Access to PHY via serial interconnect */
  136. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  137. {
  138. int i;
  139. gma_write16(hw, port, GM_SMI_DATA, val);
  140. gma_write16(hw, port, GM_SMI_CTRL,
  141. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  142. for (i = 0; i < PHY_RETRIES; i++) {
  143. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  144. if (ctrl == 0xffff)
  145. goto io_error;
  146. if (!(ctrl & GM_SMI_CT_BUSY))
  147. return 0;
  148. udelay(10);
  149. }
  150. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  151. return -ETIMEDOUT;
  152. io_error:
  153. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  154. return -EIO;
  155. }
  156. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  157. {
  158. int i;
  159. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  160. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  161. for (i = 0; i < PHY_RETRIES; i++) {
  162. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  163. if (ctrl == 0xffff)
  164. goto io_error;
  165. if (ctrl & GM_SMI_CT_RD_VAL) {
  166. *val = gma_read16(hw, port, GM_SMI_DATA);
  167. return 0;
  168. }
  169. udelay(10);
  170. }
  171. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  172. return -ETIMEDOUT;
  173. io_error:
  174. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  175. return -EIO;
  176. }
  177. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  178. {
  179. u16 v;
  180. __gm_phy_read(hw, port, reg, &v);
  181. return v;
  182. }
  183. static void sky2_power_on(struct sky2_hw *hw)
  184. {
  185. /* switch power to VCC (WA for VAUX problem) */
  186. sky2_write8(hw, B0_POWER_CTRL,
  187. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  188. /* disable Core Clock Division, */
  189. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  190. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  191. /* enable bits are inverted */
  192. sky2_write8(hw, B2_Y2_CLK_GATE,
  193. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  194. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  195. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  196. else
  197. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  198. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  199. u32 reg;
  200. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  201. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  202. /* set all bits to 0 except bits 15..12 and 8 */
  203. reg &= P_ASPM_CONTROL_MSK;
  204. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  205. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  206. /* set all bits to 0 except bits 28 & 27 */
  207. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  208. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  209. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  210. sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
  211. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  212. reg = sky2_read32(hw, B2_GP_IO);
  213. reg |= GLB_GPIO_STAT_RACE_DIS;
  214. sky2_write32(hw, B2_GP_IO, reg);
  215. sky2_read32(hw, B2_GP_IO);
  216. }
  217. /* Turn on "driver loaded" LED */
  218. sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
  219. }
  220. static void sky2_power_aux(struct sky2_hw *hw)
  221. {
  222. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  223. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  224. else
  225. /* enable bits are inverted */
  226. sky2_write8(hw, B2_Y2_CLK_GATE,
  227. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  228. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  229. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  230. /* switch power to VAUX if supported and PME from D3cold */
  231. if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  232. pci_pme_capable(hw->pdev, PCI_D3cold))
  233. sky2_write8(hw, B0_POWER_CTRL,
  234. (PC_VAUX_ENA | PC_VCC_ENA |
  235. PC_VAUX_ON | PC_VCC_OFF));
  236. /* turn off "driver loaded LED" */
  237. sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
  238. }
  239. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  240. {
  241. u16 reg;
  242. /* disable all GMAC IRQ's */
  243. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  244. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  245. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  246. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  247. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  248. reg = gma_read16(hw, port, GM_RX_CTRL);
  249. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  250. gma_write16(hw, port, GM_RX_CTRL, reg);
  251. }
  252. /* flow control to advertise bits */
  253. static const u16 copper_fc_adv[] = {
  254. [FC_NONE] = 0,
  255. [FC_TX] = PHY_M_AN_ASP,
  256. [FC_RX] = PHY_M_AN_PC,
  257. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  258. };
  259. /* flow control to advertise bits when using 1000BaseX */
  260. static const u16 fiber_fc_adv[] = {
  261. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  262. [FC_TX] = PHY_M_P_ASYM_MD_X,
  263. [FC_RX] = PHY_M_P_SYM_MD_X,
  264. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  265. };
  266. /* flow control to GMA disable bits */
  267. static const u16 gm_fc_disable[] = {
  268. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  269. [FC_TX] = GM_GPCR_FC_RX_DIS,
  270. [FC_RX] = GM_GPCR_FC_TX_DIS,
  271. [FC_BOTH] = 0,
  272. };
  273. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  274. {
  275. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  276. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  277. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  278. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  279. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  280. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  281. PHY_M_EC_MAC_S_MSK);
  282. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  283. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  284. if (hw->chip_id == CHIP_ID_YUKON_EC)
  285. /* set downshift counter to 3x and enable downshift */
  286. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  287. else
  288. /* set master & slave downshift counter to 1x */
  289. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  290. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  291. }
  292. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  293. if (sky2_is_copper(hw)) {
  294. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  295. /* enable automatic crossover */
  296. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  297. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  298. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  299. u16 spec;
  300. /* Enable Class A driver for FE+ A0 */
  301. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  302. spec |= PHY_M_FESC_SEL_CL_A;
  303. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  304. }
  305. } else {
  306. /* disable energy detect */
  307. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  308. /* enable automatic crossover */
  309. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  310. /* downshift on PHY 88E1112 and 88E1149 is changed */
  311. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  312. (hw->flags & SKY2_HW_NEWER_PHY)) {
  313. /* set downshift counter to 3x and enable downshift */
  314. ctrl &= ~PHY_M_PC_DSC_MSK;
  315. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  316. }
  317. }
  318. } else {
  319. /* workaround for deviation #4.88 (CRC errors) */
  320. /* disable Automatic Crossover */
  321. ctrl &= ~PHY_M_PC_MDIX_MSK;
  322. }
  323. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  324. /* special setup for PHY 88E1112 Fiber */
  325. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  326. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  327. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  328. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  329. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  330. ctrl &= ~PHY_M_MAC_MD_MSK;
  331. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  332. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  333. if (hw->pmd_type == 'P') {
  334. /* select page 1 to access Fiber registers */
  335. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  336. /* for SFP-module set SIGDET polarity to low */
  337. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  338. ctrl |= PHY_M_FIB_SIGD_POL;
  339. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  340. }
  341. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  342. }
  343. ctrl = PHY_CT_RESET;
  344. ct1000 = 0;
  345. adv = PHY_AN_CSMA;
  346. reg = 0;
  347. if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
  348. if (sky2_is_copper(hw)) {
  349. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  350. ct1000 |= PHY_M_1000C_AFD;
  351. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  352. ct1000 |= PHY_M_1000C_AHD;
  353. if (sky2->advertising & ADVERTISED_100baseT_Full)
  354. adv |= PHY_M_AN_100_FD;
  355. if (sky2->advertising & ADVERTISED_100baseT_Half)
  356. adv |= PHY_M_AN_100_HD;
  357. if (sky2->advertising & ADVERTISED_10baseT_Full)
  358. adv |= PHY_M_AN_10_FD;
  359. if (sky2->advertising & ADVERTISED_10baseT_Half)
  360. adv |= PHY_M_AN_10_HD;
  361. } else { /* special defines for FIBER (88E1040S only) */
  362. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  363. adv |= PHY_M_AN_1000X_AFD;
  364. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  365. adv |= PHY_M_AN_1000X_AHD;
  366. }
  367. /* Restart Auto-negotiation */
  368. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  369. } else {
  370. /* forced speed/duplex settings */
  371. ct1000 = PHY_M_1000C_MSE;
  372. /* Disable auto update for duplex flow control and duplex */
  373. reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
  374. switch (sky2->speed) {
  375. case SPEED_1000:
  376. ctrl |= PHY_CT_SP1000;
  377. reg |= GM_GPCR_SPEED_1000;
  378. break;
  379. case SPEED_100:
  380. ctrl |= PHY_CT_SP100;
  381. reg |= GM_GPCR_SPEED_100;
  382. break;
  383. }
  384. if (sky2->duplex == DUPLEX_FULL) {
  385. reg |= GM_GPCR_DUP_FULL;
  386. ctrl |= PHY_CT_DUP_MD;
  387. } else if (sky2->speed < SPEED_1000)
  388. sky2->flow_mode = FC_NONE;
  389. }
  390. if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
  391. if (sky2_is_copper(hw))
  392. adv |= copper_fc_adv[sky2->flow_mode];
  393. else
  394. adv |= fiber_fc_adv[sky2->flow_mode];
  395. } else {
  396. reg |= GM_GPCR_AU_FCT_DIS;
  397. reg |= gm_fc_disable[sky2->flow_mode];
  398. /* Forward pause packets to GMAC? */
  399. if (sky2->flow_mode & FC_RX)
  400. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  401. else
  402. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  403. }
  404. gma_write16(hw, port, GM_GP_CTRL, reg);
  405. if (hw->flags & SKY2_HW_GIGABIT)
  406. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  407. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  408. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  409. /* Setup Phy LED's */
  410. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  411. ledover = 0;
  412. switch (hw->chip_id) {
  413. case CHIP_ID_YUKON_FE:
  414. /* on 88E3082 these bits are at 11..9 (shifted left) */
  415. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  416. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  417. /* delete ACT LED control bits */
  418. ctrl &= ~PHY_M_FELP_LED1_MSK;
  419. /* change ACT LED control to blink mode */
  420. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  421. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  422. break;
  423. case CHIP_ID_YUKON_FE_P:
  424. /* Enable Link Partner Next Page */
  425. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  426. ctrl |= PHY_M_PC_ENA_LIP_NP;
  427. /* disable Energy Detect and enable scrambler */
  428. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  429. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  430. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  431. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  432. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  433. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  434. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  435. break;
  436. case CHIP_ID_YUKON_XL:
  437. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  438. /* select page 3 to access LED control register */
  439. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  440. /* set LED Function Control register */
  441. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  442. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  443. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  444. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  445. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  446. /* set Polarity Control register */
  447. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  448. (PHY_M_POLC_LS1_P_MIX(4) |
  449. PHY_M_POLC_IS0_P_MIX(4) |
  450. PHY_M_POLC_LOS_CTRL(2) |
  451. PHY_M_POLC_INIT_CTRL(2) |
  452. PHY_M_POLC_STA1_CTRL(2) |
  453. PHY_M_POLC_STA0_CTRL(2)));
  454. /* restore page register */
  455. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  456. break;
  457. case CHIP_ID_YUKON_EC_U:
  458. case CHIP_ID_YUKON_EX:
  459. case CHIP_ID_YUKON_SUPR:
  460. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  461. /* select page 3 to access LED control register */
  462. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  463. /* set LED Function Control register */
  464. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  465. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  466. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  467. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  468. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  469. /* set Blink Rate in LED Timer Control Register */
  470. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  471. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  472. /* restore page register */
  473. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  474. break;
  475. default:
  476. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  477. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  478. /* turn off the Rx LED (LED_RX) */
  479. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  480. }
  481. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  482. /* apply fixes in PHY AFE */
  483. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  484. /* increase differential signal amplitude in 10BASE-T */
  485. gm_phy_write(hw, port, 0x18, 0xaa99);
  486. gm_phy_write(hw, port, 0x17, 0x2011);
  487. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  488. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  489. gm_phy_write(hw, port, 0x18, 0xa204);
  490. gm_phy_write(hw, port, 0x17, 0x2002);
  491. }
  492. /* set page register to 0 */
  493. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  494. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  495. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  496. /* apply workaround for integrated resistors calibration */
  497. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  498. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  499. } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
  500. /* apply fixes in PHY AFE */
  501. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
  502. /* apply RDAC termination workaround */
  503. gm_phy_write(hw, port, 24, 0x2800);
  504. gm_phy_write(hw, port, 23, 0x2001);
  505. /* set page register back to 0 */
  506. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  507. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  508. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  509. /* no effect on Yukon-XL */
  510. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  511. if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
  512. sky2->speed == SPEED_100) {
  513. /* turn on 100 Mbps LED (LED_LINK100) */
  514. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  515. }
  516. if (ledover)
  517. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  518. }
  519. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  520. if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  521. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  522. else
  523. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  524. }
  525. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  526. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  527. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  528. {
  529. u32 reg1;
  530. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  531. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  532. reg1 &= ~phy_power[port];
  533. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  534. reg1 |= coma_mode[port];
  535. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  536. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  537. sky2_pci_read32(hw, PCI_DEV_REG1);
  538. if (hw->chip_id == CHIP_ID_YUKON_FE)
  539. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  540. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  541. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  542. }
  543. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  544. {
  545. u32 reg1;
  546. u16 ctrl;
  547. /* release GPHY Control reset */
  548. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  549. /* release GMAC reset */
  550. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  551. if (hw->flags & SKY2_HW_NEWER_PHY) {
  552. /* select page 2 to access MAC control register */
  553. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  554. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  555. /* allow GMII Power Down */
  556. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  557. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  558. /* set page register back to 0 */
  559. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  560. }
  561. /* setup General Purpose Control Register */
  562. gma_write16(hw, port, GM_GP_CTRL,
  563. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
  564. GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
  565. GM_GPCR_AU_SPD_DIS);
  566. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  567. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  568. /* select page 2 to access MAC control register */
  569. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  570. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  571. /* enable Power Down */
  572. ctrl |= PHY_M_PC_POW_D_ENA;
  573. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  574. /* set page register back to 0 */
  575. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  576. }
  577. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  578. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  579. }
  580. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  581. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  582. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  583. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  584. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  585. }
  586. /* Force a renegotiation */
  587. static void sky2_phy_reinit(struct sky2_port *sky2)
  588. {
  589. spin_lock_bh(&sky2->phy_lock);
  590. sky2_phy_init(sky2->hw, sky2->port);
  591. spin_unlock_bh(&sky2->phy_lock);
  592. }
  593. /* Put device in state to listen for Wake On Lan */
  594. static void sky2_wol_init(struct sky2_port *sky2)
  595. {
  596. struct sky2_hw *hw = sky2->hw;
  597. unsigned port = sky2->port;
  598. enum flow_control save_mode;
  599. u16 ctrl;
  600. /* Bring hardware out of reset */
  601. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  602. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  603. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  604. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  605. /* Force to 10/100
  606. * sky2_reset will re-enable on resume
  607. */
  608. save_mode = sky2->flow_mode;
  609. ctrl = sky2->advertising;
  610. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  611. sky2->flow_mode = FC_NONE;
  612. spin_lock_bh(&sky2->phy_lock);
  613. sky2_phy_power_up(hw, port);
  614. sky2_phy_init(hw, port);
  615. spin_unlock_bh(&sky2->phy_lock);
  616. sky2->flow_mode = save_mode;
  617. sky2->advertising = ctrl;
  618. /* Set GMAC to no flow control and auto update for speed/duplex */
  619. gma_write16(hw, port, GM_GP_CTRL,
  620. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  621. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  622. /* Set WOL address */
  623. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  624. sky2->netdev->dev_addr, ETH_ALEN);
  625. /* Turn on appropriate WOL control bits */
  626. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  627. ctrl = 0;
  628. if (sky2->wol & WAKE_PHY)
  629. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  630. else
  631. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  632. if (sky2->wol & WAKE_MAGIC)
  633. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  634. else
  635. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
  636. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  637. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  638. /* Disable PiG firmware */
  639. sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
  640. /* block receiver */
  641. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  642. }
  643. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  644. {
  645. struct net_device *dev = hw->dev[port];
  646. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  647. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  648. hw->chip_id >= CHIP_ID_YUKON_FE_P) {
  649. /* Yukon-Extreme B0 and further Extreme devices */
  650. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  651. } else if (dev->mtu > ETH_DATA_LEN) {
  652. /* set Tx GMAC FIFO Almost Empty Threshold */
  653. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  654. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  655. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  656. } else
  657. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  658. }
  659. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  660. {
  661. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  662. u16 reg;
  663. u32 rx_reg;
  664. int i;
  665. const u8 *addr = hw->dev[port]->dev_addr;
  666. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  667. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  668. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  669. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  670. /* WA DEV_472 -- looks like crossed wires on port 2 */
  671. /* clear GMAC 1 Control reset */
  672. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  673. do {
  674. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  675. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  676. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  677. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  678. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  679. }
  680. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  681. /* Enable Transmit FIFO Underrun */
  682. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  683. spin_lock_bh(&sky2->phy_lock);
  684. sky2_phy_power_up(hw, port);
  685. sky2_phy_init(hw, port);
  686. spin_unlock_bh(&sky2->phy_lock);
  687. /* MIB clear */
  688. reg = gma_read16(hw, port, GM_PHY_ADDR);
  689. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  690. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  691. gma_read16(hw, port, i);
  692. gma_write16(hw, port, GM_PHY_ADDR, reg);
  693. /* transmit control */
  694. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  695. /* receive control reg: unicast + multicast + no FCS */
  696. gma_write16(hw, port, GM_RX_CTRL,
  697. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  698. /* transmit flow control */
  699. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  700. /* transmit parameter */
  701. gma_write16(hw, port, GM_TX_PARAM,
  702. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  703. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  704. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  705. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  706. /* serial mode register */
  707. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  708. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  709. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  710. reg |= GM_SMOD_JUMBO_ENA;
  711. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  712. /* virtual address for data */
  713. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  714. /* physical address: used for pause frames */
  715. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  716. /* ignore counter overflows */
  717. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  718. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  719. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  720. /* Configure Rx MAC FIFO */
  721. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  722. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  723. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  724. hw->chip_id == CHIP_ID_YUKON_FE_P)
  725. rx_reg |= GMF_RX_OVER_ON;
  726. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  727. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  728. /* Hardware errata - clear flush mask */
  729. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  730. } else {
  731. /* Flush Rx MAC FIFO on any flow control or error */
  732. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  733. }
  734. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  735. reg = RX_GMF_FL_THR_DEF + 1;
  736. /* Another magic mystery workaround from sk98lin */
  737. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  738. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  739. reg = 0x178;
  740. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  741. /* Configure Tx MAC FIFO */
  742. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  743. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  744. /* On chips without ram buffer, pause is controled by MAC level */
  745. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  746. /* Pause threshold is scaled by 8 in bytes */
  747. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  748. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  749. reg = 1568 / 8;
  750. else
  751. reg = 1024 / 8;
  752. sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
  753. sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
  754. sky2_set_tx_stfwd(hw, port);
  755. }
  756. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  757. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  758. /* disable dynamic watermark */
  759. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  760. reg &= ~TX_DYN_WM_ENA;
  761. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  762. }
  763. }
  764. /* Assign Ram Buffer allocation to queue */
  765. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  766. {
  767. u32 end;
  768. /* convert from K bytes to qwords used for hw register */
  769. start *= 1024/8;
  770. space *= 1024/8;
  771. end = start + space - 1;
  772. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  773. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  774. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  775. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  776. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  777. if (q == Q_R1 || q == Q_R2) {
  778. u32 tp = space - space/4;
  779. /* On receive queue's set the thresholds
  780. * give receiver priority when > 3/4 full
  781. * send pause when down to 2K
  782. */
  783. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  784. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  785. tp = space - 2048/8;
  786. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  787. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  788. } else {
  789. /* Enable store & forward on Tx queue's because
  790. * Tx FIFO is only 1K on Yukon
  791. */
  792. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  793. }
  794. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  795. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  796. }
  797. /* Setup Bus Memory Interface */
  798. static void sky2_qset(struct sky2_hw *hw, u16 q)
  799. {
  800. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  801. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  802. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  803. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  804. }
  805. /* Setup prefetch unit registers. This is the interface between
  806. * hardware and driver list elements
  807. */
  808. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  809. dma_addr_t addr, u32 last)
  810. {
  811. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  812. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  813. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
  814. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
  815. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  816. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  817. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  818. }
  819. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
  820. {
  821. struct sky2_tx_le *le = sky2->tx_le + *slot;
  822. *slot = RING_NEXT(*slot, sky2->tx_ring_size);
  823. le->ctrl = 0;
  824. return le;
  825. }
  826. static void tx_init(struct sky2_port *sky2)
  827. {
  828. struct sky2_tx_le *le;
  829. sky2->tx_prod = sky2->tx_cons = 0;
  830. sky2->tx_tcpsum = 0;
  831. sky2->tx_last_mss = 0;
  832. le = get_tx_le(sky2, &sky2->tx_prod);
  833. le->addr = 0;
  834. le->opcode = OP_ADDR64 | HW_OWNER;
  835. sky2->tx_last_upper = 0;
  836. }
  837. /* Update chip's next pointer */
  838. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  839. {
  840. /* Make sure write' to descriptors are complete before we tell hardware */
  841. wmb();
  842. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  843. /* Synchronize I/O on since next processor may write to tail */
  844. mmiowb();
  845. }
  846. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  847. {
  848. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  849. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  850. le->ctrl = 0;
  851. return le;
  852. }
  853. static unsigned sky2_get_rx_threshold(struct sky2_port* sky2)
  854. {
  855. unsigned size;
  856. /* Space needed for frame data + headers rounded up */
  857. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  858. /* Stopping point for hardware truncation */
  859. return (size - 8) / sizeof(u32);
  860. }
  861. static unsigned sky2_get_rx_data_size(struct sky2_port* sky2)
  862. {
  863. struct rx_ring_info *re;
  864. unsigned size;
  865. /* Space needed for frame data + headers rounded up */
  866. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  867. sky2->rx_nfrags = size >> PAGE_SHIFT;
  868. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  869. /* Compute residue after pages */
  870. size -= sky2->rx_nfrags << PAGE_SHIFT;
  871. /* Optimize to handle small packets and headers */
  872. if (size < copybreak)
  873. size = copybreak;
  874. if (size < ETH_HLEN)
  875. size = ETH_HLEN;
  876. return size;
  877. }
  878. /* Build description to hardware for one receive segment */
  879. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  880. dma_addr_t map, unsigned len)
  881. {
  882. struct sky2_rx_le *le;
  883. if (sizeof(dma_addr_t) > sizeof(u32)) {
  884. le = sky2_next_rx(sky2);
  885. le->addr = cpu_to_le32(upper_32_bits(map));
  886. le->opcode = OP_ADDR64 | HW_OWNER;
  887. }
  888. le = sky2_next_rx(sky2);
  889. le->addr = cpu_to_le32(lower_32_bits(map));
  890. le->length = cpu_to_le16(len);
  891. le->opcode = op | HW_OWNER;
  892. }
  893. /* Build description to hardware for one possibly fragmented skb */
  894. static void sky2_rx_submit(struct sky2_port *sky2,
  895. const struct rx_ring_info *re)
  896. {
  897. int i;
  898. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  899. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  900. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  901. }
  902. static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  903. unsigned size)
  904. {
  905. struct sk_buff *skb = re->skb;
  906. int i;
  907. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  908. if (pci_dma_mapping_error(pdev, re->data_addr))
  909. goto mapping_error;
  910. pci_unmap_len_set(re, data_size, size);
  911. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  912. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  913. re->frag_addr[i] = pci_map_page(pdev, frag->page,
  914. frag->page_offset,
  915. frag->size,
  916. PCI_DMA_FROMDEVICE);
  917. if (pci_dma_mapping_error(pdev, re->frag_addr[i]))
  918. goto map_page_error;
  919. }
  920. return 0;
  921. map_page_error:
  922. while (--i >= 0) {
  923. pci_unmap_page(pdev, re->frag_addr[i],
  924. skb_shinfo(skb)->frags[i].size,
  925. PCI_DMA_FROMDEVICE);
  926. }
  927. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  928. PCI_DMA_FROMDEVICE);
  929. mapping_error:
  930. if (net_ratelimit())
  931. dev_warn(&pdev->dev, "%s: rx mapping error\n",
  932. skb->dev->name);
  933. return -EIO;
  934. }
  935. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  936. {
  937. struct sk_buff *skb = re->skb;
  938. int i;
  939. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  940. PCI_DMA_FROMDEVICE);
  941. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  942. pci_unmap_page(pdev, re->frag_addr[i],
  943. skb_shinfo(skb)->frags[i].size,
  944. PCI_DMA_FROMDEVICE);
  945. }
  946. /* Tell chip where to start receive checksum.
  947. * Actually has two checksums, but set both same to avoid possible byte
  948. * order problems.
  949. */
  950. static void rx_set_checksum(struct sky2_port *sky2)
  951. {
  952. struct sky2_rx_le *le = sky2_next_rx(sky2);
  953. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  954. le->ctrl = 0;
  955. le->opcode = OP_TCPSTART | HW_OWNER;
  956. sky2_write32(sky2->hw,
  957. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  958. (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
  959. ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  960. }
  961. /*
  962. * The RX Stop command will not work for Yukon-2 if the BMU does not
  963. * reach the end of packet and since we can't make sure that we have
  964. * incoming data, we must reset the BMU while it is not doing a DMA
  965. * transfer. Since it is possible that the RX path is still active,
  966. * the RX RAM buffer will be stopped first, so any possible incoming
  967. * data will not trigger a DMA. After the RAM buffer is stopped, the
  968. * BMU is polled until any DMA in progress is ended and only then it
  969. * will be reset.
  970. */
  971. static void sky2_rx_stop(struct sky2_port *sky2)
  972. {
  973. struct sky2_hw *hw = sky2->hw;
  974. unsigned rxq = rxqaddr[sky2->port];
  975. int i;
  976. /* disable the RAM Buffer receive queue */
  977. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  978. for (i = 0; i < 0xffff; i++)
  979. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  980. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  981. goto stopped;
  982. netdev_warn(sky2->netdev, "receiver stop failed\n");
  983. stopped:
  984. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  985. /* reset the Rx prefetch unit */
  986. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  987. mmiowb();
  988. }
  989. /* Clean out receive buffer area, assumes receiver hardware stopped */
  990. static void sky2_rx_clean(struct sky2_port *sky2)
  991. {
  992. unsigned i;
  993. memset(sky2->rx_le, 0, RX_LE_BYTES);
  994. for (i = 0; i < sky2->rx_pending; i++) {
  995. struct rx_ring_info *re = sky2->rx_ring + i;
  996. if (re->skb) {
  997. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  998. kfree_skb(re->skb);
  999. re->skb = NULL;
  1000. }
  1001. }
  1002. }
  1003. /* Basic MII support */
  1004. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1005. {
  1006. struct mii_ioctl_data *data = if_mii(ifr);
  1007. struct sky2_port *sky2 = netdev_priv(dev);
  1008. struct sky2_hw *hw = sky2->hw;
  1009. int err = -EOPNOTSUPP;
  1010. if (!netif_running(dev))
  1011. return -ENODEV; /* Phy still in reset */
  1012. switch (cmd) {
  1013. case SIOCGMIIPHY:
  1014. data->phy_id = PHY_ADDR_MARV;
  1015. /* fallthru */
  1016. case SIOCGMIIREG: {
  1017. u16 val = 0;
  1018. spin_lock_bh(&sky2->phy_lock);
  1019. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  1020. spin_unlock_bh(&sky2->phy_lock);
  1021. data->val_out = val;
  1022. break;
  1023. }
  1024. case SIOCSMIIREG:
  1025. spin_lock_bh(&sky2->phy_lock);
  1026. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  1027. data->val_in);
  1028. spin_unlock_bh(&sky2->phy_lock);
  1029. break;
  1030. }
  1031. return err;
  1032. }
  1033. #ifdef SKY2_VLAN_TAG_USED
  1034. static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
  1035. {
  1036. if (onoff) {
  1037. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1038. RX_VLAN_STRIP_ON);
  1039. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1040. TX_VLAN_TAG_ON);
  1041. } else {
  1042. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1043. RX_VLAN_STRIP_OFF);
  1044. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1045. TX_VLAN_TAG_OFF);
  1046. }
  1047. }
  1048. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  1049. {
  1050. struct sky2_port *sky2 = netdev_priv(dev);
  1051. struct sky2_hw *hw = sky2->hw;
  1052. u16 port = sky2->port;
  1053. netif_tx_lock_bh(dev);
  1054. napi_disable(&hw->napi);
  1055. sky2->vlgrp = grp;
  1056. sky2_set_vlan_mode(hw, port, grp != NULL);
  1057. sky2_read32(hw, B0_Y2_SP_LISR);
  1058. napi_enable(&hw->napi);
  1059. netif_tx_unlock_bh(dev);
  1060. }
  1061. #endif
  1062. /* Amount of required worst case padding in rx buffer */
  1063. static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
  1064. {
  1065. return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
  1066. }
  1067. /*
  1068. * Allocate an skb for receiving. If the MTU is large enough
  1069. * make the skb non-linear with a fragment list of pages.
  1070. */
  1071. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  1072. {
  1073. struct sk_buff *skb;
  1074. int i;
  1075. skb = netdev_alloc_skb(sky2->netdev,
  1076. sky2->rx_data_size + sky2_rx_pad(sky2->hw));
  1077. if (!skb)
  1078. goto nomem;
  1079. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1080. unsigned char *start;
  1081. /*
  1082. * Workaround for a bug in FIFO that cause hang
  1083. * if the FIFO if the receive buffer is not 64 byte aligned.
  1084. * The buffer returned from netdev_alloc_skb is
  1085. * aligned except if slab debugging is enabled.
  1086. */
  1087. start = PTR_ALIGN(skb->data, 8);
  1088. skb_reserve(skb, start - skb->data);
  1089. } else
  1090. skb_reserve(skb, NET_IP_ALIGN);
  1091. for (i = 0; i < sky2->rx_nfrags; i++) {
  1092. struct page *page = alloc_page(GFP_ATOMIC);
  1093. if (!page)
  1094. goto free_partial;
  1095. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1096. }
  1097. return skb;
  1098. free_partial:
  1099. kfree_skb(skb);
  1100. nomem:
  1101. return NULL;
  1102. }
  1103. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1104. {
  1105. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1106. }
  1107. static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
  1108. {
  1109. struct sky2_hw *hw = sky2->hw;
  1110. unsigned i;
  1111. sky2->rx_data_size = sky2_get_rx_data_size(sky2);
  1112. /* Fill Rx ring */
  1113. for (i = 0; i < sky2->rx_pending; i++) {
  1114. struct rx_ring_info *re = sky2->rx_ring + i;
  1115. re->skb = sky2_rx_alloc(sky2);
  1116. if (!re->skb)
  1117. return -ENOMEM;
  1118. if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
  1119. dev_kfree_skb(re->skb);
  1120. re->skb = NULL;
  1121. return -ENOMEM;
  1122. }
  1123. }
  1124. return 0;
  1125. }
  1126. /*
  1127. * Setup receiver buffer pool.
  1128. * Normal case this ends up creating one list element for skb
  1129. * in the receive ring. Worst case if using large MTU and each
  1130. * allocation falls on a different 64 bit region, that results
  1131. * in 6 list elements per ring entry.
  1132. * One element is used for checksum enable/disable, and one
  1133. * extra to avoid wrap.
  1134. */
  1135. static void sky2_rx_start(struct sky2_port *sky2)
  1136. {
  1137. struct sky2_hw *hw = sky2->hw;
  1138. struct rx_ring_info *re;
  1139. unsigned rxq = rxqaddr[sky2->port];
  1140. unsigned i, thresh;
  1141. sky2->rx_put = sky2->rx_next = 0;
  1142. sky2_qset(hw, rxq);
  1143. /* On PCI express lowering the watermark gives better performance */
  1144. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1145. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1146. /* These chips have no ram buffer?
  1147. * MAC Rx RAM Read is controlled by hardware */
  1148. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1149. (hw->chip_rev == CHIP_REV_YU_EC_U_A1 ||
  1150. hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1151. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1152. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1153. if (!(hw->flags & SKY2_HW_NEW_LE))
  1154. rx_set_checksum(sky2);
  1155. /* submit Rx ring */
  1156. for (i = 0; i < sky2->rx_pending; i++) {
  1157. re = sky2->rx_ring + i;
  1158. sky2_rx_submit(sky2, re);
  1159. }
  1160. /*
  1161. * The receiver hangs if it receives frames larger than the
  1162. * packet buffer. As a workaround, truncate oversize frames, but
  1163. * the register is limited to 9 bits, so if you do frames > 2052
  1164. * you better get the MTU right!
  1165. */
  1166. thresh = sky2_get_rx_threshold(sky2);
  1167. if (thresh > 0x1ff)
  1168. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1169. else {
  1170. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1171. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1172. }
  1173. /* Tell chip about available buffers */
  1174. sky2_rx_update(sky2, rxq);
  1175. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  1176. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  1177. /*
  1178. * Disable flushing of non ASF packets;
  1179. * must be done after initializing the BMUs;
  1180. * drivers without ASF support should do this too, otherwise
  1181. * it may happen that they cannot run on ASF devices;
  1182. * remember that the MAC FIFO isn't reset during initialization.
  1183. */
  1184. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
  1185. }
  1186. if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
  1187. /* Enable RX Home Address & Routing Header checksum fix */
  1188. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
  1189. RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
  1190. /* Enable TX Home Address & Routing Header checksum fix */
  1191. sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
  1192. TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
  1193. }
  1194. }
  1195. static int sky2_alloc_buffers(struct sky2_port *sky2)
  1196. {
  1197. struct sky2_hw *hw = sky2->hw;
  1198. /* must be power of 2 */
  1199. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1200. sky2->tx_ring_size *
  1201. sizeof(struct sky2_tx_le),
  1202. &sky2->tx_le_map);
  1203. if (!sky2->tx_le)
  1204. goto nomem;
  1205. sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
  1206. GFP_KERNEL);
  1207. if (!sky2->tx_ring)
  1208. goto nomem;
  1209. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1210. &sky2->rx_le_map);
  1211. if (!sky2->rx_le)
  1212. goto nomem;
  1213. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1214. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1215. GFP_KERNEL);
  1216. if (!sky2->rx_ring)
  1217. goto nomem;
  1218. return sky2_alloc_rx_skbs(sky2);
  1219. nomem:
  1220. return -ENOMEM;
  1221. }
  1222. static void sky2_free_buffers(struct sky2_port *sky2)
  1223. {
  1224. struct sky2_hw *hw = sky2->hw;
  1225. sky2_rx_clean(sky2);
  1226. if (sky2->rx_le) {
  1227. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1228. sky2->rx_le, sky2->rx_le_map);
  1229. sky2->rx_le = NULL;
  1230. }
  1231. if (sky2->tx_le) {
  1232. pci_free_consistent(hw->pdev,
  1233. sky2->tx_ring_size * sizeof(struct sky2_tx_le),
  1234. sky2->tx_le, sky2->tx_le_map);
  1235. sky2->tx_le = NULL;
  1236. }
  1237. kfree(sky2->tx_ring);
  1238. kfree(sky2->rx_ring);
  1239. sky2->tx_ring = NULL;
  1240. sky2->rx_ring = NULL;
  1241. }
  1242. static void sky2_hw_up(struct sky2_port *sky2)
  1243. {
  1244. struct sky2_hw *hw = sky2->hw;
  1245. unsigned port = sky2->port;
  1246. u32 ramsize;
  1247. int cap;
  1248. struct net_device *otherdev = hw->dev[sky2->port^1];
  1249. tx_init(sky2);
  1250. /*
  1251. * On dual port PCI-X card, there is an problem where status
  1252. * can be received out of order due to split transactions
  1253. */
  1254. if (otherdev && netif_running(otherdev) &&
  1255. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1256. u16 cmd;
  1257. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1258. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1259. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1260. }
  1261. sky2_mac_init(hw, port);
  1262. /* Register is number of 4K blocks on internal RAM buffer. */
  1263. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1264. if (ramsize > 0) {
  1265. u32 rxspace;
  1266. netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
  1267. if (ramsize < 16)
  1268. rxspace = ramsize / 2;
  1269. else
  1270. rxspace = 8 + (2*(ramsize - 16))/3;
  1271. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1272. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1273. /* Make sure SyncQ is disabled */
  1274. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1275. RB_RST_SET);
  1276. }
  1277. sky2_qset(hw, txqaddr[port]);
  1278. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1279. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1280. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1281. /* Set almost empty threshold */
  1282. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1283. hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1284. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1285. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1286. sky2->tx_ring_size - 1);
  1287. #ifdef SKY2_VLAN_TAG_USED
  1288. sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
  1289. #endif
  1290. sky2_rx_start(sky2);
  1291. }
  1292. /* Bring up network interface. */
  1293. static int sky2_up(struct net_device *dev)
  1294. {
  1295. struct sky2_port *sky2 = netdev_priv(dev);
  1296. struct sky2_hw *hw = sky2->hw;
  1297. unsigned port = sky2->port;
  1298. u32 imask;
  1299. int err;
  1300. netif_carrier_off(dev);
  1301. err = sky2_alloc_buffers(sky2);
  1302. if (err)
  1303. goto err_out;
  1304. sky2_hw_up(sky2);
  1305. /* Enable interrupts from phy/mac for port */
  1306. imask = sky2_read32(hw, B0_IMSK);
  1307. imask |= portirq_msk[port];
  1308. sky2_write32(hw, B0_IMSK, imask);
  1309. sky2_read32(hw, B0_IMSK);
  1310. netif_info(sky2, ifup, dev, "enabling interface\n");
  1311. return 0;
  1312. err_out:
  1313. sky2_free_buffers(sky2);
  1314. return err;
  1315. }
  1316. /* Modular subtraction in ring */
  1317. static inline int tx_inuse(const struct sky2_port *sky2)
  1318. {
  1319. return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
  1320. }
  1321. /* Number of list elements available for next tx */
  1322. static inline int tx_avail(const struct sky2_port *sky2)
  1323. {
  1324. return sky2->tx_pending - tx_inuse(sky2);
  1325. }
  1326. /* Estimate of number of transmit list elements required */
  1327. static unsigned tx_le_req(const struct sk_buff *skb)
  1328. {
  1329. unsigned count;
  1330. count = (skb_shinfo(skb)->nr_frags + 1)
  1331. * (sizeof(dma_addr_t) / sizeof(u32));
  1332. if (skb_is_gso(skb))
  1333. ++count;
  1334. else if (sizeof(dma_addr_t) == sizeof(u32))
  1335. ++count; /* possible vlan */
  1336. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1337. ++count;
  1338. return count;
  1339. }
  1340. static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
  1341. {
  1342. if (re->flags & TX_MAP_SINGLE)
  1343. pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
  1344. pci_unmap_len(re, maplen),
  1345. PCI_DMA_TODEVICE);
  1346. else if (re->flags & TX_MAP_PAGE)
  1347. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1348. pci_unmap_len(re, maplen),
  1349. PCI_DMA_TODEVICE);
  1350. re->flags = 0;
  1351. }
  1352. /*
  1353. * Put one packet in ring for transmit.
  1354. * A single packet can generate multiple list elements, and
  1355. * the number of ring elements will probably be less than the number
  1356. * of list elements used.
  1357. */
  1358. static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
  1359. struct net_device *dev)
  1360. {
  1361. struct sky2_port *sky2 = netdev_priv(dev);
  1362. struct sky2_hw *hw = sky2->hw;
  1363. struct sky2_tx_le *le = NULL;
  1364. struct tx_ring_info *re;
  1365. unsigned i, len;
  1366. dma_addr_t mapping;
  1367. u32 upper;
  1368. u16 slot;
  1369. u16 mss;
  1370. u8 ctrl;
  1371. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1372. return NETDEV_TX_BUSY;
  1373. len = skb_headlen(skb);
  1374. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1375. if (pci_dma_mapping_error(hw->pdev, mapping))
  1376. goto mapping_error;
  1377. slot = sky2->tx_prod;
  1378. netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
  1379. "tx queued, slot %u, len %d\n", slot, skb->len);
  1380. /* Send high bits if needed */
  1381. upper = upper_32_bits(mapping);
  1382. if (upper != sky2->tx_last_upper) {
  1383. le = get_tx_le(sky2, &slot);
  1384. le->addr = cpu_to_le32(upper);
  1385. sky2->tx_last_upper = upper;
  1386. le->opcode = OP_ADDR64 | HW_OWNER;
  1387. }
  1388. /* Check for TCP Segmentation Offload */
  1389. mss = skb_shinfo(skb)->gso_size;
  1390. if (mss != 0) {
  1391. if (!(hw->flags & SKY2_HW_NEW_LE))
  1392. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1393. if (mss != sky2->tx_last_mss) {
  1394. le = get_tx_le(sky2, &slot);
  1395. le->addr = cpu_to_le32(mss);
  1396. if (hw->flags & SKY2_HW_NEW_LE)
  1397. le->opcode = OP_MSS | HW_OWNER;
  1398. else
  1399. le->opcode = OP_LRGLEN | HW_OWNER;
  1400. sky2->tx_last_mss = mss;
  1401. }
  1402. }
  1403. ctrl = 0;
  1404. #ifdef SKY2_VLAN_TAG_USED
  1405. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1406. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1407. if (!le) {
  1408. le = get_tx_le(sky2, &slot);
  1409. le->addr = 0;
  1410. le->opcode = OP_VLAN|HW_OWNER;
  1411. } else
  1412. le->opcode |= OP_VLAN;
  1413. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1414. ctrl |= INS_VLAN;
  1415. }
  1416. #endif
  1417. /* Handle TCP checksum offload */
  1418. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1419. /* On Yukon EX (some versions) encoding change. */
  1420. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1421. ctrl |= CALSUM; /* auto checksum */
  1422. else {
  1423. const unsigned offset = skb_transport_offset(skb);
  1424. u32 tcpsum;
  1425. tcpsum = offset << 16; /* sum start */
  1426. tcpsum |= offset + skb->csum_offset; /* sum write */
  1427. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1428. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1429. ctrl |= UDPTCP;
  1430. if (tcpsum != sky2->tx_tcpsum) {
  1431. sky2->tx_tcpsum = tcpsum;
  1432. le = get_tx_le(sky2, &slot);
  1433. le->addr = cpu_to_le32(tcpsum);
  1434. le->length = 0; /* initial checksum value */
  1435. le->ctrl = 1; /* one packet */
  1436. le->opcode = OP_TCPLISW | HW_OWNER;
  1437. }
  1438. }
  1439. }
  1440. re = sky2->tx_ring + slot;
  1441. re->flags = TX_MAP_SINGLE;
  1442. pci_unmap_addr_set(re, mapaddr, mapping);
  1443. pci_unmap_len_set(re, maplen, len);
  1444. le = get_tx_le(sky2, &slot);
  1445. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1446. le->length = cpu_to_le16(len);
  1447. le->ctrl = ctrl;
  1448. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1449. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1450. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1451. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1452. frag->size, PCI_DMA_TODEVICE);
  1453. if (pci_dma_mapping_error(hw->pdev, mapping))
  1454. goto mapping_unwind;
  1455. upper = upper_32_bits(mapping);
  1456. if (upper != sky2->tx_last_upper) {
  1457. le = get_tx_le(sky2, &slot);
  1458. le->addr = cpu_to_le32(upper);
  1459. sky2->tx_last_upper = upper;
  1460. le->opcode = OP_ADDR64 | HW_OWNER;
  1461. }
  1462. re = sky2->tx_ring + slot;
  1463. re->flags = TX_MAP_PAGE;
  1464. pci_unmap_addr_set(re, mapaddr, mapping);
  1465. pci_unmap_len_set(re, maplen, frag->size);
  1466. le = get_tx_le(sky2, &slot);
  1467. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1468. le->length = cpu_to_le16(frag->size);
  1469. le->ctrl = ctrl;
  1470. le->opcode = OP_BUFFER | HW_OWNER;
  1471. }
  1472. re->skb = skb;
  1473. le->ctrl |= EOP;
  1474. sky2->tx_prod = slot;
  1475. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1476. netif_stop_queue(dev);
  1477. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1478. return NETDEV_TX_OK;
  1479. mapping_unwind:
  1480. for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
  1481. re = sky2->tx_ring + i;
  1482. sky2_tx_unmap(hw->pdev, re);
  1483. }
  1484. mapping_error:
  1485. if (net_ratelimit())
  1486. dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
  1487. dev_kfree_skb(skb);
  1488. return NETDEV_TX_OK;
  1489. }
  1490. /*
  1491. * Free ring elements from starting at tx_cons until "done"
  1492. *
  1493. * NB:
  1494. * 1. The hardware will tell us about partial completion of multi-part
  1495. * buffers so make sure not to free skb to early.
  1496. * 2. This may run in parallel start_xmit because the it only
  1497. * looks at the tail of the queue of FIFO (tx_cons), not
  1498. * the head (tx_prod)
  1499. */
  1500. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1501. {
  1502. struct net_device *dev = sky2->netdev;
  1503. unsigned idx;
  1504. BUG_ON(done >= sky2->tx_ring_size);
  1505. for (idx = sky2->tx_cons; idx != done;
  1506. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  1507. struct tx_ring_info *re = sky2->tx_ring + idx;
  1508. struct sk_buff *skb = re->skb;
  1509. sky2_tx_unmap(sky2->hw->pdev, re);
  1510. if (skb) {
  1511. netif_printk(sky2, tx_done, KERN_DEBUG, dev,
  1512. "tx done %u\n", idx);
  1513. dev->stats.tx_packets++;
  1514. dev->stats.tx_bytes += skb->len;
  1515. re->skb = NULL;
  1516. dev_kfree_skb_any(skb);
  1517. sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
  1518. }
  1519. }
  1520. sky2->tx_cons = idx;
  1521. smp_mb();
  1522. }
  1523. static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
  1524. {
  1525. /* Disable Force Sync bit and Enable Alloc bit */
  1526. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1527. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1528. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1529. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1530. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1531. /* Reset the PCI FIFO of the async Tx queue */
  1532. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1533. BMU_RST_SET | BMU_FIFO_RST);
  1534. /* Reset the Tx prefetch units */
  1535. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1536. PREF_UNIT_RST_SET);
  1537. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1538. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1539. }
  1540. static void sky2_hw_down(struct sky2_port *sky2)
  1541. {
  1542. struct sky2_hw *hw = sky2->hw;
  1543. unsigned port = sky2->port;
  1544. u16 ctrl;
  1545. /* Force flow control off */
  1546. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1547. /* Stop transmitter */
  1548. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1549. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1550. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1551. RB_RST_SET | RB_DIS_OP_MD);
  1552. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1553. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1554. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1555. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1556. /* Workaround shared GMAC reset */
  1557. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
  1558. port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1559. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1560. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1561. /* Force any delayed status interrrupt and NAPI */
  1562. sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
  1563. sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
  1564. sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
  1565. sky2_read8(hw, STAT_ISR_TIMER_CTRL);
  1566. sky2_rx_stop(sky2);
  1567. spin_lock_bh(&sky2->phy_lock);
  1568. sky2_phy_power_down(hw, port);
  1569. spin_unlock_bh(&sky2->phy_lock);
  1570. sky2_tx_reset(hw, port);
  1571. /* Free any pending frames stuck in HW queue */
  1572. sky2_tx_complete(sky2, sky2->tx_prod);
  1573. }
  1574. /* Network shutdown */
  1575. static int sky2_down(struct net_device *dev)
  1576. {
  1577. struct sky2_port *sky2 = netdev_priv(dev);
  1578. struct sky2_hw *hw = sky2->hw;
  1579. /* Never really got started! */
  1580. if (!sky2->tx_le)
  1581. return 0;
  1582. netif_info(sky2, ifdown, dev, "disabling interface\n");
  1583. /* Disable port IRQ */
  1584. sky2_write32(hw, B0_IMSK,
  1585. sky2_read32(hw, B0_IMSK) & ~portirq_msk[sky2->port]);
  1586. sky2_read32(hw, B0_IMSK);
  1587. synchronize_irq(hw->pdev->irq);
  1588. napi_synchronize(&hw->napi);
  1589. sky2_hw_down(sky2);
  1590. sky2_free_buffers(sky2);
  1591. return 0;
  1592. }
  1593. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1594. {
  1595. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1596. return SPEED_1000;
  1597. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1598. if (aux & PHY_M_PS_SPEED_100)
  1599. return SPEED_100;
  1600. else
  1601. return SPEED_10;
  1602. }
  1603. switch (aux & PHY_M_PS_SPEED_MSK) {
  1604. case PHY_M_PS_SPEED_1000:
  1605. return SPEED_1000;
  1606. case PHY_M_PS_SPEED_100:
  1607. return SPEED_100;
  1608. default:
  1609. return SPEED_10;
  1610. }
  1611. }
  1612. static void sky2_link_up(struct sky2_port *sky2)
  1613. {
  1614. struct sky2_hw *hw = sky2->hw;
  1615. unsigned port = sky2->port;
  1616. u16 reg;
  1617. static const char *fc_name[] = {
  1618. [FC_NONE] = "none",
  1619. [FC_TX] = "tx",
  1620. [FC_RX] = "rx",
  1621. [FC_BOTH] = "both",
  1622. };
  1623. /* enable Rx/Tx */
  1624. reg = gma_read16(hw, port, GM_GP_CTRL);
  1625. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1626. gma_write16(hw, port, GM_GP_CTRL, reg);
  1627. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1628. netif_carrier_on(sky2->netdev);
  1629. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1630. /* Turn on link LED */
  1631. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1632. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1633. netif_info(sky2, link, sky2->netdev,
  1634. "Link is up at %d Mbps, %s duplex, flow control %s\n",
  1635. sky2->speed,
  1636. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1637. fc_name[sky2->flow_status]);
  1638. }
  1639. static void sky2_link_down(struct sky2_port *sky2)
  1640. {
  1641. struct sky2_hw *hw = sky2->hw;
  1642. unsigned port = sky2->port;
  1643. u16 reg;
  1644. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1645. reg = gma_read16(hw, port, GM_GP_CTRL);
  1646. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1647. gma_write16(hw, port, GM_GP_CTRL, reg);
  1648. netif_carrier_off(sky2->netdev);
  1649. /* Turn off link LED */
  1650. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1651. netif_info(sky2, link, sky2->netdev, "Link is down\n");
  1652. sky2_phy_init(hw, port);
  1653. }
  1654. static enum flow_control sky2_flow(int rx, int tx)
  1655. {
  1656. if (rx)
  1657. return tx ? FC_BOTH : FC_RX;
  1658. else
  1659. return tx ? FC_TX : FC_NONE;
  1660. }
  1661. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1662. {
  1663. struct sky2_hw *hw = sky2->hw;
  1664. unsigned port = sky2->port;
  1665. u16 advert, lpa;
  1666. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1667. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1668. if (lpa & PHY_M_AN_RF) {
  1669. netdev_err(sky2->netdev, "remote fault\n");
  1670. return -1;
  1671. }
  1672. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1673. netdev_err(sky2->netdev, "speed/duplex mismatch\n");
  1674. return -1;
  1675. }
  1676. sky2->speed = sky2_phy_speed(hw, aux);
  1677. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1678. /* Since the pause result bits seem to in different positions on
  1679. * different chips. look at registers.
  1680. */
  1681. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1682. /* Shift for bits in fiber PHY */
  1683. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1684. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1685. if (advert & ADVERTISE_1000XPAUSE)
  1686. advert |= ADVERTISE_PAUSE_CAP;
  1687. if (advert & ADVERTISE_1000XPSE_ASYM)
  1688. advert |= ADVERTISE_PAUSE_ASYM;
  1689. if (lpa & LPA_1000XPAUSE)
  1690. lpa |= LPA_PAUSE_CAP;
  1691. if (lpa & LPA_1000XPAUSE_ASYM)
  1692. lpa |= LPA_PAUSE_ASYM;
  1693. }
  1694. sky2->flow_status = FC_NONE;
  1695. if (advert & ADVERTISE_PAUSE_CAP) {
  1696. if (lpa & LPA_PAUSE_CAP)
  1697. sky2->flow_status = FC_BOTH;
  1698. else if (advert & ADVERTISE_PAUSE_ASYM)
  1699. sky2->flow_status = FC_RX;
  1700. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1701. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1702. sky2->flow_status = FC_TX;
  1703. }
  1704. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
  1705. !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1706. sky2->flow_status = FC_NONE;
  1707. if (sky2->flow_status & FC_TX)
  1708. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1709. else
  1710. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1711. return 0;
  1712. }
  1713. /* Interrupt from PHY */
  1714. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1715. {
  1716. struct net_device *dev = hw->dev[port];
  1717. struct sky2_port *sky2 = netdev_priv(dev);
  1718. u16 istatus, phystat;
  1719. if (!netif_running(dev))
  1720. return;
  1721. spin_lock(&sky2->phy_lock);
  1722. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1723. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1724. netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
  1725. istatus, phystat);
  1726. if (istatus & PHY_M_IS_AN_COMPL) {
  1727. if (sky2_autoneg_done(sky2, phystat) == 0)
  1728. sky2_link_up(sky2);
  1729. goto out;
  1730. }
  1731. if (istatus & PHY_M_IS_LSP_CHANGE)
  1732. sky2->speed = sky2_phy_speed(hw, phystat);
  1733. if (istatus & PHY_M_IS_DUP_CHANGE)
  1734. sky2->duplex =
  1735. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1736. if (istatus & PHY_M_IS_LST_CHANGE) {
  1737. if (phystat & PHY_M_PS_LINK_UP)
  1738. sky2_link_up(sky2);
  1739. else
  1740. sky2_link_down(sky2);
  1741. }
  1742. out:
  1743. spin_unlock(&sky2->phy_lock);
  1744. }
  1745. /* Special quick link interrupt (Yukon-2 Optima only) */
  1746. static void sky2_qlink_intr(struct sky2_hw *hw)
  1747. {
  1748. struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
  1749. u32 imask;
  1750. u16 phy;
  1751. /* disable irq */
  1752. imask = sky2_read32(hw, B0_IMSK);
  1753. imask &= ~Y2_IS_PHY_QLNK;
  1754. sky2_write32(hw, B0_IMSK, imask);
  1755. /* reset PHY Link Detect */
  1756. phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
  1757. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1758. sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
  1759. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1760. sky2_link_up(sky2);
  1761. }
  1762. /* Transmit timeout is only called if we are running, carrier is up
  1763. * and tx queue is full (stopped).
  1764. */
  1765. static void sky2_tx_timeout(struct net_device *dev)
  1766. {
  1767. struct sky2_port *sky2 = netdev_priv(dev);
  1768. struct sky2_hw *hw = sky2->hw;
  1769. netif_err(sky2, timer, dev, "tx timeout\n");
  1770. netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
  1771. sky2->tx_cons, sky2->tx_prod,
  1772. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1773. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1774. /* can't restart safely under softirq */
  1775. schedule_work(&hw->restart_work);
  1776. }
  1777. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1778. {
  1779. struct sky2_port *sky2 = netdev_priv(dev);
  1780. struct sky2_hw *hw = sky2->hw;
  1781. unsigned port = sky2->port;
  1782. int err;
  1783. u16 ctl, mode;
  1784. u32 imask;
  1785. /* MTU size outside the spec */
  1786. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1787. return -EINVAL;
  1788. /* MTU > 1500 on yukon FE and FE+ not allowed */
  1789. if (new_mtu > ETH_DATA_LEN &&
  1790. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1791. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1792. return -EINVAL;
  1793. /* TSO, etc on Yukon Ultra and MTU > 1500 not supported */
  1794. if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U)
  1795. dev->features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
  1796. if (!netif_running(dev)) {
  1797. dev->mtu = new_mtu;
  1798. return 0;
  1799. }
  1800. imask = sky2_read32(hw, B0_IMSK);
  1801. sky2_write32(hw, B0_IMSK, 0);
  1802. dev->trans_start = jiffies; /* prevent tx timeout */
  1803. netif_stop_queue(dev);
  1804. napi_disable(&hw->napi);
  1805. synchronize_irq(hw->pdev->irq);
  1806. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1807. sky2_set_tx_stfwd(hw, port);
  1808. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1809. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1810. sky2_rx_stop(sky2);
  1811. sky2_rx_clean(sky2);
  1812. dev->mtu = new_mtu;
  1813. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1814. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1815. if (dev->mtu > ETH_DATA_LEN)
  1816. mode |= GM_SMOD_JUMBO_ENA;
  1817. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1818. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1819. err = sky2_alloc_rx_skbs(sky2);
  1820. if (!err)
  1821. sky2_rx_start(sky2);
  1822. else
  1823. sky2_rx_clean(sky2);
  1824. sky2_write32(hw, B0_IMSK, imask);
  1825. sky2_read32(hw, B0_Y2_SP_LISR);
  1826. napi_enable(&hw->napi);
  1827. if (err)
  1828. dev_close(dev);
  1829. else {
  1830. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1831. netif_wake_queue(dev);
  1832. }
  1833. return err;
  1834. }
  1835. /* For small just reuse existing skb for next receive */
  1836. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1837. const struct rx_ring_info *re,
  1838. unsigned length)
  1839. {
  1840. struct sk_buff *skb;
  1841. skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
  1842. if (likely(skb)) {
  1843. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1844. length, PCI_DMA_FROMDEVICE);
  1845. skb_copy_from_linear_data(re->skb, skb->data, length);
  1846. skb->ip_summed = re->skb->ip_summed;
  1847. skb->csum = re->skb->csum;
  1848. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1849. length, PCI_DMA_FROMDEVICE);
  1850. re->skb->ip_summed = CHECKSUM_NONE;
  1851. skb_put(skb, length);
  1852. }
  1853. return skb;
  1854. }
  1855. /* Adjust length of skb with fragments to match received data */
  1856. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1857. unsigned int length)
  1858. {
  1859. int i, num_frags;
  1860. unsigned int size;
  1861. /* put header into skb */
  1862. size = min(length, hdr_space);
  1863. skb->tail += size;
  1864. skb->len += size;
  1865. length -= size;
  1866. num_frags = skb_shinfo(skb)->nr_frags;
  1867. for (i = 0; i < num_frags; i++) {
  1868. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1869. if (length == 0) {
  1870. /* don't need this page */
  1871. __free_page(frag->page);
  1872. --skb_shinfo(skb)->nr_frags;
  1873. } else {
  1874. size = min(length, (unsigned) PAGE_SIZE);
  1875. frag->size = size;
  1876. skb->data_len += size;
  1877. skb->truesize += size;
  1878. skb->len += size;
  1879. length -= size;
  1880. }
  1881. }
  1882. }
  1883. /* Normal packet - take skb from ring element and put in a new one */
  1884. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1885. struct rx_ring_info *re,
  1886. unsigned int length)
  1887. {
  1888. struct sk_buff *skb;
  1889. struct rx_ring_info nre;
  1890. unsigned hdr_space = sky2->rx_data_size;
  1891. nre.skb = sky2_rx_alloc(sky2);
  1892. if (unlikely(!nre.skb))
  1893. goto nobuf;
  1894. if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
  1895. goto nomap;
  1896. skb = re->skb;
  1897. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1898. prefetch(skb->data);
  1899. *re = nre;
  1900. if (skb_shinfo(skb)->nr_frags)
  1901. skb_put_frags(skb, hdr_space, length);
  1902. else
  1903. skb_put(skb, length);
  1904. return skb;
  1905. nomap:
  1906. dev_kfree_skb(nre.skb);
  1907. nobuf:
  1908. return NULL;
  1909. }
  1910. /*
  1911. * Receive one packet.
  1912. * For larger packets, get new buffer.
  1913. */
  1914. static struct sk_buff *sky2_receive(struct net_device *dev,
  1915. u16 length, u32 status)
  1916. {
  1917. struct sky2_port *sky2 = netdev_priv(dev);
  1918. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1919. struct sk_buff *skb = NULL;
  1920. u16 count = (status & GMR_FS_LEN) >> 16;
  1921. #ifdef SKY2_VLAN_TAG_USED
  1922. /* Account for vlan tag */
  1923. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1924. count -= VLAN_HLEN;
  1925. #endif
  1926. netif_printk(sky2, rx_status, KERN_DEBUG, dev,
  1927. "rx slot %u status 0x%x len %d\n",
  1928. sky2->rx_next, status, length);
  1929. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1930. prefetch(sky2->rx_ring + sky2->rx_next);
  1931. /* This chip has hardware problems that generates bogus status.
  1932. * So do only marginal checking and expect higher level protocols
  1933. * to handle crap frames.
  1934. */
  1935. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1936. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1937. length != count)
  1938. goto okay;
  1939. if (status & GMR_FS_ANY_ERR)
  1940. goto error;
  1941. if (!(status & GMR_FS_RX_OK))
  1942. goto resubmit;
  1943. /* if length reported by DMA does not match PHY, packet was truncated */
  1944. if (length != count)
  1945. goto len_error;
  1946. okay:
  1947. if (length < copybreak)
  1948. skb = receive_copy(sky2, re, length);
  1949. else
  1950. skb = receive_new(sky2, re, length);
  1951. dev->stats.rx_dropped += (skb == NULL);
  1952. resubmit:
  1953. sky2_rx_submit(sky2, re);
  1954. return skb;
  1955. len_error:
  1956. /* Truncation of overlength packets
  1957. causes PHY length to not match MAC length */
  1958. ++dev->stats.rx_length_errors;
  1959. if (net_ratelimit())
  1960. netif_info(sky2, rx_err, dev,
  1961. "rx length error: status %#x length %d\n",
  1962. status, length);
  1963. goto resubmit;
  1964. error:
  1965. ++dev->stats.rx_errors;
  1966. if (status & GMR_FS_RX_FF_OV) {
  1967. dev->stats.rx_over_errors++;
  1968. goto resubmit;
  1969. }
  1970. if (net_ratelimit())
  1971. netif_info(sky2, rx_err, dev,
  1972. "rx error, status 0x%x length %d\n", status, length);
  1973. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1974. dev->stats.rx_length_errors++;
  1975. if (status & GMR_FS_FRAGMENT)
  1976. dev->stats.rx_frame_errors++;
  1977. if (status & GMR_FS_CRC_ERR)
  1978. dev->stats.rx_crc_errors++;
  1979. goto resubmit;
  1980. }
  1981. /* Transmit complete */
  1982. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1983. {
  1984. struct sky2_port *sky2 = netdev_priv(dev);
  1985. if (netif_running(dev)) {
  1986. sky2_tx_complete(sky2, last);
  1987. /* Wake unless it's detached, and called e.g. from sky2_down() */
  1988. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1989. netif_wake_queue(dev);
  1990. }
  1991. }
  1992. static inline void sky2_skb_rx(const struct sky2_port *sky2,
  1993. u32 status, struct sk_buff *skb)
  1994. {
  1995. #ifdef SKY2_VLAN_TAG_USED
  1996. u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
  1997. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1998. if (skb->ip_summed == CHECKSUM_NONE)
  1999. vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
  2000. else
  2001. vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
  2002. vlan_tag, skb);
  2003. return;
  2004. }
  2005. #endif
  2006. if (skb->ip_summed == CHECKSUM_NONE)
  2007. netif_receive_skb(skb);
  2008. else
  2009. napi_gro_receive(&sky2->hw->napi, skb);
  2010. }
  2011. static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
  2012. unsigned packets, unsigned bytes)
  2013. {
  2014. if (packets) {
  2015. struct net_device *dev = hw->dev[port];
  2016. dev->stats.rx_packets += packets;
  2017. dev->stats.rx_bytes += bytes;
  2018. dev->last_rx = jiffies;
  2019. sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
  2020. }
  2021. }
  2022. static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
  2023. {
  2024. /* If this happens then driver assuming wrong format for chip type */
  2025. BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
  2026. /* Both checksum counters are programmed to start at
  2027. * the same offset, so unless there is a problem they
  2028. * should match. This failure is an early indication that
  2029. * hardware receive checksumming won't work.
  2030. */
  2031. if (likely((u16)(status >> 16) == (u16)status)) {
  2032. struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
  2033. skb->ip_summed = CHECKSUM_COMPLETE;
  2034. skb->csum = le16_to_cpu(status);
  2035. } else {
  2036. dev_notice(&sky2->hw->pdev->dev,
  2037. "%s: receive checksum problem (status = %#x)\n",
  2038. sky2->netdev->name, status);
  2039. /* Disable checksum offload */
  2040. sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
  2041. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2042. BMU_DIS_RX_CHKSUM);
  2043. }
  2044. }
  2045. /* Process status response ring */
  2046. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  2047. {
  2048. int work_done = 0;
  2049. unsigned int total_bytes[2] = { 0 };
  2050. unsigned int total_packets[2] = { 0 };
  2051. rmb();
  2052. do {
  2053. struct sky2_port *sky2;
  2054. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  2055. unsigned port;
  2056. struct net_device *dev;
  2057. struct sk_buff *skb;
  2058. u32 status;
  2059. u16 length;
  2060. u8 opcode = le->opcode;
  2061. if (!(opcode & HW_OWNER))
  2062. break;
  2063. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  2064. port = le->css & CSS_LINK_BIT;
  2065. dev = hw->dev[port];
  2066. sky2 = netdev_priv(dev);
  2067. length = le16_to_cpu(le->length);
  2068. status = le32_to_cpu(le->status);
  2069. le->opcode = 0;
  2070. switch (opcode & ~HW_OWNER) {
  2071. case OP_RXSTAT:
  2072. total_packets[port]++;
  2073. total_bytes[port] += length;
  2074. skb = sky2_receive(dev, length, status);
  2075. if (!skb)
  2076. break;
  2077. /* This chip reports checksum status differently */
  2078. if (hw->flags & SKY2_HW_NEW_LE) {
  2079. if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
  2080. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  2081. (le->css & CSS_TCPUDPCSOK))
  2082. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2083. else
  2084. skb->ip_summed = CHECKSUM_NONE;
  2085. }
  2086. skb->protocol = eth_type_trans(skb, dev);
  2087. sky2_skb_rx(sky2, status, skb);
  2088. /* Stop after net poll weight */
  2089. if (++work_done >= to_do)
  2090. goto exit_loop;
  2091. break;
  2092. #ifdef SKY2_VLAN_TAG_USED
  2093. case OP_RXVLAN:
  2094. sky2->rx_tag = length;
  2095. break;
  2096. case OP_RXCHKSVLAN:
  2097. sky2->rx_tag = length;
  2098. /* fall through */
  2099. #endif
  2100. case OP_RXCHKS:
  2101. if (likely(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
  2102. sky2_rx_checksum(sky2, status);
  2103. break;
  2104. case OP_TXINDEXLE:
  2105. /* TX index reports status for both ports */
  2106. sky2_tx_done(hw->dev[0], status & 0xfff);
  2107. if (hw->dev[1])
  2108. sky2_tx_done(hw->dev[1],
  2109. ((status >> 24) & 0xff)
  2110. | (u16)(length & 0xf) << 8);
  2111. break;
  2112. default:
  2113. if (net_ratelimit())
  2114. pr_warning("unknown status opcode 0x%x\n", opcode);
  2115. }
  2116. } while (hw->st_idx != idx);
  2117. /* Fully processed status ring so clear irq */
  2118. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2119. exit_loop:
  2120. sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
  2121. sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
  2122. return work_done;
  2123. }
  2124. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2125. {
  2126. struct net_device *dev = hw->dev[port];
  2127. if (net_ratelimit())
  2128. netdev_info(dev, "hw error interrupt status 0x%x\n", status);
  2129. if (status & Y2_IS_PAR_RD1) {
  2130. if (net_ratelimit())
  2131. netdev_err(dev, "ram data read parity error\n");
  2132. /* Clear IRQ */
  2133. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2134. }
  2135. if (status & Y2_IS_PAR_WR1) {
  2136. if (net_ratelimit())
  2137. netdev_err(dev, "ram data write parity error\n");
  2138. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2139. }
  2140. if (status & Y2_IS_PAR_MAC1) {
  2141. if (net_ratelimit())
  2142. netdev_err(dev, "MAC parity error\n");
  2143. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2144. }
  2145. if (status & Y2_IS_PAR_RX1) {
  2146. if (net_ratelimit())
  2147. netdev_err(dev, "RX parity error\n");
  2148. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2149. }
  2150. if (status & Y2_IS_TCP_TXA1) {
  2151. if (net_ratelimit())
  2152. netdev_err(dev, "TCP segmentation error\n");
  2153. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2154. }
  2155. }
  2156. static void sky2_hw_intr(struct sky2_hw *hw)
  2157. {
  2158. struct pci_dev *pdev = hw->pdev;
  2159. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2160. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2161. status &= hwmsk;
  2162. if (status & Y2_IS_TIST_OV)
  2163. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2164. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2165. u16 pci_err;
  2166. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2167. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2168. if (net_ratelimit())
  2169. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2170. pci_err);
  2171. sky2_pci_write16(hw, PCI_STATUS,
  2172. pci_err | PCI_STATUS_ERROR_BITS);
  2173. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2174. }
  2175. if (status & Y2_IS_PCI_EXP) {
  2176. /* PCI-Express uncorrectable Error occurred */
  2177. u32 err;
  2178. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2179. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2180. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2181. 0xfffffffful);
  2182. if (net_ratelimit())
  2183. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2184. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2185. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2186. }
  2187. if (status & Y2_HWE_L1_MASK)
  2188. sky2_hw_error(hw, 0, status);
  2189. status >>= 8;
  2190. if (status & Y2_HWE_L1_MASK)
  2191. sky2_hw_error(hw, 1, status);
  2192. }
  2193. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2194. {
  2195. struct net_device *dev = hw->dev[port];
  2196. struct sky2_port *sky2 = netdev_priv(dev);
  2197. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2198. netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
  2199. if (status & GM_IS_RX_CO_OV)
  2200. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2201. if (status & GM_IS_TX_CO_OV)
  2202. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2203. if (status & GM_IS_RX_FF_OR) {
  2204. ++dev->stats.rx_fifo_errors;
  2205. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2206. }
  2207. if (status & GM_IS_TX_FF_UR) {
  2208. ++dev->stats.tx_fifo_errors;
  2209. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2210. }
  2211. }
  2212. /* This should never happen it is a bug. */
  2213. static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
  2214. {
  2215. struct net_device *dev = hw->dev[port];
  2216. u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2217. dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
  2218. dev->name, (unsigned) q, (unsigned) idx,
  2219. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2220. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2221. }
  2222. static int sky2_rx_hung(struct net_device *dev)
  2223. {
  2224. struct sky2_port *sky2 = netdev_priv(dev);
  2225. struct sky2_hw *hw = sky2->hw;
  2226. unsigned port = sky2->port;
  2227. unsigned rxq = rxqaddr[port];
  2228. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2229. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2230. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2231. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2232. /* If idle and MAC or PCI is stuck */
  2233. if (sky2->check.last == dev->last_rx &&
  2234. ((mac_rp == sky2->check.mac_rp &&
  2235. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2236. /* Check if the PCI RX hang */
  2237. (fifo_rp == sky2->check.fifo_rp &&
  2238. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2239. netdev_printk(KERN_DEBUG, dev,
  2240. "hung mac %d:%d fifo %d (%d:%d)\n",
  2241. mac_lev, mac_rp, fifo_lev,
  2242. fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2243. return 1;
  2244. } else {
  2245. sky2->check.last = dev->last_rx;
  2246. sky2->check.mac_rp = mac_rp;
  2247. sky2->check.mac_lev = mac_lev;
  2248. sky2->check.fifo_rp = fifo_rp;
  2249. sky2->check.fifo_lev = fifo_lev;
  2250. return 0;
  2251. }
  2252. }
  2253. static void sky2_watchdog(unsigned long arg)
  2254. {
  2255. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2256. /* Check for lost IRQ once a second */
  2257. if (sky2_read32(hw, B0_ISRC)) {
  2258. napi_schedule(&hw->napi);
  2259. } else {
  2260. int i, active = 0;
  2261. for (i = 0; i < hw->ports; i++) {
  2262. struct net_device *dev = hw->dev[i];
  2263. if (!netif_running(dev))
  2264. continue;
  2265. ++active;
  2266. /* For chips with Rx FIFO, check if stuck */
  2267. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2268. sky2_rx_hung(dev)) {
  2269. netdev_info(dev, "receiver hang detected\n");
  2270. schedule_work(&hw->restart_work);
  2271. return;
  2272. }
  2273. }
  2274. if (active == 0)
  2275. return;
  2276. }
  2277. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2278. }
  2279. /* Hardware/software error handling */
  2280. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2281. {
  2282. if (net_ratelimit())
  2283. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2284. if (status & Y2_IS_HW_ERR)
  2285. sky2_hw_intr(hw);
  2286. if (status & Y2_IS_IRQ_MAC1)
  2287. sky2_mac_intr(hw, 0);
  2288. if (status & Y2_IS_IRQ_MAC2)
  2289. sky2_mac_intr(hw, 1);
  2290. if (status & Y2_IS_CHK_RX1)
  2291. sky2_le_error(hw, 0, Q_R1);
  2292. if (status & Y2_IS_CHK_RX2)
  2293. sky2_le_error(hw, 1, Q_R2);
  2294. if (status & Y2_IS_CHK_TXA1)
  2295. sky2_le_error(hw, 0, Q_XA1);
  2296. if (status & Y2_IS_CHK_TXA2)
  2297. sky2_le_error(hw, 1, Q_XA2);
  2298. }
  2299. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2300. {
  2301. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2302. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2303. int work_done = 0;
  2304. u16 idx;
  2305. if (unlikely(status & Y2_IS_ERROR))
  2306. sky2_err_intr(hw, status);
  2307. if (status & Y2_IS_IRQ_PHY1)
  2308. sky2_phy_intr(hw, 0);
  2309. if (status & Y2_IS_IRQ_PHY2)
  2310. sky2_phy_intr(hw, 1);
  2311. if (status & Y2_IS_PHY_QLNK)
  2312. sky2_qlink_intr(hw);
  2313. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2314. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2315. if (work_done >= work_limit)
  2316. goto done;
  2317. }
  2318. napi_complete(napi);
  2319. sky2_read32(hw, B0_Y2_SP_LISR);
  2320. done:
  2321. return work_done;
  2322. }
  2323. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2324. {
  2325. struct sky2_hw *hw = dev_id;
  2326. u32 status;
  2327. /* Reading this mask interrupts as side effect */
  2328. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2329. if (status == 0 || status == ~0)
  2330. return IRQ_NONE;
  2331. prefetch(&hw->st_le[hw->st_idx]);
  2332. napi_schedule(&hw->napi);
  2333. return IRQ_HANDLED;
  2334. }
  2335. #ifdef CONFIG_NET_POLL_CONTROLLER
  2336. static void sky2_netpoll(struct net_device *dev)
  2337. {
  2338. struct sky2_port *sky2 = netdev_priv(dev);
  2339. napi_schedule(&sky2->hw->napi);
  2340. }
  2341. #endif
  2342. /* Chip internal frequency for clock calculations */
  2343. static u32 sky2_mhz(const struct sky2_hw *hw)
  2344. {
  2345. switch (hw->chip_id) {
  2346. case CHIP_ID_YUKON_EC:
  2347. case CHIP_ID_YUKON_EC_U:
  2348. case CHIP_ID_YUKON_EX:
  2349. case CHIP_ID_YUKON_SUPR:
  2350. case CHIP_ID_YUKON_UL_2:
  2351. case CHIP_ID_YUKON_OPT:
  2352. return 125;
  2353. case CHIP_ID_YUKON_FE:
  2354. return 100;
  2355. case CHIP_ID_YUKON_FE_P:
  2356. return 50;
  2357. case CHIP_ID_YUKON_XL:
  2358. return 156;
  2359. default:
  2360. BUG();
  2361. }
  2362. }
  2363. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2364. {
  2365. return sky2_mhz(hw) * us;
  2366. }
  2367. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2368. {
  2369. return clk / sky2_mhz(hw);
  2370. }
  2371. static int __devinit sky2_init(struct sky2_hw *hw)
  2372. {
  2373. u8 t8;
  2374. /* Enable all clocks and check for bad PCI access */
  2375. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2376. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2377. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2378. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2379. switch(hw->chip_id) {
  2380. case CHIP_ID_YUKON_XL:
  2381. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2382. break;
  2383. case CHIP_ID_YUKON_EC_U:
  2384. hw->flags = SKY2_HW_GIGABIT
  2385. | SKY2_HW_NEWER_PHY
  2386. | SKY2_HW_ADV_POWER_CTL;
  2387. break;
  2388. case CHIP_ID_YUKON_EX:
  2389. hw->flags = SKY2_HW_GIGABIT
  2390. | SKY2_HW_NEWER_PHY
  2391. | SKY2_HW_NEW_LE
  2392. | SKY2_HW_ADV_POWER_CTL;
  2393. /* New transmit checksum */
  2394. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2395. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2396. break;
  2397. case CHIP_ID_YUKON_EC:
  2398. /* This rev is really old, and requires untested workarounds */
  2399. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2400. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2401. return -EOPNOTSUPP;
  2402. }
  2403. hw->flags = SKY2_HW_GIGABIT;
  2404. break;
  2405. case CHIP_ID_YUKON_FE:
  2406. break;
  2407. case CHIP_ID_YUKON_FE_P:
  2408. hw->flags = SKY2_HW_NEWER_PHY
  2409. | SKY2_HW_NEW_LE
  2410. | SKY2_HW_AUTO_TX_SUM
  2411. | SKY2_HW_ADV_POWER_CTL;
  2412. break;
  2413. case CHIP_ID_YUKON_SUPR:
  2414. hw->flags = SKY2_HW_GIGABIT
  2415. | SKY2_HW_NEWER_PHY
  2416. | SKY2_HW_NEW_LE
  2417. | SKY2_HW_AUTO_TX_SUM
  2418. | SKY2_HW_ADV_POWER_CTL;
  2419. break;
  2420. case CHIP_ID_YUKON_UL_2:
  2421. hw->flags = SKY2_HW_GIGABIT
  2422. | SKY2_HW_ADV_POWER_CTL;
  2423. break;
  2424. case CHIP_ID_YUKON_OPT:
  2425. hw->flags = SKY2_HW_GIGABIT
  2426. | SKY2_HW_NEW_LE
  2427. | SKY2_HW_ADV_POWER_CTL;
  2428. break;
  2429. default:
  2430. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2431. hw->chip_id);
  2432. return -EOPNOTSUPP;
  2433. }
  2434. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2435. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2436. hw->flags |= SKY2_HW_FIBRE_PHY;
  2437. hw->ports = 1;
  2438. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2439. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2440. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2441. ++hw->ports;
  2442. }
  2443. if (sky2_read8(hw, B2_E_0))
  2444. hw->flags |= SKY2_HW_RAM_BUFFER;
  2445. return 0;
  2446. }
  2447. static void sky2_reset(struct sky2_hw *hw)
  2448. {
  2449. struct pci_dev *pdev = hw->pdev;
  2450. u16 status;
  2451. int i, cap;
  2452. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2453. /* disable ASF */
  2454. if (hw->chip_id == CHIP_ID_YUKON_EX
  2455. || hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2456. sky2_write32(hw, CPU_WDOG, 0);
  2457. status = sky2_read16(hw, HCU_CCSR);
  2458. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2459. HCU_CCSR_UC_STATE_MSK);
  2460. /*
  2461. * CPU clock divider shouldn't be used because
  2462. * - ASF firmware may malfunction
  2463. * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
  2464. */
  2465. status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
  2466. sky2_write16(hw, HCU_CCSR, status);
  2467. sky2_write32(hw, CPU_WDOG, 0);
  2468. } else
  2469. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2470. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2471. /* do a SW reset */
  2472. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2473. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2474. /* allow writes to PCI config */
  2475. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2476. /* clear PCI errors, if any */
  2477. status = sky2_pci_read16(hw, PCI_STATUS);
  2478. status |= PCI_STATUS_ERROR_BITS;
  2479. sky2_pci_write16(hw, PCI_STATUS, status);
  2480. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2481. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2482. if (cap) {
  2483. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2484. 0xfffffffful);
  2485. /* If error bit is stuck on ignore it */
  2486. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2487. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2488. else
  2489. hwe_mask |= Y2_IS_PCI_EXP;
  2490. }
  2491. sky2_power_on(hw);
  2492. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2493. for (i = 0; i < hw->ports; i++) {
  2494. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2495. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2496. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2497. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2498. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2499. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2500. | GMC_BYP_RETR_ON);
  2501. }
  2502. if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
  2503. /* enable MACSec clock gating */
  2504. sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
  2505. }
  2506. if (hw->chip_id == CHIP_ID_YUKON_OPT) {
  2507. u16 reg;
  2508. u32 msk;
  2509. if (hw->chip_rev == 0) {
  2510. /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
  2511. sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
  2512. /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
  2513. reg = 10;
  2514. } else {
  2515. /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
  2516. reg = 3;
  2517. }
  2518. reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
  2519. /* reset PHY Link Detect */
  2520. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2521. sky2_pci_write16(hw, PSM_CONFIG_REG4,
  2522. reg | PSM_CONFIG_REG4_RST_PHY_LINK_DETECT);
  2523. sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
  2524. /* enable PHY Quick Link */
  2525. msk = sky2_read32(hw, B0_IMSK);
  2526. msk |= Y2_IS_PHY_QLNK;
  2527. sky2_write32(hw, B0_IMSK, msk);
  2528. /* check if PSMv2 was running before */
  2529. reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
  2530. if (reg & PCI_EXP_LNKCTL_ASPMC) {
  2531. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2532. /* restore the PCIe Link Control register */
  2533. sky2_pci_write16(hw, cap + PCI_EXP_LNKCTL, reg);
  2534. }
  2535. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2536. /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
  2537. sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
  2538. }
  2539. /* Clear I2C IRQ noise */
  2540. sky2_write32(hw, B2_I2C_IRQ, 1);
  2541. /* turn off hardware timer (unused) */
  2542. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2543. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2544. /* Turn off descriptor polling */
  2545. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2546. /* Turn off receive timestamp */
  2547. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2548. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2549. /* enable the Tx Arbiters */
  2550. for (i = 0; i < hw->ports; i++)
  2551. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2552. /* Initialize ram interface */
  2553. for (i = 0; i < hw->ports; i++) {
  2554. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2555. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2556. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2557. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2558. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2559. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2560. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2561. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2562. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2563. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2564. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2565. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2566. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2567. }
  2568. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2569. for (i = 0; i < hw->ports; i++)
  2570. sky2_gmac_reset(hw, i);
  2571. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2572. hw->st_idx = 0;
  2573. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2574. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2575. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2576. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2577. /* Set the list last index */
  2578. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2579. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2580. sky2_write8(hw, STAT_FIFO_WM, 16);
  2581. /* set Status-FIFO ISR watermark */
  2582. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2583. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2584. else
  2585. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2586. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2587. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2588. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2589. /* enable status unit */
  2590. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2591. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2592. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2593. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2594. }
  2595. /* Take device down (offline).
  2596. * Equivalent to doing dev_stop() but this does not
  2597. * inform upper layers of the transistion.
  2598. */
  2599. static void sky2_detach(struct net_device *dev)
  2600. {
  2601. if (netif_running(dev)) {
  2602. netif_tx_lock(dev);
  2603. netif_device_detach(dev); /* stop txq */
  2604. netif_tx_unlock(dev);
  2605. sky2_down(dev);
  2606. }
  2607. }
  2608. /* Bring device back after doing sky2_detach */
  2609. static int sky2_reattach(struct net_device *dev)
  2610. {
  2611. int err = 0;
  2612. if (netif_running(dev)) {
  2613. err = sky2_up(dev);
  2614. if (err) {
  2615. netdev_info(dev, "could not restart %d\n", err);
  2616. dev_close(dev);
  2617. } else {
  2618. netif_device_attach(dev);
  2619. sky2_set_multicast(dev);
  2620. }
  2621. }
  2622. return err;
  2623. }
  2624. static void sky2_restart(struct work_struct *work)
  2625. {
  2626. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2627. u32 imask;
  2628. int i;
  2629. rtnl_lock();
  2630. napi_disable(&hw->napi);
  2631. synchronize_irq(hw->pdev->irq);
  2632. imask = sky2_read32(hw, B0_IMSK);
  2633. sky2_write32(hw, B0_IMSK, 0);
  2634. for (i = 0; i < hw->ports; i++) {
  2635. struct net_device *dev = hw->dev[i];
  2636. struct sky2_port *sky2 = netdev_priv(dev);
  2637. if (!netif_running(dev))
  2638. continue;
  2639. netif_carrier_off(dev);
  2640. netif_tx_disable(dev);
  2641. sky2_hw_down(sky2);
  2642. }
  2643. sky2_reset(hw);
  2644. for (i = 0; i < hw->ports; i++) {
  2645. struct net_device *dev = hw->dev[i];
  2646. struct sky2_port *sky2 = netdev_priv(dev);
  2647. if (!netif_running(dev))
  2648. continue;
  2649. sky2_hw_up(sky2);
  2650. netif_wake_queue(dev);
  2651. }
  2652. sky2_write32(hw, B0_IMSK, imask);
  2653. sky2_read32(hw, B0_IMSK);
  2654. sky2_read32(hw, B0_Y2_SP_LISR);
  2655. napi_enable(&hw->napi);
  2656. rtnl_unlock();
  2657. }
  2658. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2659. {
  2660. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2661. }
  2662. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2663. {
  2664. const struct sky2_port *sky2 = netdev_priv(dev);
  2665. wol->supported = sky2_wol_supported(sky2->hw);
  2666. wol->wolopts = sky2->wol;
  2667. }
  2668. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2669. {
  2670. struct sky2_port *sky2 = netdev_priv(dev);
  2671. struct sky2_hw *hw = sky2->hw;
  2672. if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
  2673. !device_can_wakeup(&hw->pdev->dev))
  2674. return -EOPNOTSUPP;
  2675. sky2->wol = wol->wolopts;
  2676. return 0;
  2677. }
  2678. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2679. {
  2680. if (sky2_is_copper(hw)) {
  2681. u32 modes = SUPPORTED_10baseT_Half
  2682. | SUPPORTED_10baseT_Full
  2683. | SUPPORTED_100baseT_Half
  2684. | SUPPORTED_100baseT_Full
  2685. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2686. if (hw->flags & SKY2_HW_GIGABIT)
  2687. modes |= SUPPORTED_1000baseT_Half
  2688. | SUPPORTED_1000baseT_Full;
  2689. return modes;
  2690. } else
  2691. return SUPPORTED_1000baseT_Half
  2692. | SUPPORTED_1000baseT_Full
  2693. | SUPPORTED_Autoneg
  2694. | SUPPORTED_FIBRE;
  2695. }
  2696. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2697. {
  2698. struct sky2_port *sky2 = netdev_priv(dev);
  2699. struct sky2_hw *hw = sky2->hw;
  2700. ecmd->transceiver = XCVR_INTERNAL;
  2701. ecmd->supported = sky2_supported_modes(hw);
  2702. ecmd->phy_address = PHY_ADDR_MARV;
  2703. if (sky2_is_copper(hw)) {
  2704. ecmd->port = PORT_TP;
  2705. ecmd->speed = sky2->speed;
  2706. } else {
  2707. ecmd->speed = SPEED_1000;
  2708. ecmd->port = PORT_FIBRE;
  2709. }
  2710. ecmd->advertising = sky2->advertising;
  2711. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  2712. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2713. ecmd->duplex = sky2->duplex;
  2714. return 0;
  2715. }
  2716. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2717. {
  2718. struct sky2_port *sky2 = netdev_priv(dev);
  2719. const struct sky2_hw *hw = sky2->hw;
  2720. u32 supported = sky2_supported_modes(hw);
  2721. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2722. sky2->flags |= SKY2_FLAG_AUTO_SPEED;
  2723. ecmd->advertising = supported;
  2724. sky2->duplex = -1;
  2725. sky2->speed = -1;
  2726. } else {
  2727. u32 setting;
  2728. switch (ecmd->speed) {
  2729. case SPEED_1000:
  2730. if (ecmd->duplex == DUPLEX_FULL)
  2731. setting = SUPPORTED_1000baseT_Full;
  2732. else if (ecmd->duplex == DUPLEX_HALF)
  2733. setting = SUPPORTED_1000baseT_Half;
  2734. else
  2735. return -EINVAL;
  2736. break;
  2737. case SPEED_100:
  2738. if (ecmd->duplex == DUPLEX_FULL)
  2739. setting = SUPPORTED_100baseT_Full;
  2740. else if (ecmd->duplex == DUPLEX_HALF)
  2741. setting = SUPPORTED_100baseT_Half;
  2742. else
  2743. return -EINVAL;
  2744. break;
  2745. case SPEED_10:
  2746. if (ecmd->duplex == DUPLEX_FULL)
  2747. setting = SUPPORTED_10baseT_Full;
  2748. else if (ecmd->duplex == DUPLEX_HALF)
  2749. setting = SUPPORTED_10baseT_Half;
  2750. else
  2751. return -EINVAL;
  2752. break;
  2753. default:
  2754. return -EINVAL;
  2755. }
  2756. if ((setting & supported) == 0)
  2757. return -EINVAL;
  2758. sky2->speed = ecmd->speed;
  2759. sky2->duplex = ecmd->duplex;
  2760. sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
  2761. }
  2762. sky2->advertising = ecmd->advertising;
  2763. if (netif_running(dev)) {
  2764. sky2_phy_reinit(sky2);
  2765. sky2_set_multicast(dev);
  2766. }
  2767. return 0;
  2768. }
  2769. static void sky2_get_drvinfo(struct net_device *dev,
  2770. struct ethtool_drvinfo *info)
  2771. {
  2772. struct sky2_port *sky2 = netdev_priv(dev);
  2773. strcpy(info->driver, DRV_NAME);
  2774. strcpy(info->version, DRV_VERSION);
  2775. strcpy(info->fw_version, "N/A");
  2776. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2777. }
  2778. static const struct sky2_stat {
  2779. char name[ETH_GSTRING_LEN];
  2780. u16 offset;
  2781. } sky2_stats[] = {
  2782. { "tx_bytes", GM_TXO_OK_HI },
  2783. { "rx_bytes", GM_RXO_OK_HI },
  2784. { "tx_broadcast", GM_TXF_BC_OK },
  2785. { "rx_broadcast", GM_RXF_BC_OK },
  2786. { "tx_multicast", GM_TXF_MC_OK },
  2787. { "rx_multicast", GM_RXF_MC_OK },
  2788. { "tx_unicast", GM_TXF_UC_OK },
  2789. { "rx_unicast", GM_RXF_UC_OK },
  2790. { "tx_mac_pause", GM_TXF_MPAUSE },
  2791. { "rx_mac_pause", GM_RXF_MPAUSE },
  2792. { "collisions", GM_TXF_COL },
  2793. { "late_collision",GM_TXF_LAT_COL },
  2794. { "aborted", GM_TXF_ABO_COL },
  2795. { "single_collisions", GM_TXF_SNG_COL },
  2796. { "multi_collisions", GM_TXF_MUL_COL },
  2797. { "rx_short", GM_RXF_SHT },
  2798. { "rx_runt", GM_RXE_FRAG },
  2799. { "rx_64_byte_packets", GM_RXF_64B },
  2800. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2801. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2802. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2803. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2804. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2805. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2806. { "rx_too_long", GM_RXF_LNG_ERR },
  2807. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2808. { "rx_jabber", GM_RXF_JAB_PKT },
  2809. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2810. { "tx_64_byte_packets", GM_TXF_64B },
  2811. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2812. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2813. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2814. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2815. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2816. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2817. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2818. };
  2819. static u32 sky2_get_rx_csum(struct net_device *dev)
  2820. {
  2821. struct sky2_port *sky2 = netdev_priv(dev);
  2822. return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
  2823. }
  2824. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2825. {
  2826. struct sky2_port *sky2 = netdev_priv(dev);
  2827. if (data)
  2828. sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
  2829. else
  2830. sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
  2831. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2832. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2833. return 0;
  2834. }
  2835. static u32 sky2_get_msglevel(struct net_device *netdev)
  2836. {
  2837. struct sky2_port *sky2 = netdev_priv(netdev);
  2838. return sky2->msg_enable;
  2839. }
  2840. static int sky2_nway_reset(struct net_device *dev)
  2841. {
  2842. struct sky2_port *sky2 = netdev_priv(dev);
  2843. if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
  2844. return -EINVAL;
  2845. sky2_phy_reinit(sky2);
  2846. sky2_set_multicast(dev);
  2847. return 0;
  2848. }
  2849. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2850. {
  2851. struct sky2_hw *hw = sky2->hw;
  2852. unsigned port = sky2->port;
  2853. int i;
  2854. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2855. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2856. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2857. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2858. for (i = 2; i < count; i++)
  2859. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2860. }
  2861. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2862. {
  2863. struct sky2_port *sky2 = netdev_priv(netdev);
  2864. sky2->msg_enable = value;
  2865. }
  2866. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2867. {
  2868. switch (sset) {
  2869. case ETH_SS_STATS:
  2870. return ARRAY_SIZE(sky2_stats);
  2871. default:
  2872. return -EOPNOTSUPP;
  2873. }
  2874. }
  2875. static void sky2_get_ethtool_stats(struct net_device *dev,
  2876. struct ethtool_stats *stats, u64 * data)
  2877. {
  2878. struct sky2_port *sky2 = netdev_priv(dev);
  2879. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2880. }
  2881. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2882. {
  2883. int i;
  2884. switch (stringset) {
  2885. case ETH_SS_STATS:
  2886. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2887. memcpy(data + i * ETH_GSTRING_LEN,
  2888. sky2_stats[i].name, ETH_GSTRING_LEN);
  2889. break;
  2890. }
  2891. }
  2892. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2893. {
  2894. struct sky2_port *sky2 = netdev_priv(dev);
  2895. struct sky2_hw *hw = sky2->hw;
  2896. unsigned port = sky2->port;
  2897. const struct sockaddr *addr = p;
  2898. if (!is_valid_ether_addr(addr->sa_data))
  2899. return -EADDRNOTAVAIL;
  2900. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2901. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2902. dev->dev_addr, ETH_ALEN);
  2903. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2904. dev->dev_addr, ETH_ALEN);
  2905. /* virtual address for data */
  2906. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2907. /* physical address: used for pause frames */
  2908. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2909. return 0;
  2910. }
  2911. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2912. {
  2913. u32 bit;
  2914. bit = ether_crc(ETH_ALEN, addr) & 63;
  2915. filter[bit >> 3] |= 1 << (bit & 7);
  2916. }
  2917. static void sky2_set_multicast(struct net_device *dev)
  2918. {
  2919. struct sky2_port *sky2 = netdev_priv(dev);
  2920. struct sky2_hw *hw = sky2->hw;
  2921. unsigned port = sky2->port;
  2922. struct dev_mc_list *list;
  2923. u16 reg;
  2924. u8 filter[8];
  2925. int rx_pause;
  2926. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2927. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2928. memset(filter, 0, sizeof(filter));
  2929. reg = gma_read16(hw, port, GM_RX_CTRL);
  2930. reg |= GM_RXCR_UCF_ENA;
  2931. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2932. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2933. else if (dev->flags & IFF_ALLMULTI)
  2934. memset(filter, 0xff, sizeof(filter));
  2935. else if (netdev_mc_empty(dev) && !rx_pause)
  2936. reg &= ~GM_RXCR_MCF_ENA;
  2937. else {
  2938. reg |= GM_RXCR_MCF_ENA;
  2939. if (rx_pause)
  2940. sky2_add_filter(filter, pause_mc_addr);
  2941. netdev_for_each_mc_addr(list, dev)
  2942. sky2_add_filter(filter, list->dmi_addr);
  2943. }
  2944. gma_write16(hw, port, GM_MC_ADDR_H1,
  2945. (u16) filter[0] | ((u16) filter[1] << 8));
  2946. gma_write16(hw, port, GM_MC_ADDR_H2,
  2947. (u16) filter[2] | ((u16) filter[3] << 8));
  2948. gma_write16(hw, port, GM_MC_ADDR_H3,
  2949. (u16) filter[4] | ((u16) filter[5] << 8));
  2950. gma_write16(hw, port, GM_MC_ADDR_H4,
  2951. (u16) filter[6] | ((u16) filter[7] << 8));
  2952. gma_write16(hw, port, GM_RX_CTRL, reg);
  2953. }
  2954. /* Can have one global because blinking is controlled by
  2955. * ethtool and that is always under RTNL mutex
  2956. */
  2957. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  2958. {
  2959. struct sky2_hw *hw = sky2->hw;
  2960. unsigned port = sky2->port;
  2961. spin_lock_bh(&sky2->phy_lock);
  2962. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2963. hw->chip_id == CHIP_ID_YUKON_EX ||
  2964. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2965. u16 pg;
  2966. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2967. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2968. switch (mode) {
  2969. case MO_LED_OFF:
  2970. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2971. PHY_M_LEDC_LOS_CTRL(8) |
  2972. PHY_M_LEDC_INIT_CTRL(8) |
  2973. PHY_M_LEDC_STA1_CTRL(8) |
  2974. PHY_M_LEDC_STA0_CTRL(8));
  2975. break;
  2976. case MO_LED_ON:
  2977. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2978. PHY_M_LEDC_LOS_CTRL(9) |
  2979. PHY_M_LEDC_INIT_CTRL(9) |
  2980. PHY_M_LEDC_STA1_CTRL(9) |
  2981. PHY_M_LEDC_STA0_CTRL(9));
  2982. break;
  2983. case MO_LED_BLINK:
  2984. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2985. PHY_M_LEDC_LOS_CTRL(0xa) |
  2986. PHY_M_LEDC_INIT_CTRL(0xa) |
  2987. PHY_M_LEDC_STA1_CTRL(0xa) |
  2988. PHY_M_LEDC_STA0_CTRL(0xa));
  2989. break;
  2990. case MO_LED_NORM:
  2991. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2992. PHY_M_LEDC_LOS_CTRL(1) |
  2993. PHY_M_LEDC_INIT_CTRL(8) |
  2994. PHY_M_LEDC_STA1_CTRL(7) |
  2995. PHY_M_LEDC_STA0_CTRL(7));
  2996. }
  2997. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2998. } else
  2999. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  3000. PHY_M_LED_MO_DUP(mode) |
  3001. PHY_M_LED_MO_10(mode) |
  3002. PHY_M_LED_MO_100(mode) |
  3003. PHY_M_LED_MO_1000(mode) |
  3004. PHY_M_LED_MO_RX(mode) |
  3005. PHY_M_LED_MO_TX(mode));
  3006. spin_unlock_bh(&sky2->phy_lock);
  3007. }
  3008. /* blink LED's for finding board */
  3009. static int sky2_phys_id(struct net_device *dev, u32 data)
  3010. {
  3011. struct sky2_port *sky2 = netdev_priv(dev);
  3012. unsigned int i;
  3013. if (data == 0)
  3014. data = UINT_MAX;
  3015. for (i = 0; i < data; i++) {
  3016. sky2_led(sky2, MO_LED_ON);
  3017. if (msleep_interruptible(500))
  3018. break;
  3019. sky2_led(sky2, MO_LED_OFF);
  3020. if (msleep_interruptible(500))
  3021. break;
  3022. }
  3023. sky2_led(sky2, MO_LED_NORM);
  3024. return 0;
  3025. }
  3026. static void sky2_get_pauseparam(struct net_device *dev,
  3027. struct ethtool_pauseparam *ecmd)
  3028. {
  3029. struct sky2_port *sky2 = netdev_priv(dev);
  3030. switch (sky2->flow_mode) {
  3031. case FC_NONE:
  3032. ecmd->tx_pause = ecmd->rx_pause = 0;
  3033. break;
  3034. case FC_TX:
  3035. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  3036. break;
  3037. case FC_RX:
  3038. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  3039. break;
  3040. case FC_BOTH:
  3041. ecmd->tx_pause = ecmd->rx_pause = 1;
  3042. }
  3043. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
  3044. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  3045. }
  3046. static int sky2_set_pauseparam(struct net_device *dev,
  3047. struct ethtool_pauseparam *ecmd)
  3048. {
  3049. struct sky2_port *sky2 = netdev_priv(dev);
  3050. if (ecmd->autoneg == AUTONEG_ENABLE)
  3051. sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
  3052. else
  3053. sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
  3054. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  3055. if (netif_running(dev))
  3056. sky2_phy_reinit(sky2);
  3057. return 0;
  3058. }
  3059. static int sky2_get_coalesce(struct net_device *dev,
  3060. struct ethtool_coalesce *ecmd)
  3061. {
  3062. struct sky2_port *sky2 = netdev_priv(dev);
  3063. struct sky2_hw *hw = sky2->hw;
  3064. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  3065. ecmd->tx_coalesce_usecs = 0;
  3066. else {
  3067. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  3068. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  3069. }
  3070. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  3071. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  3072. ecmd->rx_coalesce_usecs = 0;
  3073. else {
  3074. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  3075. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  3076. }
  3077. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  3078. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  3079. ecmd->rx_coalesce_usecs_irq = 0;
  3080. else {
  3081. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  3082. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  3083. }
  3084. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  3085. return 0;
  3086. }
  3087. /* Note: this affect both ports */
  3088. static int sky2_set_coalesce(struct net_device *dev,
  3089. struct ethtool_coalesce *ecmd)
  3090. {
  3091. struct sky2_port *sky2 = netdev_priv(dev);
  3092. struct sky2_hw *hw = sky2->hw;
  3093. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  3094. if (ecmd->tx_coalesce_usecs > tmax ||
  3095. ecmd->rx_coalesce_usecs > tmax ||
  3096. ecmd->rx_coalesce_usecs_irq > tmax)
  3097. return -EINVAL;
  3098. if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
  3099. return -EINVAL;
  3100. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  3101. return -EINVAL;
  3102. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  3103. return -EINVAL;
  3104. if (ecmd->tx_coalesce_usecs == 0)
  3105. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  3106. else {
  3107. sky2_write32(hw, STAT_TX_TIMER_INI,
  3108. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  3109. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  3110. }
  3111. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  3112. if (ecmd->rx_coalesce_usecs == 0)
  3113. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  3114. else {
  3115. sky2_write32(hw, STAT_LEV_TIMER_INI,
  3116. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  3117. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  3118. }
  3119. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  3120. if (ecmd->rx_coalesce_usecs_irq == 0)
  3121. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  3122. else {
  3123. sky2_write32(hw, STAT_ISR_TIMER_INI,
  3124. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  3125. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  3126. }
  3127. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  3128. return 0;
  3129. }
  3130. static void sky2_get_ringparam(struct net_device *dev,
  3131. struct ethtool_ringparam *ering)
  3132. {
  3133. struct sky2_port *sky2 = netdev_priv(dev);
  3134. ering->rx_max_pending = RX_MAX_PENDING;
  3135. ering->rx_mini_max_pending = 0;
  3136. ering->rx_jumbo_max_pending = 0;
  3137. ering->tx_max_pending = TX_MAX_PENDING;
  3138. ering->rx_pending = sky2->rx_pending;
  3139. ering->rx_mini_pending = 0;
  3140. ering->rx_jumbo_pending = 0;
  3141. ering->tx_pending = sky2->tx_pending;
  3142. }
  3143. static int sky2_set_ringparam(struct net_device *dev,
  3144. struct ethtool_ringparam *ering)
  3145. {
  3146. struct sky2_port *sky2 = netdev_priv(dev);
  3147. if (ering->rx_pending > RX_MAX_PENDING ||
  3148. ering->rx_pending < 8 ||
  3149. ering->tx_pending < TX_MIN_PENDING ||
  3150. ering->tx_pending > TX_MAX_PENDING)
  3151. return -EINVAL;
  3152. sky2_detach(dev);
  3153. sky2->rx_pending = ering->rx_pending;
  3154. sky2->tx_pending = ering->tx_pending;
  3155. sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
  3156. return sky2_reattach(dev);
  3157. }
  3158. static int sky2_get_regs_len(struct net_device *dev)
  3159. {
  3160. return 0x4000;
  3161. }
  3162. static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
  3163. {
  3164. /* This complicated switch statement is to make sure and
  3165. * only access regions that are unreserved.
  3166. * Some blocks are only valid on dual port cards.
  3167. */
  3168. switch (b) {
  3169. /* second port */
  3170. case 5: /* Tx Arbiter 2 */
  3171. case 9: /* RX2 */
  3172. case 14 ... 15: /* TX2 */
  3173. case 17: case 19: /* Ram Buffer 2 */
  3174. case 22 ... 23: /* Tx Ram Buffer 2 */
  3175. case 25: /* Rx MAC Fifo 1 */
  3176. case 27: /* Tx MAC Fifo 2 */
  3177. case 31: /* GPHY 2 */
  3178. case 40 ... 47: /* Pattern Ram 2 */
  3179. case 52: case 54: /* TCP Segmentation 2 */
  3180. case 112 ... 116: /* GMAC 2 */
  3181. return hw->ports > 1;
  3182. case 0: /* Control */
  3183. case 2: /* Mac address */
  3184. case 4: /* Tx Arbiter 1 */
  3185. case 7: /* PCI express reg */
  3186. case 8: /* RX1 */
  3187. case 12 ... 13: /* TX1 */
  3188. case 16: case 18:/* Rx Ram Buffer 1 */
  3189. case 20 ... 21: /* Tx Ram Buffer 1 */
  3190. case 24: /* Rx MAC Fifo 1 */
  3191. case 26: /* Tx MAC Fifo 1 */
  3192. case 28 ... 29: /* Descriptor and status unit */
  3193. case 30: /* GPHY 1*/
  3194. case 32 ... 39: /* Pattern Ram 1 */
  3195. case 48: case 50: /* TCP Segmentation 1 */
  3196. case 56 ... 60: /* PCI space */
  3197. case 80 ... 84: /* GMAC 1 */
  3198. return 1;
  3199. default:
  3200. return 0;
  3201. }
  3202. }
  3203. /*
  3204. * Returns copy of control register region
  3205. * Note: ethtool_get_regs always provides full size (16k) buffer
  3206. */
  3207. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  3208. void *p)
  3209. {
  3210. const struct sky2_port *sky2 = netdev_priv(dev);
  3211. const void __iomem *io = sky2->hw->regs;
  3212. unsigned int b;
  3213. regs->version = 1;
  3214. for (b = 0; b < 128; b++) {
  3215. /* skip poisonous diagnostic ram region in block 3 */
  3216. if (b == 3)
  3217. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3218. else if (sky2_reg_access_ok(sky2->hw, b))
  3219. memcpy_fromio(p, io, 128);
  3220. else
  3221. memset(p, 0, 128);
  3222. p += 128;
  3223. io += 128;
  3224. }
  3225. }
  3226. /* In order to do Jumbo packets on these chips, need to turn off the
  3227. * transmit store/forward. Therefore checksum offload won't work.
  3228. */
  3229. static int no_tx_offload(struct net_device *dev)
  3230. {
  3231. const struct sky2_port *sky2 = netdev_priv(dev);
  3232. const struct sky2_hw *hw = sky2->hw;
  3233. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  3234. }
  3235. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  3236. {
  3237. if (data && no_tx_offload(dev))
  3238. return -EINVAL;
  3239. return ethtool_op_set_tx_csum(dev, data);
  3240. }
  3241. static int sky2_set_tso(struct net_device *dev, u32 data)
  3242. {
  3243. if (data && no_tx_offload(dev))
  3244. return -EINVAL;
  3245. return ethtool_op_set_tso(dev, data);
  3246. }
  3247. static int sky2_get_eeprom_len(struct net_device *dev)
  3248. {
  3249. struct sky2_port *sky2 = netdev_priv(dev);
  3250. struct sky2_hw *hw = sky2->hw;
  3251. u16 reg2;
  3252. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3253. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3254. }
  3255. static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
  3256. {
  3257. unsigned long start = jiffies;
  3258. while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
  3259. /* Can take up to 10.6 ms for write */
  3260. if (time_after(jiffies, start + HZ/4)) {
  3261. dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
  3262. return -ETIMEDOUT;
  3263. }
  3264. mdelay(1);
  3265. }
  3266. return 0;
  3267. }
  3268. static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
  3269. u16 offset, size_t length)
  3270. {
  3271. int rc = 0;
  3272. while (length > 0) {
  3273. u32 val;
  3274. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3275. rc = sky2_vpd_wait(hw, cap, 0);
  3276. if (rc)
  3277. break;
  3278. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3279. memcpy(data, &val, min(sizeof(val), length));
  3280. offset += sizeof(u32);
  3281. data += sizeof(u32);
  3282. length -= sizeof(u32);
  3283. }
  3284. return rc;
  3285. }
  3286. static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
  3287. u16 offset, unsigned int length)
  3288. {
  3289. unsigned int i;
  3290. int rc = 0;
  3291. for (i = 0; i < length; i += sizeof(u32)) {
  3292. u32 val = *(u32 *)(data + i);
  3293. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  3294. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3295. rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
  3296. if (rc)
  3297. break;
  3298. }
  3299. return rc;
  3300. }
  3301. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3302. u8 *data)
  3303. {
  3304. struct sky2_port *sky2 = netdev_priv(dev);
  3305. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3306. if (!cap)
  3307. return -EINVAL;
  3308. eeprom->magic = SKY2_EEPROM_MAGIC;
  3309. return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3310. }
  3311. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3312. u8 *data)
  3313. {
  3314. struct sky2_port *sky2 = netdev_priv(dev);
  3315. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3316. if (!cap)
  3317. return -EINVAL;
  3318. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3319. return -EINVAL;
  3320. /* Partial writes not supported */
  3321. if ((eeprom->offset & 3) || (eeprom->len & 3))
  3322. return -EINVAL;
  3323. return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3324. }
  3325. static const struct ethtool_ops sky2_ethtool_ops = {
  3326. .get_settings = sky2_get_settings,
  3327. .set_settings = sky2_set_settings,
  3328. .get_drvinfo = sky2_get_drvinfo,
  3329. .get_wol = sky2_get_wol,
  3330. .set_wol = sky2_set_wol,
  3331. .get_msglevel = sky2_get_msglevel,
  3332. .set_msglevel = sky2_set_msglevel,
  3333. .nway_reset = sky2_nway_reset,
  3334. .get_regs_len = sky2_get_regs_len,
  3335. .get_regs = sky2_get_regs,
  3336. .get_link = ethtool_op_get_link,
  3337. .get_eeprom_len = sky2_get_eeprom_len,
  3338. .get_eeprom = sky2_get_eeprom,
  3339. .set_eeprom = sky2_set_eeprom,
  3340. .set_sg = ethtool_op_set_sg,
  3341. .set_tx_csum = sky2_set_tx_csum,
  3342. .set_tso = sky2_set_tso,
  3343. .get_rx_csum = sky2_get_rx_csum,
  3344. .set_rx_csum = sky2_set_rx_csum,
  3345. .get_strings = sky2_get_strings,
  3346. .get_coalesce = sky2_get_coalesce,
  3347. .set_coalesce = sky2_set_coalesce,
  3348. .get_ringparam = sky2_get_ringparam,
  3349. .set_ringparam = sky2_set_ringparam,
  3350. .get_pauseparam = sky2_get_pauseparam,
  3351. .set_pauseparam = sky2_set_pauseparam,
  3352. .phys_id = sky2_phys_id,
  3353. .get_sset_count = sky2_get_sset_count,
  3354. .get_ethtool_stats = sky2_get_ethtool_stats,
  3355. };
  3356. #ifdef CONFIG_SKY2_DEBUG
  3357. static struct dentry *sky2_debug;
  3358. /*
  3359. * Read and parse the first part of Vital Product Data
  3360. */
  3361. #define VPD_SIZE 128
  3362. #define VPD_MAGIC 0x82
  3363. static const struct vpd_tag {
  3364. char tag[2];
  3365. char *label;
  3366. } vpd_tags[] = {
  3367. { "PN", "Part Number" },
  3368. { "EC", "Engineering Level" },
  3369. { "MN", "Manufacturer" },
  3370. { "SN", "Serial Number" },
  3371. { "YA", "Asset Tag" },
  3372. { "VL", "First Error Log Message" },
  3373. { "VF", "Second Error Log Message" },
  3374. { "VB", "Boot Agent ROM Configuration" },
  3375. { "VE", "EFI UNDI Configuration" },
  3376. };
  3377. static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
  3378. {
  3379. size_t vpd_size;
  3380. loff_t offs;
  3381. u8 len;
  3382. unsigned char *buf;
  3383. u16 reg2;
  3384. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3385. vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3386. seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
  3387. buf = kmalloc(vpd_size, GFP_KERNEL);
  3388. if (!buf) {
  3389. seq_puts(seq, "no memory!\n");
  3390. return;
  3391. }
  3392. if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
  3393. seq_puts(seq, "VPD read failed\n");
  3394. goto out;
  3395. }
  3396. if (buf[0] != VPD_MAGIC) {
  3397. seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
  3398. goto out;
  3399. }
  3400. len = buf[1];
  3401. if (len == 0 || len > vpd_size - 4) {
  3402. seq_printf(seq, "Invalid id length: %d\n", len);
  3403. goto out;
  3404. }
  3405. seq_printf(seq, "%.*s\n", len, buf + 3);
  3406. offs = len + 3;
  3407. while (offs < vpd_size - 4) {
  3408. int i;
  3409. if (!memcmp("RW", buf + offs, 2)) /* end marker */
  3410. break;
  3411. len = buf[offs + 2];
  3412. if (offs + len + 3 >= vpd_size)
  3413. break;
  3414. for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
  3415. if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
  3416. seq_printf(seq, " %s: %.*s\n",
  3417. vpd_tags[i].label, len, buf + offs + 3);
  3418. break;
  3419. }
  3420. }
  3421. offs += len + 3;
  3422. }
  3423. out:
  3424. kfree(buf);
  3425. }
  3426. static int sky2_debug_show(struct seq_file *seq, void *v)
  3427. {
  3428. struct net_device *dev = seq->private;
  3429. const struct sky2_port *sky2 = netdev_priv(dev);
  3430. struct sky2_hw *hw = sky2->hw;
  3431. unsigned port = sky2->port;
  3432. unsigned idx, last;
  3433. int sop;
  3434. sky2_show_vpd(seq, hw);
  3435. seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
  3436. sky2_read32(hw, B0_ISRC),
  3437. sky2_read32(hw, B0_IMSK),
  3438. sky2_read32(hw, B0_Y2_SP_ICR));
  3439. if (!netif_running(dev)) {
  3440. seq_printf(seq, "network not running\n");
  3441. return 0;
  3442. }
  3443. napi_disable(&hw->napi);
  3444. last = sky2_read16(hw, STAT_PUT_IDX);
  3445. if (hw->st_idx == last)
  3446. seq_puts(seq, "Status ring (empty)\n");
  3447. else {
  3448. seq_puts(seq, "Status ring\n");
  3449. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3450. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3451. const struct sky2_status_le *le = hw->st_le + idx;
  3452. seq_printf(seq, "[%d] %#x %d %#x\n",
  3453. idx, le->opcode, le->length, le->status);
  3454. }
  3455. seq_puts(seq, "\n");
  3456. }
  3457. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3458. sky2->tx_cons, sky2->tx_prod,
  3459. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3460. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3461. /* Dump contents of tx ring */
  3462. sop = 1;
  3463. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
  3464. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  3465. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3466. u32 a = le32_to_cpu(le->addr);
  3467. if (sop)
  3468. seq_printf(seq, "%u:", idx);
  3469. sop = 0;
  3470. switch(le->opcode & ~HW_OWNER) {
  3471. case OP_ADDR64:
  3472. seq_printf(seq, " %#x:", a);
  3473. break;
  3474. case OP_LRGLEN:
  3475. seq_printf(seq, " mtu=%d", a);
  3476. break;
  3477. case OP_VLAN:
  3478. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3479. break;
  3480. case OP_TCPLISW:
  3481. seq_printf(seq, " csum=%#x", a);
  3482. break;
  3483. case OP_LARGESEND:
  3484. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3485. break;
  3486. case OP_PACKET:
  3487. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3488. break;
  3489. case OP_BUFFER:
  3490. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3491. break;
  3492. default:
  3493. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3494. a, le16_to_cpu(le->length));
  3495. }
  3496. if (le->ctrl & EOP) {
  3497. seq_putc(seq, '\n');
  3498. sop = 1;
  3499. }
  3500. }
  3501. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3502. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3503. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3504. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3505. sky2_read32(hw, B0_Y2_SP_LISR);
  3506. napi_enable(&hw->napi);
  3507. return 0;
  3508. }
  3509. static int sky2_debug_open(struct inode *inode, struct file *file)
  3510. {
  3511. return single_open(file, sky2_debug_show, inode->i_private);
  3512. }
  3513. static const struct file_operations sky2_debug_fops = {
  3514. .owner = THIS_MODULE,
  3515. .open = sky2_debug_open,
  3516. .read = seq_read,
  3517. .llseek = seq_lseek,
  3518. .release = single_release,
  3519. };
  3520. /*
  3521. * Use network device events to create/remove/rename
  3522. * debugfs file entries
  3523. */
  3524. static int sky2_device_event(struct notifier_block *unused,
  3525. unsigned long event, void *ptr)
  3526. {
  3527. struct net_device *dev = ptr;
  3528. struct sky2_port *sky2 = netdev_priv(dev);
  3529. if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
  3530. return NOTIFY_DONE;
  3531. switch(event) {
  3532. case NETDEV_CHANGENAME:
  3533. if (sky2->debugfs) {
  3534. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3535. sky2_debug, dev->name);
  3536. }
  3537. break;
  3538. case NETDEV_GOING_DOWN:
  3539. if (sky2->debugfs) {
  3540. netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
  3541. debugfs_remove(sky2->debugfs);
  3542. sky2->debugfs = NULL;
  3543. }
  3544. break;
  3545. case NETDEV_UP:
  3546. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3547. sky2_debug, dev,
  3548. &sky2_debug_fops);
  3549. if (IS_ERR(sky2->debugfs))
  3550. sky2->debugfs = NULL;
  3551. }
  3552. return NOTIFY_DONE;
  3553. }
  3554. static struct notifier_block sky2_notifier = {
  3555. .notifier_call = sky2_device_event,
  3556. };
  3557. static __init void sky2_debug_init(void)
  3558. {
  3559. struct dentry *ent;
  3560. ent = debugfs_create_dir("sky2", NULL);
  3561. if (!ent || IS_ERR(ent))
  3562. return;
  3563. sky2_debug = ent;
  3564. register_netdevice_notifier(&sky2_notifier);
  3565. }
  3566. static __exit void sky2_debug_cleanup(void)
  3567. {
  3568. if (sky2_debug) {
  3569. unregister_netdevice_notifier(&sky2_notifier);
  3570. debugfs_remove(sky2_debug);
  3571. sky2_debug = NULL;
  3572. }
  3573. }
  3574. #else
  3575. #define sky2_debug_init()
  3576. #define sky2_debug_cleanup()
  3577. #endif
  3578. /* Two copies of network device operations to handle special case of
  3579. not allowing netpoll on second port */
  3580. static const struct net_device_ops sky2_netdev_ops[2] = {
  3581. {
  3582. .ndo_open = sky2_up,
  3583. .ndo_stop = sky2_down,
  3584. .ndo_start_xmit = sky2_xmit_frame,
  3585. .ndo_do_ioctl = sky2_ioctl,
  3586. .ndo_validate_addr = eth_validate_addr,
  3587. .ndo_set_mac_address = sky2_set_mac_address,
  3588. .ndo_set_multicast_list = sky2_set_multicast,
  3589. .ndo_change_mtu = sky2_change_mtu,
  3590. .ndo_tx_timeout = sky2_tx_timeout,
  3591. #ifdef SKY2_VLAN_TAG_USED
  3592. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3593. #endif
  3594. #ifdef CONFIG_NET_POLL_CONTROLLER
  3595. .ndo_poll_controller = sky2_netpoll,
  3596. #endif
  3597. },
  3598. {
  3599. .ndo_open = sky2_up,
  3600. .ndo_stop = sky2_down,
  3601. .ndo_start_xmit = sky2_xmit_frame,
  3602. .ndo_do_ioctl = sky2_ioctl,
  3603. .ndo_validate_addr = eth_validate_addr,
  3604. .ndo_set_mac_address = sky2_set_mac_address,
  3605. .ndo_set_multicast_list = sky2_set_multicast,
  3606. .ndo_change_mtu = sky2_change_mtu,
  3607. .ndo_tx_timeout = sky2_tx_timeout,
  3608. #ifdef SKY2_VLAN_TAG_USED
  3609. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3610. #endif
  3611. },
  3612. };
  3613. /* Initialize network device */
  3614. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3615. unsigned port,
  3616. int highmem, int wol)
  3617. {
  3618. struct sky2_port *sky2;
  3619. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3620. if (!dev) {
  3621. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3622. return NULL;
  3623. }
  3624. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3625. dev->irq = hw->pdev->irq;
  3626. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3627. dev->watchdog_timeo = TX_WATCHDOG;
  3628. dev->netdev_ops = &sky2_netdev_ops[port];
  3629. sky2 = netdev_priv(dev);
  3630. sky2->netdev = dev;
  3631. sky2->hw = hw;
  3632. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3633. /* Auto speed and flow control */
  3634. sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
  3635. if (hw->chip_id != CHIP_ID_YUKON_XL)
  3636. sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
  3637. sky2->flow_mode = FC_BOTH;
  3638. sky2->duplex = -1;
  3639. sky2->speed = -1;
  3640. sky2->advertising = sky2_supported_modes(hw);
  3641. sky2->wol = wol;
  3642. spin_lock_init(&sky2->phy_lock);
  3643. sky2->tx_pending = TX_DEF_PENDING;
  3644. sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
  3645. sky2->rx_pending = RX_DEF_PENDING;
  3646. hw->dev[port] = dev;
  3647. sky2->port = port;
  3648. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3649. if (highmem)
  3650. dev->features |= NETIF_F_HIGHDMA;
  3651. #ifdef SKY2_VLAN_TAG_USED
  3652. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3653. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3654. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3655. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3656. }
  3657. #endif
  3658. /* read the mac address */
  3659. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3660. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3661. return dev;
  3662. }
  3663. static void __devinit sky2_show_addr(struct net_device *dev)
  3664. {
  3665. const struct sky2_port *sky2 = netdev_priv(dev);
  3666. netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
  3667. }
  3668. /* Handle software interrupt used during MSI test */
  3669. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3670. {
  3671. struct sky2_hw *hw = dev_id;
  3672. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3673. if (status == 0)
  3674. return IRQ_NONE;
  3675. if (status & Y2_IS_IRQ_SW) {
  3676. hw->flags |= SKY2_HW_USE_MSI;
  3677. wake_up(&hw->msi_wait);
  3678. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3679. }
  3680. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3681. return IRQ_HANDLED;
  3682. }
  3683. /* Test interrupt path by forcing a a software IRQ */
  3684. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3685. {
  3686. struct pci_dev *pdev = hw->pdev;
  3687. int err;
  3688. init_waitqueue_head (&hw->msi_wait);
  3689. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3690. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3691. if (err) {
  3692. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3693. return err;
  3694. }
  3695. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3696. sky2_read8(hw, B0_CTST);
  3697. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3698. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3699. /* MSI test failed, go back to INTx mode */
  3700. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3701. "switching to INTx mode.\n");
  3702. err = -EOPNOTSUPP;
  3703. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3704. }
  3705. sky2_write32(hw, B0_IMSK, 0);
  3706. sky2_read32(hw, B0_IMSK);
  3707. free_irq(pdev->irq, hw);
  3708. return err;
  3709. }
  3710. /* This driver supports yukon2 chipset only */
  3711. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3712. {
  3713. const char *name[] = {
  3714. "XL", /* 0xb3 */
  3715. "EC Ultra", /* 0xb4 */
  3716. "Extreme", /* 0xb5 */
  3717. "EC", /* 0xb6 */
  3718. "FE", /* 0xb7 */
  3719. "FE+", /* 0xb8 */
  3720. "Supreme", /* 0xb9 */
  3721. "UL 2", /* 0xba */
  3722. "Unknown", /* 0xbb */
  3723. "Optima", /* 0xbc */
  3724. };
  3725. if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OPT)
  3726. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3727. else
  3728. snprintf(buf, sz, "(chip %#x)", chipid);
  3729. return buf;
  3730. }
  3731. static int __devinit sky2_probe(struct pci_dev *pdev,
  3732. const struct pci_device_id *ent)
  3733. {
  3734. struct net_device *dev;
  3735. struct sky2_hw *hw;
  3736. int err, using_dac = 0, wol_default;
  3737. u32 reg;
  3738. char buf1[16];
  3739. err = pci_enable_device(pdev);
  3740. if (err) {
  3741. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3742. goto err_out;
  3743. }
  3744. /* Get configuration information
  3745. * Note: only regular PCI config access once to test for HW issues
  3746. * other PCI access through shared memory for speed and to
  3747. * avoid MMCONFIG problems.
  3748. */
  3749. err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3750. if (err) {
  3751. dev_err(&pdev->dev, "PCI read config failed\n");
  3752. goto err_out;
  3753. }
  3754. if (~reg == 0) {
  3755. dev_err(&pdev->dev, "PCI configuration read error\n");
  3756. goto err_out;
  3757. }
  3758. err = pci_request_regions(pdev, DRV_NAME);
  3759. if (err) {
  3760. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3761. goto err_out_disable;
  3762. }
  3763. pci_set_master(pdev);
  3764. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3765. !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
  3766. using_dac = 1;
  3767. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3768. if (err < 0) {
  3769. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3770. "for consistent allocations\n");
  3771. goto err_out_free_regions;
  3772. }
  3773. } else {
  3774. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3775. if (err) {
  3776. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3777. goto err_out_free_regions;
  3778. }
  3779. }
  3780. #ifdef __BIG_ENDIAN
  3781. /* The sk98lin vendor driver uses hardware byte swapping but
  3782. * this driver uses software swapping.
  3783. */
  3784. reg &= ~PCI_REV_DESC;
  3785. err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
  3786. if (err) {
  3787. dev_err(&pdev->dev, "PCI write config failed\n");
  3788. goto err_out_free_regions;
  3789. }
  3790. #endif
  3791. wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
  3792. err = -ENOMEM;
  3793. hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
  3794. + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
  3795. if (!hw) {
  3796. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3797. goto err_out_free_regions;
  3798. }
  3799. hw->pdev = pdev;
  3800. sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
  3801. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3802. if (!hw->regs) {
  3803. dev_err(&pdev->dev, "cannot map device registers\n");
  3804. goto err_out_free_hw;
  3805. }
  3806. /* ring for status responses */
  3807. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3808. if (!hw->st_le)
  3809. goto err_out_iounmap;
  3810. err = sky2_init(hw);
  3811. if (err)
  3812. goto err_out_iounmap;
  3813. dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
  3814. sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
  3815. sky2_reset(hw);
  3816. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3817. if (!dev) {
  3818. err = -ENOMEM;
  3819. goto err_out_free_pci;
  3820. }
  3821. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3822. err = sky2_test_msi(hw);
  3823. if (err == -EOPNOTSUPP)
  3824. pci_disable_msi(pdev);
  3825. else if (err)
  3826. goto err_out_free_netdev;
  3827. }
  3828. err = register_netdev(dev);
  3829. if (err) {
  3830. dev_err(&pdev->dev, "cannot register net device\n");
  3831. goto err_out_free_netdev;
  3832. }
  3833. netif_carrier_off(dev);
  3834. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3835. err = request_irq(pdev->irq, sky2_intr,
  3836. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3837. hw->irq_name, hw);
  3838. if (err) {
  3839. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3840. goto err_out_unregister;
  3841. }
  3842. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3843. napi_enable(&hw->napi);
  3844. sky2_show_addr(dev);
  3845. if (hw->ports > 1) {
  3846. struct net_device *dev1;
  3847. err = -ENOMEM;
  3848. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3849. if (dev1 && (err = register_netdev(dev1)) == 0)
  3850. sky2_show_addr(dev1);
  3851. else {
  3852. dev_warn(&pdev->dev,
  3853. "register of second port failed (%d)\n", err);
  3854. hw->dev[1] = NULL;
  3855. hw->ports = 1;
  3856. if (dev1)
  3857. free_netdev(dev1);
  3858. }
  3859. }
  3860. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3861. INIT_WORK(&hw->restart_work, sky2_restart);
  3862. pci_set_drvdata(pdev, hw);
  3863. pdev->d3_delay = 150;
  3864. return 0;
  3865. err_out_unregister:
  3866. if (hw->flags & SKY2_HW_USE_MSI)
  3867. pci_disable_msi(pdev);
  3868. unregister_netdev(dev);
  3869. err_out_free_netdev:
  3870. free_netdev(dev);
  3871. err_out_free_pci:
  3872. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3873. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3874. err_out_iounmap:
  3875. iounmap(hw->regs);
  3876. err_out_free_hw:
  3877. kfree(hw);
  3878. err_out_free_regions:
  3879. pci_release_regions(pdev);
  3880. err_out_disable:
  3881. pci_disable_device(pdev);
  3882. err_out:
  3883. pci_set_drvdata(pdev, NULL);
  3884. return err;
  3885. }
  3886. static void __devexit sky2_remove(struct pci_dev *pdev)
  3887. {
  3888. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3889. int i;
  3890. if (!hw)
  3891. return;
  3892. del_timer_sync(&hw->watchdog_timer);
  3893. cancel_work_sync(&hw->restart_work);
  3894. for (i = hw->ports-1; i >= 0; --i)
  3895. unregister_netdev(hw->dev[i]);
  3896. sky2_write32(hw, B0_IMSK, 0);
  3897. sky2_power_aux(hw);
  3898. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3899. sky2_read8(hw, B0_CTST);
  3900. free_irq(pdev->irq, hw);
  3901. if (hw->flags & SKY2_HW_USE_MSI)
  3902. pci_disable_msi(pdev);
  3903. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3904. pci_release_regions(pdev);
  3905. pci_disable_device(pdev);
  3906. for (i = hw->ports-1; i >= 0; --i)
  3907. free_netdev(hw->dev[i]);
  3908. iounmap(hw->regs);
  3909. kfree(hw);
  3910. pci_set_drvdata(pdev, NULL);
  3911. }
  3912. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3913. {
  3914. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3915. int i, wol = 0;
  3916. if (!hw)
  3917. return 0;
  3918. del_timer_sync(&hw->watchdog_timer);
  3919. cancel_work_sync(&hw->restart_work);
  3920. rtnl_lock();
  3921. for (i = 0; i < hw->ports; i++) {
  3922. struct net_device *dev = hw->dev[i];
  3923. struct sky2_port *sky2 = netdev_priv(dev);
  3924. sky2_detach(dev);
  3925. if (sky2->wol)
  3926. sky2_wol_init(sky2);
  3927. wol |= sky2->wol;
  3928. }
  3929. device_set_wakeup_enable(&pdev->dev, wol != 0);
  3930. sky2_write32(hw, B0_IMSK, 0);
  3931. napi_disable(&hw->napi);
  3932. sky2_power_aux(hw);
  3933. rtnl_unlock();
  3934. pci_save_state(pdev);
  3935. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3936. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3937. return 0;
  3938. }
  3939. #ifdef CONFIG_PM
  3940. static int sky2_resume(struct pci_dev *pdev)
  3941. {
  3942. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3943. int i, err;
  3944. if (!hw)
  3945. return 0;
  3946. err = pci_set_power_state(pdev, PCI_D0);
  3947. if (err)
  3948. goto out;
  3949. err = pci_restore_state(pdev);
  3950. if (err)
  3951. goto out;
  3952. pci_enable_wake(pdev, PCI_D0, 0);
  3953. /* Re-enable all clocks */
  3954. err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
  3955. if (err) {
  3956. dev_err(&pdev->dev, "PCI write config failed\n");
  3957. goto out;
  3958. }
  3959. sky2_reset(hw);
  3960. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3961. napi_enable(&hw->napi);
  3962. rtnl_lock();
  3963. for (i = 0; i < hw->ports; i++) {
  3964. err = sky2_reattach(hw->dev[i]);
  3965. if (err)
  3966. goto out;
  3967. }
  3968. rtnl_unlock();
  3969. return 0;
  3970. out:
  3971. rtnl_unlock();
  3972. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3973. pci_disable_device(pdev);
  3974. return err;
  3975. }
  3976. #endif
  3977. static void sky2_shutdown(struct pci_dev *pdev)
  3978. {
  3979. sky2_suspend(pdev, PMSG_SUSPEND);
  3980. }
  3981. static struct pci_driver sky2_driver = {
  3982. .name = DRV_NAME,
  3983. .id_table = sky2_id_table,
  3984. .probe = sky2_probe,
  3985. .remove = __devexit_p(sky2_remove),
  3986. #ifdef CONFIG_PM
  3987. .suspend = sky2_suspend,
  3988. .resume = sky2_resume,
  3989. #endif
  3990. .shutdown = sky2_shutdown,
  3991. };
  3992. static int __init sky2_init_module(void)
  3993. {
  3994. pr_info("driver version " DRV_VERSION "\n");
  3995. sky2_debug_init();
  3996. return pci_register_driver(&sky2_driver);
  3997. }
  3998. static void __exit sky2_cleanup_module(void)
  3999. {
  4000. pci_unregister_driver(&sky2_driver);
  4001. sky2_debug_cleanup();
  4002. }
  4003. module_init(sky2_init_module);
  4004. module_exit(sky2_cleanup_module);
  4005. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  4006. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  4007. MODULE_LICENSE("GPL");
  4008. MODULE_VERSION(DRV_VERSION);