net_driver.h 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2005-2009 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. /* Common definitions for all Efx net driver code */
  11. #ifndef EFX_NET_DRIVER_H
  12. #define EFX_NET_DRIVER_H
  13. #include <linux/version.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ethtool.h>
  17. #include <linux/if_vlan.h>
  18. #include <linux/mdio.h>
  19. #include <linux/list.h>
  20. #include <linux/pci.h>
  21. #include <linux/device.h>
  22. #include <linux/highmem.h>
  23. #include <linux/workqueue.h>
  24. #include <linux/i2c.h>
  25. #include "enum.h"
  26. #include "bitfield.h"
  27. /**************************************************************************
  28. *
  29. * Build definitions
  30. *
  31. **************************************************************************/
  32. #ifndef EFX_DRIVER_NAME
  33. #define EFX_DRIVER_NAME "sfc"
  34. #endif
  35. #define EFX_DRIVER_VERSION "3.0"
  36. #ifdef EFX_ENABLE_DEBUG
  37. #define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
  38. #define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
  39. #else
  40. #define EFX_BUG_ON_PARANOID(x) do {} while (0)
  41. #define EFX_WARN_ON_PARANOID(x) do {} while (0)
  42. #endif
  43. /* Un-rate-limited logging */
  44. #define EFX_ERR(efx, fmt, args...) \
  45. dev_err(&((efx)->pci_dev->dev), "ERR: %s " fmt, efx_dev_name(efx), ##args)
  46. #define EFX_INFO(efx, fmt, args...) \
  47. dev_info(&((efx)->pci_dev->dev), "INFO: %s " fmt, efx_dev_name(efx), ##args)
  48. #ifdef EFX_ENABLE_DEBUG
  49. #define EFX_LOG(efx, fmt, args...) \
  50. dev_info(&((efx)->pci_dev->dev), "DBG: %s " fmt, efx_dev_name(efx), ##args)
  51. #else
  52. #define EFX_LOG(efx, fmt, args...) \
  53. dev_dbg(&((efx)->pci_dev->dev), "DBG: %s " fmt, efx_dev_name(efx), ##args)
  54. #endif
  55. #define EFX_TRACE(efx, fmt, args...) do {} while (0)
  56. #define EFX_REGDUMP(efx, fmt, args...) do {} while (0)
  57. /* Rate-limited logging */
  58. #define EFX_ERR_RL(efx, fmt, args...) \
  59. do {if (net_ratelimit()) EFX_ERR(efx, fmt, ##args); } while (0)
  60. #define EFX_INFO_RL(efx, fmt, args...) \
  61. do {if (net_ratelimit()) EFX_INFO(efx, fmt, ##args); } while (0)
  62. #define EFX_LOG_RL(efx, fmt, args...) \
  63. do {if (net_ratelimit()) EFX_LOG(efx, fmt, ##args); } while (0)
  64. /**************************************************************************
  65. *
  66. * Efx data structures
  67. *
  68. **************************************************************************/
  69. #define EFX_MAX_CHANNELS 32
  70. #define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
  71. #define EFX_TX_QUEUE_OFFLOAD_CSUM 0
  72. #define EFX_TX_QUEUE_NO_CSUM 1
  73. #define EFX_TX_QUEUE_COUNT 2
  74. /**
  75. * struct efx_special_buffer - An Efx special buffer
  76. * @addr: CPU base address of the buffer
  77. * @dma_addr: DMA base address of the buffer
  78. * @len: Buffer length, in bytes
  79. * @index: Buffer index within controller;s buffer table
  80. * @entries: Number of buffer table entries
  81. *
  82. * Special buffers are used for the event queues and the TX and RX
  83. * descriptor queues for each channel. They are *not* used for the
  84. * actual transmit and receive buffers.
  85. */
  86. struct efx_special_buffer {
  87. void *addr;
  88. dma_addr_t dma_addr;
  89. unsigned int len;
  90. int index;
  91. int entries;
  92. };
  93. enum efx_flush_state {
  94. FLUSH_NONE,
  95. FLUSH_PENDING,
  96. FLUSH_FAILED,
  97. FLUSH_DONE,
  98. };
  99. /**
  100. * struct efx_tx_buffer - An Efx TX buffer
  101. * @skb: The associated socket buffer.
  102. * Set only on the final fragment of a packet; %NULL for all other
  103. * fragments. When this fragment completes, then we can free this
  104. * skb.
  105. * @tsoh: The associated TSO header structure, or %NULL if this
  106. * buffer is not a TSO header.
  107. * @dma_addr: DMA address of the fragment.
  108. * @len: Length of this fragment.
  109. * This field is zero when the queue slot is empty.
  110. * @continuation: True if this fragment is not the end of a packet.
  111. * @unmap_single: True if pci_unmap_single should be used.
  112. * @unmap_len: Length of this fragment to unmap
  113. */
  114. struct efx_tx_buffer {
  115. const struct sk_buff *skb;
  116. struct efx_tso_header *tsoh;
  117. dma_addr_t dma_addr;
  118. unsigned short len;
  119. bool continuation;
  120. bool unmap_single;
  121. unsigned short unmap_len;
  122. };
  123. /**
  124. * struct efx_tx_queue - An Efx TX queue
  125. *
  126. * This is a ring buffer of TX fragments.
  127. * Since the TX completion path always executes on the same
  128. * CPU and the xmit path can operate on different CPUs,
  129. * performance is increased by ensuring that the completion
  130. * path and the xmit path operate on different cache lines.
  131. * This is particularly important if the xmit path is always
  132. * executing on one CPU which is different from the completion
  133. * path. There is also a cache line for members which are
  134. * read but not written on the fast path.
  135. *
  136. * @efx: The associated Efx NIC
  137. * @queue: DMA queue number
  138. * @channel: The associated channel
  139. * @buffer: The software buffer ring
  140. * @txd: The hardware descriptor ring
  141. * @flushed: Used when handling queue flushing
  142. * @read_count: Current read pointer.
  143. * This is the number of buffers that have been removed from both rings.
  144. * @stopped: Stopped count.
  145. * Set if this TX queue is currently stopping its port.
  146. * @insert_count: Current insert pointer
  147. * This is the number of buffers that have been added to the
  148. * software ring.
  149. * @write_count: Current write pointer
  150. * This is the number of buffers that have been added to the
  151. * hardware ring.
  152. * @old_read_count: The value of read_count when last checked.
  153. * This is here for performance reasons. The xmit path will
  154. * only get the up-to-date value of read_count if this
  155. * variable indicates that the queue is full. This is to
  156. * avoid cache-line ping-pong between the xmit path and the
  157. * completion path.
  158. * @tso_headers_free: A list of TSO headers allocated for this TX queue
  159. * that are not in use, and so available for new TSO sends. The list
  160. * is protected by the TX queue lock.
  161. * @tso_bursts: Number of times TSO xmit invoked by kernel
  162. * @tso_long_headers: Number of packets with headers too long for standard
  163. * blocks
  164. * @tso_packets: Number of packets via the TSO xmit path
  165. */
  166. struct efx_tx_queue {
  167. /* Members which don't change on the fast path */
  168. struct efx_nic *efx ____cacheline_aligned_in_smp;
  169. int queue;
  170. struct efx_channel *channel;
  171. struct efx_nic *nic;
  172. struct efx_tx_buffer *buffer;
  173. struct efx_special_buffer txd;
  174. enum efx_flush_state flushed;
  175. /* Members used mainly on the completion path */
  176. unsigned int read_count ____cacheline_aligned_in_smp;
  177. int stopped;
  178. /* Members used only on the xmit path */
  179. unsigned int insert_count ____cacheline_aligned_in_smp;
  180. unsigned int write_count;
  181. unsigned int old_read_count;
  182. struct efx_tso_header *tso_headers_free;
  183. unsigned int tso_bursts;
  184. unsigned int tso_long_headers;
  185. unsigned int tso_packets;
  186. };
  187. /**
  188. * struct efx_rx_buffer - An Efx RX data buffer
  189. * @dma_addr: DMA base address of the buffer
  190. * @skb: The associated socket buffer, if any.
  191. * If both this and page are %NULL, the buffer slot is currently free.
  192. * @page: The associated page buffer, if any.
  193. * If both this and skb are %NULL, the buffer slot is currently free.
  194. * @data: Pointer to ethernet header
  195. * @len: Buffer length, in bytes.
  196. * @unmap_addr: DMA address to unmap
  197. */
  198. struct efx_rx_buffer {
  199. dma_addr_t dma_addr;
  200. struct sk_buff *skb;
  201. struct page *page;
  202. char *data;
  203. unsigned int len;
  204. dma_addr_t unmap_addr;
  205. };
  206. /**
  207. * struct efx_rx_queue - An Efx RX queue
  208. * @efx: The associated Efx NIC
  209. * @queue: DMA queue number
  210. * @channel: The associated channel
  211. * @buffer: The software buffer ring
  212. * @rxd: The hardware descriptor ring
  213. * @added_count: Number of buffers added to the receive queue.
  214. * @notified_count: Number of buffers given to NIC (<= @added_count).
  215. * @removed_count: Number of buffers removed from the receive queue.
  216. * @add_lock: Receive queue descriptor add spin lock.
  217. * This lock must be held in order to add buffers to the RX
  218. * descriptor ring (rxd and buffer) and to update added_count (but
  219. * not removed_count).
  220. * @max_fill: RX descriptor maximum fill level (<= ring size)
  221. * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
  222. * (<= @max_fill)
  223. * @fast_fill_limit: The level to which a fast fill will fill
  224. * (@fast_fill_trigger <= @fast_fill_limit <= @max_fill)
  225. * @min_fill: RX descriptor minimum non-zero fill level.
  226. * This records the minimum fill level observed when a ring
  227. * refill was triggered.
  228. * @min_overfill: RX descriptor minimum overflow fill level.
  229. * This records the minimum fill level at which RX queue
  230. * overflow was observed. It should never be set.
  231. * @alloc_page_count: RX allocation strategy counter.
  232. * @alloc_skb_count: RX allocation strategy counter.
  233. * @work: Descriptor push work thread
  234. * @buf_page: Page for next RX buffer.
  235. * We can use a single page for multiple RX buffers. This tracks
  236. * the remaining space in the allocation.
  237. * @buf_dma_addr: Page's DMA address.
  238. * @buf_data: Page's host address.
  239. * @flushed: Use when handling queue flushing
  240. */
  241. struct efx_rx_queue {
  242. struct efx_nic *efx;
  243. int queue;
  244. struct efx_channel *channel;
  245. struct efx_rx_buffer *buffer;
  246. struct efx_special_buffer rxd;
  247. int added_count;
  248. int notified_count;
  249. int removed_count;
  250. spinlock_t add_lock;
  251. unsigned int max_fill;
  252. unsigned int fast_fill_trigger;
  253. unsigned int fast_fill_limit;
  254. unsigned int min_fill;
  255. unsigned int min_overfill;
  256. unsigned int alloc_page_count;
  257. unsigned int alloc_skb_count;
  258. struct delayed_work work;
  259. unsigned int slow_fill_count;
  260. struct page *buf_page;
  261. dma_addr_t buf_dma_addr;
  262. char *buf_data;
  263. enum efx_flush_state flushed;
  264. };
  265. /**
  266. * struct efx_buffer - An Efx general-purpose buffer
  267. * @addr: host base address of the buffer
  268. * @dma_addr: DMA base address of the buffer
  269. * @len: Buffer length, in bytes
  270. *
  271. * The NIC uses these buffers for its interrupt status registers and
  272. * MAC stats dumps.
  273. */
  274. struct efx_buffer {
  275. void *addr;
  276. dma_addr_t dma_addr;
  277. unsigned int len;
  278. };
  279. /* Flags for channel->used_flags */
  280. #define EFX_USED_BY_RX 1
  281. #define EFX_USED_BY_TX 2
  282. #define EFX_USED_BY_RX_TX (EFX_USED_BY_RX | EFX_USED_BY_TX)
  283. enum efx_rx_alloc_method {
  284. RX_ALLOC_METHOD_AUTO = 0,
  285. RX_ALLOC_METHOD_SKB = 1,
  286. RX_ALLOC_METHOD_PAGE = 2,
  287. };
  288. /**
  289. * struct efx_channel - An Efx channel
  290. *
  291. * A channel comprises an event queue, at least one TX queue, at least
  292. * one RX queue, and an associated tasklet for processing the event
  293. * queue.
  294. *
  295. * @efx: Associated Efx NIC
  296. * @channel: Channel instance number
  297. * @name: Name for channel and IRQ
  298. * @used_flags: Channel is used by net driver
  299. * @enabled: Channel enabled indicator
  300. * @irq: IRQ number (MSI and MSI-X only)
  301. * @irq_moderation: IRQ moderation value (in hardware ticks)
  302. * @napi_dev: Net device used with NAPI
  303. * @napi_str: NAPI control structure
  304. * @reset_work: Scheduled reset work thread
  305. * @work_pending: Is work pending via NAPI?
  306. * @eventq: Event queue buffer
  307. * @eventq_read_ptr: Event queue read pointer
  308. * @last_eventq_read_ptr: Last event queue read pointer value.
  309. * @eventq_magic: Event queue magic value for driver-generated test events
  310. * @irq_count: Number of IRQs since last adaptive moderation decision
  311. * @irq_mod_score: IRQ moderation score
  312. * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
  313. * and diagnostic counters
  314. * @rx_alloc_push_pages: RX allocation method currently in use for pushing
  315. * descriptors
  316. * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
  317. * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
  318. * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
  319. * @n_rx_mcast_mismatch: Count of unmatched multicast frames
  320. * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
  321. * @n_rx_overlength: Count of RX_OVERLENGTH errors
  322. * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
  323. */
  324. struct efx_channel {
  325. struct efx_nic *efx;
  326. int channel;
  327. char name[IFNAMSIZ + 6];
  328. int used_flags;
  329. bool enabled;
  330. int irq;
  331. unsigned int irq_moderation;
  332. struct net_device *napi_dev;
  333. struct napi_struct napi_str;
  334. bool work_pending;
  335. struct efx_special_buffer eventq;
  336. unsigned int eventq_read_ptr;
  337. unsigned int last_eventq_read_ptr;
  338. unsigned int eventq_magic;
  339. unsigned int irq_count;
  340. unsigned int irq_mod_score;
  341. int rx_alloc_level;
  342. int rx_alloc_push_pages;
  343. unsigned n_rx_tobe_disc;
  344. unsigned n_rx_ip_hdr_chksum_err;
  345. unsigned n_rx_tcp_udp_chksum_err;
  346. unsigned n_rx_mcast_mismatch;
  347. unsigned n_rx_frm_trunc;
  348. unsigned n_rx_overlength;
  349. unsigned n_skbuff_leaks;
  350. /* Used to pipeline received packets in order to optimise memory
  351. * access with prefetches.
  352. */
  353. struct efx_rx_buffer *rx_pkt;
  354. bool rx_pkt_csummed;
  355. };
  356. enum efx_led_mode {
  357. EFX_LED_OFF = 0,
  358. EFX_LED_ON = 1,
  359. EFX_LED_DEFAULT = 2
  360. };
  361. #define STRING_TABLE_LOOKUP(val, member) \
  362. ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
  363. extern const char *efx_loopback_mode_names[];
  364. extern const unsigned int efx_loopback_mode_max;
  365. #define LOOPBACK_MODE(efx) \
  366. STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
  367. extern const char *efx_interrupt_mode_names[];
  368. extern const unsigned int efx_interrupt_mode_max;
  369. #define INT_MODE(efx) \
  370. STRING_TABLE_LOOKUP(efx->interrupt_mode, efx_interrupt_mode)
  371. extern const char *efx_reset_type_names[];
  372. extern const unsigned int efx_reset_type_max;
  373. #define RESET_TYPE(type) \
  374. STRING_TABLE_LOOKUP(type, efx_reset_type)
  375. enum efx_int_mode {
  376. /* Be careful if altering to correct macro below */
  377. EFX_INT_MODE_MSIX = 0,
  378. EFX_INT_MODE_MSI = 1,
  379. EFX_INT_MODE_LEGACY = 2,
  380. EFX_INT_MODE_MAX /* Insert any new items before this */
  381. };
  382. #define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
  383. #define EFX_IS10G(efx) ((efx)->link_state.speed == 10000)
  384. enum nic_state {
  385. STATE_INIT = 0,
  386. STATE_RUNNING = 1,
  387. STATE_FINI = 2,
  388. STATE_DISABLED = 3,
  389. STATE_MAX,
  390. };
  391. /*
  392. * Alignment of page-allocated RX buffers
  393. *
  394. * Controls the number of bytes inserted at the start of an RX buffer.
  395. * This is the equivalent of NET_IP_ALIGN [which controls the alignment
  396. * of the skb->head for hardware DMA].
  397. */
  398. #ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  399. #define EFX_PAGE_IP_ALIGN 0
  400. #else
  401. #define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
  402. #endif
  403. /*
  404. * Alignment of the skb->head which wraps a page-allocated RX buffer
  405. *
  406. * The skb allocated to wrap an rx_buffer can have this alignment. Since
  407. * the data is memcpy'd from the rx_buf, it does not need to be equal to
  408. * EFX_PAGE_IP_ALIGN.
  409. */
  410. #define EFX_PAGE_SKB_ALIGN 2
  411. /* Forward declaration */
  412. struct efx_nic;
  413. /* Pseudo bit-mask flow control field */
  414. enum efx_fc_type {
  415. EFX_FC_RX = FLOW_CTRL_RX,
  416. EFX_FC_TX = FLOW_CTRL_TX,
  417. EFX_FC_AUTO = 4,
  418. };
  419. /**
  420. * struct efx_link_state - Current state of the link
  421. * @up: Link is up
  422. * @fd: Link is full-duplex
  423. * @fc: Actual flow control flags
  424. * @speed: Link speed (Mbps)
  425. */
  426. struct efx_link_state {
  427. bool up;
  428. bool fd;
  429. enum efx_fc_type fc;
  430. unsigned int speed;
  431. };
  432. static inline bool efx_link_state_equal(const struct efx_link_state *left,
  433. const struct efx_link_state *right)
  434. {
  435. return left->up == right->up && left->fd == right->fd &&
  436. left->fc == right->fc && left->speed == right->speed;
  437. }
  438. /**
  439. * struct efx_mac_operations - Efx MAC operations table
  440. * @reconfigure: Reconfigure MAC. Serialised by the mac_lock
  441. * @update_stats: Update statistics
  442. * @check_fault: Check fault state. True if fault present.
  443. */
  444. struct efx_mac_operations {
  445. int (*reconfigure) (struct efx_nic *efx);
  446. void (*update_stats) (struct efx_nic *efx);
  447. bool (*check_fault)(struct efx_nic *efx);
  448. };
  449. /**
  450. * struct efx_phy_operations - Efx PHY operations table
  451. * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
  452. * efx->loopback_modes.
  453. * @init: Initialise PHY
  454. * @fini: Shut down PHY
  455. * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
  456. * @poll: Update @link_state and report whether it changed.
  457. * Serialised by the mac_lock.
  458. * @get_settings: Get ethtool settings. Serialised by the mac_lock.
  459. * @set_settings: Set ethtool settings. Serialised by the mac_lock.
  460. * @set_npage_adv: Set abilities advertised in (Extended) Next Page
  461. * (only needed where AN bit is set in mmds)
  462. * @test_alive: Test that PHY is 'alive' (online)
  463. * @test_name: Get the name of a PHY-specific test/result
  464. * @run_tests: Run tests and record results as appropriate (offline).
  465. * Flags are the ethtool tests flags.
  466. */
  467. struct efx_phy_operations {
  468. int (*probe) (struct efx_nic *efx);
  469. int (*init) (struct efx_nic *efx);
  470. void (*fini) (struct efx_nic *efx);
  471. void (*remove) (struct efx_nic *efx);
  472. int (*reconfigure) (struct efx_nic *efx);
  473. bool (*poll) (struct efx_nic *efx);
  474. void (*get_settings) (struct efx_nic *efx,
  475. struct ethtool_cmd *ecmd);
  476. int (*set_settings) (struct efx_nic *efx,
  477. struct ethtool_cmd *ecmd);
  478. void (*set_npage_adv) (struct efx_nic *efx, u32);
  479. int (*test_alive) (struct efx_nic *efx);
  480. const char *(*test_name) (struct efx_nic *efx, unsigned int index);
  481. int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
  482. };
  483. /**
  484. * @enum efx_phy_mode - PHY operating mode flags
  485. * @PHY_MODE_NORMAL: on and should pass traffic
  486. * @PHY_MODE_TX_DISABLED: on with TX disabled
  487. * @PHY_MODE_LOW_POWER: set to low power through MDIO
  488. * @PHY_MODE_OFF: switched off through external control
  489. * @PHY_MODE_SPECIAL: on but will not pass traffic
  490. */
  491. enum efx_phy_mode {
  492. PHY_MODE_NORMAL = 0,
  493. PHY_MODE_TX_DISABLED = 1,
  494. PHY_MODE_LOW_POWER = 2,
  495. PHY_MODE_OFF = 4,
  496. PHY_MODE_SPECIAL = 8,
  497. };
  498. static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
  499. {
  500. return !!(mode & ~PHY_MODE_TX_DISABLED);
  501. }
  502. /*
  503. * Efx extended statistics
  504. *
  505. * Not all statistics are provided by all supported MACs. The purpose
  506. * is this structure is to contain the raw statistics provided by each
  507. * MAC.
  508. */
  509. struct efx_mac_stats {
  510. u64 tx_bytes;
  511. u64 tx_good_bytes;
  512. u64 tx_bad_bytes;
  513. unsigned long tx_packets;
  514. unsigned long tx_bad;
  515. unsigned long tx_pause;
  516. unsigned long tx_control;
  517. unsigned long tx_unicast;
  518. unsigned long tx_multicast;
  519. unsigned long tx_broadcast;
  520. unsigned long tx_lt64;
  521. unsigned long tx_64;
  522. unsigned long tx_65_to_127;
  523. unsigned long tx_128_to_255;
  524. unsigned long tx_256_to_511;
  525. unsigned long tx_512_to_1023;
  526. unsigned long tx_1024_to_15xx;
  527. unsigned long tx_15xx_to_jumbo;
  528. unsigned long tx_gtjumbo;
  529. unsigned long tx_collision;
  530. unsigned long tx_single_collision;
  531. unsigned long tx_multiple_collision;
  532. unsigned long tx_excessive_collision;
  533. unsigned long tx_deferred;
  534. unsigned long tx_late_collision;
  535. unsigned long tx_excessive_deferred;
  536. unsigned long tx_non_tcpudp;
  537. unsigned long tx_mac_src_error;
  538. unsigned long tx_ip_src_error;
  539. u64 rx_bytes;
  540. u64 rx_good_bytes;
  541. u64 rx_bad_bytes;
  542. unsigned long rx_packets;
  543. unsigned long rx_good;
  544. unsigned long rx_bad;
  545. unsigned long rx_pause;
  546. unsigned long rx_control;
  547. unsigned long rx_unicast;
  548. unsigned long rx_multicast;
  549. unsigned long rx_broadcast;
  550. unsigned long rx_lt64;
  551. unsigned long rx_64;
  552. unsigned long rx_65_to_127;
  553. unsigned long rx_128_to_255;
  554. unsigned long rx_256_to_511;
  555. unsigned long rx_512_to_1023;
  556. unsigned long rx_1024_to_15xx;
  557. unsigned long rx_15xx_to_jumbo;
  558. unsigned long rx_gtjumbo;
  559. unsigned long rx_bad_lt64;
  560. unsigned long rx_bad_64_to_15xx;
  561. unsigned long rx_bad_15xx_to_jumbo;
  562. unsigned long rx_bad_gtjumbo;
  563. unsigned long rx_overflow;
  564. unsigned long rx_missed;
  565. unsigned long rx_false_carrier;
  566. unsigned long rx_symbol_error;
  567. unsigned long rx_align_error;
  568. unsigned long rx_length_error;
  569. unsigned long rx_internal_error;
  570. unsigned long rx_good_lt64;
  571. };
  572. /* Number of bits used in a multicast filter hash address */
  573. #define EFX_MCAST_HASH_BITS 8
  574. /* Number of (single-bit) entries in a multicast filter hash */
  575. #define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
  576. /* An Efx multicast filter hash */
  577. union efx_multicast_hash {
  578. u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
  579. efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
  580. };
  581. /**
  582. * struct efx_nic - an Efx NIC
  583. * @name: Device name (net device name or bus id before net device registered)
  584. * @pci_dev: The PCI device
  585. * @type: Controller type attributes
  586. * @legacy_irq: IRQ number
  587. * @workqueue: Workqueue for port reconfigures and the HW monitor.
  588. * Work items do not hold and must not acquire RTNL.
  589. * @workqueue_name: Name of workqueue
  590. * @reset_work: Scheduled reset workitem
  591. * @monitor_work: Hardware monitor workitem
  592. * @membase_phys: Memory BAR value as physical address
  593. * @membase: Memory BAR value
  594. * @biu_lock: BIU (bus interface unit) lock
  595. * @interrupt_mode: Interrupt mode
  596. * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
  597. * @irq_rx_moderation: IRQ moderation time for RX event queues
  598. * @state: Device state flag. Serialised by the rtnl_lock.
  599. * @reset_pending: Pending reset method (normally RESET_TYPE_NONE)
  600. * @tx_queue: TX DMA queues
  601. * @rx_queue: RX DMA queues
  602. * @channel: Channels
  603. * @next_buffer_table: First available buffer table id
  604. * @n_rx_queues: Number of RX queues
  605. * @n_channels: Number of channels in use
  606. * @rx_buffer_len: RX buffer length
  607. * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
  608. * @int_error_count: Number of internal errors seen recently
  609. * @int_error_expire: Time at which error count will be expired
  610. * @irq_status: Interrupt status buffer
  611. * @last_irq_cpu: Last CPU to handle interrupt.
  612. * This register is written with the SMP processor ID whenever an
  613. * interrupt is handled. It is used by efx_nic_test_interrupt()
  614. * to verify that an interrupt has occurred.
  615. * @spi_flash: SPI flash device
  616. * This field will be %NULL if no flash device is present (or for Siena).
  617. * @spi_eeprom: SPI EEPROM device
  618. * This field will be %NULL if no EEPROM device is present (or for Siena).
  619. * @spi_lock: SPI bus lock
  620. * @mtd_list: List of MTDs attached to the NIC
  621. * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
  622. * @nic_data: Hardware dependant state
  623. * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
  624. * @port_inhibited, efx_monitor() and efx_reconfigure_port()
  625. * @port_enabled: Port enabled indicator.
  626. * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
  627. * efx_mac_work() with kernel interfaces. Safe to read under any
  628. * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
  629. * be held to modify it.
  630. * @port_inhibited: If set, the netif_carrier is always off. Hold the mac_lock
  631. * @port_initialized: Port initialized?
  632. * @net_dev: Operating system network device. Consider holding the rtnl lock
  633. * @rx_checksum_enabled: RX checksumming enabled
  634. * @netif_stop_count: Port stop count
  635. * @netif_stop_lock: Port stop lock
  636. * @mac_stats: MAC statistics. These include all statistics the MACs
  637. * can provide. Generic code converts these into a standard
  638. * &struct net_device_stats.
  639. * @stats_buffer: DMA buffer for statistics
  640. * @stats_lock: Statistics update lock. Serialises statistics fetches
  641. * @mac_op: MAC interface
  642. * @mac_address: Permanent MAC address
  643. * @phy_type: PHY type
  644. * @mdio_lock: MDIO lock
  645. * @phy_op: PHY interface
  646. * @phy_data: PHY private data (including PHY-specific stats)
  647. * @mdio: PHY MDIO interface
  648. * @mdio_bus: PHY MDIO bus ID (only used by Siena)
  649. * @phy_mode: PHY operating mode. Serialised by @mac_lock.
  650. * @xmac_poll_required: XMAC link state needs polling
  651. * @link_advertising: Autonegotiation advertising flags
  652. * @link_state: Current state of the link
  653. * @n_link_state_changes: Number of times the link has changed state
  654. * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
  655. * @multicast_hash: Multicast hash table
  656. * @wanted_fc: Wanted flow control flags
  657. * @mac_work: Work item for changing MAC promiscuity and multicast hash
  658. * @loopback_mode: Loopback status
  659. * @loopback_modes: Supported loopback mode bitmask
  660. * @loopback_selftest: Offline self-test private state
  661. *
  662. * This is stored in the private area of the &struct net_device.
  663. */
  664. struct efx_nic {
  665. char name[IFNAMSIZ];
  666. struct pci_dev *pci_dev;
  667. const struct efx_nic_type *type;
  668. int legacy_irq;
  669. struct workqueue_struct *workqueue;
  670. char workqueue_name[16];
  671. struct work_struct reset_work;
  672. struct delayed_work monitor_work;
  673. resource_size_t membase_phys;
  674. void __iomem *membase;
  675. spinlock_t biu_lock;
  676. enum efx_int_mode interrupt_mode;
  677. bool irq_rx_adaptive;
  678. unsigned int irq_rx_moderation;
  679. enum nic_state state;
  680. enum reset_type reset_pending;
  681. struct efx_tx_queue tx_queue[EFX_TX_QUEUE_COUNT];
  682. struct efx_rx_queue rx_queue[EFX_MAX_RX_QUEUES];
  683. struct efx_channel channel[EFX_MAX_CHANNELS];
  684. unsigned next_buffer_table;
  685. int n_rx_queues;
  686. int n_channels;
  687. unsigned int rx_buffer_len;
  688. unsigned int rx_buffer_order;
  689. unsigned int_error_count;
  690. unsigned long int_error_expire;
  691. struct efx_buffer irq_status;
  692. volatile signed int last_irq_cpu;
  693. unsigned long irq_zero_count;
  694. struct efx_spi_device *spi_flash;
  695. struct efx_spi_device *spi_eeprom;
  696. struct mutex spi_lock;
  697. #ifdef CONFIG_SFC_MTD
  698. struct list_head mtd_list;
  699. #endif
  700. unsigned n_rx_nodesc_drop_cnt;
  701. void *nic_data;
  702. struct mutex mac_lock;
  703. struct work_struct mac_work;
  704. bool port_enabled;
  705. bool port_inhibited;
  706. bool port_initialized;
  707. struct net_device *net_dev;
  708. bool rx_checksum_enabled;
  709. atomic_t netif_stop_count;
  710. spinlock_t netif_stop_lock;
  711. struct efx_mac_stats mac_stats;
  712. struct efx_buffer stats_buffer;
  713. spinlock_t stats_lock;
  714. struct efx_mac_operations *mac_op;
  715. unsigned char mac_address[ETH_ALEN];
  716. unsigned int phy_type;
  717. struct mutex mdio_lock;
  718. struct efx_phy_operations *phy_op;
  719. void *phy_data;
  720. struct mdio_if_info mdio;
  721. unsigned int mdio_bus;
  722. enum efx_phy_mode phy_mode;
  723. bool xmac_poll_required;
  724. u32 link_advertising;
  725. struct efx_link_state link_state;
  726. unsigned int n_link_state_changes;
  727. bool promiscuous;
  728. union efx_multicast_hash multicast_hash;
  729. enum efx_fc_type wanted_fc;
  730. atomic_t rx_reset;
  731. enum efx_loopback_mode loopback_mode;
  732. u64 loopback_modes;
  733. void *loopback_selftest;
  734. };
  735. static inline int efx_dev_registered(struct efx_nic *efx)
  736. {
  737. return efx->net_dev->reg_state == NETREG_REGISTERED;
  738. }
  739. /* Net device name, for inclusion in log messages if it has been registered.
  740. * Use efx->name not efx->net_dev->name so that races with (un)registration
  741. * are harmless.
  742. */
  743. static inline const char *efx_dev_name(struct efx_nic *efx)
  744. {
  745. return efx_dev_registered(efx) ? efx->name : "";
  746. }
  747. static inline unsigned int efx_port_num(struct efx_nic *efx)
  748. {
  749. return PCI_FUNC(efx->pci_dev->devfn);
  750. }
  751. /**
  752. * struct efx_nic_type - Efx device type definition
  753. * @probe: Probe the controller
  754. * @remove: Free resources allocated by probe()
  755. * @init: Initialise the controller
  756. * @fini: Shut down the controller
  757. * @monitor: Periodic function for polling link state and hardware monitor
  758. * @reset: Reset the controller hardware and possibly the PHY. This will
  759. * be called while the controller is uninitialised.
  760. * @probe_port: Probe the MAC and PHY
  761. * @remove_port: Free resources allocated by probe_port()
  762. * @prepare_flush: Prepare the hardware for flushing the DMA queues
  763. * @update_stats: Update statistics not provided by event handling
  764. * @start_stats: Start the regular fetching of statistics
  765. * @stop_stats: Stop the regular fetching of statistics
  766. * @set_id_led: Set state of identifying LED or revert to automatic function
  767. * @push_irq_moderation: Apply interrupt moderation value
  768. * @push_multicast_hash: Apply multicast hash table
  769. * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
  770. * @get_wol: Get WoL configuration from driver state
  771. * @set_wol: Push WoL configuration to the NIC
  772. * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
  773. * @test_registers: Test read/write functionality of control registers
  774. * @test_nvram: Test validity of NVRAM contents
  775. * @default_mac_ops: efx_mac_operations to set at startup
  776. * @revision: Hardware architecture revision
  777. * @mem_map_size: Memory BAR mapped size
  778. * @txd_ptr_tbl_base: TX descriptor ring base address
  779. * @rxd_ptr_tbl_base: RX descriptor ring base address
  780. * @buf_tbl_base: Buffer table base address
  781. * @evq_ptr_tbl_base: Event queue pointer table base address
  782. * @evq_rptr_tbl_base: Event queue read-pointer table base address
  783. * @max_dma_mask: Maximum possible DMA mask
  784. * @rx_buffer_padding: Padding added to each RX buffer
  785. * @max_interrupt_mode: Highest capability interrupt mode supported
  786. * from &enum efx_init_mode.
  787. * @phys_addr_channels: Number of channels with physically addressed
  788. * descriptors
  789. * @tx_dc_base: Base address in SRAM of TX queue descriptor caches
  790. * @rx_dc_base: Base address in SRAM of RX queue descriptor caches
  791. * @offload_features: net_device feature flags for protocol offload
  792. * features implemented in hardware
  793. * @reset_world_flags: Flags for additional components covered by
  794. * reset method RESET_TYPE_WORLD
  795. */
  796. struct efx_nic_type {
  797. int (*probe)(struct efx_nic *efx);
  798. void (*remove)(struct efx_nic *efx);
  799. int (*init)(struct efx_nic *efx);
  800. void (*fini)(struct efx_nic *efx);
  801. void (*monitor)(struct efx_nic *efx);
  802. int (*reset)(struct efx_nic *efx, enum reset_type method);
  803. int (*probe_port)(struct efx_nic *efx);
  804. void (*remove_port)(struct efx_nic *efx);
  805. void (*prepare_flush)(struct efx_nic *efx);
  806. void (*update_stats)(struct efx_nic *efx);
  807. void (*start_stats)(struct efx_nic *efx);
  808. void (*stop_stats)(struct efx_nic *efx);
  809. void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
  810. void (*push_irq_moderation)(struct efx_channel *channel);
  811. void (*push_multicast_hash)(struct efx_nic *efx);
  812. int (*reconfigure_port)(struct efx_nic *efx);
  813. void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
  814. int (*set_wol)(struct efx_nic *efx, u32 type);
  815. void (*resume_wol)(struct efx_nic *efx);
  816. int (*test_registers)(struct efx_nic *efx);
  817. int (*test_nvram)(struct efx_nic *efx);
  818. struct efx_mac_operations *default_mac_ops;
  819. int revision;
  820. unsigned int mem_map_size;
  821. unsigned int txd_ptr_tbl_base;
  822. unsigned int rxd_ptr_tbl_base;
  823. unsigned int buf_tbl_base;
  824. unsigned int evq_ptr_tbl_base;
  825. unsigned int evq_rptr_tbl_base;
  826. u64 max_dma_mask;
  827. unsigned int rx_buffer_padding;
  828. unsigned int max_interrupt_mode;
  829. unsigned int phys_addr_channels;
  830. unsigned int tx_dc_base;
  831. unsigned int rx_dc_base;
  832. unsigned long offload_features;
  833. u32 reset_world_flags;
  834. };
  835. /**************************************************************************
  836. *
  837. * Prototypes and inline functions
  838. *
  839. *************************************************************************/
  840. /* Iterate over all used channels */
  841. #define efx_for_each_channel(_channel, _efx) \
  842. for (_channel = &_efx->channel[0]; \
  843. _channel < &_efx->channel[EFX_MAX_CHANNELS]; \
  844. _channel++) \
  845. if (!_channel->used_flags) \
  846. continue; \
  847. else
  848. /* Iterate over all used TX queues */
  849. #define efx_for_each_tx_queue(_tx_queue, _efx) \
  850. for (_tx_queue = &_efx->tx_queue[0]; \
  851. _tx_queue < &_efx->tx_queue[EFX_TX_QUEUE_COUNT]; \
  852. _tx_queue++)
  853. /* Iterate over all TX queues belonging to a channel */
  854. #define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
  855. for (_tx_queue = &_channel->efx->tx_queue[0]; \
  856. _tx_queue < &_channel->efx->tx_queue[EFX_TX_QUEUE_COUNT]; \
  857. _tx_queue++) \
  858. if (_tx_queue->channel != _channel) \
  859. continue; \
  860. else
  861. /* Iterate over all used RX queues */
  862. #define efx_for_each_rx_queue(_rx_queue, _efx) \
  863. for (_rx_queue = &_efx->rx_queue[0]; \
  864. _rx_queue < &_efx->rx_queue[_efx->n_rx_queues]; \
  865. _rx_queue++)
  866. /* Iterate over all RX queues belonging to a channel */
  867. #define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
  868. for (_rx_queue = &_channel->efx->rx_queue[_channel->channel]; \
  869. _rx_queue; \
  870. _rx_queue = NULL) \
  871. if (_rx_queue->channel != _channel) \
  872. continue; \
  873. else
  874. /* Returns a pointer to the specified receive buffer in the RX
  875. * descriptor queue.
  876. */
  877. static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
  878. unsigned int index)
  879. {
  880. return (&rx_queue->buffer[index]);
  881. }
  882. /* Set bit in a little-endian bitfield */
  883. static inline void set_bit_le(unsigned nr, unsigned char *addr)
  884. {
  885. addr[nr / 8] |= (1 << (nr % 8));
  886. }
  887. /* Clear bit in a little-endian bitfield */
  888. static inline void clear_bit_le(unsigned nr, unsigned char *addr)
  889. {
  890. addr[nr / 8] &= ~(1 << (nr % 8));
  891. }
  892. /**
  893. * EFX_MAX_FRAME_LEN - calculate maximum frame length
  894. *
  895. * This calculates the maximum frame length that will be used for a
  896. * given MTU. The frame length will be equal to the MTU plus a
  897. * constant amount of header space and padding. This is the quantity
  898. * that the net driver will program into the MAC as the maximum frame
  899. * length.
  900. *
  901. * The 10G MAC requires 8-byte alignment on the frame
  902. * length, so we round up to the nearest 8.
  903. *
  904. * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
  905. * XGMII cycle). If the frame length reaches the maximum value in the
  906. * same cycle, the XMAC can miss the IPG altogether. We work around
  907. * this by adding a further 16 bytes.
  908. */
  909. #define EFX_MAX_FRAME_LEN(mtu) \
  910. ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
  911. #endif /* EFX_NET_DRIVER_H */