qlcnic_ctx.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534
  1. /*
  2. * Copyright (C) 2009 - QLogic Corporation.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called "COPYING".
  22. *
  23. */
  24. #include "qlcnic.h"
  25. static u32
  26. qlcnic_poll_rsp(struct qlcnic_adapter *adapter)
  27. {
  28. u32 rsp;
  29. int timeout = 0;
  30. do {
  31. /* give atleast 1ms for firmware to respond */
  32. msleep(1);
  33. if (++timeout > QLCNIC_OS_CRB_RETRY_COUNT)
  34. return QLCNIC_CDRP_RSP_TIMEOUT;
  35. rsp = QLCRD32(adapter, QLCNIC_CDRP_CRB_OFFSET);
  36. } while (!QLCNIC_CDRP_IS_RSP(rsp));
  37. return rsp;
  38. }
  39. u32
  40. qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  41. u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd)
  42. {
  43. u32 rsp;
  44. u32 signature;
  45. u32 rcode = QLCNIC_RCODE_SUCCESS;
  46. struct pci_dev *pdev = adapter->pdev;
  47. signature = QLCNIC_CDRP_SIGNATURE_MAKE(pci_fn, version);
  48. /* Acquire semaphore before accessing CRB */
  49. if (qlcnic_api_lock(adapter))
  50. return QLCNIC_RCODE_TIMEOUT;
  51. QLCWR32(adapter, QLCNIC_SIGN_CRB_OFFSET, signature);
  52. QLCWR32(adapter, QLCNIC_ARG1_CRB_OFFSET, arg1);
  53. QLCWR32(adapter, QLCNIC_ARG2_CRB_OFFSET, arg2);
  54. QLCWR32(adapter, QLCNIC_ARG3_CRB_OFFSET, arg3);
  55. QLCWR32(adapter, QLCNIC_CDRP_CRB_OFFSET, QLCNIC_CDRP_FORM_CMD(cmd));
  56. rsp = qlcnic_poll_rsp(adapter);
  57. if (rsp == QLCNIC_CDRP_RSP_TIMEOUT) {
  58. dev_err(&pdev->dev, "card response timeout.\n");
  59. rcode = QLCNIC_RCODE_TIMEOUT;
  60. } else if (rsp == QLCNIC_CDRP_RSP_FAIL) {
  61. rcode = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  62. dev_err(&pdev->dev, "failed card response code:0x%x\n",
  63. rcode);
  64. }
  65. /* Release semaphore */
  66. qlcnic_api_unlock(adapter);
  67. return rcode;
  68. }
  69. int
  70. qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu)
  71. {
  72. struct qlcnic_recv_context *recv_ctx = &adapter->recv_ctx;
  73. if (recv_ctx->state == QLCNIC_HOST_CTX_STATE_ACTIVE) {
  74. if (qlcnic_issue_cmd(adapter,
  75. adapter->ahw.pci_func,
  76. QLCHAL_VERSION,
  77. recv_ctx->context_id,
  78. mtu,
  79. 0,
  80. QLCNIC_CDRP_CMD_SET_MTU)) {
  81. dev_err(&adapter->pdev->dev, "Failed to set mtu\n");
  82. return -EIO;
  83. }
  84. }
  85. return 0;
  86. }
  87. static int
  88. qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  89. {
  90. void *addr;
  91. struct qlcnic_hostrq_rx_ctx *prq;
  92. struct qlcnic_cardrsp_rx_ctx *prsp;
  93. struct qlcnic_hostrq_rds_ring *prq_rds;
  94. struct qlcnic_hostrq_sds_ring *prq_sds;
  95. struct qlcnic_cardrsp_rds_ring *prsp_rds;
  96. struct qlcnic_cardrsp_sds_ring *prsp_sds;
  97. struct qlcnic_host_rds_ring *rds_ring;
  98. struct qlcnic_host_sds_ring *sds_ring;
  99. dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
  100. u64 phys_addr;
  101. int i, nrds_rings, nsds_rings;
  102. size_t rq_size, rsp_size;
  103. u32 cap, reg, val;
  104. int err;
  105. struct qlcnic_recv_context *recv_ctx = &adapter->recv_ctx;
  106. nrds_rings = adapter->max_rds_rings;
  107. nsds_rings = adapter->max_sds_rings;
  108. rq_size =
  109. SIZEOF_HOSTRQ_RX(struct qlcnic_hostrq_rx_ctx, nrds_rings,
  110. nsds_rings);
  111. rsp_size =
  112. SIZEOF_CARDRSP_RX(struct qlcnic_cardrsp_rx_ctx, nrds_rings,
  113. nsds_rings);
  114. addr = pci_alloc_consistent(adapter->pdev,
  115. rq_size, &hostrq_phys_addr);
  116. if (addr == NULL)
  117. return -ENOMEM;
  118. prq = (struct qlcnic_hostrq_rx_ctx *)addr;
  119. addr = pci_alloc_consistent(adapter->pdev,
  120. rsp_size, &cardrsp_phys_addr);
  121. if (addr == NULL) {
  122. err = -ENOMEM;
  123. goto out_free_rq;
  124. }
  125. prsp = (struct qlcnic_cardrsp_rx_ctx *)addr;
  126. prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
  127. cap = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN);
  128. cap |= (QLCNIC_CAP0_JUMBO_CONTIGUOUS | QLCNIC_CAP0_LRO_CONTIGUOUS);
  129. prq->capabilities[0] = cpu_to_le32(cap);
  130. prq->host_int_crb_mode =
  131. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  132. prq->host_rds_crb_mode =
  133. cpu_to_le32(QLCNIC_HOST_RDS_CRB_MODE_UNIQUE);
  134. prq->num_rds_rings = cpu_to_le16(nrds_rings);
  135. prq->num_sds_rings = cpu_to_le16(nsds_rings);
  136. prq->rds_ring_offset = cpu_to_le32(0);
  137. val = le32_to_cpu(prq->rds_ring_offset) +
  138. (sizeof(struct qlcnic_hostrq_rds_ring) * nrds_rings);
  139. prq->sds_ring_offset = cpu_to_le32(val);
  140. prq_rds = (struct qlcnic_hostrq_rds_ring *)(prq->data +
  141. le32_to_cpu(prq->rds_ring_offset));
  142. for (i = 0; i < nrds_rings; i++) {
  143. rds_ring = &recv_ctx->rds_rings[i];
  144. prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
  145. prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
  146. prq_rds[i].ring_kind = cpu_to_le32(i);
  147. prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
  148. }
  149. prq_sds = (struct qlcnic_hostrq_sds_ring *)(prq->data +
  150. le32_to_cpu(prq->sds_ring_offset));
  151. for (i = 0; i < nsds_rings; i++) {
  152. sds_ring = &recv_ctx->sds_rings[i];
  153. prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
  154. prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
  155. prq_sds[i].msi_index = cpu_to_le16(i);
  156. }
  157. phys_addr = hostrq_phys_addr;
  158. err = qlcnic_issue_cmd(adapter,
  159. adapter->ahw.pci_func,
  160. QLCHAL_VERSION,
  161. (u32)(phys_addr >> 32),
  162. (u32)(phys_addr & 0xffffffff),
  163. rq_size,
  164. QLCNIC_CDRP_CMD_CREATE_RX_CTX);
  165. if (err) {
  166. dev_err(&adapter->pdev->dev,
  167. "Failed to create rx ctx in firmware%d\n", err);
  168. goto out_free_rsp;
  169. }
  170. prsp_rds = ((struct qlcnic_cardrsp_rds_ring *)
  171. &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
  172. for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
  173. rds_ring = &recv_ctx->rds_rings[i];
  174. reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
  175. rds_ring->crb_rcv_producer = qlcnic_get_ioaddr(adapter,
  176. QLCNIC_REG(reg - 0x200));
  177. }
  178. prsp_sds = ((struct qlcnic_cardrsp_sds_ring *)
  179. &prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
  180. for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
  181. sds_ring = &recv_ctx->sds_rings[i];
  182. reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
  183. sds_ring->crb_sts_consumer = qlcnic_get_ioaddr(adapter,
  184. QLCNIC_REG(reg - 0x200));
  185. reg = le32_to_cpu(prsp_sds[i].interrupt_crb);
  186. sds_ring->crb_intr_mask = qlcnic_get_ioaddr(adapter,
  187. QLCNIC_REG(reg - 0x200));
  188. }
  189. recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
  190. recv_ctx->context_id = le16_to_cpu(prsp->context_id);
  191. recv_ctx->virt_port = prsp->virt_port;
  192. out_free_rsp:
  193. pci_free_consistent(adapter->pdev, rsp_size, prsp, cardrsp_phys_addr);
  194. out_free_rq:
  195. pci_free_consistent(adapter->pdev, rq_size, prq, hostrq_phys_addr);
  196. return err;
  197. }
  198. static void
  199. qlcnic_fw_cmd_destroy_rx_ctx(struct qlcnic_adapter *adapter)
  200. {
  201. struct qlcnic_recv_context *recv_ctx = &adapter->recv_ctx;
  202. if (qlcnic_issue_cmd(adapter,
  203. adapter->ahw.pci_func,
  204. QLCHAL_VERSION,
  205. recv_ctx->context_id,
  206. QLCNIC_DESTROY_CTX_RESET,
  207. 0,
  208. QLCNIC_CDRP_CMD_DESTROY_RX_CTX)) {
  209. dev_err(&adapter->pdev->dev,
  210. "Failed to destroy rx ctx in firmware\n");
  211. }
  212. }
  213. static int
  214. qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter)
  215. {
  216. struct qlcnic_hostrq_tx_ctx *prq;
  217. struct qlcnic_hostrq_cds_ring *prq_cds;
  218. struct qlcnic_cardrsp_tx_ctx *prsp;
  219. void *rq_addr, *rsp_addr;
  220. size_t rq_size, rsp_size;
  221. u32 temp;
  222. int err;
  223. u64 phys_addr;
  224. dma_addr_t rq_phys_addr, rsp_phys_addr;
  225. struct qlcnic_host_tx_ring *tx_ring = adapter->tx_ring;
  226. rq_size = SIZEOF_HOSTRQ_TX(struct qlcnic_hostrq_tx_ctx);
  227. rq_addr = pci_alloc_consistent(adapter->pdev,
  228. rq_size, &rq_phys_addr);
  229. if (!rq_addr)
  230. return -ENOMEM;
  231. rsp_size = SIZEOF_CARDRSP_TX(struct qlcnic_cardrsp_tx_ctx);
  232. rsp_addr = pci_alloc_consistent(adapter->pdev,
  233. rsp_size, &rsp_phys_addr);
  234. if (!rsp_addr) {
  235. err = -ENOMEM;
  236. goto out_free_rq;
  237. }
  238. memset(rq_addr, 0, rq_size);
  239. prq = (struct qlcnic_hostrq_tx_ctx *)rq_addr;
  240. memset(rsp_addr, 0, rsp_size);
  241. prsp = (struct qlcnic_cardrsp_tx_ctx *)rsp_addr;
  242. prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
  243. temp = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN |
  244. QLCNIC_CAP0_LSO);
  245. prq->capabilities[0] = cpu_to_le32(temp);
  246. prq->host_int_crb_mode =
  247. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  248. prq->interrupt_ctl = 0;
  249. prq->msi_index = 0;
  250. prq->cmd_cons_dma_addr = cpu_to_le64(tx_ring->hw_cons_phys_addr);
  251. prq_cds = &prq->cds_ring;
  252. prq_cds->host_phys_addr = cpu_to_le64(tx_ring->phys_addr);
  253. prq_cds->ring_size = cpu_to_le32(tx_ring->num_desc);
  254. phys_addr = rq_phys_addr;
  255. err = qlcnic_issue_cmd(adapter,
  256. adapter->ahw.pci_func,
  257. QLCHAL_VERSION,
  258. (u32)(phys_addr >> 32),
  259. ((u32)phys_addr & 0xffffffff),
  260. rq_size,
  261. QLCNIC_CDRP_CMD_CREATE_TX_CTX);
  262. if (err == QLCNIC_RCODE_SUCCESS) {
  263. temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
  264. tx_ring->crb_cmd_producer = qlcnic_get_ioaddr(adapter,
  265. QLCNIC_REG(temp - 0x200));
  266. adapter->tx_context_id =
  267. le16_to_cpu(prsp->context_id);
  268. } else {
  269. dev_err(&adapter->pdev->dev,
  270. "Failed to create tx ctx in firmware%d\n", err);
  271. err = -EIO;
  272. }
  273. pci_free_consistent(adapter->pdev, rsp_size, rsp_addr, rsp_phys_addr);
  274. out_free_rq:
  275. pci_free_consistent(adapter->pdev, rq_size, rq_addr, rq_phys_addr);
  276. return err;
  277. }
  278. static void
  279. qlcnic_fw_cmd_destroy_tx_ctx(struct qlcnic_adapter *adapter)
  280. {
  281. if (qlcnic_issue_cmd(adapter,
  282. adapter->ahw.pci_func,
  283. QLCHAL_VERSION,
  284. adapter->tx_context_id,
  285. QLCNIC_DESTROY_CTX_RESET,
  286. 0,
  287. QLCNIC_CDRP_CMD_DESTROY_TX_CTX)) {
  288. dev_err(&adapter->pdev->dev,
  289. "Failed to destroy tx ctx in firmware\n");
  290. }
  291. }
  292. int
  293. qlcnic_fw_cmd_query_phy(struct qlcnic_adapter *adapter, u32 reg, u32 *val)
  294. {
  295. if (qlcnic_issue_cmd(adapter,
  296. adapter->ahw.pci_func,
  297. QLCHAL_VERSION,
  298. reg,
  299. 0,
  300. 0,
  301. QLCNIC_CDRP_CMD_READ_PHY)) {
  302. return -EIO;
  303. }
  304. return QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  305. }
  306. int
  307. qlcnic_fw_cmd_set_phy(struct qlcnic_adapter *adapter, u32 reg, u32 val)
  308. {
  309. return qlcnic_issue_cmd(adapter,
  310. adapter->ahw.pci_func,
  311. QLCHAL_VERSION,
  312. reg,
  313. val,
  314. 0,
  315. QLCNIC_CDRP_CMD_WRITE_PHY);
  316. }
  317. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter)
  318. {
  319. void *addr;
  320. int err;
  321. int ring;
  322. struct qlcnic_recv_context *recv_ctx;
  323. struct qlcnic_host_rds_ring *rds_ring;
  324. struct qlcnic_host_sds_ring *sds_ring;
  325. struct qlcnic_host_tx_ring *tx_ring;
  326. struct pci_dev *pdev = adapter->pdev;
  327. recv_ctx = &adapter->recv_ctx;
  328. tx_ring = adapter->tx_ring;
  329. tx_ring->hw_consumer = (__le32 *)pci_alloc_consistent(pdev, sizeof(u32),
  330. &tx_ring->hw_cons_phys_addr);
  331. if (tx_ring->hw_consumer == NULL) {
  332. dev_err(&pdev->dev, "failed to allocate tx consumer\n");
  333. return -ENOMEM;
  334. }
  335. *(tx_ring->hw_consumer) = 0;
  336. /* cmd desc ring */
  337. addr = pci_alloc_consistent(pdev, TX_DESC_RINGSIZE(tx_ring),
  338. &tx_ring->phys_addr);
  339. if (addr == NULL) {
  340. dev_err(&pdev->dev, "failed to allocate tx desc ring\n");
  341. return -ENOMEM;
  342. }
  343. tx_ring->desc_head = (struct cmd_desc_type0 *)addr;
  344. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  345. rds_ring = &recv_ctx->rds_rings[ring];
  346. addr = pci_alloc_consistent(adapter->pdev,
  347. RCV_DESC_RINGSIZE(rds_ring),
  348. &rds_ring->phys_addr);
  349. if (addr == NULL) {
  350. dev_err(&pdev->dev,
  351. "failed to allocate rds ring [%d]\n", ring);
  352. err = -ENOMEM;
  353. goto err_out_free;
  354. }
  355. rds_ring->desc_head = (struct rcv_desc *)addr;
  356. }
  357. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  358. sds_ring = &recv_ctx->sds_rings[ring];
  359. addr = pci_alloc_consistent(adapter->pdev,
  360. STATUS_DESC_RINGSIZE(sds_ring),
  361. &sds_ring->phys_addr);
  362. if (addr == NULL) {
  363. dev_err(&pdev->dev,
  364. "failed to allocate sds ring [%d]\n", ring);
  365. err = -ENOMEM;
  366. goto err_out_free;
  367. }
  368. sds_ring->desc_head = (struct status_desc *)addr;
  369. }
  370. err = qlcnic_fw_cmd_create_rx_ctx(adapter);
  371. if (err)
  372. goto err_out_free;
  373. err = qlcnic_fw_cmd_create_tx_ctx(adapter);
  374. if (err)
  375. goto err_out_free;
  376. set_bit(__QLCNIC_FW_ATTACHED, &adapter->state);
  377. return 0;
  378. err_out_free:
  379. qlcnic_free_hw_resources(adapter);
  380. return err;
  381. }
  382. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter)
  383. {
  384. struct qlcnic_recv_context *recv_ctx;
  385. struct qlcnic_host_rds_ring *rds_ring;
  386. struct qlcnic_host_sds_ring *sds_ring;
  387. struct qlcnic_host_tx_ring *tx_ring;
  388. int ring;
  389. if (test_and_clear_bit(__QLCNIC_FW_ATTACHED, &adapter->state)) {
  390. qlcnic_fw_cmd_destroy_rx_ctx(adapter);
  391. qlcnic_fw_cmd_destroy_tx_ctx(adapter);
  392. /* Allow dma queues to drain after context reset */
  393. msleep(20);
  394. }
  395. recv_ctx = &adapter->recv_ctx;
  396. tx_ring = adapter->tx_ring;
  397. if (tx_ring->hw_consumer != NULL) {
  398. pci_free_consistent(adapter->pdev,
  399. sizeof(u32),
  400. tx_ring->hw_consumer,
  401. tx_ring->hw_cons_phys_addr);
  402. tx_ring->hw_consumer = NULL;
  403. }
  404. if (tx_ring->desc_head != NULL) {
  405. pci_free_consistent(adapter->pdev,
  406. TX_DESC_RINGSIZE(tx_ring),
  407. tx_ring->desc_head, tx_ring->phys_addr);
  408. tx_ring->desc_head = NULL;
  409. }
  410. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  411. rds_ring = &recv_ctx->rds_rings[ring];
  412. if (rds_ring->desc_head != NULL) {
  413. pci_free_consistent(adapter->pdev,
  414. RCV_DESC_RINGSIZE(rds_ring),
  415. rds_ring->desc_head,
  416. rds_ring->phys_addr);
  417. rds_ring->desc_head = NULL;
  418. }
  419. }
  420. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  421. sds_ring = &recv_ctx->sds_rings[ring];
  422. if (sds_ring->desc_head != NULL) {
  423. pci_free_consistent(adapter->pdev,
  424. STATUS_DESC_RINGSIZE(sds_ring),
  425. sds_ring->desc_head,
  426. sds_ring->phys_addr);
  427. sds_ring->desc_head = NULL;
  428. }
  429. }
  430. }