octeon_mgmt.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2009 Cavium Networks
  7. */
  8. #include <linux/capability.h>
  9. #include <linux/dma-mapping.h>
  10. #include <linux/init.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/etherdevice.h>
  14. #include <linux/if_vlan.h>
  15. #include <linux/phy.h>
  16. #include <linux/spinlock.h>
  17. #include <asm/octeon/octeon.h>
  18. #include <asm/octeon/cvmx-mixx-defs.h>
  19. #include <asm/octeon/cvmx-agl-defs.h>
  20. #define DRV_NAME "octeon_mgmt"
  21. #define DRV_VERSION "2.0"
  22. #define DRV_DESCRIPTION \
  23. "Cavium Networks Octeon MII (management) port Network Driver"
  24. #define OCTEON_MGMT_NAPI_WEIGHT 16
  25. /*
  26. * Ring sizes that are powers of two allow for more efficient modulo
  27. * opertions.
  28. */
  29. #define OCTEON_MGMT_RX_RING_SIZE 512
  30. #define OCTEON_MGMT_TX_RING_SIZE 128
  31. /* Allow 8 bytes for vlan and FCS. */
  32. #define OCTEON_MGMT_RX_HEADROOM (ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN)
  33. union mgmt_port_ring_entry {
  34. u64 d64;
  35. struct {
  36. u64 reserved_62_63:2;
  37. /* Length of the buffer/packet in bytes */
  38. u64 len:14;
  39. /* For TX, signals that the packet should be timestamped */
  40. u64 tstamp:1;
  41. /* The RX error code */
  42. u64 code:7;
  43. #define RING_ENTRY_CODE_DONE 0xf
  44. #define RING_ENTRY_CODE_MORE 0x10
  45. /* Physical address of the buffer */
  46. u64 addr:40;
  47. } s;
  48. };
  49. struct octeon_mgmt {
  50. struct net_device *netdev;
  51. int port;
  52. int irq;
  53. u64 *tx_ring;
  54. dma_addr_t tx_ring_handle;
  55. unsigned int tx_next;
  56. unsigned int tx_next_clean;
  57. unsigned int tx_current_fill;
  58. /* The tx_list lock also protects the ring related variables */
  59. struct sk_buff_head tx_list;
  60. /* RX variables only touched in napi_poll. No locking necessary. */
  61. u64 *rx_ring;
  62. dma_addr_t rx_ring_handle;
  63. unsigned int rx_next;
  64. unsigned int rx_next_fill;
  65. unsigned int rx_current_fill;
  66. struct sk_buff_head rx_list;
  67. spinlock_t lock;
  68. unsigned int last_duplex;
  69. unsigned int last_link;
  70. struct device *dev;
  71. struct napi_struct napi;
  72. struct tasklet_struct tx_clean_tasklet;
  73. struct phy_device *phydev;
  74. };
  75. static void octeon_mgmt_set_rx_irq(struct octeon_mgmt *p, int enable)
  76. {
  77. int port = p->port;
  78. union cvmx_mixx_intena mix_intena;
  79. unsigned long flags;
  80. spin_lock_irqsave(&p->lock, flags);
  81. mix_intena.u64 = cvmx_read_csr(CVMX_MIXX_INTENA(port));
  82. mix_intena.s.ithena = enable ? 1 : 0;
  83. cvmx_write_csr(CVMX_MIXX_INTENA(port), mix_intena.u64);
  84. spin_unlock_irqrestore(&p->lock, flags);
  85. }
  86. static void octeon_mgmt_set_tx_irq(struct octeon_mgmt *p, int enable)
  87. {
  88. int port = p->port;
  89. union cvmx_mixx_intena mix_intena;
  90. unsigned long flags;
  91. spin_lock_irqsave(&p->lock, flags);
  92. mix_intena.u64 = cvmx_read_csr(CVMX_MIXX_INTENA(port));
  93. mix_intena.s.othena = enable ? 1 : 0;
  94. cvmx_write_csr(CVMX_MIXX_INTENA(port), mix_intena.u64);
  95. spin_unlock_irqrestore(&p->lock, flags);
  96. }
  97. static inline void octeon_mgmt_enable_rx_irq(struct octeon_mgmt *p)
  98. {
  99. octeon_mgmt_set_rx_irq(p, 1);
  100. }
  101. static inline void octeon_mgmt_disable_rx_irq(struct octeon_mgmt *p)
  102. {
  103. octeon_mgmt_set_rx_irq(p, 0);
  104. }
  105. static inline void octeon_mgmt_enable_tx_irq(struct octeon_mgmt *p)
  106. {
  107. octeon_mgmt_set_tx_irq(p, 1);
  108. }
  109. static inline void octeon_mgmt_disable_tx_irq(struct octeon_mgmt *p)
  110. {
  111. octeon_mgmt_set_tx_irq(p, 0);
  112. }
  113. static unsigned int ring_max_fill(unsigned int ring_size)
  114. {
  115. return ring_size - 8;
  116. }
  117. static unsigned int ring_size_to_bytes(unsigned int ring_size)
  118. {
  119. return ring_size * sizeof(union mgmt_port_ring_entry);
  120. }
  121. static void octeon_mgmt_rx_fill_ring(struct net_device *netdev)
  122. {
  123. struct octeon_mgmt *p = netdev_priv(netdev);
  124. int port = p->port;
  125. while (p->rx_current_fill < ring_max_fill(OCTEON_MGMT_RX_RING_SIZE)) {
  126. unsigned int size;
  127. union mgmt_port_ring_entry re;
  128. struct sk_buff *skb;
  129. /* CN56XX pass 1 needs 8 bytes of padding. */
  130. size = netdev->mtu + OCTEON_MGMT_RX_HEADROOM + 8 + NET_IP_ALIGN;
  131. skb = netdev_alloc_skb(netdev, size);
  132. if (!skb)
  133. break;
  134. skb_reserve(skb, NET_IP_ALIGN);
  135. __skb_queue_tail(&p->rx_list, skb);
  136. re.d64 = 0;
  137. re.s.len = size;
  138. re.s.addr = dma_map_single(p->dev, skb->data,
  139. size,
  140. DMA_FROM_DEVICE);
  141. /* Put it in the ring. */
  142. p->rx_ring[p->rx_next_fill] = re.d64;
  143. dma_sync_single_for_device(p->dev, p->rx_ring_handle,
  144. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  145. DMA_BIDIRECTIONAL);
  146. p->rx_next_fill =
  147. (p->rx_next_fill + 1) % OCTEON_MGMT_RX_RING_SIZE;
  148. p->rx_current_fill++;
  149. /* Ring the bell. */
  150. cvmx_write_csr(CVMX_MIXX_IRING2(port), 1);
  151. }
  152. }
  153. static void octeon_mgmt_clean_tx_buffers(struct octeon_mgmt *p)
  154. {
  155. int port = p->port;
  156. union cvmx_mixx_orcnt mix_orcnt;
  157. union mgmt_port_ring_entry re;
  158. struct sk_buff *skb;
  159. int cleaned = 0;
  160. unsigned long flags;
  161. mix_orcnt.u64 = cvmx_read_csr(CVMX_MIXX_ORCNT(port));
  162. while (mix_orcnt.s.orcnt) {
  163. dma_sync_single_for_cpu(p->dev, p->tx_ring_handle,
  164. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  165. DMA_BIDIRECTIONAL);
  166. spin_lock_irqsave(&p->tx_list.lock, flags);
  167. re.d64 = p->tx_ring[p->tx_next_clean];
  168. p->tx_next_clean =
  169. (p->tx_next_clean + 1) % OCTEON_MGMT_TX_RING_SIZE;
  170. skb = __skb_dequeue(&p->tx_list);
  171. mix_orcnt.u64 = 0;
  172. mix_orcnt.s.orcnt = 1;
  173. /* Acknowledge to hardware that we have the buffer. */
  174. cvmx_write_csr(CVMX_MIXX_ORCNT(port), mix_orcnt.u64);
  175. p->tx_current_fill--;
  176. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  177. dma_unmap_single(p->dev, re.s.addr, re.s.len,
  178. DMA_TO_DEVICE);
  179. dev_kfree_skb_any(skb);
  180. cleaned++;
  181. mix_orcnt.u64 = cvmx_read_csr(CVMX_MIXX_ORCNT(port));
  182. }
  183. if (cleaned && netif_queue_stopped(p->netdev))
  184. netif_wake_queue(p->netdev);
  185. }
  186. static void octeon_mgmt_clean_tx_tasklet(unsigned long arg)
  187. {
  188. struct octeon_mgmt *p = (struct octeon_mgmt *)arg;
  189. octeon_mgmt_clean_tx_buffers(p);
  190. octeon_mgmt_enable_tx_irq(p);
  191. }
  192. static void octeon_mgmt_update_rx_stats(struct net_device *netdev)
  193. {
  194. struct octeon_mgmt *p = netdev_priv(netdev);
  195. int port = p->port;
  196. unsigned long flags;
  197. u64 drop, bad;
  198. /* These reads also clear the count registers. */
  199. drop = cvmx_read_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_DRP(port));
  200. bad = cvmx_read_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_BAD(port));
  201. if (drop || bad) {
  202. /* Do an atomic update. */
  203. spin_lock_irqsave(&p->lock, flags);
  204. netdev->stats.rx_errors += bad;
  205. netdev->stats.rx_dropped += drop;
  206. spin_unlock_irqrestore(&p->lock, flags);
  207. }
  208. }
  209. static void octeon_mgmt_update_tx_stats(struct net_device *netdev)
  210. {
  211. struct octeon_mgmt *p = netdev_priv(netdev);
  212. int port = p->port;
  213. unsigned long flags;
  214. union cvmx_agl_gmx_txx_stat0 s0;
  215. union cvmx_agl_gmx_txx_stat1 s1;
  216. /* These reads also clear the count registers. */
  217. s0.u64 = cvmx_read_csr(CVMX_AGL_GMX_TXX_STAT0(port));
  218. s1.u64 = cvmx_read_csr(CVMX_AGL_GMX_TXX_STAT1(port));
  219. if (s0.s.xsdef || s0.s.xscol || s1.s.scol || s1.s.mcol) {
  220. /* Do an atomic update. */
  221. spin_lock_irqsave(&p->lock, flags);
  222. netdev->stats.tx_errors += s0.s.xsdef + s0.s.xscol;
  223. netdev->stats.collisions += s1.s.scol + s1.s.mcol;
  224. spin_unlock_irqrestore(&p->lock, flags);
  225. }
  226. }
  227. /*
  228. * Dequeue a receive skb and its corresponding ring entry. The ring
  229. * entry is returned, *pskb is updated to point to the skb.
  230. */
  231. static u64 octeon_mgmt_dequeue_rx_buffer(struct octeon_mgmt *p,
  232. struct sk_buff **pskb)
  233. {
  234. union mgmt_port_ring_entry re;
  235. dma_sync_single_for_cpu(p->dev, p->rx_ring_handle,
  236. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  237. DMA_BIDIRECTIONAL);
  238. re.d64 = p->rx_ring[p->rx_next];
  239. p->rx_next = (p->rx_next + 1) % OCTEON_MGMT_RX_RING_SIZE;
  240. p->rx_current_fill--;
  241. *pskb = __skb_dequeue(&p->rx_list);
  242. dma_unmap_single(p->dev, re.s.addr,
  243. ETH_FRAME_LEN + OCTEON_MGMT_RX_HEADROOM,
  244. DMA_FROM_DEVICE);
  245. return re.d64;
  246. }
  247. static int octeon_mgmt_receive_one(struct octeon_mgmt *p)
  248. {
  249. int port = p->port;
  250. struct net_device *netdev = p->netdev;
  251. union cvmx_mixx_ircnt mix_ircnt;
  252. union mgmt_port_ring_entry re;
  253. struct sk_buff *skb;
  254. struct sk_buff *skb2;
  255. struct sk_buff *skb_new;
  256. union mgmt_port_ring_entry re2;
  257. int rc = 1;
  258. re.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb);
  259. if (likely(re.s.code == RING_ENTRY_CODE_DONE)) {
  260. /* A good packet, send it up. */
  261. skb_put(skb, re.s.len);
  262. good:
  263. skb->protocol = eth_type_trans(skb, netdev);
  264. netdev->stats.rx_packets++;
  265. netdev->stats.rx_bytes += skb->len;
  266. netdev->last_rx = jiffies;
  267. netif_receive_skb(skb);
  268. rc = 0;
  269. } else if (re.s.code == RING_ENTRY_CODE_MORE) {
  270. /*
  271. * Packet split across skbs. This can happen if we
  272. * increase the MTU. Buffers that are already in the
  273. * rx ring can then end up being too small. As the rx
  274. * ring is refilled, buffers sized for the new MTU
  275. * will be used and we should go back to the normal
  276. * non-split case.
  277. */
  278. skb_put(skb, re.s.len);
  279. do {
  280. re2.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb2);
  281. if (re2.s.code != RING_ENTRY_CODE_MORE
  282. && re2.s.code != RING_ENTRY_CODE_DONE)
  283. goto split_error;
  284. skb_put(skb2, re2.s.len);
  285. skb_new = skb_copy_expand(skb, 0, skb2->len,
  286. GFP_ATOMIC);
  287. if (!skb_new)
  288. goto split_error;
  289. if (skb_copy_bits(skb2, 0, skb_tail_pointer(skb_new),
  290. skb2->len))
  291. goto split_error;
  292. skb_put(skb_new, skb2->len);
  293. dev_kfree_skb_any(skb);
  294. dev_kfree_skb_any(skb2);
  295. skb = skb_new;
  296. } while (re2.s.code == RING_ENTRY_CODE_MORE);
  297. goto good;
  298. } else {
  299. /* Some other error, discard it. */
  300. dev_kfree_skb_any(skb);
  301. /*
  302. * Error statistics are accumulated in
  303. * octeon_mgmt_update_rx_stats.
  304. */
  305. }
  306. goto done;
  307. split_error:
  308. /* Discard the whole mess. */
  309. dev_kfree_skb_any(skb);
  310. dev_kfree_skb_any(skb2);
  311. while (re2.s.code == RING_ENTRY_CODE_MORE) {
  312. re2.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb2);
  313. dev_kfree_skb_any(skb2);
  314. }
  315. netdev->stats.rx_errors++;
  316. done:
  317. /* Tell the hardware we processed a packet. */
  318. mix_ircnt.u64 = 0;
  319. mix_ircnt.s.ircnt = 1;
  320. cvmx_write_csr(CVMX_MIXX_IRCNT(port), mix_ircnt.u64);
  321. return rc;
  322. }
  323. static int octeon_mgmt_receive_packets(struct octeon_mgmt *p, int budget)
  324. {
  325. int port = p->port;
  326. unsigned int work_done = 0;
  327. union cvmx_mixx_ircnt mix_ircnt;
  328. int rc;
  329. mix_ircnt.u64 = cvmx_read_csr(CVMX_MIXX_IRCNT(port));
  330. while (work_done < budget && mix_ircnt.s.ircnt) {
  331. rc = octeon_mgmt_receive_one(p);
  332. if (!rc)
  333. work_done++;
  334. /* Check for more packets. */
  335. mix_ircnt.u64 = cvmx_read_csr(CVMX_MIXX_IRCNT(port));
  336. }
  337. octeon_mgmt_rx_fill_ring(p->netdev);
  338. return work_done;
  339. }
  340. static int octeon_mgmt_napi_poll(struct napi_struct *napi, int budget)
  341. {
  342. struct octeon_mgmt *p = container_of(napi, struct octeon_mgmt, napi);
  343. struct net_device *netdev = p->netdev;
  344. unsigned int work_done = 0;
  345. work_done = octeon_mgmt_receive_packets(p, budget);
  346. if (work_done < budget) {
  347. /* We stopped because no more packets were available. */
  348. napi_complete(napi);
  349. octeon_mgmt_enable_rx_irq(p);
  350. }
  351. octeon_mgmt_update_rx_stats(netdev);
  352. return work_done;
  353. }
  354. /* Reset the hardware to clean state. */
  355. static void octeon_mgmt_reset_hw(struct octeon_mgmt *p)
  356. {
  357. union cvmx_mixx_ctl mix_ctl;
  358. union cvmx_mixx_bist mix_bist;
  359. union cvmx_agl_gmx_bist agl_gmx_bist;
  360. mix_ctl.u64 = 0;
  361. cvmx_write_csr(CVMX_MIXX_CTL(p->port), mix_ctl.u64);
  362. do {
  363. mix_ctl.u64 = cvmx_read_csr(CVMX_MIXX_CTL(p->port));
  364. } while (mix_ctl.s.busy);
  365. mix_ctl.s.reset = 1;
  366. cvmx_write_csr(CVMX_MIXX_CTL(p->port), mix_ctl.u64);
  367. cvmx_read_csr(CVMX_MIXX_CTL(p->port));
  368. cvmx_wait(64);
  369. mix_bist.u64 = cvmx_read_csr(CVMX_MIXX_BIST(p->port));
  370. if (mix_bist.u64)
  371. dev_warn(p->dev, "MIX failed BIST (0x%016llx)\n",
  372. (unsigned long long)mix_bist.u64);
  373. agl_gmx_bist.u64 = cvmx_read_csr(CVMX_AGL_GMX_BIST);
  374. if (agl_gmx_bist.u64)
  375. dev_warn(p->dev, "AGL failed BIST (0x%016llx)\n",
  376. (unsigned long long)agl_gmx_bist.u64);
  377. }
  378. struct octeon_mgmt_cam_state {
  379. u64 cam[6];
  380. u64 cam_mask;
  381. int cam_index;
  382. };
  383. static void octeon_mgmt_cam_state_add(struct octeon_mgmt_cam_state *cs,
  384. unsigned char *addr)
  385. {
  386. int i;
  387. for (i = 0; i < 6; i++)
  388. cs->cam[i] |= (u64)addr[i] << (8 * (cs->cam_index));
  389. cs->cam_mask |= (1ULL << cs->cam_index);
  390. cs->cam_index++;
  391. }
  392. static void octeon_mgmt_set_rx_filtering(struct net_device *netdev)
  393. {
  394. struct octeon_mgmt *p = netdev_priv(netdev);
  395. int port = p->port;
  396. union cvmx_agl_gmx_rxx_adr_ctl adr_ctl;
  397. union cvmx_agl_gmx_prtx_cfg agl_gmx_prtx;
  398. unsigned long flags;
  399. unsigned int prev_packet_enable;
  400. unsigned int cam_mode = 1; /* 1 - Accept on CAM match */
  401. unsigned int multicast_mode = 1; /* 1 - Reject all multicast. */
  402. struct octeon_mgmt_cam_state cam_state;
  403. struct dev_addr_list *list;
  404. struct list_head *pos;
  405. int available_cam_entries;
  406. memset(&cam_state, 0, sizeof(cam_state));
  407. if ((netdev->flags & IFF_PROMISC) || netdev->dev_addrs.count > 7) {
  408. cam_mode = 0;
  409. available_cam_entries = 8;
  410. } else {
  411. /*
  412. * One CAM entry for the primary address, leaves seven
  413. * for the secondary addresses.
  414. */
  415. available_cam_entries = 7 - netdev->dev_addrs.count;
  416. }
  417. if (netdev->flags & IFF_MULTICAST) {
  418. if (cam_mode == 0 || (netdev->flags & IFF_ALLMULTI) ||
  419. netdev_mc_count(netdev) > available_cam_entries)
  420. multicast_mode = 2; /* 1 - Accept all multicast. */
  421. else
  422. multicast_mode = 0; /* 0 - Use CAM. */
  423. }
  424. if (cam_mode == 1) {
  425. /* Add primary address. */
  426. octeon_mgmt_cam_state_add(&cam_state, netdev->dev_addr);
  427. list_for_each(pos, &netdev->dev_addrs.list) {
  428. struct netdev_hw_addr *hw_addr;
  429. hw_addr = list_entry(pos, struct netdev_hw_addr, list);
  430. octeon_mgmt_cam_state_add(&cam_state, hw_addr->addr);
  431. list = list->next;
  432. }
  433. }
  434. if (multicast_mode == 0) {
  435. netdev_for_each_mc_addr(list, netdev)
  436. octeon_mgmt_cam_state_add(&cam_state, list->da_addr);
  437. }
  438. spin_lock_irqsave(&p->lock, flags);
  439. /* Disable packet I/O. */
  440. agl_gmx_prtx.u64 = cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  441. prev_packet_enable = agl_gmx_prtx.s.en;
  442. agl_gmx_prtx.s.en = 0;
  443. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), agl_gmx_prtx.u64);
  444. adr_ctl.u64 = 0;
  445. adr_ctl.s.cam_mode = cam_mode;
  446. adr_ctl.s.mcst = multicast_mode;
  447. adr_ctl.s.bcst = 1; /* Allow broadcast */
  448. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CTL(port), adr_ctl.u64);
  449. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM0(port), cam_state.cam[0]);
  450. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM1(port), cam_state.cam[1]);
  451. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM2(port), cam_state.cam[2]);
  452. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM3(port), cam_state.cam[3]);
  453. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM4(port), cam_state.cam[4]);
  454. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM5(port), cam_state.cam[5]);
  455. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM_EN(port), cam_state.cam_mask);
  456. /* Restore packet I/O. */
  457. agl_gmx_prtx.s.en = prev_packet_enable;
  458. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), agl_gmx_prtx.u64);
  459. spin_unlock_irqrestore(&p->lock, flags);
  460. }
  461. static int octeon_mgmt_set_mac_address(struct net_device *netdev, void *addr)
  462. {
  463. struct sockaddr *sa = addr;
  464. if (!is_valid_ether_addr(sa->sa_data))
  465. return -EADDRNOTAVAIL;
  466. memcpy(netdev->dev_addr, sa->sa_data, ETH_ALEN);
  467. octeon_mgmt_set_rx_filtering(netdev);
  468. return 0;
  469. }
  470. static int octeon_mgmt_change_mtu(struct net_device *netdev, int new_mtu)
  471. {
  472. struct octeon_mgmt *p = netdev_priv(netdev);
  473. int port = p->port;
  474. int size_without_fcs = new_mtu + OCTEON_MGMT_RX_HEADROOM;
  475. /*
  476. * Limit the MTU to make sure the ethernet packets are between
  477. * 64 bytes and 16383 bytes.
  478. */
  479. if (size_without_fcs < 64 || size_without_fcs > 16383) {
  480. dev_warn(p->dev, "MTU must be between %d and %d.\n",
  481. 64 - OCTEON_MGMT_RX_HEADROOM,
  482. 16383 - OCTEON_MGMT_RX_HEADROOM);
  483. return -EINVAL;
  484. }
  485. netdev->mtu = new_mtu;
  486. cvmx_write_csr(CVMX_AGL_GMX_RXX_FRM_MAX(port), size_without_fcs);
  487. cvmx_write_csr(CVMX_AGL_GMX_RXX_JABBER(port),
  488. (size_without_fcs + 7) & 0xfff8);
  489. return 0;
  490. }
  491. static irqreturn_t octeon_mgmt_interrupt(int cpl, void *dev_id)
  492. {
  493. struct net_device *netdev = dev_id;
  494. struct octeon_mgmt *p = netdev_priv(netdev);
  495. int port = p->port;
  496. union cvmx_mixx_isr mixx_isr;
  497. mixx_isr.u64 = cvmx_read_csr(CVMX_MIXX_ISR(port));
  498. /* Clear any pending interrupts */
  499. cvmx_write_csr(CVMX_MIXX_ISR(port),
  500. cvmx_read_csr(CVMX_MIXX_ISR(port)));
  501. cvmx_read_csr(CVMX_MIXX_ISR(port));
  502. if (mixx_isr.s.irthresh) {
  503. octeon_mgmt_disable_rx_irq(p);
  504. napi_schedule(&p->napi);
  505. }
  506. if (mixx_isr.s.orthresh) {
  507. octeon_mgmt_disable_tx_irq(p);
  508. tasklet_schedule(&p->tx_clean_tasklet);
  509. }
  510. return IRQ_HANDLED;
  511. }
  512. static int octeon_mgmt_ioctl(struct net_device *netdev,
  513. struct ifreq *rq, int cmd)
  514. {
  515. struct octeon_mgmt *p = netdev_priv(netdev);
  516. if (!netif_running(netdev))
  517. return -EINVAL;
  518. if (!p->phydev)
  519. return -EINVAL;
  520. return phy_mii_ioctl(p->phydev, if_mii(rq), cmd);
  521. }
  522. static void octeon_mgmt_adjust_link(struct net_device *netdev)
  523. {
  524. struct octeon_mgmt *p = netdev_priv(netdev);
  525. int port = p->port;
  526. union cvmx_agl_gmx_prtx_cfg prtx_cfg;
  527. unsigned long flags;
  528. int link_changed = 0;
  529. spin_lock_irqsave(&p->lock, flags);
  530. if (p->phydev->link) {
  531. if (!p->last_link)
  532. link_changed = 1;
  533. if (p->last_duplex != p->phydev->duplex) {
  534. p->last_duplex = p->phydev->duplex;
  535. prtx_cfg.u64 =
  536. cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  537. prtx_cfg.s.duplex = p->phydev->duplex;
  538. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port),
  539. prtx_cfg.u64);
  540. }
  541. } else {
  542. if (p->last_link)
  543. link_changed = -1;
  544. }
  545. p->last_link = p->phydev->link;
  546. spin_unlock_irqrestore(&p->lock, flags);
  547. if (link_changed != 0) {
  548. if (link_changed > 0) {
  549. netif_carrier_on(netdev);
  550. pr_info("%s: Link is up - %d/%s\n", netdev->name,
  551. p->phydev->speed,
  552. DUPLEX_FULL == p->phydev->duplex ?
  553. "Full" : "Half");
  554. } else {
  555. netif_carrier_off(netdev);
  556. pr_info("%s: Link is down\n", netdev->name);
  557. }
  558. }
  559. }
  560. static int octeon_mgmt_init_phy(struct net_device *netdev)
  561. {
  562. struct octeon_mgmt *p = netdev_priv(netdev);
  563. char phy_id[20];
  564. if (octeon_is_simulation()) {
  565. /* No PHYs in the simulator. */
  566. netif_carrier_on(netdev);
  567. return 0;
  568. }
  569. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT, "0", p->port);
  570. p->phydev = phy_connect(netdev, phy_id, octeon_mgmt_adjust_link, 0,
  571. PHY_INTERFACE_MODE_MII);
  572. if (IS_ERR(p->phydev)) {
  573. p->phydev = NULL;
  574. return -1;
  575. }
  576. phy_start_aneg(p->phydev);
  577. return 0;
  578. }
  579. static int octeon_mgmt_open(struct net_device *netdev)
  580. {
  581. struct octeon_mgmt *p = netdev_priv(netdev);
  582. int port = p->port;
  583. union cvmx_mixx_ctl mix_ctl;
  584. union cvmx_agl_gmx_inf_mode agl_gmx_inf_mode;
  585. union cvmx_mixx_oring1 oring1;
  586. union cvmx_mixx_iring1 iring1;
  587. union cvmx_agl_gmx_prtx_cfg prtx_cfg;
  588. union cvmx_agl_gmx_rxx_frm_ctl rxx_frm_ctl;
  589. union cvmx_mixx_irhwm mix_irhwm;
  590. union cvmx_mixx_orhwm mix_orhwm;
  591. union cvmx_mixx_intena mix_intena;
  592. struct sockaddr sa;
  593. /* Allocate ring buffers. */
  594. p->tx_ring = kzalloc(ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  595. GFP_KERNEL);
  596. if (!p->tx_ring)
  597. return -ENOMEM;
  598. p->tx_ring_handle =
  599. dma_map_single(p->dev, p->tx_ring,
  600. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  601. DMA_BIDIRECTIONAL);
  602. p->tx_next = 0;
  603. p->tx_next_clean = 0;
  604. p->tx_current_fill = 0;
  605. p->rx_ring = kzalloc(ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  606. GFP_KERNEL);
  607. if (!p->rx_ring)
  608. goto err_nomem;
  609. p->rx_ring_handle =
  610. dma_map_single(p->dev, p->rx_ring,
  611. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  612. DMA_BIDIRECTIONAL);
  613. p->rx_next = 0;
  614. p->rx_next_fill = 0;
  615. p->rx_current_fill = 0;
  616. octeon_mgmt_reset_hw(p);
  617. mix_ctl.u64 = cvmx_read_csr(CVMX_MIXX_CTL(port));
  618. /* Bring it out of reset if needed. */
  619. if (mix_ctl.s.reset) {
  620. mix_ctl.s.reset = 0;
  621. cvmx_write_csr(CVMX_MIXX_CTL(port), mix_ctl.u64);
  622. do {
  623. mix_ctl.u64 = cvmx_read_csr(CVMX_MIXX_CTL(port));
  624. } while (mix_ctl.s.reset);
  625. }
  626. agl_gmx_inf_mode.u64 = 0;
  627. agl_gmx_inf_mode.s.en = 1;
  628. cvmx_write_csr(CVMX_AGL_GMX_INF_MODE, agl_gmx_inf_mode.u64);
  629. oring1.u64 = 0;
  630. oring1.s.obase = p->tx_ring_handle >> 3;
  631. oring1.s.osize = OCTEON_MGMT_TX_RING_SIZE;
  632. cvmx_write_csr(CVMX_MIXX_ORING1(port), oring1.u64);
  633. iring1.u64 = 0;
  634. iring1.s.ibase = p->rx_ring_handle >> 3;
  635. iring1.s.isize = OCTEON_MGMT_RX_RING_SIZE;
  636. cvmx_write_csr(CVMX_MIXX_IRING1(port), iring1.u64);
  637. /* Disable packet I/O. */
  638. prtx_cfg.u64 = cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  639. prtx_cfg.s.en = 0;
  640. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), prtx_cfg.u64);
  641. memcpy(sa.sa_data, netdev->dev_addr, ETH_ALEN);
  642. octeon_mgmt_set_mac_address(netdev, &sa);
  643. octeon_mgmt_change_mtu(netdev, netdev->mtu);
  644. /*
  645. * Enable the port HW. Packets are not allowed until
  646. * cvmx_mgmt_port_enable() is called.
  647. */
  648. mix_ctl.u64 = 0;
  649. mix_ctl.s.crc_strip = 1; /* Strip the ending CRC */
  650. mix_ctl.s.en = 1; /* Enable the port */
  651. mix_ctl.s.nbtarb = 0; /* Arbitration mode */
  652. /* MII CB-request FIFO programmable high watermark */
  653. mix_ctl.s.mrq_hwm = 1;
  654. cvmx_write_csr(CVMX_MIXX_CTL(port), mix_ctl.u64);
  655. if (OCTEON_IS_MODEL(OCTEON_CN56XX_PASS1_X)
  656. || OCTEON_IS_MODEL(OCTEON_CN52XX_PASS1_X)) {
  657. /*
  658. * Force compensation values, as they are not
  659. * determined properly by HW
  660. */
  661. union cvmx_agl_gmx_drv_ctl drv_ctl;
  662. drv_ctl.u64 = cvmx_read_csr(CVMX_AGL_GMX_DRV_CTL);
  663. if (port) {
  664. drv_ctl.s.byp_en1 = 1;
  665. drv_ctl.s.nctl1 = 6;
  666. drv_ctl.s.pctl1 = 6;
  667. } else {
  668. drv_ctl.s.byp_en = 1;
  669. drv_ctl.s.nctl = 6;
  670. drv_ctl.s.pctl = 6;
  671. }
  672. cvmx_write_csr(CVMX_AGL_GMX_DRV_CTL, drv_ctl.u64);
  673. }
  674. octeon_mgmt_rx_fill_ring(netdev);
  675. /* Clear statistics. */
  676. /* Clear on read. */
  677. cvmx_write_csr(CVMX_AGL_GMX_RXX_STATS_CTL(port), 1);
  678. cvmx_write_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_DRP(port), 0);
  679. cvmx_write_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_BAD(port), 0);
  680. cvmx_write_csr(CVMX_AGL_GMX_TXX_STATS_CTL(port), 1);
  681. cvmx_write_csr(CVMX_AGL_GMX_TXX_STAT0(port), 0);
  682. cvmx_write_csr(CVMX_AGL_GMX_TXX_STAT1(port), 0);
  683. /* Clear any pending interrupts */
  684. cvmx_write_csr(CVMX_MIXX_ISR(port), cvmx_read_csr(CVMX_MIXX_ISR(port)));
  685. if (request_irq(p->irq, octeon_mgmt_interrupt, 0, netdev->name,
  686. netdev)) {
  687. dev_err(p->dev, "request_irq(%d) failed.\n", p->irq);
  688. goto err_noirq;
  689. }
  690. /* Interrupt every single RX packet */
  691. mix_irhwm.u64 = 0;
  692. mix_irhwm.s.irhwm = 0;
  693. cvmx_write_csr(CVMX_MIXX_IRHWM(port), mix_irhwm.u64);
  694. /* Interrupt when we have 5 or more packets to clean. */
  695. mix_orhwm.u64 = 0;
  696. mix_orhwm.s.orhwm = 5;
  697. cvmx_write_csr(CVMX_MIXX_ORHWM(port), mix_orhwm.u64);
  698. /* Enable receive and transmit interrupts */
  699. mix_intena.u64 = 0;
  700. mix_intena.s.ithena = 1;
  701. mix_intena.s.othena = 1;
  702. cvmx_write_csr(CVMX_MIXX_INTENA(port), mix_intena.u64);
  703. /* Enable packet I/O. */
  704. rxx_frm_ctl.u64 = 0;
  705. rxx_frm_ctl.s.pre_align = 1;
  706. /*
  707. * When set, disables the length check for non-min sized pkts
  708. * with padding in the client data.
  709. */
  710. rxx_frm_ctl.s.pad_len = 1;
  711. /* When set, disables the length check for VLAN pkts */
  712. rxx_frm_ctl.s.vlan_len = 1;
  713. /* When set, PREAMBLE checking is less strict */
  714. rxx_frm_ctl.s.pre_free = 1;
  715. /* Control Pause Frames can match station SMAC */
  716. rxx_frm_ctl.s.ctl_smac = 0;
  717. /* Control Pause Frames can match globally assign Multicast address */
  718. rxx_frm_ctl.s.ctl_mcst = 1;
  719. /* Forward pause information to TX block */
  720. rxx_frm_ctl.s.ctl_bck = 1;
  721. /* Drop Control Pause Frames */
  722. rxx_frm_ctl.s.ctl_drp = 1;
  723. /* Strip off the preamble */
  724. rxx_frm_ctl.s.pre_strp = 1;
  725. /*
  726. * This port is configured to send PREAMBLE+SFD to begin every
  727. * frame. GMX checks that the PREAMBLE is sent correctly.
  728. */
  729. rxx_frm_ctl.s.pre_chk = 1;
  730. cvmx_write_csr(CVMX_AGL_GMX_RXX_FRM_CTL(port), rxx_frm_ctl.u64);
  731. /* Enable the AGL block */
  732. agl_gmx_inf_mode.u64 = 0;
  733. agl_gmx_inf_mode.s.en = 1;
  734. cvmx_write_csr(CVMX_AGL_GMX_INF_MODE, agl_gmx_inf_mode.u64);
  735. /* Configure the port duplex and enables */
  736. prtx_cfg.u64 = cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  737. prtx_cfg.s.tx_en = 1;
  738. prtx_cfg.s.rx_en = 1;
  739. prtx_cfg.s.en = 1;
  740. p->last_duplex = 1;
  741. prtx_cfg.s.duplex = p->last_duplex;
  742. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), prtx_cfg.u64);
  743. p->last_link = 0;
  744. netif_carrier_off(netdev);
  745. if (octeon_mgmt_init_phy(netdev)) {
  746. dev_err(p->dev, "Cannot initialize PHY.\n");
  747. goto err_noirq;
  748. }
  749. netif_wake_queue(netdev);
  750. napi_enable(&p->napi);
  751. return 0;
  752. err_noirq:
  753. octeon_mgmt_reset_hw(p);
  754. dma_unmap_single(p->dev, p->rx_ring_handle,
  755. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  756. DMA_BIDIRECTIONAL);
  757. kfree(p->rx_ring);
  758. err_nomem:
  759. dma_unmap_single(p->dev, p->tx_ring_handle,
  760. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  761. DMA_BIDIRECTIONAL);
  762. kfree(p->tx_ring);
  763. return -ENOMEM;
  764. }
  765. static int octeon_mgmt_stop(struct net_device *netdev)
  766. {
  767. struct octeon_mgmt *p = netdev_priv(netdev);
  768. napi_disable(&p->napi);
  769. netif_stop_queue(netdev);
  770. if (p->phydev)
  771. phy_disconnect(p->phydev);
  772. netif_carrier_off(netdev);
  773. octeon_mgmt_reset_hw(p);
  774. free_irq(p->irq, netdev);
  775. /* dma_unmap is a nop on Octeon, so just free everything. */
  776. skb_queue_purge(&p->tx_list);
  777. skb_queue_purge(&p->rx_list);
  778. dma_unmap_single(p->dev, p->rx_ring_handle,
  779. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  780. DMA_BIDIRECTIONAL);
  781. kfree(p->rx_ring);
  782. dma_unmap_single(p->dev, p->tx_ring_handle,
  783. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  784. DMA_BIDIRECTIONAL);
  785. kfree(p->tx_ring);
  786. return 0;
  787. }
  788. static int octeon_mgmt_xmit(struct sk_buff *skb, struct net_device *netdev)
  789. {
  790. struct octeon_mgmt *p = netdev_priv(netdev);
  791. int port = p->port;
  792. union mgmt_port_ring_entry re;
  793. unsigned long flags;
  794. re.d64 = 0;
  795. re.s.len = skb->len;
  796. re.s.addr = dma_map_single(p->dev, skb->data,
  797. skb->len,
  798. DMA_TO_DEVICE);
  799. spin_lock_irqsave(&p->tx_list.lock, flags);
  800. if (unlikely(p->tx_current_fill >=
  801. ring_max_fill(OCTEON_MGMT_TX_RING_SIZE))) {
  802. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  803. dma_unmap_single(p->dev, re.s.addr, re.s.len,
  804. DMA_TO_DEVICE);
  805. netif_stop_queue(netdev);
  806. return NETDEV_TX_BUSY;
  807. }
  808. __skb_queue_tail(&p->tx_list, skb);
  809. /* Put it in the ring. */
  810. p->tx_ring[p->tx_next] = re.d64;
  811. p->tx_next = (p->tx_next + 1) % OCTEON_MGMT_TX_RING_SIZE;
  812. p->tx_current_fill++;
  813. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  814. dma_sync_single_for_device(p->dev, p->tx_ring_handle,
  815. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  816. DMA_BIDIRECTIONAL);
  817. netdev->stats.tx_packets++;
  818. netdev->stats.tx_bytes += skb->len;
  819. /* Ring the bell. */
  820. cvmx_write_csr(CVMX_MIXX_ORING2(port), 1);
  821. netdev->trans_start = jiffies;
  822. octeon_mgmt_clean_tx_buffers(p);
  823. octeon_mgmt_update_tx_stats(netdev);
  824. return NETDEV_TX_OK;
  825. }
  826. #ifdef CONFIG_NET_POLL_CONTROLLER
  827. static void octeon_mgmt_poll_controller(struct net_device *netdev)
  828. {
  829. struct octeon_mgmt *p = netdev_priv(netdev);
  830. octeon_mgmt_receive_packets(p, 16);
  831. octeon_mgmt_update_rx_stats(netdev);
  832. return;
  833. }
  834. #endif
  835. static void octeon_mgmt_get_drvinfo(struct net_device *netdev,
  836. struct ethtool_drvinfo *info)
  837. {
  838. strncpy(info->driver, DRV_NAME, sizeof(info->driver));
  839. strncpy(info->version, DRV_VERSION, sizeof(info->version));
  840. strncpy(info->fw_version, "N/A", sizeof(info->fw_version));
  841. strncpy(info->bus_info, "N/A", sizeof(info->bus_info));
  842. info->n_stats = 0;
  843. info->testinfo_len = 0;
  844. info->regdump_len = 0;
  845. info->eedump_len = 0;
  846. }
  847. static int octeon_mgmt_get_settings(struct net_device *netdev,
  848. struct ethtool_cmd *cmd)
  849. {
  850. struct octeon_mgmt *p = netdev_priv(netdev);
  851. if (p->phydev)
  852. return phy_ethtool_gset(p->phydev, cmd);
  853. return -EINVAL;
  854. }
  855. static int octeon_mgmt_set_settings(struct net_device *netdev,
  856. struct ethtool_cmd *cmd)
  857. {
  858. struct octeon_mgmt *p = netdev_priv(netdev);
  859. if (!capable(CAP_NET_ADMIN))
  860. return -EPERM;
  861. if (p->phydev)
  862. return phy_ethtool_sset(p->phydev, cmd);
  863. return -EINVAL;
  864. }
  865. static const struct ethtool_ops octeon_mgmt_ethtool_ops = {
  866. .get_drvinfo = octeon_mgmt_get_drvinfo,
  867. .get_link = ethtool_op_get_link,
  868. .get_settings = octeon_mgmt_get_settings,
  869. .set_settings = octeon_mgmt_set_settings
  870. };
  871. static const struct net_device_ops octeon_mgmt_ops = {
  872. .ndo_open = octeon_mgmt_open,
  873. .ndo_stop = octeon_mgmt_stop,
  874. .ndo_start_xmit = octeon_mgmt_xmit,
  875. .ndo_set_rx_mode = octeon_mgmt_set_rx_filtering,
  876. .ndo_set_multicast_list = octeon_mgmt_set_rx_filtering,
  877. .ndo_set_mac_address = octeon_mgmt_set_mac_address,
  878. .ndo_do_ioctl = octeon_mgmt_ioctl,
  879. .ndo_change_mtu = octeon_mgmt_change_mtu,
  880. #ifdef CONFIG_NET_POLL_CONTROLLER
  881. .ndo_poll_controller = octeon_mgmt_poll_controller,
  882. #endif
  883. };
  884. static int __init octeon_mgmt_probe(struct platform_device *pdev)
  885. {
  886. struct resource *res_irq;
  887. struct net_device *netdev;
  888. struct octeon_mgmt *p;
  889. int i;
  890. netdev = alloc_etherdev(sizeof(struct octeon_mgmt));
  891. if (netdev == NULL)
  892. return -ENOMEM;
  893. dev_set_drvdata(&pdev->dev, netdev);
  894. p = netdev_priv(netdev);
  895. netif_napi_add(netdev, &p->napi, octeon_mgmt_napi_poll,
  896. OCTEON_MGMT_NAPI_WEIGHT);
  897. p->netdev = netdev;
  898. p->dev = &pdev->dev;
  899. p->port = pdev->id;
  900. snprintf(netdev->name, IFNAMSIZ, "mgmt%d", p->port);
  901. res_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  902. if (!res_irq)
  903. goto err;
  904. p->irq = res_irq->start;
  905. spin_lock_init(&p->lock);
  906. skb_queue_head_init(&p->tx_list);
  907. skb_queue_head_init(&p->rx_list);
  908. tasklet_init(&p->tx_clean_tasklet,
  909. octeon_mgmt_clean_tx_tasklet, (unsigned long)p);
  910. netdev->netdev_ops = &octeon_mgmt_ops;
  911. netdev->ethtool_ops = &octeon_mgmt_ethtool_ops;
  912. /* The mgmt ports get the first N MACs. */
  913. for (i = 0; i < 6; i++)
  914. netdev->dev_addr[i] = octeon_bootinfo->mac_addr_base[i];
  915. netdev->dev_addr[5] += p->port;
  916. if (p->port >= octeon_bootinfo->mac_addr_count)
  917. dev_err(&pdev->dev,
  918. "Error %s: Using MAC outside of the assigned range: %pM\n",
  919. netdev->name, netdev->dev_addr);
  920. if (register_netdev(netdev))
  921. goto err;
  922. dev_info(&pdev->dev, "Version " DRV_VERSION "\n");
  923. return 0;
  924. err:
  925. free_netdev(netdev);
  926. return -ENOENT;
  927. }
  928. static int __exit octeon_mgmt_remove(struct platform_device *pdev)
  929. {
  930. struct net_device *netdev = dev_get_drvdata(&pdev->dev);
  931. unregister_netdev(netdev);
  932. free_netdev(netdev);
  933. return 0;
  934. }
  935. static struct platform_driver octeon_mgmt_driver = {
  936. .driver = {
  937. .name = "octeon_mgmt",
  938. .owner = THIS_MODULE,
  939. },
  940. .probe = octeon_mgmt_probe,
  941. .remove = __exit_p(octeon_mgmt_remove),
  942. };
  943. extern void octeon_mdiobus_force_mod_depencency(void);
  944. static int __init octeon_mgmt_mod_init(void)
  945. {
  946. /* Force our mdiobus driver module to be loaded first. */
  947. octeon_mdiobus_force_mod_depencency();
  948. return platform_driver_register(&octeon_mgmt_driver);
  949. }
  950. static void __exit octeon_mgmt_mod_exit(void)
  951. {
  952. platform_driver_unregister(&octeon_mgmt_driver);
  953. }
  954. module_init(octeon_mgmt_mod_init);
  955. module_exit(octeon_mgmt_mod_exit);
  956. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  957. MODULE_AUTHOR("David Daney");
  958. MODULE_LICENSE("GPL");
  959. MODULE_VERSION(DRV_VERSION);