netxen_nic_hw.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * Copyright (C) 2009 - QLogic Corporation.
  4. * All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  19. * MA 02111-1307, USA.
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called "COPYING".
  23. *
  24. */
  25. #include "netxen_nic.h"
  26. #include "netxen_nic_hw.h"
  27. #include <net/ip.h>
  28. #define MASK(n) ((1ULL<<(n))-1)
  29. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  30. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  31. #define OCM_WIN_P3P(addr) (addr & 0xffc0000)
  32. #define MS_WIN(addr) (addr & 0x0ffc0000)
  33. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  34. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  35. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  36. #define CRB_WINDOW_2M (0x130060)
  37. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  38. #define CRB_INDIRECT_2M (0x1e0000UL)
  39. static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
  40. void __iomem *addr, u32 data);
  41. static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
  42. void __iomem *addr);
  43. #ifndef readq
  44. static inline u64 readq(void __iomem *addr)
  45. {
  46. return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
  47. }
  48. #endif
  49. #ifndef writeq
  50. static inline void writeq(u64 val, void __iomem *addr)
  51. {
  52. writel(((u32) (val)), (addr));
  53. writel(((u32) (val >> 32)), (addr + 4));
  54. }
  55. #endif
  56. #define ADDR_IN_RANGE(addr, low, high) \
  57. (((addr) < (high)) && ((addr) >= (low)))
  58. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  59. ((adapter)->ahw.pci_base0 + (off))
  60. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  61. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  62. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  63. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  64. static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  65. unsigned long off)
  66. {
  67. if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
  68. return PCI_OFFSET_FIRST_RANGE(adapter, off);
  69. if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
  70. return PCI_OFFSET_SECOND_RANGE(adapter, off);
  71. if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
  72. return PCI_OFFSET_THIRD_RANGE(adapter, off);
  73. return NULL;
  74. }
  75. static crb_128M_2M_block_map_t
  76. crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
  77. {{{0, 0, 0, 0} } }, /* 0: PCI */
  78. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  79. {1, 0x0110000, 0x0120000, 0x130000},
  80. {1, 0x0120000, 0x0122000, 0x124000},
  81. {1, 0x0130000, 0x0132000, 0x126000},
  82. {1, 0x0140000, 0x0142000, 0x128000},
  83. {1, 0x0150000, 0x0152000, 0x12a000},
  84. {1, 0x0160000, 0x0170000, 0x110000},
  85. {1, 0x0170000, 0x0172000, 0x12e000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {0, 0x0000000, 0x0000000, 0x000000},
  88. {0, 0x0000000, 0x0000000, 0x000000},
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {1, 0x01e0000, 0x01e0800, 0x122000},
  93. {0, 0x0000000, 0x0000000, 0x000000} } },
  94. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  95. {{{0, 0, 0, 0} } }, /* 3: */
  96. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  97. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  98. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  99. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  100. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  116. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  132. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  148. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  164. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  165. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  166. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  167. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  168. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  169. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  170. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  171. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  172. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  173. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  174. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  175. {{{0, 0, 0, 0} } }, /* 23: */
  176. {{{0, 0, 0, 0} } }, /* 24: */
  177. {{{0, 0, 0, 0} } }, /* 25: */
  178. {{{0, 0, 0, 0} } }, /* 26: */
  179. {{{0, 0, 0, 0} } }, /* 27: */
  180. {{{0, 0, 0, 0} } }, /* 28: */
  181. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  182. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  183. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  184. {{{0} } }, /* 32: PCI */
  185. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  186. {1, 0x2110000, 0x2120000, 0x130000},
  187. {1, 0x2120000, 0x2122000, 0x124000},
  188. {1, 0x2130000, 0x2132000, 0x126000},
  189. {1, 0x2140000, 0x2142000, 0x128000},
  190. {1, 0x2150000, 0x2152000, 0x12a000},
  191. {1, 0x2160000, 0x2170000, 0x110000},
  192. {1, 0x2170000, 0x2172000, 0x12e000},
  193. {0, 0x0000000, 0x0000000, 0x000000},
  194. {0, 0x0000000, 0x0000000, 0x000000},
  195. {0, 0x0000000, 0x0000000, 0x000000},
  196. {0, 0x0000000, 0x0000000, 0x000000},
  197. {0, 0x0000000, 0x0000000, 0x000000},
  198. {0, 0x0000000, 0x0000000, 0x000000},
  199. {0, 0x0000000, 0x0000000, 0x000000},
  200. {0, 0x0000000, 0x0000000, 0x000000} } },
  201. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  202. {{{0} } }, /* 35: */
  203. {{{0} } }, /* 36: */
  204. {{{0} } }, /* 37: */
  205. {{{0} } }, /* 38: */
  206. {{{0} } }, /* 39: */
  207. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  208. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  209. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  210. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  211. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  212. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  213. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  214. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  215. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  216. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  217. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  218. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  219. {{{0} } }, /* 52: */
  220. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  221. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  222. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  223. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  224. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  225. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  226. {{{0} } }, /* 59: I2C0 */
  227. {{{0} } }, /* 60: I2C1 */
  228. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  229. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  230. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  231. };
  232. /*
  233. * top 12 bits of crb internal address (hub, agent)
  234. */
  235. static unsigned crb_hub_agt[64] =
  236. {
  237. 0,
  238. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  239. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  240. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  241. 0,
  242. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  243. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  244. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  245. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  246. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  247. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  248. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  249. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  250. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  251. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  252. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  253. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  255. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  256. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  257. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  258. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  259. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  260. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  261. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  262. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  263. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  264. 0,
  265. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  266. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  267. 0,
  268. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  269. 0,
  270. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  271. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  272. 0,
  273. 0,
  274. 0,
  275. 0,
  276. 0,
  277. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  278. 0,
  279. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  280. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  281. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  282. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  283. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  284. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  285. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  286. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  287. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  288. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  289. 0,
  290. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  291. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  292. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  293. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  294. 0,
  295. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  296. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  297. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  298. 0,
  299. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  300. 0,
  301. };
  302. /* PCI Windowing for DDR regions. */
  303. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  304. #define NETXEN_PCIE_SEM_TIMEOUT 10000
  305. int
  306. netxen_pcie_sem_lock(struct netxen_adapter *adapter, int sem, u32 id_reg)
  307. {
  308. int done = 0, timeout = 0;
  309. while (!done) {
  310. done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_LOCK(sem)));
  311. if (done == 1)
  312. break;
  313. if (++timeout >= NETXEN_PCIE_SEM_TIMEOUT)
  314. return -EIO;
  315. msleep(1);
  316. }
  317. if (id_reg)
  318. NXWR32(adapter, id_reg, adapter->portnum);
  319. return 0;
  320. }
  321. void
  322. netxen_pcie_sem_unlock(struct netxen_adapter *adapter, int sem)
  323. {
  324. NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
  325. }
  326. int netxen_niu_xg_init_port(struct netxen_adapter *adapter, int port)
  327. {
  328. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  329. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1+(0x10000*port), 0x1447);
  330. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0+(0x10000*port), 0x5);
  331. }
  332. return 0;
  333. }
  334. /* Disable an XG interface */
  335. int netxen_niu_disable_xg_port(struct netxen_adapter *adapter)
  336. {
  337. __u32 mac_cfg;
  338. u32 port = adapter->physical_port;
  339. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  340. return 0;
  341. if (port > NETXEN_NIU_MAX_XG_PORTS)
  342. return -EINVAL;
  343. mac_cfg = 0;
  344. if (NXWR32(adapter,
  345. NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg))
  346. return -EIO;
  347. return 0;
  348. }
  349. #define NETXEN_UNICAST_ADDR(port, index) \
  350. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  351. #define NETXEN_MCAST_ADDR(port, index) \
  352. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  353. #define MAC_HI(addr) \
  354. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  355. #define MAC_LO(addr) \
  356. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  357. int netxen_p2_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  358. {
  359. u32 mac_cfg;
  360. u32 cnt = 0;
  361. __u32 reg = 0x0200;
  362. u32 port = adapter->physical_port;
  363. u16 board_type = adapter->ahw.board_type;
  364. if (port > NETXEN_NIU_MAX_XG_PORTS)
  365. return -EINVAL;
  366. mac_cfg = NXRD32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port));
  367. mac_cfg &= ~0x4;
  368. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg);
  369. if ((board_type == NETXEN_BRDTYPE_P2_SB31_10G_IMEZ) ||
  370. (board_type == NETXEN_BRDTYPE_P2_SB31_10G_HMEZ))
  371. reg = (0x20 << port);
  372. NXWR32(adapter, NETXEN_NIU_FRAME_COUNT_SELECT, reg);
  373. mdelay(10);
  374. while (NXRD32(adapter, NETXEN_NIU_FRAME_COUNT) && ++cnt < 20)
  375. mdelay(10);
  376. if (cnt < 20) {
  377. reg = NXRD32(adapter,
  378. NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port));
  379. if (mode == NETXEN_NIU_PROMISC_MODE)
  380. reg = (reg | 0x2000UL);
  381. else
  382. reg = (reg & ~0x2000UL);
  383. if (mode == NETXEN_NIU_ALLMULTI_MODE)
  384. reg = (reg | 0x1000UL);
  385. else
  386. reg = (reg & ~0x1000UL);
  387. NXWR32(adapter,
  388. NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port), reg);
  389. }
  390. mac_cfg |= 0x4;
  391. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg);
  392. return 0;
  393. }
  394. int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
  395. {
  396. u32 mac_hi, mac_lo;
  397. u32 reg_hi, reg_lo;
  398. u8 phy = adapter->physical_port;
  399. if (phy >= NETXEN_NIU_MAX_XG_PORTS)
  400. return -EINVAL;
  401. mac_lo = ((u32)addr[0] << 16) | ((u32)addr[1] << 24);
  402. mac_hi = addr[2] | ((u32)addr[3] << 8) |
  403. ((u32)addr[4] << 16) | ((u32)addr[5] << 24);
  404. reg_lo = NETXEN_NIU_XGE_STATION_ADDR_0_1 + (0x10000 * phy);
  405. reg_hi = NETXEN_NIU_XGE_STATION_ADDR_0_HI + (0x10000 * phy);
  406. /* write twice to flush */
  407. if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
  408. return -EIO;
  409. if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
  410. return -EIO;
  411. return 0;
  412. }
  413. static int
  414. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  415. {
  416. u32 val = 0;
  417. u16 port = adapter->physical_port;
  418. u8 *addr = adapter->mac_addr;
  419. if (adapter->mc_enabled)
  420. return 0;
  421. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  422. val |= (1UL << (28+port));
  423. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  424. /* add broadcast addr to filter */
  425. val = 0xffffff;
  426. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  427. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  428. /* add station addr to filter */
  429. val = MAC_HI(addr);
  430. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  431. val = MAC_LO(addr);
  432. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
  433. adapter->mc_enabled = 1;
  434. return 0;
  435. }
  436. static int
  437. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  438. {
  439. u32 val = 0;
  440. u16 port = adapter->physical_port;
  441. u8 *addr = adapter->mac_addr;
  442. if (!adapter->mc_enabled)
  443. return 0;
  444. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  445. val &= ~(1UL << (28+port));
  446. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  447. val = MAC_HI(addr);
  448. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  449. val = MAC_LO(addr);
  450. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  451. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  452. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  453. adapter->mc_enabled = 0;
  454. return 0;
  455. }
  456. static int
  457. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  458. int index, u8 *addr)
  459. {
  460. u32 hi = 0, lo = 0;
  461. u16 port = adapter->physical_port;
  462. lo = MAC_LO(addr);
  463. hi = MAC_HI(addr);
  464. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
  465. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
  466. return 0;
  467. }
  468. void netxen_p2_nic_set_multi(struct net_device *netdev)
  469. {
  470. struct netxen_adapter *adapter = netdev_priv(netdev);
  471. struct dev_mc_list *mc_ptr;
  472. u8 null_addr[6];
  473. int i;
  474. memset(null_addr, 0, 6);
  475. if (netdev->flags & IFF_PROMISC) {
  476. adapter->set_promisc(adapter,
  477. NETXEN_NIU_PROMISC_MODE);
  478. /* Full promiscuous mode */
  479. netxen_nic_disable_mcast_filter(adapter);
  480. return;
  481. }
  482. if (netdev_mc_empty(netdev)) {
  483. adapter->set_promisc(adapter,
  484. NETXEN_NIU_NON_PROMISC_MODE);
  485. netxen_nic_disable_mcast_filter(adapter);
  486. return;
  487. }
  488. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  489. if (netdev->flags & IFF_ALLMULTI ||
  490. netdev_mc_count(netdev) > adapter->max_mc_count) {
  491. netxen_nic_disable_mcast_filter(adapter);
  492. return;
  493. }
  494. netxen_nic_enable_mcast_filter(adapter);
  495. i = 0;
  496. netdev_for_each_mc_addr(mc_ptr, netdev)
  497. netxen_nic_set_mcast_addr(adapter, i++, mc_ptr->dmi_addr);
  498. /* Clear out remaining addresses */
  499. while (i < adapter->max_mc_count)
  500. netxen_nic_set_mcast_addr(adapter, i++, null_addr);
  501. }
  502. static int
  503. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  504. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  505. {
  506. u32 i, producer, consumer;
  507. struct netxen_cmd_buffer *pbuf;
  508. struct cmd_desc_type0 *cmd_desc;
  509. struct nx_host_tx_ring *tx_ring;
  510. i = 0;
  511. if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
  512. return -EIO;
  513. tx_ring = adapter->tx_ring;
  514. __netif_tx_lock_bh(tx_ring->txq);
  515. producer = tx_ring->producer;
  516. consumer = tx_ring->sw_consumer;
  517. if (nr_desc >= netxen_tx_avail(tx_ring)) {
  518. netif_tx_stop_queue(tx_ring->txq);
  519. __netif_tx_unlock_bh(tx_ring->txq);
  520. return -EBUSY;
  521. }
  522. do {
  523. cmd_desc = &cmd_desc_arr[i];
  524. pbuf = &tx_ring->cmd_buf_arr[producer];
  525. pbuf->skb = NULL;
  526. pbuf->frag_count = 0;
  527. memcpy(&tx_ring->desc_head[producer],
  528. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  529. producer = get_next_index(producer, tx_ring->num_desc);
  530. i++;
  531. } while (i != nr_desc);
  532. tx_ring->producer = producer;
  533. netxen_nic_update_cmd_producer(adapter, tx_ring);
  534. __netif_tx_unlock_bh(tx_ring->txq);
  535. return 0;
  536. }
  537. static int
  538. nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
  539. {
  540. nx_nic_req_t req;
  541. nx_mac_req_t *mac_req;
  542. u64 word;
  543. memset(&req, 0, sizeof(nx_nic_req_t));
  544. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  545. word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
  546. req.req_hdr = cpu_to_le64(word);
  547. mac_req = (nx_mac_req_t *)&req.words[0];
  548. mac_req->op = op;
  549. memcpy(mac_req->mac_addr, addr, 6);
  550. return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  551. }
  552. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  553. u8 *addr, struct list_head *del_list)
  554. {
  555. struct list_head *head;
  556. nx_mac_list_t *cur;
  557. /* look up if already exists */
  558. list_for_each(head, del_list) {
  559. cur = list_entry(head, nx_mac_list_t, list);
  560. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  561. list_move_tail(head, &adapter->mac_list);
  562. return 0;
  563. }
  564. }
  565. cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
  566. if (cur == NULL) {
  567. printk(KERN_ERR "%s: failed to add mac address filter\n",
  568. adapter->netdev->name);
  569. return -ENOMEM;
  570. }
  571. memcpy(cur->mac_addr, addr, ETH_ALEN);
  572. list_add_tail(&cur->list, &adapter->mac_list);
  573. return nx_p3_sre_macaddr_change(adapter,
  574. cur->mac_addr, NETXEN_MAC_ADD);
  575. }
  576. void netxen_p3_nic_set_multi(struct net_device *netdev)
  577. {
  578. struct netxen_adapter *adapter = netdev_priv(netdev);
  579. struct dev_mc_list *mc_ptr;
  580. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  581. u32 mode = VPORT_MISS_MODE_DROP;
  582. LIST_HEAD(del_list);
  583. struct list_head *head;
  584. nx_mac_list_t *cur;
  585. if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
  586. return;
  587. list_splice_tail_init(&adapter->mac_list, &del_list);
  588. nx_p3_nic_add_mac(adapter, adapter->mac_addr, &del_list);
  589. nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
  590. if (netdev->flags & IFF_PROMISC) {
  591. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  592. goto send_fw_cmd;
  593. }
  594. if ((netdev->flags & IFF_ALLMULTI) ||
  595. (netdev_mc_count(netdev) > adapter->max_mc_count)) {
  596. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  597. goto send_fw_cmd;
  598. }
  599. if (!netdev_mc_empty(netdev)) {
  600. netdev_for_each_mc_addr(mc_ptr, netdev)
  601. nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr, &del_list);
  602. }
  603. send_fw_cmd:
  604. adapter->set_promisc(adapter, mode);
  605. head = &del_list;
  606. while (!list_empty(head)) {
  607. cur = list_entry(head->next, nx_mac_list_t, list);
  608. nx_p3_sre_macaddr_change(adapter,
  609. cur->mac_addr, NETXEN_MAC_DEL);
  610. list_del(&cur->list);
  611. kfree(cur);
  612. }
  613. }
  614. int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  615. {
  616. nx_nic_req_t req;
  617. u64 word;
  618. memset(&req, 0, sizeof(nx_nic_req_t));
  619. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  620. word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  621. ((u64)adapter->portnum << 16);
  622. req.req_hdr = cpu_to_le64(word);
  623. req.words[0] = cpu_to_le64(mode);
  624. return netxen_send_cmd_descs(adapter,
  625. (struct cmd_desc_type0 *)&req, 1);
  626. }
  627. void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
  628. {
  629. nx_mac_list_t *cur;
  630. struct list_head *head = &adapter->mac_list;
  631. while (!list_empty(head)) {
  632. cur = list_entry(head->next, nx_mac_list_t, list);
  633. nx_p3_sre_macaddr_change(adapter,
  634. cur->mac_addr, NETXEN_MAC_DEL);
  635. list_del(&cur->list);
  636. kfree(cur);
  637. }
  638. }
  639. int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
  640. {
  641. /* assuming caller has already copied new addr to netdev */
  642. netxen_p3_nic_set_multi(adapter->netdev);
  643. return 0;
  644. }
  645. #define NETXEN_CONFIG_INTR_COALESCE 3
  646. /*
  647. * Send the interrupt coalescing parameter set by ethtool to the card.
  648. */
  649. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  650. {
  651. nx_nic_req_t req;
  652. u64 word[6];
  653. int rv, i;
  654. memset(&req, 0, sizeof(nx_nic_req_t));
  655. memset(word, 0, sizeof(word));
  656. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  657. word[0] = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  658. req.req_hdr = cpu_to_le64(word[0]);
  659. memcpy(&word[0], &adapter->coal, sizeof(adapter->coal));
  660. for (i = 0; i < 6; i++)
  661. req.words[i] = cpu_to_le64(word[i]);
  662. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  663. if (rv != 0) {
  664. printk(KERN_ERR "ERROR. Could not send "
  665. "interrupt coalescing parameters\n");
  666. }
  667. return rv;
  668. }
  669. int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable)
  670. {
  671. nx_nic_req_t req;
  672. u64 word;
  673. int rv = 0;
  674. if ((adapter->flags & NETXEN_NIC_LRO_ENABLED) == enable)
  675. return 0;
  676. memset(&req, 0, sizeof(nx_nic_req_t));
  677. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  678. word = NX_NIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
  679. req.req_hdr = cpu_to_le64(word);
  680. req.words[0] = cpu_to_le64(enable);
  681. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  682. if (rv != 0) {
  683. printk(KERN_ERR "ERROR. Could not send "
  684. "configure hw lro request\n");
  685. }
  686. adapter->flags ^= NETXEN_NIC_LRO_ENABLED;
  687. return rv;
  688. }
  689. int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable)
  690. {
  691. nx_nic_req_t req;
  692. u64 word;
  693. int rv = 0;
  694. if (!!(adapter->flags & NETXEN_NIC_BRIDGE_ENABLED) == enable)
  695. return rv;
  696. memset(&req, 0, sizeof(nx_nic_req_t));
  697. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  698. word = NX_NIC_H2C_OPCODE_CONFIG_BRIDGING |
  699. ((u64)adapter->portnum << 16);
  700. req.req_hdr = cpu_to_le64(word);
  701. req.words[0] = cpu_to_le64(enable);
  702. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  703. if (rv != 0) {
  704. printk(KERN_ERR "ERROR. Could not send "
  705. "configure bridge mode request\n");
  706. }
  707. adapter->flags ^= NETXEN_NIC_BRIDGE_ENABLED;
  708. return rv;
  709. }
  710. #define RSS_HASHTYPE_IP_TCP 0x3
  711. int netxen_config_rss(struct netxen_adapter *adapter, int enable)
  712. {
  713. nx_nic_req_t req;
  714. u64 word;
  715. int i, rv;
  716. u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  717. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  718. 0x255b0ec26d5a56daULL };
  719. memset(&req, 0, sizeof(nx_nic_req_t));
  720. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  721. word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  722. req.req_hdr = cpu_to_le64(word);
  723. /*
  724. * RSS request:
  725. * bits 3-0: hash_method
  726. * 5-4: hash_type_ipv4
  727. * 7-6: hash_type_ipv6
  728. * 8: enable
  729. * 9: use indirection table
  730. * 47-10: reserved
  731. * 63-48: indirection table mask
  732. */
  733. word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  734. ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  735. ((u64)(enable & 0x1) << 8) |
  736. ((0x7ULL) << 48);
  737. req.words[0] = cpu_to_le64(word);
  738. for (i = 0; i < 5; i++)
  739. req.words[i+1] = cpu_to_le64(key[i]);
  740. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  741. if (rv != 0) {
  742. printk(KERN_ERR "%s: could not configure RSS\n",
  743. adapter->netdev->name);
  744. }
  745. return rv;
  746. }
  747. int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd)
  748. {
  749. nx_nic_req_t req;
  750. u64 word;
  751. int rv;
  752. memset(&req, 0, sizeof(nx_nic_req_t));
  753. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  754. word = NX_NIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
  755. req.req_hdr = cpu_to_le64(word);
  756. req.words[0] = cpu_to_le64(cmd);
  757. req.words[1] = cpu_to_le64(ip);
  758. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  759. if (rv != 0) {
  760. printk(KERN_ERR "%s: could not notify %s IP 0x%x reuqest\n",
  761. adapter->netdev->name,
  762. (cmd == NX_IP_UP) ? "Add" : "Remove", ip);
  763. }
  764. return rv;
  765. }
  766. int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
  767. {
  768. nx_nic_req_t req;
  769. u64 word;
  770. int rv;
  771. memset(&req, 0, sizeof(nx_nic_req_t));
  772. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  773. word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
  774. req.req_hdr = cpu_to_le64(word);
  775. req.words[0] = cpu_to_le64(enable | (enable << 8));
  776. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  777. if (rv != 0) {
  778. printk(KERN_ERR "%s: could not configure link notification\n",
  779. adapter->netdev->name);
  780. }
  781. return rv;
  782. }
  783. int netxen_send_lro_cleanup(struct netxen_adapter *adapter)
  784. {
  785. nx_nic_req_t req;
  786. u64 word;
  787. int rv;
  788. memset(&req, 0, sizeof(nx_nic_req_t));
  789. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  790. word = NX_NIC_H2C_OPCODE_LRO_REQUEST |
  791. ((u64)adapter->portnum << 16) |
  792. ((u64)NX_NIC_LRO_REQUEST_CLEANUP << 56) ;
  793. req.req_hdr = cpu_to_le64(word);
  794. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  795. if (rv != 0) {
  796. printk(KERN_ERR "%s: could not cleanup lro flows\n",
  797. adapter->netdev->name);
  798. }
  799. return rv;
  800. }
  801. /*
  802. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  803. * @returns 0 on success, negative on failure
  804. */
  805. #define MTU_FUDGE_FACTOR 100
  806. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  807. {
  808. struct netxen_adapter *adapter = netdev_priv(netdev);
  809. int max_mtu;
  810. int rc = 0;
  811. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  812. max_mtu = P3_MAX_MTU;
  813. else
  814. max_mtu = P2_MAX_MTU;
  815. if (mtu > max_mtu) {
  816. printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
  817. netdev->name, max_mtu);
  818. return -EINVAL;
  819. }
  820. if (adapter->set_mtu)
  821. rc = adapter->set_mtu(adapter, mtu);
  822. if (!rc)
  823. netdev->mtu = mtu;
  824. return rc;
  825. }
  826. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  827. int size, __le32 * buf)
  828. {
  829. int i, v, addr;
  830. __le32 *ptr32;
  831. addr = base;
  832. ptr32 = buf;
  833. for (i = 0; i < size / sizeof(u32); i++) {
  834. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  835. return -1;
  836. *ptr32 = cpu_to_le32(v);
  837. ptr32++;
  838. addr += sizeof(u32);
  839. }
  840. if ((char *)buf + size > (char *)ptr32) {
  841. __le32 local;
  842. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  843. return -1;
  844. local = cpu_to_le32(v);
  845. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  846. }
  847. return 0;
  848. }
  849. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 *mac)
  850. {
  851. __le32 *pmac = (__le32 *) mac;
  852. u32 offset;
  853. offset = NX_FW_MAC_ADDR_OFFSET + (adapter->portnum * sizeof(u64));
  854. if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
  855. return -1;
  856. if (*mac == cpu_to_le64(~0ULL)) {
  857. offset = NX_OLD_MAC_ADDR_OFFSET +
  858. (adapter->portnum * sizeof(u64));
  859. if (netxen_get_flash_block(adapter,
  860. offset, sizeof(u64), pmac) == -1)
  861. return -1;
  862. if (*mac == cpu_to_le64(~0ULL))
  863. return -1;
  864. }
  865. return 0;
  866. }
  867. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, u64 *mac)
  868. {
  869. uint32_t crbaddr, mac_hi, mac_lo;
  870. int pci_func = adapter->ahw.pci_func;
  871. crbaddr = CRB_MAC_BLOCK_START +
  872. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  873. mac_lo = NXRD32(adapter, crbaddr);
  874. mac_hi = NXRD32(adapter, crbaddr+4);
  875. if (pci_func & 1)
  876. *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
  877. else
  878. *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
  879. return 0;
  880. }
  881. /*
  882. * Changes the CRB window to the specified window.
  883. */
  884. static void
  885. netxen_nic_pci_set_crbwindow_128M(struct netxen_adapter *adapter,
  886. u32 window)
  887. {
  888. void __iomem *offset;
  889. int count = 10;
  890. u8 func = adapter->ahw.pci_func;
  891. if (adapter->ahw.crb_win == window)
  892. return;
  893. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  894. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  895. writel(window, offset);
  896. do {
  897. if (window == readl(offset))
  898. break;
  899. if (printk_ratelimit())
  900. dev_warn(&adapter->pdev->dev,
  901. "failed to set CRB window to %d\n",
  902. (window == NETXEN_WINDOW_ONE));
  903. udelay(1);
  904. } while (--count > 0);
  905. if (count > 0)
  906. adapter->ahw.crb_win = window;
  907. }
  908. /*
  909. * Returns < 0 if off is not valid,
  910. * 1 if window access is needed. 'off' is set to offset from
  911. * CRB space in 128M pci map
  912. * 0 if no window access is needed. 'off' is set to 2M addr
  913. * In: 'off' is offset from base in 128M pci map
  914. */
  915. static int
  916. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
  917. ulong off, void __iomem **addr)
  918. {
  919. crb_128M_2M_sub_block_map_t *m;
  920. if ((off >= NETXEN_CRB_MAX) || (off < NETXEN_PCI_CRBSPACE))
  921. return -EINVAL;
  922. off -= NETXEN_PCI_CRBSPACE;
  923. /*
  924. * Try direct map
  925. */
  926. m = &crb_128M_2M_map[CRB_BLK(off)].sub_block[CRB_SUBBLK(off)];
  927. if (m->valid && (m->start_128M <= off) && (m->end_128M > off)) {
  928. *addr = adapter->ahw.pci_base0 + m->start_2M +
  929. (off - m->start_128M);
  930. return 0;
  931. }
  932. /*
  933. * Not in direct map, use crb window
  934. */
  935. *addr = adapter->ahw.pci_base0 + CRB_INDIRECT_2M +
  936. (off & MASK(16));
  937. return 1;
  938. }
  939. /*
  940. * In: 'off' is offset from CRB space in 128M pci map
  941. * Out: 'off' is 2M pci map addr
  942. * side effect: lock crb window
  943. */
  944. static void
  945. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong off)
  946. {
  947. u32 window;
  948. void __iomem *addr = adapter->ahw.pci_base0 + CRB_WINDOW_2M;
  949. off -= NETXEN_PCI_CRBSPACE;
  950. window = CRB_HI(off);
  951. if (adapter->ahw.crb_win == window)
  952. return;
  953. writel(window, addr);
  954. if (readl(addr) != window) {
  955. if (printk_ratelimit())
  956. dev_warn(&adapter->pdev->dev,
  957. "failed to set CRB window to %d off 0x%lx\n",
  958. window, off);
  959. }
  960. adapter->ahw.crb_win = window;
  961. }
  962. static void __iomem *
  963. netxen_nic_map_indirect_address_128M(struct netxen_adapter *adapter,
  964. ulong win_off, void __iomem **mem_ptr)
  965. {
  966. ulong off = win_off;
  967. void __iomem *addr;
  968. resource_size_t mem_base;
  969. if (ADDR_IN_WINDOW1(win_off))
  970. off = NETXEN_CRB_NORMAL(win_off);
  971. addr = pci_base_offset(adapter, off);
  972. if (addr)
  973. return addr;
  974. if (adapter->ahw.pci_len0 == 0)
  975. off -= NETXEN_PCI_CRBSPACE;
  976. mem_base = pci_resource_start(adapter->pdev, 0);
  977. *mem_ptr = ioremap(mem_base + (off & PAGE_MASK), PAGE_SIZE);
  978. if (*mem_ptr)
  979. addr = *mem_ptr + (off & (PAGE_SIZE - 1));
  980. return addr;
  981. }
  982. static int
  983. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
  984. {
  985. unsigned long flags;
  986. void __iomem *addr, *mem_ptr = NULL;
  987. addr = netxen_nic_map_indirect_address_128M(adapter, off, &mem_ptr);
  988. if (!addr)
  989. return -EIO;
  990. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  991. netxen_nic_io_write_128M(adapter, addr, data);
  992. } else { /* Window 0 */
  993. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  994. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  995. writel(data, addr);
  996. netxen_nic_pci_set_crbwindow_128M(adapter,
  997. NETXEN_WINDOW_ONE);
  998. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  999. }
  1000. if (mem_ptr)
  1001. iounmap(mem_ptr);
  1002. return 0;
  1003. }
  1004. static u32
  1005. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
  1006. {
  1007. unsigned long flags;
  1008. void __iomem *addr, *mem_ptr = NULL;
  1009. u32 data;
  1010. addr = netxen_nic_map_indirect_address_128M(adapter, off, &mem_ptr);
  1011. if (!addr)
  1012. return -EIO;
  1013. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  1014. data = netxen_nic_io_read_128M(adapter, addr);
  1015. } else { /* Window 0 */
  1016. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  1017. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  1018. data = readl(addr);
  1019. netxen_nic_pci_set_crbwindow_128M(adapter,
  1020. NETXEN_WINDOW_ONE);
  1021. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  1022. }
  1023. if (mem_ptr)
  1024. iounmap(mem_ptr);
  1025. return data;
  1026. }
  1027. static int
  1028. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
  1029. {
  1030. unsigned long flags;
  1031. int rv;
  1032. void __iomem *addr = NULL;
  1033. rv = netxen_nic_pci_get_crb_addr_2M(adapter, off, &addr);
  1034. if (rv == 0) {
  1035. writel(data, addr);
  1036. return 0;
  1037. }
  1038. if (rv > 0) {
  1039. /* indirect access */
  1040. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  1041. crb_win_lock(adapter);
  1042. netxen_nic_pci_set_crbwindow_2M(adapter, off);
  1043. writel(data, addr);
  1044. crb_win_unlock(adapter);
  1045. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  1046. return 0;
  1047. }
  1048. dev_err(&adapter->pdev->dev,
  1049. "%s: invalid offset: 0x%016lx\n", __func__, off);
  1050. dump_stack();
  1051. return -EIO;
  1052. }
  1053. static u32
  1054. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
  1055. {
  1056. unsigned long flags;
  1057. int rv;
  1058. u32 data;
  1059. void __iomem *addr = NULL;
  1060. rv = netxen_nic_pci_get_crb_addr_2M(adapter, off, &addr);
  1061. if (rv == 0)
  1062. return readl(addr);
  1063. if (rv > 0) {
  1064. /* indirect access */
  1065. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  1066. crb_win_lock(adapter);
  1067. netxen_nic_pci_set_crbwindow_2M(adapter, off);
  1068. data = readl(addr);
  1069. crb_win_unlock(adapter);
  1070. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  1071. return data;
  1072. }
  1073. dev_err(&adapter->pdev->dev,
  1074. "%s: invalid offset: 0x%016lx\n", __func__, off);
  1075. dump_stack();
  1076. return -1;
  1077. }
  1078. /* window 1 registers only */
  1079. static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
  1080. void __iomem *addr, u32 data)
  1081. {
  1082. read_lock(&adapter->ahw.crb_lock);
  1083. writel(data, addr);
  1084. read_unlock(&adapter->ahw.crb_lock);
  1085. }
  1086. static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
  1087. void __iomem *addr)
  1088. {
  1089. u32 val;
  1090. read_lock(&adapter->ahw.crb_lock);
  1091. val = readl(addr);
  1092. read_unlock(&adapter->ahw.crb_lock);
  1093. return val;
  1094. }
  1095. static void netxen_nic_io_write_2M(struct netxen_adapter *adapter,
  1096. void __iomem *addr, u32 data)
  1097. {
  1098. writel(data, addr);
  1099. }
  1100. static u32 netxen_nic_io_read_2M(struct netxen_adapter *adapter,
  1101. void __iomem *addr)
  1102. {
  1103. return readl(addr);
  1104. }
  1105. void __iomem *
  1106. netxen_get_ioaddr(struct netxen_adapter *adapter, u32 offset)
  1107. {
  1108. void __iomem *addr = NULL;
  1109. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1110. if ((offset < NETXEN_CRB_PCIX_HOST2) &&
  1111. (offset > NETXEN_CRB_PCIX_HOST))
  1112. addr = PCI_OFFSET_SECOND_RANGE(adapter, offset);
  1113. else
  1114. addr = NETXEN_CRB_NORMALIZE(adapter, offset);
  1115. } else {
  1116. WARN_ON(netxen_nic_pci_get_crb_addr_2M(adapter,
  1117. offset, &addr));
  1118. }
  1119. return addr;
  1120. }
  1121. static int
  1122. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1123. u64 addr, u32 *start)
  1124. {
  1125. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1126. *start = (addr - NETXEN_ADDR_OCM0 + NETXEN_PCI_OCM0);
  1127. return 0;
  1128. } else if (ADDR_IN_RANGE(addr,
  1129. NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1130. *start = (addr - NETXEN_ADDR_OCM1 + NETXEN_PCI_OCM1);
  1131. return 0;
  1132. }
  1133. return -EIO;
  1134. }
  1135. static int
  1136. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1137. u64 addr, u32 *start)
  1138. {
  1139. u32 window;
  1140. struct pci_dev *pdev = adapter->pdev;
  1141. if ((addr & 0x00ff800) == 0xff800) {
  1142. if (printk_ratelimit())
  1143. dev_warn(&pdev->dev, "QM access not handled\n");
  1144. return -EIO;
  1145. }
  1146. if (NX_IS_REVISION_P3P(adapter->ahw.revision_id))
  1147. window = OCM_WIN_P3P(addr);
  1148. else
  1149. window = OCM_WIN(addr);
  1150. writel(window, adapter->ahw.ocm_win_crb);
  1151. /* read back to flush */
  1152. readl(adapter->ahw.ocm_win_crb);
  1153. adapter->ahw.ocm_win = window;
  1154. *start = NETXEN_PCI_OCM0_2M + GET_MEM_OFFS_2M(addr);
  1155. return 0;
  1156. }
  1157. static int
  1158. netxen_nic_pci_mem_access_direct(struct netxen_adapter *adapter, u64 off,
  1159. u64 *data, int op)
  1160. {
  1161. void __iomem *addr, *mem_ptr = NULL;
  1162. resource_size_t mem_base;
  1163. int ret = -EIO;
  1164. u32 start;
  1165. spin_lock(&adapter->ahw.mem_lock);
  1166. ret = adapter->pci_set_window(adapter, off, &start);
  1167. if (ret != 0)
  1168. goto unlock;
  1169. addr = pci_base_offset(adapter, start);
  1170. if (addr)
  1171. goto noremap;
  1172. mem_base = pci_resource_start(adapter->pdev, 0) + (start & PAGE_MASK);
  1173. mem_ptr = ioremap(mem_base, PAGE_SIZE);
  1174. if (mem_ptr == NULL) {
  1175. ret = -EIO;
  1176. goto unlock;
  1177. }
  1178. addr = mem_ptr + (start & (PAGE_SIZE - 1));
  1179. noremap:
  1180. if (op == 0) /* read */
  1181. *data = readq(addr);
  1182. else /* write */
  1183. writeq(*data, addr);
  1184. unlock:
  1185. spin_unlock(&adapter->ahw.mem_lock);
  1186. if (mem_ptr)
  1187. iounmap(mem_ptr);
  1188. return ret;
  1189. }
  1190. #define MAX_CTL_CHECK 1000
  1191. static int
  1192. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1193. u64 off, u64 data)
  1194. {
  1195. int j, ret;
  1196. u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
  1197. void __iomem *mem_crb;
  1198. /* Only 64-bit aligned access */
  1199. if (off & 7)
  1200. return -EIO;
  1201. /* P2 has different SIU and MIU test agent base addr */
  1202. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1203. NETXEN_ADDR_QDR_NET_MAX_P2)) {
  1204. mem_crb = pci_base_offset(adapter,
  1205. NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
  1206. addr_hi = SIU_TEST_AGT_ADDR_HI;
  1207. data_lo = SIU_TEST_AGT_WRDATA_LO;
  1208. data_hi = SIU_TEST_AGT_WRDATA_HI;
  1209. off_lo = off & SIU_TEST_AGT_ADDR_MASK;
  1210. off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
  1211. goto correct;
  1212. }
  1213. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1214. mem_crb = pci_base_offset(adapter,
  1215. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1216. addr_hi = MIU_TEST_AGT_ADDR_HI;
  1217. data_lo = MIU_TEST_AGT_WRDATA_LO;
  1218. data_hi = MIU_TEST_AGT_WRDATA_HI;
  1219. off_lo = off & MIU_TEST_AGT_ADDR_MASK;
  1220. off_hi = 0;
  1221. goto correct;
  1222. }
  1223. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
  1224. ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1225. if (adapter->ahw.pci_len0 != 0) {
  1226. return netxen_nic_pci_mem_access_direct(adapter,
  1227. off, &data, 1);
  1228. }
  1229. }
  1230. return -EIO;
  1231. correct:
  1232. spin_lock(&adapter->ahw.mem_lock);
  1233. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  1234. writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1235. writel(off_hi, (mem_crb + addr_hi));
  1236. writel(data & 0xffffffff, (mem_crb + data_lo));
  1237. writel((data >> 32) & 0xffffffff, (mem_crb + data_hi));
  1238. writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
  1239. writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
  1240. (mem_crb + TEST_AGT_CTRL));
  1241. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1242. temp = readl((mem_crb + TEST_AGT_CTRL));
  1243. if ((temp & TA_CTL_BUSY) == 0)
  1244. break;
  1245. }
  1246. if (j >= MAX_CTL_CHECK) {
  1247. if (printk_ratelimit())
  1248. dev_err(&adapter->pdev->dev,
  1249. "failed to write through agent\n");
  1250. ret = -EIO;
  1251. } else
  1252. ret = 0;
  1253. netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
  1254. spin_unlock(&adapter->ahw.mem_lock);
  1255. return ret;
  1256. }
  1257. static int
  1258. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1259. u64 off, u64 *data)
  1260. {
  1261. int j, ret;
  1262. u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
  1263. u64 val;
  1264. void __iomem *mem_crb;
  1265. /* Only 64-bit aligned access */
  1266. if (off & 7)
  1267. return -EIO;
  1268. /* P2 has different SIU and MIU test agent base addr */
  1269. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1270. NETXEN_ADDR_QDR_NET_MAX_P2)) {
  1271. mem_crb = pci_base_offset(adapter,
  1272. NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
  1273. addr_hi = SIU_TEST_AGT_ADDR_HI;
  1274. data_lo = SIU_TEST_AGT_RDDATA_LO;
  1275. data_hi = SIU_TEST_AGT_RDDATA_HI;
  1276. off_lo = off & SIU_TEST_AGT_ADDR_MASK;
  1277. off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
  1278. goto correct;
  1279. }
  1280. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1281. mem_crb = pci_base_offset(adapter,
  1282. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1283. addr_hi = MIU_TEST_AGT_ADDR_HI;
  1284. data_lo = MIU_TEST_AGT_RDDATA_LO;
  1285. data_hi = MIU_TEST_AGT_RDDATA_HI;
  1286. off_lo = off & MIU_TEST_AGT_ADDR_MASK;
  1287. off_hi = 0;
  1288. goto correct;
  1289. }
  1290. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
  1291. ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1292. if (adapter->ahw.pci_len0 != 0) {
  1293. return netxen_nic_pci_mem_access_direct(adapter,
  1294. off, data, 0);
  1295. }
  1296. }
  1297. return -EIO;
  1298. correct:
  1299. spin_lock(&adapter->ahw.mem_lock);
  1300. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  1301. writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1302. writel(off_hi, (mem_crb + addr_hi));
  1303. writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
  1304. writel((TA_CTL_START|TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
  1305. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1306. temp = readl(mem_crb + TEST_AGT_CTRL);
  1307. if ((temp & TA_CTL_BUSY) == 0)
  1308. break;
  1309. }
  1310. if (j >= MAX_CTL_CHECK) {
  1311. if (printk_ratelimit())
  1312. dev_err(&adapter->pdev->dev,
  1313. "failed to read through agent\n");
  1314. ret = -EIO;
  1315. } else {
  1316. temp = readl(mem_crb + data_hi);
  1317. val = ((u64)temp << 32);
  1318. val |= readl(mem_crb + data_lo);
  1319. *data = val;
  1320. ret = 0;
  1321. }
  1322. netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
  1323. spin_unlock(&adapter->ahw.mem_lock);
  1324. return ret;
  1325. }
  1326. static int
  1327. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1328. u64 off, u64 data)
  1329. {
  1330. int i, j, ret;
  1331. u32 temp, off8;
  1332. u64 stride;
  1333. void __iomem *mem_crb;
  1334. /* Only 64-bit aligned access */
  1335. if (off & 7)
  1336. return -EIO;
  1337. /* P3 onward, test agent base for MIU and SIU is same */
  1338. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1339. NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1340. mem_crb = netxen_get_ioaddr(adapter,
  1341. NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
  1342. goto correct;
  1343. }
  1344. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1345. mem_crb = netxen_get_ioaddr(adapter,
  1346. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1347. goto correct;
  1348. }
  1349. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX))
  1350. return netxen_nic_pci_mem_access_direct(adapter, off, &data, 1);
  1351. return -EIO;
  1352. correct:
  1353. stride = NX_IS_REVISION_P3P(adapter->ahw.revision_id) ? 16 : 8;
  1354. off8 = off & ~(stride-1);
  1355. spin_lock(&adapter->ahw.mem_lock);
  1356. writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1357. writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
  1358. i = 0;
  1359. if (stride == 16) {
  1360. writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
  1361. writel((TA_CTL_START | TA_CTL_ENABLE),
  1362. (mem_crb + TEST_AGT_CTRL));
  1363. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1364. temp = readl(mem_crb + TEST_AGT_CTRL);
  1365. if ((temp & TA_CTL_BUSY) == 0)
  1366. break;
  1367. }
  1368. if (j >= MAX_CTL_CHECK) {
  1369. ret = -EIO;
  1370. goto done;
  1371. }
  1372. i = (off & 0xf) ? 0 : 2;
  1373. writel(readl(mem_crb + MIU_TEST_AGT_RDDATA(i)),
  1374. mem_crb + MIU_TEST_AGT_WRDATA(i));
  1375. writel(readl(mem_crb + MIU_TEST_AGT_RDDATA(i+1)),
  1376. mem_crb + MIU_TEST_AGT_WRDATA(i+1));
  1377. i = (off & 0xf) ? 2 : 0;
  1378. }
  1379. writel(data & 0xffffffff,
  1380. mem_crb + MIU_TEST_AGT_WRDATA(i));
  1381. writel((data >> 32) & 0xffffffff,
  1382. mem_crb + MIU_TEST_AGT_WRDATA(i+1));
  1383. writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
  1384. writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
  1385. (mem_crb + TEST_AGT_CTRL));
  1386. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1387. temp = readl(mem_crb + TEST_AGT_CTRL);
  1388. if ((temp & TA_CTL_BUSY) == 0)
  1389. break;
  1390. }
  1391. if (j >= MAX_CTL_CHECK) {
  1392. if (printk_ratelimit())
  1393. dev_err(&adapter->pdev->dev,
  1394. "failed to write through agent\n");
  1395. ret = -EIO;
  1396. } else
  1397. ret = 0;
  1398. done:
  1399. spin_unlock(&adapter->ahw.mem_lock);
  1400. return ret;
  1401. }
  1402. static int
  1403. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1404. u64 off, u64 *data)
  1405. {
  1406. int j, ret;
  1407. u32 temp, off8;
  1408. u64 val, stride;
  1409. void __iomem *mem_crb;
  1410. /* Only 64-bit aligned access */
  1411. if (off & 7)
  1412. return -EIO;
  1413. /* P3 onward, test agent base for MIU and SIU is same */
  1414. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1415. NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1416. mem_crb = netxen_get_ioaddr(adapter,
  1417. NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
  1418. goto correct;
  1419. }
  1420. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1421. mem_crb = netxen_get_ioaddr(adapter,
  1422. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1423. goto correct;
  1424. }
  1425. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1426. return netxen_nic_pci_mem_access_direct(adapter,
  1427. off, data, 0);
  1428. }
  1429. return -EIO;
  1430. correct:
  1431. stride = NX_IS_REVISION_P3P(adapter->ahw.revision_id) ? 16 : 8;
  1432. off8 = off & ~(stride-1);
  1433. spin_lock(&adapter->ahw.mem_lock);
  1434. writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1435. writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
  1436. writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
  1437. writel((TA_CTL_START | TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
  1438. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1439. temp = readl(mem_crb + TEST_AGT_CTRL);
  1440. if ((temp & TA_CTL_BUSY) == 0)
  1441. break;
  1442. }
  1443. if (j >= MAX_CTL_CHECK) {
  1444. if (printk_ratelimit())
  1445. dev_err(&adapter->pdev->dev,
  1446. "failed to read through agent\n");
  1447. ret = -EIO;
  1448. } else {
  1449. off8 = MIU_TEST_AGT_RDDATA_LO;
  1450. if ((stride == 16) && (off & 0xf))
  1451. off8 = MIU_TEST_AGT_RDDATA_UPPER_LO;
  1452. temp = readl(mem_crb + off8 + 4);
  1453. val = (u64)temp << 32;
  1454. val |= readl(mem_crb + off8);
  1455. *data = val;
  1456. ret = 0;
  1457. }
  1458. spin_unlock(&adapter->ahw.mem_lock);
  1459. return ret;
  1460. }
  1461. void
  1462. netxen_setup_hwops(struct netxen_adapter *adapter)
  1463. {
  1464. adapter->init_port = netxen_niu_xg_init_port;
  1465. adapter->stop_port = netxen_niu_disable_xg_port;
  1466. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1467. adapter->crb_read = netxen_nic_hw_read_wx_128M,
  1468. adapter->crb_write = netxen_nic_hw_write_wx_128M,
  1469. adapter->pci_set_window = netxen_nic_pci_set_window_128M,
  1470. adapter->pci_mem_read = netxen_nic_pci_mem_read_128M,
  1471. adapter->pci_mem_write = netxen_nic_pci_mem_write_128M,
  1472. adapter->io_read = netxen_nic_io_read_128M,
  1473. adapter->io_write = netxen_nic_io_write_128M,
  1474. adapter->macaddr_set = netxen_p2_nic_set_mac_addr;
  1475. adapter->set_multi = netxen_p2_nic_set_multi;
  1476. adapter->set_mtu = netxen_nic_set_mtu_xgb;
  1477. adapter->set_promisc = netxen_p2_nic_set_promisc;
  1478. } else {
  1479. adapter->crb_read = netxen_nic_hw_read_wx_2M,
  1480. adapter->crb_write = netxen_nic_hw_write_wx_2M,
  1481. adapter->pci_set_window = netxen_nic_pci_set_window_2M,
  1482. adapter->pci_mem_read = netxen_nic_pci_mem_read_2M,
  1483. adapter->pci_mem_write = netxen_nic_pci_mem_write_2M,
  1484. adapter->io_read = netxen_nic_io_read_2M,
  1485. adapter->io_write = netxen_nic_io_write_2M,
  1486. adapter->set_mtu = nx_fw_cmd_set_mtu;
  1487. adapter->set_promisc = netxen_p3_nic_set_promisc;
  1488. adapter->macaddr_set = netxen_p3_nic_set_mac_addr;
  1489. adapter->set_multi = netxen_p3_nic_set_multi;
  1490. adapter->phy_read = nx_fw_cmd_query_phy;
  1491. adapter->phy_write = nx_fw_cmd_set_phy;
  1492. }
  1493. }
  1494. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1495. {
  1496. int offset, board_type, magic;
  1497. struct pci_dev *pdev = adapter->pdev;
  1498. offset = NX_FW_MAGIC_OFFSET;
  1499. if (netxen_rom_fast_read(adapter, offset, &magic))
  1500. return -EIO;
  1501. if (magic != NETXEN_BDINFO_MAGIC) {
  1502. dev_err(&pdev->dev, "invalid board config, magic=%08x\n",
  1503. magic);
  1504. return -EIO;
  1505. }
  1506. offset = NX_BRDTYPE_OFFSET;
  1507. if (netxen_rom_fast_read(adapter, offset, &board_type))
  1508. return -EIO;
  1509. adapter->ahw.board_type = board_type;
  1510. if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
  1511. u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
  1512. if ((gpio & 0x8000) == 0)
  1513. board_type = NETXEN_BRDTYPE_P3_10G_TP;
  1514. }
  1515. switch (board_type) {
  1516. case NETXEN_BRDTYPE_P2_SB35_4G:
  1517. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1518. break;
  1519. case NETXEN_BRDTYPE_P2_SB31_10G:
  1520. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1521. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1522. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1523. case NETXEN_BRDTYPE_P3_HMEZ:
  1524. case NETXEN_BRDTYPE_P3_XG_LOM:
  1525. case NETXEN_BRDTYPE_P3_10G_CX4:
  1526. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1527. case NETXEN_BRDTYPE_P3_IMEZ:
  1528. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1529. case NETXEN_BRDTYPE_P3_10G_SFP_CT:
  1530. case NETXEN_BRDTYPE_P3_10G_SFP_QT:
  1531. case NETXEN_BRDTYPE_P3_10G_XFP:
  1532. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1533. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1534. break;
  1535. case NETXEN_BRDTYPE_P1_BD:
  1536. case NETXEN_BRDTYPE_P1_SB:
  1537. case NETXEN_BRDTYPE_P1_SMAX:
  1538. case NETXEN_BRDTYPE_P1_SOCK:
  1539. case NETXEN_BRDTYPE_P3_REF_QG:
  1540. case NETXEN_BRDTYPE_P3_4_GB:
  1541. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1542. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1543. break;
  1544. case NETXEN_BRDTYPE_P3_10G_TP:
  1545. adapter->ahw.port_type = (adapter->portnum < 2) ?
  1546. NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
  1547. break;
  1548. default:
  1549. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1550. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1551. break;
  1552. }
  1553. return 0;
  1554. }
  1555. /* NIU access sections */
  1556. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  1557. {
  1558. new_mtu += MTU_FUDGE_FACTOR;
  1559. NXWR32(adapter, NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
  1560. new_mtu);
  1561. return 0;
  1562. }
  1563. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1564. {
  1565. new_mtu += MTU_FUDGE_FACTOR;
  1566. if (adapter->physical_port == 0)
  1567. NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
  1568. else
  1569. NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
  1570. return 0;
  1571. }
  1572. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1573. {
  1574. __u32 status;
  1575. __u32 autoneg;
  1576. __u32 port_mode;
  1577. if (!netif_carrier_ok(adapter->netdev)) {
  1578. adapter->link_speed = 0;
  1579. adapter->link_duplex = -1;
  1580. adapter->link_autoneg = AUTONEG_ENABLE;
  1581. return;
  1582. }
  1583. if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
  1584. port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
  1585. if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
  1586. adapter->link_speed = SPEED_1000;
  1587. adapter->link_duplex = DUPLEX_FULL;
  1588. adapter->link_autoneg = AUTONEG_DISABLE;
  1589. return;
  1590. }
  1591. if (adapter->phy_read &&
  1592. adapter->phy_read(adapter,
  1593. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1594. &status) == 0) {
  1595. if (netxen_get_phy_link(status)) {
  1596. switch (netxen_get_phy_speed(status)) {
  1597. case 0:
  1598. adapter->link_speed = SPEED_10;
  1599. break;
  1600. case 1:
  1601. adapter->link_speed = SPEED_100;
  1602. break;
  1603. case 2:
  1604. adapter->link_speed = SPEED_1000;
  1605. break;
  1606. default:
  1607. adapter->link_speed = 0;
  1608. break;
  1609. }
  1610. switch (netxen_get_phy_duplex(status)) {
  1611. case 0:
  1612. adapter->link_duplex = DUPLEX_HALF;
  1613. break;
  1614. case 1:
  1615. adapter->link_duplex = DUPLEX_FULL;
  1616. break;
  1617. default:
  1618. adapter->link_duplex = -1;
  1619. break;
  1620. }
  1621. if (adapter->phy_read &&
  1622. adapter->phy_read(adapter,
  1623. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1624. &autoneg) != 0)
  1625. adapter->link_autoneg = autoneg;
  1626. } else
  1627. goto link_down;
  1628. } else {
  1629. link_down:
  1630. adapter->link_speed = 0;
  1631. adapter->link_duplex = -1;
  1632. }
  1633. }
  1634. }
  1635. int
  1636. netxen_nic_wol_supported(struct netxen_adapter *adapter)
  1637. {
  1638. u32 wol_cfg;
  1639. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1640. return 0;
  1641. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
  1642. if (wol_cfg & (1UL << adapter->portnum)) {
  1643. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
  1644. if (wol_cfg & (1 << adapter->portnum))
  1645. return 1;
  1646. }
  1647. return 0;
  1648. }