jme.c 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032
  1. /*
  2. * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
  3. *
  4. * Copyright 2008 JMicron Technology Corporation
  5. * http://www.jmicron.com/
  6. *
  7. * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/kernel.h>
  25. #include <linux/pci.h>
  26. #include <linux/netdevice.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/ethtool.h>
  29. #include <linux/mii.h>
  30. #include <linux/crc32.h>
  31. #include <linux/delay.h>
  32. #include <linux/spinlock.h>
  33. #include <linux/in.h>
  34. #include <linux/ip.h>
  35. #include <linux/ipv6.h>
  36. #include <linux/tcp.h>
  37. #include <linux/udp.h>
  38. #include <linux/if_vlan.h>
  39. #include <net/ip6_checksum.h>
  40. #include "jme.h"
  41. static int force_pseudohp = -1;
  42. static int no_pseudohp = -1;
  43. static int no_extplug = -1;
  44. module_param(force_pseudohp, int, 0);
  45. MODULE_PARM_DESC(force_pseudohp,
  46. "Enable pseudo hot-plug feature manually by driver instead of BIOS.");
  47. module_param(no_pseudohp, int, 0);
  48. MODULE_PARM_DESC(no_pseudohp, "Disable pseudo hot-plug feature.");
  49. module_param(no_extplug, int, 0);
  50. MODULE_PARM_DESC(no_extplug,
  51. "Do not use external plug signal for pseudo hot-plug.");
  52. static int
  53. jme_mdio_read(struct net_device *netdev, int phy, int reg)
  54. {
  55. struct jme_adapter *jme = netdev_priv(netdev);
  56. int i, val, again = (reg == MII_BMSR) ? 1 : 0;
  57. read_again:
  58. jwrite32(jme, JME_SMI, SMI_OP_REQ |
  59. smi_phy_addr(phy) |
  60. smi_reg_addr(reg));
  61. wmb();
  62. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  63. udelay(20);
  64. val = jread32(jme, JME_SMI);
  65. if ((val & SMI_OP_REQ) == 0)
  66. break;
  67. }
  68. if (i == 0) {
  69. jeprintk(jme->pdev, "phy(%d) read timeout : %d\n", phy, reg);
  70. return 0;
  71. }
  72. if (again--)
  73. goto read_again;
  74. return (val & SMI_DATA_MASK) >> SMI_DATA_SHIFT;
  75. }
  76. static void
  77. jme_mdio_write(struct net_device *netdev,
  78. int phy, int reg, int val)
  79. {
  80. struct jme_adapter *jme = netdev_priv(netdev);
  81. int i;
  82. jwrite32(jme, JME_SMI, SMI_OP_WRITE | SMI_OP_REQ |
  83. ((val << SMI_DATA_SHIFT) & SMI_DATA_MASK) |
  84. smi_phy_addr(phy) | smi_reg_addr(reg));
  85. wmb();
  86. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  87. udelay(20);
  88. if ((jread32(jme, JME_SMI) & SMI_OP_REQ) == 0)
  89. break;
  90. }
  91. if (i == 0)
  92. jeprintk(jme->pdev, "phy(%d) write timeout : %d\n", phy, reg);
  93. return;
  94. }
  95. static inline void
  96. jme_reset_phy_processor(struct jme_adapter *jme)
  97. {
  98. u32 val;
  99. jme_mdio_write(jme->dev,
  100. jme->mii_if.phy_id,
  101. MII_ADVERTISE, ADVERTISE_ALL |
  102. ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  103. if (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  104. jme_mdio_write(jme->dev,
  105. jme->mii_if.phy_id,
  106. MII_CTRL1000,
  107. ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  108. val = jme_mdio_read(jme->dev,
  109. jme->mii_if.phy_id,
  110. MII_BMCR);
  111. jme_mdio_write(jme->dev,
  112. jme->mii_if.phy_id,
  113. MII_BMCR, val | BMCR_RESET);
  114. return;
  115. }
  116. static void
  117. jme_setup_wakeup_frame(struct jme_adapter *jme,
  118. u32 *mask, u32 crc, int fnr)
  119. {
  120. int i;
  121. /*
  122. * Setup CRC pattern
  123. */
  124. jwrite32(jme, JME_WFOI, WFOI_CRC_SEL | (fnr & WFOI_FRAME_SEL));
  125. wmb();
  126. jwrite32(jme, JME_WFODP, crc);
  127. wmb();
  128. /*
  129. * Setup Mask
  130. */
  131. for (i = 0 ; i < WAKEUP_FRAME_MASK_DWNR ; ++i) {
  132. jwrite32(jme, JME_WFOI,
  133. ((i << WFOI_MASK_SHIFT) & WFOI_MASK_SEL) |
  134. (fnr & WFOI_FRAME_SEL));
  135. wmb();
  136. jwrite32(jme, JME_WFODP, mask[i]);
  137. wmb();
  138. }
  139. }
  140. static inline void
  141. jme_reset_mac_processor(struct jme_adapter *jme)
  142. {
  143. u32 mask[WAKEUP_FRAME_MASK_DWNR] = {0, 0, 0, 0};
  144. u32 crc = 0xCDCDCDCD;
  145. u32 gpreg0;
  146. int i;
  147. jwrite32(jme, JME_GHC, jme->reg_ghc | GHC_SWRST);
  148. udelay(2);
  149. jwrite32(jme, JME_GHC, jme->reg_ghc);
  150. jwrite32(jme, JME_RXDBA_LO, 0x00000000);
  151. jwrite32(jme, JME_RXDBA_HI, 0x00000000);
  152. jwrite32(jme, JME_RXQDC, 0x00000000);
  153. jwrite32(jme, JME_RXNDA, 0x00000000);
  154. jwrite32(jme, JME_TXDBA_LO, 0x00000000);
  155. jwrite32(jme, JME_TXDBA_HI, 0x00000000);
  156. jwrite32(jme, JME_TXQDC, 0x00000000);
  157. jwrite32(jme, JME_TXNDA, 0x00000000);
  158. jwrite32(jme, JME_RXMCHT_LO, 0x00000000);
  159. jwrite32(jme, JME_RXMCHT_HI, 0x00000000);
  160. for (i = 0 ; i < WAKEUP_FRAME_NR ; ++i)
  161. jme_setup_wakeup_frame(jme, mask, crc, i);
  162. if (jme->fpgaver)
  163. gpreg0 = GPREG0_DEFAULT | GPREG0_LNKINTPOLL;
  164. else
  165. gpreg0 = GPREG0_DEFAULT;
  166. jwrite32(jme, JME_GPREG0, gpreg0);
  167. jwrite32(jme, JME_GPREG1, GPREG1_DEFAULT);
  168. }
  169. static inline void
  170. jme_reset_ghc_speed(struct jme_adapter *jme)
  171. {
  172. jme->reg_ghc &= ~(GHC_SPEED_1000M | GHC_DPX);
  173. jwrite32(jme, JME_GHC, jme->reg_ghc);
  174. }
  175. static inline void
  176. jme_clear_pm(struct jme_adapter *jme)
  177. {
  178. jwrite32(jme, JME_PMCS, 0xFFFF0000 | jme->reg_pmcs);
  179. pci_set_power_state(jme->pdev, PCI_D0);
  180. pci_enable_wake(jme->pdev, PCI_D0, false);
  181. }
  182. static int
  183. jme_reload_eeprom(struct jme_adapter *jme)
  184. {
  185. u32 val;
  186. int i;
  187. val = jread32(jme, JME_SMBCSR);
  188. if (val & SMBCSR_EEPROMD) {
  189. val |= SMBCSR_CNACK;
  190. jwrite32(jme, JME_SMBCSR, val);
  191. val |= SMBCSR_RELOAD;
  192. jwrite32(jme, JME_SMBCSR, val);
  193. mdelay(12);
  194. for (i = JME_EEPROM_RELOAD_TIMEOUT; i > 0; --i) {
  195. mdelay(1);
  196. if ((jread32(jme, JME_SMBCSR) & SMBCSR_RELOAD) == 0)
  197. break;
  198. }
  199. if (i == 0) {
  200. jeprintk(jme->pdev, "eeprom reload timeout\n");
  201. return -EIO;
  202. }
  203. }
  204. return 0;
  205. }
  206. static void
  207. jme_load_macaddr(struct net_device *netdev)
  208. {
  209. struct jme_adapter *jme = netdev_priv(netdev);
  210. unsigned char macaddr[6];
  211. u32 val;
  212. spin_lock_bh(&jme->macaddr_lock);
  213. val = jread32(jme, JME_RXUMA_LO);
  214. macaddr[0] = (val >> 0) & 0xFF;
  215. macaddr[1] = (val >> 8) & 0xFF;
  216. macaddr[2] = (val >> 16) & 0xFF;
  217. macaddr[3] = (val >> 24) & 0xFF;
  218. val = jread32(jme, JME_RXUMA_HI);
  219. macaddr[4] = (val >> 0) & 0xFF;
  220. macaddr[5] = (val >> 8) & 0xFF;
  221. memcpy(netdev->dev_addr, macaddr, 6);
  222. spin_unlock_bh(&jme->macaddr_lock);
  223. }
  224. static inline void
  225. jme_set_rx_pcc(struct jme_adapter *jme, int p)
  226. {
  227. switch (p) {
  228. case PCC_OFF:
  229. jwrite32(jme, JME_PCCRX0,
  230. ((PCC_OFF_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  231. ((PCC_OFF_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  232. break;
  233. case PCC_P1:
  234. jwrite32(jme, JME_PCCRX0,
  235. ((PCC_P1_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  236. ((PCC_P1_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  237. break;
  238. case PCC_P2:
  239. jwrite32(jme, JME_PCCRX0,
  240. ((PCC_P2_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  241. ((PCC_P2_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  242. break;
  243. case PCC_P3:
  244. jwrite32(jme, JME_PCCRX0,
  245. ((PCC_P3_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  246. ((PCC_P3_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  247. break;
  248. default:
  249. break;
  250. }
  251. wmb();
  252. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  253. netif_info(jme, rx_status, jme->dev, "Switched to PCC_P%d\n", p);
  254. }
  255. static void
  256. jme_start_irq(struct jme_adapter *jme)
  257. {
  258. register struct dynpcc_info *dpi = &(jme->dpi);
  259. jme_set_rx_pcc(jme, PCC_P1);
  260. dpi->cur = PCC_P1;
  261. dpi->attempt = PCC_P1;
  262. dpi->cnt = 0;
  263. jwrite32(jme, JME_PCCTX,
  264. ((PCC_TX_TO << PCCTXTO_SHIFT) & PCCTXTO_MASK) |
  265. ((PCC_TX_CNT << PCCTX_SHIFT) & PCCTX_MASK) |
  266. PCCTXQ0_EN
  267. );
  268. /*
  269. * Enable Interrupts
  270. */
  271. jwrite32(jme, JME_IENS, INTR_ENABLE);
  272. }
  273. static inline void
  274. jme_stop_irq(struct jme_adapter *jme)
  275. {
  276. /*
  277. * Disable Interrupts
  278. */
  279. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  280. }
  281. static u32
  282. jme_linkstat_from_phy(struct jme_adapter *jme)
  283. {
  284. u32 phylink, bmsr;
  285. phylink = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 17);
  286. bmsr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMSR);
  287. if (bmsr & BMSR_ANCOMP)
  288. phylink |= PHY_LINK_AUTONEG_COMPLETE;
  289. return phylink;
  290. }
  291. static inline void
  292. jme_set_phyfifoa(struct jme_adapter *jme)
  293. {
  294. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0004);
  295. }
  296. static inline void
  297. jme_set_phyfifob(struct jme_adapter *jme)
  298. {
  299. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0000);
  300. }
  301. static int
  302. jme_check_link(struct net_device *netdev, int testonly)
  303. {
  304. struct jme_adapter *jme = netdev_priv(netdev);
  305. u32 phylink, ghc, cnt = JME_SPDRSV_TIMEOUT, bmcr, gpreg1;
  306. char linkmsg[64];
  307. int rc = 0;
  308. linkmsg[0] = '\0';
  309. if (jme->fpgaver)
  310. phylink = jme_linkstat_from_phy(jme);
  311. else
  312. phylink = jread32(jme, JME_PHY_LINK);
  313. if (phylink & PHY_LINK_UP) {
  314. if (!(phylink & PHY_LINK_AUTONEG_COMPLETE)) {
  315. /*
  316. * If we did not enable AN
  317. * Speed/Duplex Info should be obtained from SMI
  318. */
  319. phylink = PHY_LINK_UP;
  320. bmcr = jme_mdio_read(jme->dev,
  321. jme->mii_if.phy_id,
  322. MII_BMCR);
  323. phylink |= ((bmcr & BMCR_SPEED1000) &&
  324. (bmcr & BMCR_SPEED100) == 0) ?
  325. PHY_LINK_SPEED_1000M :
  326. (bmcr & BMCR_SPEED100) ?
  327. PHY_LINK_SPEED_100M :
  328. PHY_LINK_SPEED_10M;
  329. phylink |= (bmcr & BMCR_FULLDPLX) ?
  330. PHY_LINK_DUPLEX : 0;
  331. strcat(linkmsg, "Forced: ");
  332. } else {
  333. /*
  334. * Keep polling for speed/duplex resolve complete
  335. */
  336. while (!(phylink & PHY_LINK_SPEEDDPU_RESOLVED) &&
  337. --cnt) {
  338. udelay(1);
  339. if (jme->fpgaver)
  340. phylink = jme_linkstat_from_phy(jme);
  341. else
  342. phylink = jread32(jme, JME_PHY_LINK);
  343. }
  344. if (!cnt)
  345. jeprintk(jme->pdev,
  346. "Waiting speed resolve timeout.\n");
  347. strcat(linkmsg, "ANed: ");
  348. }
  349. if (jme->phylink == phylink) {
  350. rc = 1;
  351. goto out;
  352. }
  353. if (testonly)
  354. goto out;
  355. jme->phylink = phylink;
  356. ghc = jme->reg_ghc & ~(GHC_SPEED | GHC_DPX |
  357. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE |
  358. GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY);
  359. switch (phylink & PHY_LINK_SPEED_MASK) {
  360. case PHY_LINK_SPEED_10M:
  361. ghc |= GHC_SPEED_10M |
  362. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
  363. strcat(linkmsg, "10 Mbps, ");
  364. break;
  365. case PHY_LINK_SPEED_100M:
  366. ghc |= GHC_SPEED_100M |
  367. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
  368. strcat(linkmsg, "100 Mbps, ");
  369. break;
  370. case PHY_LINK_SPEED_1000M:
  371. ghc |= GHC_SPEED_1000M |
  372. GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY;
  373. strcat(linkmsg, "1000 Mbps, ");
  374. break;
  375. default:
  376. break;
  377. }
  378. if (phylink & PHY_LINK_DUPLEX) {
  379. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT);
  380. ghc |= GHC_DPX;
  381. } else {
  382. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT |
  383. TXMCS_BACKOFF |
  384. TXMCS_CARRIERSENSE |
  385. TXMCS_COLLISION);
  386. jwrite32(jme, JME_TXTRHD, TXTRHD_TXPEN |
  387. ((0x2000 << TXTRHD_TXP_SHIFT) & TXTRHD_TXP) |
  388. TXTRHD_TXREN |
  389. ((8 << TXTRHD_TXRL_SHIFT) & TXTRHD_TXRL));
  390. }
  391. gpreg1 = GPREG1_DEFAULT;
  392. if (is_buggy250(jme->pdev->device, jme->chiprev)) {
  393. if (!(phylink & PHY_LINK_DUPLEX))
  394. gpreg1 |= GPREG1_HALFMODEPATCH;
  395. switch (phylink & PHY_LINK_SPEED_MASK) {
  396. case PHY_LINK_SPEED_10M:
  397. jme_set_phyfifoa(jme);
  398. gpreg1 |= GPREG1_RSSPATCH;
  399. break;
  400. case PHY_LINK_SPEED_100M:
  401. jme_set_phyfifob(jme);
  402. gpreg1 |= GPREG1_RSSPATCH;
  403. break;
  404. case PHY_LINK_SPEED_1000M:
  405. jme_set_phyfifoa(jme);
  406. break;
  407. default:
  408. break;
  409. }
  410. }
  411. jwrite32(jme, JME_GPREG1, gpreg1);
  412. jwrite32(jme, JME_GHC, ghc);
  413. jme->reg_ghc = ghc;
  414. strcat(linkmsg, (phylink & PHY_LINK_DUPLEX) ?
  415. "Full-Duplex, " :
  416. "Half-Duplex, ");
  417. strcat(linkmsg, (phylink & PHY_LINK_MDI_STAT) ?
  418. "MDI-X" :
  419. "MDI");
  420. netif_info(jme, link, jme->dev, "Link is up at %s.\n", linkmsg);
  421. netif_carrier_on(netdev);
  422. } else {
  423. if (testonly)
  424. goto out;
  425. netif_info(jme, link, jme->dev, "Link is down.\n");
  426. jme->phylink = 0;
  427. netif_carrier_off(netdev);
  428. }
  429. out:
  430. return rc;
  431. }
  432. static int
  433. jme_setup_tx_resources(struct jme_adapter *jme)
  434. {
  435. struct jme_ring *txring = &(jme->txring[0]);
  436. txring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  437. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  438. &(txring->dmaalloc),
  439. GFP_ATOMIC);
  440. if (!txring->alloc)
  441. goto err_set_null;
  442. /*
  443. * 16 Bytes align
  444. */
  445. txring->desc = (void *)ALIGN((unsigned long)(txring->alloc),
  446. RING_DESC_ALIGN);
  447. txring->dma = ALIGN(txring->dmaalloc, RING_DESC_ALIGN);
  448. txring->next_to_use = 0;
  449. atomic_set(&txring->next_to_clean, 0);
  450. atomic_set(&txring->nr_free, jme->tx_ring_size);
  451. txring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
  452. jme->tx_ring_size, GFP_ATOMIC);
  453. if (unlikely(!(txring->bufinf)))
  454. goto err_free_txring;
  455. /*
  456. * Initialize Transmit Descriptors
  457. */
  458. memset(txring->alloc, 0, TX_RING_ALLOC_SIZE(jme->tx_ring_size));
  459. memset(txring->bufinf, 0,
  460. sizeof(struct jme_buffer_info) * jme->tx_ring_size);
  461. return 0;
  462. err_free_txring:
  463. dma_free_coherent(&(jme->pdev->dev),
  464. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  465. txring->alloc,
  466. txring->dmaalloc);
  467. err_set_null:
  468. txring->desc = NULL;
  469. txring->dmaalloc = 0;
  470. txring->dma = 0;
  471. txring->bufinf = NULL;
  472. return -ENOMEM;
  473. }
  474. static void
  475. jme_free_tx_resources(struct jme_adapter *jme)
  476. {
  477. int i;
  478. struct jme_ring *txring = &(jme->txring[0]);
  479. struct jme_buffer_info *txbi;
  480. if (txring->alloc) {
  481. if (txring->bufinf) {
  482. for (i = 0 ; i < jme->tx_ring_size ; ++i) {
  483. txbi = txring->bufinf + i;
  484. if (txbi->skb) {
  485. dev_kfree_skb(txbi->skb);
  486. txbi->skb = NULL;
  487. }
  488. txbi->mapping = 0;
  489. txbi->len = 0;
  490. txbi->nr_desc = 0;
  491. txbi->start_xmit = 0;
  492. }
  493. kfree(txring->bufinf);
  494. }
  495. dma_free_coherent(&(jme->pdev->dev),
  496. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  497. txring->alloc,
  498. txring->dmaalloc);
  499. txring->alloc = NULL;
  500. txring->desc = NULL;
  501. txring->dmaalloc = 0;
  502. txring->dma = 0;
  503. txring->bufinf = NULL;
  504. }
  505. txring->next_to_use = 0;
  506. atomic_set(&txring->next_to_clean, 0);
  507. atomic_set(&txring->nr_free, 0);
  508. }
  509. static inline void
  510. jme_enable_tx_engine(struct jme_adapter *jme)
  511. {
  512. /*
  513. * Select Queue 0
  514. */
  515. jwrite32(jme, JME_TXCS, TXCS_DEFAULT | TXCS_SELECT_QUEUE0);
  516. wmb();
  517. /*
  518. * Setup TX Queue 0 DMA Bass Address
  519. */
  520. jwrite32(jme, JME_TXDBA_LO, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  521. jwrite32(jme, JME_TXDBA_HI, (__u64)(jme->txring[0].dma) >> 32);
  522. jwrite32(jme, JME_TXNDA, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  523. /*
  524. * Setup TX Descptor Count
  525. */
  526. jwrite32(jme, JME_TXQDC, jme->tx_ring_size);
  527. /*
  528. * Enable TX Engine
  529. */
  530. wmb();
  531. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  532. TXCS_SELECT_QUEUE0 |
  533. TXCS_ENABLE);
  534. }
  535. static inline void
  536. jme_restart_tx_engine(struct jme_adapter *jme)
  537. {
  538. /*
  539. * Restart TX Engine
  540. */
  541. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  542. TXCS_SELECT_QUEUE0 |
  543. TXCS_ENABLE);
  544. }
  545. static inline void
  546. jme_disable_tx_engine(struct jme_adapter *jme)
  547. {
  548. int i;
  549. u32 val;
  550. /*
  551. * Disable TX Engine
  552. */
  553. jwrite32(jme, JME_TXCS, jme->reg_txcs | TXCS_SELECT_QUEUE0);
  554. wmb();
  555. val = jread32(jme, JME_TXCS);
  556. for (i = JME_TX_DISABLE_TIMEOUT ; (val & TXCS_ENABLE) && i > 0 ; --i) {
  557. mdelay(1);
  558. val = jread32(jme, JME_TXCS);
  559. rmb();
  560. }
  561. if (!i)
  562. jeprintk(jme->pdev, "Disable TX engine timeout.\n");
  563. }
  564. static void
  565. jme_set_clean_rxdesc(struct jme_adapter *jme, int i)
  566. {
  567. struct jme_ring *rxring = &(jme->rxring[0]);
  568. register struct rxdesc *rxdesc = rxring->desc;
  569. struct jme_buffer_info *rxbi = rxring->bufinf;
  570. rxdesc += i;
  571. rxbi += i;
  572. rxdesc->dw[0] = 0;
  573. rxdesc->dw[1] = 0;
  574. rxdesc->desc1.bufaddrh = cpu_to_le32((__u64)rxbi->mapping >> 32);
  575. rxdesc->desc1.bufaddrl = cpu_to_le32(
  576. (__u64)rxbi->mapping & 0xFFFFFFFFUL);
  577. rxdesc->desc1.datalen = cpu_to_le16(rxbi->len);
  578. if (jme->dev->features & NETIF_F_HIGHDMA)
  579. rxdesc->desc1.flags = RXFLAG_64BIT;
  580. wmb();
  581. rxdesc->desc1.flags |= RXFLAG_OWN | RXFLAG_INT;
  582. }
  583. static int
  584. jme_make_new_rx_buf(struct jme_adapter *jme, int i)
  585. {
  586. struct jme_ring *rxring = &(jme->rxring[0]);
  587. struct jme_buffer_info *rxbi = rxring->bufinf + i;
  588. struct sk_buff *skb;
  589. skb = netdev_alloc_skb(jme->dev,
  590. jme->dev->mtu + RX_EXTRA_LEN);
  591. if (unlikely(!skb))
  592. return -ENOMEM;
  593. rxbi->skb = skb;
  594. rxbi->len = skb_tailroom(skb);
  595. rxbi->mapping = pci_map_page(jme->pdev,
  596. virt_to_page(skb->data),
  597. offset_in_page(skb->data),
  598. rxbi->len,
  599. PCI_DMA_FROMDEVICE);
  600. return 0;
  601. }
  602. static void
  603. jme_free_rx_buf(struct jme_adapter *jme, int i)
  604. {
  605. struct jme_ring *rxring = &(jme->rxring[0]);
  606. struct jme_buffer_info *rxbi = rxring->bufinf;
  607. rxbi += i;
  608. if (rxbi->skb) {
  609. pci_unmap_page(jme->pdev,
  610. rxbi->mapping,
  611. rxbi->len,
  612. PCI_DMA_FROMDEVICE);
  613. dev_kfree_skb(rxbi->skb);
  614. rxbi->skb = NULL;
  615. rxbi->mapping = 0;
  616. rxbi->len = 0;
  617. }
  618. }
  619. static void
  620. jme_free_rx_resources(struct jme_adapter *jme)
  621. {
  622. int i;
  623. struct jme_ring *rxring = &(jme->rxring[0]);
  624. if (rxring->alloc) {
  625. if (rxring->bufinf) {
  626. for (i = 0 ; i < jme->rx_ring_size ; ++i)
  627. jme_free_rx_buf(jme, i);
  628. kfree(rxring->bufinf);
  629. }
  630. dma_free_coherent(&(jme->pdev->dev),
  631. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  632. rxring->alloc,
  633. rxring->dmaalloc);
  634. rxring->alloc = NULL;
  635. rxring->desc = NULL;
  636. rxring->dmaalloc = 0;
  637. rxring->dma = 0;
  638. rxring->bufinf = NULL;
  639. }
  640. rxring->next_to_use = 0;
  641. atomic_set(&rxring->next_to_clean, 0);
  642. }
  643. static int
  644. jme_setup_rx_resources(struct jme_adapter *jme)
  645. {
  646. int i;
  647. struct jme_ring *rxring = &(jme->rxring[0]);
  648. rxring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  649. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  650. &(rxring->dmaalloc),
  651. GFP_ATOMIC);
  652. if (!rxring->alloc)
  653. goto err_set_null;
  654. /*
  655. * 16 Bytes align
  656. */
  657. rxring->desc = (void *)ALIGN((unsigned long)(rxring->alloc),
  658. RING_DESC_ALIGN);
  659. rxring->dma = ALIGN(rxring->dmaalloc, RING_DESC_ALIGN);
  660. rxring->next_to_use = 0;
  661. atomic_set(&rxring->next_to_clean, 0);
  662. rxring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
  663. jme->rx_ring_size, GFP_ATOMIC);
  664. if (unlikely(!(rxring->bufinf)))
  665. goto err_free_rxring;
  666. /*
  667. * Initiallize Receive Descriptors
  668. */
  669. memset(rxring->bufinf, 0,
  670. sizeof(struct jme_buffer_info) * jme->rx_ring_size);
  671. for (i = 0 ; i < jme->rx_ring_size ; ++i) {
  672. if (unlikely(jme_make_new_rx_buf(jme, i))) {
  673. jme_free_rx_resources(jme);
  674. return -ENOMEM;
  675. }
  676. jme_set_clean_rxdesc(jme, i);
  677. }
  678. return 0;
  679. err_free_rxring:
  680. dma_free_coherent(&(jme->pdev->dev),
  681. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  682. rxring->alloc,
  683. rxring->dmaalloc);
  684. err_set_null:
  685. rxring->desc = NULL;
  686. rxring->dmaalloc = 0;
  687. rxring->dma = 0;
  688. rxring->bufinf = NULL;
  689. return -ENOMEM;
  690. }
  691. static inline void
  692. jme_enable_rx_engine(struct jme_adapter *jme)
  693. {
  694. /*
  695. * Select Queue 0
  696. */
  697. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  698. RXCS_QUEUESEL_Q0);
  699. wmb();
  700. /*
  701. * Setup RX DMA Bass Address
  702. */
  703. jwrite32(jme, JME_RXDBA_LO, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  704. jwrite32(jme, JME_RXDBA_HI, (__u64)(jme->rxring[0].dma) >> 32);
  705. jwrite32(jme, JME_RXNDA, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  706. /*
  707. * Setup RX Descriptor Count
  708. */
  709. jwrite32(jme, JME_RXQDC, jme->rx_ring_size);
  710. /*
  711. * Setup Unicast Filter
  712. */
  713. jme_set_multi(jme->dev);
  714. /*
  715. * Enable RX Engine
  716. */
  717. wmb();
  718. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  719. RXCS_QUEUESEL_Q0 |
  720. RXCS_ENABLE |
  721. RXCS_QST);
  722. }
  723. static inline void
  724. jme_restart_rx_engine(struct jme_adapter *jme)
  725. {
  726. /*
  727. * Start RX Engine
  728. */
  729. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  730. RXCS_QUEUESEL_Q0 |
  731. RXCS_ENABLE |
  732. RXCS_QST);
  733. }
  734. static inline void
  735. jme_disable_rx_engine(struct jme_adapter *jme)
  736. {
  737. int i;
  738. u32 val;
  739. /*
  740. * Disable RX Engine
  741. */
  742. jwrite32(jme, JME_RXCS, jme->reg_rxcs);
  743. wmb();
  744. val = jread32(jme, JME_RXCS);
  745. for (i = JME_RX_DISABLE_TIMEOUT ; (val & RXCS_ENABLE) && i > 0 ; --i) {
  746. mdelay(1);
  747. val = jread32(jme, JME_RXCS);
  748. rmb();
  749. }
  750. if (!i)
  751. jeprintk(jme->pdev, "Disable RX engine timeout.\n");
  752. }
  753. static int
  754. jme_rxsum_ok(struct jme_adapter *jme, u16 flags)
  755. {
  756. if (!(flags & (RXWBFLAG_TCPON | RXWBFLAG_UDPON | RXWBFLAG_IPV4)))
  757. return false;
  758. if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_TCPON | RXWBFLAG_TCPCS))
  759. == RXWBFLAG_TCPON)) {
  760. if (flags & RXWBFLAG_IPV4)
  761. netif_err(jme, rx_err, jme->dev, "TCP Checksum error\n");
  762. return false;
  763. }
  764. if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_UDPON | RXWBFLAG_UDPCS))
  765. == RXWBFLAG_UDPON)) {
  766. if (flags & RXWBFLAG_IPV4)
  767. netif_err(jme, rx_err, jme->dev, "UDP Checksum error.\n");
  768. return false;
  769. }
  770. if (unlikely((flags & (RXWBFLAG_IPV4 | RXWBFLAG_IPCS))
  771. == RXWBFLAG_IPV4)) {
  772. netif_err(jme, rx_err, jme->dev, "IPv4 Checksum error.\n");
  773. return false;
  774. }
  775. return true;
  776. }
  777. static void
  778. jme_alloc_and_feed_skb(struct jme_adapter *jme, int idx)
  779. {
  780. struct jme_ring *rxring = &(jme->rxring[0]);
  781. struct rxdesc *rxdesc = rxring->desc;
  782. struct jme_buffer_info *rxbi = rxring->bufinf;
  783. struct sk_buff *skb;
  784. int framesize;
  785. rxdesc += idx;
  786. rxbi += idx;
  787. skb = rxbi->skb;
  788. pci_dma_sync_single_for_cpu(jme->pdev,
  789. rxbi->mapping,
  790. rxbi->len,
  791. PCI_DMA_FROMDEVICE);
  792. if (unlikely(jme_make_new_rx_buf(jme, idx))) {
  793. pci_dma_sync_single_for_device(jme->pdev,
  794. rxbi->mapping,
  795. rxbi->len,
  796. PCI_DMA_FROMDEVICE);
  797. ++(NET_STAT(jme).rx_dropped);
  798. } else {
  799. framesize = le16_to_cpu(rxdesc->descwb.framesize)
  800. - RX_PREPAD_SIZE;
  801. skb_reserve(skb, RX_PREPAD_SIZE);
  802. skb_put(skb, framesize);
  803. skb->protocol = eth_type_trans(skb, jme->dev);
  804. if (jme_rxsum_ok(jme, le16_to_cpu(rxdesc->descwb.flags)))
  805. skb->ip_summed = CHECKSUM_UNNECESSARY;
  806. else
  807. skb->ip_summed = CHECKSUM_NONE;
  808. if (rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_TAGON)) {
  809. if (jme->vlgrp) {
  810. jme->jme_vlan_rx(skb, jme->vlgrp,
  811. le16_to_cpu(rxdesc->descwb.vlan));
  812. NET_STAT(jme).rx_bytes += 4;
  813. }
  814. } else {
  815. jme->jme_rx(skb);
  816. }
  817. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_DEST)) ==
  818. cpu_to_le16(RXWBFLAG_DEST_MUL))
  819. ++(NET_STAT(jme).multicast);
  820. NET_STAT(jme).rx_bytes += framesize;
  821. ++(NET_STAT(jme).rx_packets);
  822. }
  823. jme_set_clean_rxdesc(jme, idx);
  824. }
  825. static int
  826. jme_process_receive(struct jme_adapter *jme, int limit)
  827. {
  828. struct jme_ring *rxring = &(jme->rxring[0]);
  829. struct rxdesc *rxdesc = rxring->desc;
  830. int i, j, ccnt, desccnt, mask = jme->rx_ring_mask;
  831. if (unlikely(!atomic_dec_and_test(&jme->rx_cleaning)))
  832. goto out_inc;
  833. if (unlikely(atomic_read(&jme->link_changing) != 1))
  834. goto out_inc;
  835. if (unlikely(!netif_carrier_ok(jme->dev)))
  836. goto out_inc;
  837. i = atomic_read(&rxring->next_to_clean);
  838. while (limit > 0) {
  839. rxdesc = rxring->desc;
  840. rxdesc += i;
  841. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_OWN)) ||
  842. !(rxdesc->descwb.desccnt & RXWBDCNT_WBCPL))
  843. goto out;
  844. --limit;
  845. desccnt = rxdesc->descwb.desccnt & RXWBDCNT_DCNT;
  846. if (unlikely(desccnt > 1 ||
  847. rxdesc->descwb.errstat & RXWBERR_ALLERR)) {
  848. if (rxdesc->descwb.errstat & RXWBERR_CRCERR)
  849. ++(NET_STAT(jme).rx_crc_errors);
  850. else if (rxdesc->descwb.errstat & RXWBERR_OVERUN)
  851. ++(NET_STAT(jme).rx_fifo_errors);
  852. else
  853. ++(NET_STAT(jme).rx_errors);
  854. if (desccnt > 1)
  855. limit -= desccnt - 1;
  856. for (j = i, ccnt = desccnt ; ccnt-- ; ) {
  857. jme_set_clean_rxdesc(jme, j);
  858. j = (j + 1) & (mask);
  859. }
  860. } else {
  861. jme_alloc_and_feed_skb(jme, i);
  862. }
  863. i = (i + desccnt) & (mask);
  864. }
  865. out:
  866. atomic_set(&rxring->next_to_clean, i);
  867. out_inc:
  868. atomic_inc(&jme->rx_cleaning);
  869. return limit > 0 ? limit : 0;
  870. }
  871. static void
  872. jme_attempt_pcc(struct dynpcc_info *dpi, int atmp)
  873. {
  874. if (likely(atmp == dpi->cur)) {
  875. dpi->cnt = 0;
  876. return;
  877. }
  878. if (dpi->attempt == atmp) {
  879. ++(dpi->cnt);
  880. } else {
  881. dpi->attempt = atmp;
  882. dpi->cnt = 0;
  883. }
  884. }
  885. static void
  886. jme_dynamic_pcc(struct jme_adapter *jme)
  887. {
  888. register struct dynpcc_info *dpi = &(jme->dpi);
  889. if ((NET_STAT(jme).rx_bytes - dpi->last_bytes) > PCC_P3_THRESHOLD)
  890. jme_attempt_pcc(dpi, PCC_P3);
  891. else if ((NET_STAT(jme).rx_packets - dpi->last_pkts) > PCC_P2_THRESHOLD ||
  892. dpi->intr_cnt > PCC_INTR_THRESHOLD)
  893. jme_attempt_pcc(dpi, PCC_P2);
  894. else
  895. jme_attempt_pcc(dpi, PCC_P1);
  896. if (unlikely(dpi->attempt != dpi->cur && dpi->cnt > 5)) {
  897. if (dpi->attempt < dpi->cur)
  898. tasklet_schedule(&jme->rxclean_task);
  899. jme_set_rx_pcc(jme, dpi->attempt);
  900. dpi->cur = dpi->attempt;
  901. dpi->cnt = 0;
  902. }
  903. }
  904. static void
  905. jme_start_pcc_timer(struct jme_adapter *jme)
  906. {
  907. struct dynpcc_info *dpi = &(jme->dpi);
  908. dpi->last_bytes = NET_STAT(jme).rx_bytes;
  909. dpi->last_pkts = NET_STAT(jme).rx_packets;
  910. dpi->intr_cnt = 0;
  911. jwrite32(jme, JME_TMCSR,
  912. TMCSR_EN | ((0xFFFFFF - PCC_INTERVAL_US) & TMCSR_CNT));
  913. }
  914. static inline void
  915. jme_stop_pcc_timer(struct jme_adapter *jme)
  916. {
  917. jwrite32(jme, JME_TMCSR, 0);
  918. }
  919. static void
  920. jme_shutdown_nic(struct jme_adapter *jme)
  921. {
  922. u32 phylink;
  923. phylink = jme_linkstat_from_phy(jme);
  924. if (!(phylink & PHY_LINK_UP)) {
  925. /*
  926. * Disable all interrupt before issue timer
  927. */
  928. jme_stop_irq(jme);
  929. jwrite32(jme, JME_TIMER2, TMCSR_EN | 0xFFFFFE);
  930. }
  931. }
  932. static void
  933. jme_pcc_tasklet(unsigned long arg)
  934. {
  935. struct jme_adapter *jme = (struct jme_adapter *)arg;
  936. struct net_device *netdev = jme->dev;
  937. if (unlikely(test_bit(JME_FLAG_SHUTDOWN, &jme->flags))) {
  938. jme_shutdown_nic(jme);
  939. return;
  940. }
  941. if (unlikely(!netif_carrier_ok(netdev) ||
  942. (atomic_read(&jme->link_changing) != 1)
  943. )) {
  944. jme_stop_pcc_timer(jme);
  945. return;
  946. }
  947. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  948. jme_dynamic_pcc(jme);
  949. jme_start_pcc_timer(jme);
  950. }
  951. static inline void
  952. jme_polling_mode(struct jme_adapter *jme)
  953. {
  954. jme_set_rx_pcc(jme, PCC_OFF);
  955. }
  956. static inline void
  957. jme_interrupt_mode(struct jme_adapter *jme)
  958. {
  959. jme_set_rx_pcc(jme, PCC_P1);
  960. }
  961. static inline int
  962. jme_pseudo_hotplug_enabled(struct jme_adapter *jme)
  963. {
  964. u32 apmc;
  965. apmc = jread32(jme, JME_APMC);
  966. return apmc & JME_APMC_PSEUDO_HP_EN;
  967. }
  968. static void
  969. jme_start_shutdown_timer(struct jme_adapter *jme)
  970. {
  971. u32 apmc;
  972. apmc = jread32(jme, JME_APMC) | JME_APMC_PCIE_SD_EN;
  973. apmc &= ~JME_APMC_EPIEN_CTRL;
  974. if (!no_extplug) {
  975. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_EN);
  976. wmb();
  977. }
  978. jwrite32f(jme, JME_APMC, apmc);
  979. jwrite32f(jme, JME_TIMER2, 0);
  980. set_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  981. jwrite32(jme, JME_TMCSR,
  982. TMCSR_EN | ((0xFFFFFF - APMC_PHP_SHUTDOWN_DELAY) & TMCSR_CNT));
  983. }
  984. static void
  985. jme_stop_shutdown_timer(struct jme_adapter *jme)
  986. {
  987. u32 apmc;
  988. jwrite32f(jme, JME_TMCSR, 0);
  989. jwrite32f(jme, JME_TIMER2, 0);
  990. clear_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  991. apmc = jread32(jme, JME_APMC);
  992. apmc &= ~(JME_APMC_PCIE_SD_EN | JME_APMC_EPIEN_CTRL);
  993. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_DIS);
  994. wmb();
  995. jwrite32f(jme, JME_APMC, apmc);
  996. }
  997. static void
  998. jme_link_change_tasklet(unsigned long arg)
  999. {
  1000. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1001. struct net_device *netdev = jme->dev;
  1002. int rc;
  1003. while (!atomic_dec_and_test(&jme->link_changing)) {
  1004. atomic_inc(&jme->link_changing);
  1005. netif_info(jme, intr, jme->dev, "Get link change lock failed.\n");
  1006. while (atomic_read(&jme->link_changing) != 1)
  1007. netif_info(jme, intr, jme->dev, "Waiting link change lock.\n");
  1008. }
  1009. if (jme_check_link(netdev, 1) && jme->old_mtu == netdev->mtu)
  1010. goto out;
  1011. jme->old_mtu = netdev->mtu;
  1012. netif_stop_queue(netdev);
  1013. if (jme_pseudo_hotplug_enabled(jme))
  1014. jme_stop_shutdown_timer(jme);
  1015. jme_stop_pcc_timer(jme);
  1016. tasklet_disable(&jme->txclean_task);
  1017. tasklet_disable(&jme->rxclean_task);
  1018. tasklet_disable(&jme->rxempty_task);
  1019. if (netif_carrier_ok(netdev)) {
  1020. jme_reset_ghc_speed(jme);
  1021. jme_disable_rx_engine(jme);
  1022. jme_disable_tx_engine(jme);
  1023. jme_reset_mac_processor(jme);
  1024. jme_free_rx_resources(jme);
  1025. jme_free_tx_resources(jme);
  1026. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1027. jme_polling_mode(jme);
  1028. netif_carrier_off(netdev);
  1029. }
  1030. jme_check_link(netdev, 0);
  1031. if (netif_carrier_ok(netdev)) {
  1032. rc = jme_setup_rx_resources(jme);
  1033. if (rc) {
  1034. jeprintk(jme->pdev, "Allocating resources for RX error"
  1035. ", Device STOPPED!\n");
  1036. goto out_enable_tasklet;
  1037. }
  1038. rc = jme_setup_tx_resources(jme);
  1039. if (rc) {
  1040. jeprintk(jme->pdev, "Allocating resources for TX error"
  1041. ", Device STOPPED!\n");
  1042. goto err_out_free_rx_resources;
  1043. }
  1044. jme_enable_rx_engine(jme);
  1045. jme_enable_tx_engine(jme);
  1046. netif_start_queue(netdev);
  1047. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1048. jme_interrupt_mode(jme);
  1049. jme_start_pcc_timer(jme);
  1050. } else if (jme_pseudo_hotplug_enabled(jme)) {
  1051. jme_start_shutdown_timer(jme);
  1052. }
  1053. goto out_enable_tasklet;
  1054. err_out_free_rx_resources:
  1055. jme_free_rx_resources(jme);
  1056. out_enable_tasklet:
  1057. tasklet_enable(&jme->txclean_task);
  1058. tasklet_hi_enable(&jme->rxclean_task);
  1059. tasklet_hi_enable(&jme->rxempty_task);
  1060. out:
  1061. atomic_inc(&jme->link_changing);
  1062. }
  1063. static void
  1064. jme_rx_clean_tasklet(unsigned long arg)
  1065. {
  1066. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1067. struct dynpcc_info *dpi = &(jme->dpi);
  1068. jme_process_receive(jme, jme->rx_ring_size);
  1069. ++(dpi->intr_cnt);
  1070. }
  1071. static int
  1072. jme_poll(JME_NAPI_HOLDER(holder), JME_NAPI_WEIGHT(budget))
  1073. {
  1074. struct jme_adapter *jme = jme_napi_priv(holder);
  1075. int rest;
  1076. rest = jme_process_receive(jme, JME_NAPI_WEIGHT_VAL(budget));
  1077. while (atomic_read(&jme->rx_empty) > 0) {
  1078. atomic_dec(&jme->rx_empty);
  1079. ++(NET_STAT(jme).rx_dropped);
  1080. jme_restart_rx_engine(jme);
  1081. }
  1082. atomic_inc(&jme->rx_empty);
  1083. if (rest) {
  1084. JME_RX_COMPLETE(netdev, holder);
  1085. jme_interrupt_mode(jme);
  1086. }
  1087. JME_NAPI_WEIGHT_SET(budget, rest);
  1088. return JME_NAPI_WEIGHT_VAL(budget) - rest;
  1089. }
  1090. static void
  1091. jme_rx_empty_tasklet(unsigned long arg)
  1092. {
  1093. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1094. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1095. return;
  1096. if (unlikely(!netif_carrier_ok(jme->dev)))
  1097. return;
  1098. netif_info(jme, rx_status, jme->dev, "RX Queue Full!\n");
  1099. jme_rx_clean_tasklet(arg);
  1100. while (atomic_read(&jme->rx_empty) > 0) {
  1101. atomic_dec(&jme->rx_empty);
  1102. ++(NET_STAT(jme).rx_dropped);
  1103. jme_restart_rx_engine(jme);
  1104. }
  1105. atomic_inc(&jme->rx_empty);
  1106. }
  1107. static void
  1108. jme_wake_queue_if_stopped(struct jme_adapter *jme)
  1109. {
  1110. struct jme_ring *txring = &(jme->txring[0]);
  1111. smp_wmb();
  1112. if (unlikely(netif_queue_stopped(jme->dev) &&
  1113. atomic_read(&txring->nr_free) >= (jme->tx_wake_threshold))) {
  1114. netif_info(jme, tx_done, jme->dev, "TX Queue Waked.\n");
  1115. netif_wake_queue(jme->dev);
  1116. }
  1117. }
  1118. static void
  1119. jme_tx_clean_tasklet(unsigned long arg)
  1120. {
  1121. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1122. struct jme_ring *txring = &(jme->txring[0]);
  1123. struct txdesc *txdesc = txring->desc;
  1124. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi, *ttxbi;
  1125. int i, j, cnt = 0, max, err, mask;
  1126. tx_dbg(jme, "Into txclean.\n");
  1127. if (unlikely(!atomic_dec_and_test(&jme->tx_cleaning)))
  1128. goto out;
  1129. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1130. goto out;
  1131. if (unlikely(!netif_carrier_ok(jme->dev)))
  1132. goto out;
  1133. max = jme->tx_ring_size - atomic_read(&txring->nr_free);
  1134. mask = jme->tx_ring_mask;
  1135. for (i = atomic_read(&txring->next_to_clean) ; cnt < max ; ) {
  1136. ctxbi = txbi + i;
  1137. if (likely(ctxbi->skb &&
  1138. !(txdesc[i].descwb.flags & TXWBFLAG_OWN))) {
  1139. tx_dbg(jme, "txclean: %d+%d@%lu\n",
  1140. i, ctxbi->nr_desc, jiffies);
  1141. err = txdesc[i].descwb.flags & TXWBFLAG_ALLERR;
  1142. for (j = 1 ; j < ctxbi->nr_desc ; ++j) {
  1143. ttxbi = txbi + ((i + j) & (mask));
  1144. txdesc[(i + j) & (mask)].dw[0] = 0;
  1145. pci_unmap_page(jme->pdev,
  1146. ttxbi->mapping,
  1147. ttxbi->len,
  1148. PCI_DMA_TODEVICE);
  1149. ttxbi->mapping = 0;
  1150. ttxbi->len = 0;
  1151. }
  1152. dev_kfree_skb(ctxbi->skb);
  1153. cnt += ctxbi->nr_desc;
  1154. if (unlikely(err)) {
  1155. ++(NET_STAT(jme).tx_carrier_errors);
  1156. } else {
  1157. ++(NET_STAT(jme).tx_packets);
  1158. NET_STAT(jme).tx_bytes += ctxbi->len;
  1159. }
  1160. ctxbi->skb = NULL;
  1161. ctxbi->len = 0;
  1162. ctxbi->start_xmit = 0;
  1163. } else {
  1164. break;
  1165. }
  1166. i = (i + ctxbi->nr_desc) & mask;
  1167. ctxbi->nr_desc = 0;
  1168. }
  1169. tx_dbg(jme, "txclean: done %d@%lu.\n", i, jiffies);
  1170. atomic_set(&txring->next_to_clean, i);
  1171. atomic_add(cnt, &txring->nr_free);
  1172. jme_wake_queue_if_stopped(jme);
  1173. out:
  1174. atomic_inc(&jme->tx_cleaning);
  1175. }
  1176. static void
  1177. jme_intr_msi(struct jme_adapter *jme, u32 intrstat)
  1178. {
  1179. /*
  1180. * Disable interrupt
  1181. */
  1182. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  1183. if (intrstat & (INTR_LINKCH | INTR_SWINTR)) {
  1184. /*
  1185. * Link change event is critical
  1186. * all other events are ignored
  1187. */
  1188. jwrite32(jme, JME_IEVE, intrstat);
  1189. tasklet_schedule(&jme->linkch_task);
  1190. goto out_reenable;
  1191. }
  1192. if (intrstat & INTR_TMINTR) {
  1193. jwrite32(jme, JME_IEVE, INTR_TMINTR);
  1194. tasklet_schedule(&jme->pcc_task);
  1195. }
  1196. if (intrstat & (INTR_PCCTXTO | INTR_PCCTX)) {
  1197. jwrite32(jme, JME_IEVE, INTR_PCCTXTO | INTR_PCCTX | INTR_TX0);
  1198. tasklet_schedule(&jme->txclean_task);
  1199. }
  1200. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1201. jwrite32(jme, JME_IEVE, (intrstat & (INTR_PCCRX0TO |
  1202. INTR_PCCRX0 |
  1203. INTR_RX0EMP)) |
  1204. INTR_RX0);
  1205. }
  1206. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1207. if (intrstat & INTR_RX0EMP)
  1208. atomic_inc(&jme->rx_empty);
  1209. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1210. if (likely(JME_RX_SCHEDULE_PREP(jme))) {
  1211. jme_polling_mode(jme);
  1212. JME_RX_SCHEDULE(jme);
  1213. }
  1214. }
  1215. } else {
  1216. if (intrstat & INTR_RX0EMP) {
  1217. atomic_inc(&jme->rx_empty);
  1218. tasklet_hi_schedule(&jme->rxempty_task);
  1219. } else if (intrstat & (INTR_PCCRX0TO | INTR_PCCRX0)) {
  1220. tasklet_hi_schedule(&jme->rxclean_task);
  1221. }
  1222. }
  1223. out_reenable:
  1224. /*
  1225. * Re-enable interrupt
  1226. */
  1227. jwrite32f(jme, JME_IENS, INTR_ENABLE);
  1228. }
  1229. static irqreturn_t
  1230. jme_intr(int irq, void *dev_id)
  1231. {
  1232. struct net_device *netdev = dev_id;
  1233. struct jme_adapter *jme = netdev_priv(netdev);
  1234. u32 intrstat;
  1235. intrstat = jread32(jme, JME_IEVE);
  1236. /*
  1237. * Check if it's really an interrupt for us
  1238. */
  1239. if (unlikely((intrstat & INTR_ENABLE) == 0))
  1240. return IRQ_NONE;
  1241. /*
  1242. * Check if the device still exist
  1243. */
  1244. if (unlikely(intrstat == ~((typeof(intrstat))0)))
  1245. return IRQ_NONE;
  1246. jme_intr_msi(jme, intrstat);
  1247. return IRQ_HANDLED;
  1248. }
  1249. static irqreturn_t
  1250. jme_msi(int irq, void *dev_id)
  1251. {
  1252. struct net_device *netdev = dev_id;
  1253. struct jme_adapter *jme = netdev_priv(netdev);
  1254. u32 intrstat;
  1255. intrstat = jread32(jme, JME_IEVE);
  1256. jme_intr_msi(jme, intrstat);
  1257. return IRQ_HANDLED;
  1258. }
  1259. static void
  1260. jme_reset_link(struct jme_adapter *jme)
  1261. {
  1262. jwrite32(jme, JME_TMCSR, TMCSR_SWIT);
  1263. }
  1264. static void
  1265. jme_restart_an(struct jme_adapter *jme)
  1266. {
  1267. u32 bmcr;
  1268. spin_lock_bh(&jme->phy_lock);
  1269. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1270. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1271. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1272. spin_unlock_bh(&jme->phy_lock);
  1273. }
  1274. static int
  1275. jme_request_irq(struct jme_adapter *jme)
  1276. {
  1277. int rc;
  1278. struct net_device *netdev = jme->dev;
  1279. irq_handler_t handler = jme_intr;
  1280. int irq_flags = IRQF_SHARED;
  1281. if (!pci_enable_msi(jme->pdev)) {
  1282. set_bit(JME_FLAG_MSI, &jme->flags);
  1283. handler = jme_msi;
  1284. irq_flags = 0;
  1285. }
  1286. rc = request_irq(jme->pdev->irq, handler, irq_flags, netdev->name,
  1287. netdev);
  1288. if (rc) {
  1289. jeprintk(jme->pdev,
  1290. "Unable to request %s interrupt (return: %d)\n",
  1291. test_bit(JME_FLAG_MSI, &jme->flags) ? "MSI" : "INTx",
  1292. rc);
  1293. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1294. pci_disable_msi(jme->pdev);
  1295. clear_bit(JME_FLAG_MSI, &jme->flags);
  1296. }
  1297. } else {
  1298. netdev->irq = jme->pdev->irq;
  1299. }
  1300. return rc;
  1301. }
  1302. static void
  1303. jme_free_irq(struct jme_adapter *jme)
  1304. {
  1305. free_irq(jme->pdev->irq, jme->dev);
  1306. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1307. pci_disable_msi(jme->pdev);
  1308. clear_bit(JME_FLAG_MSI, &jme->flags);
  1309. jme->dev->irq = jme->pdev->irq;
  1310. }
  1311. }
  1312. static int
  1313. jme_open(struct net_device *netdev)
  1314. {
  1315. struct jme_adapter *jme = netdev_priv(netdev);
  1316. int rc;
  1317. jme_clear_pm(jme);
  1318. JME_NAPI_ENABLE(jme);
  1319. tasklet_enable(&jme->linkch_task);
  1320. tasklet_enable(&jme->txclean_task);
  1321. tasklet_hi_enable(&jme->rxclean_task);
  1322. tasklet_hi_enable(&jme->rxempty_task);
  1323. rc = jme_request_irq(jme);
  1324. if (rc)
  1325. goto err_out;
  1326. jme_start_irq(jme);
  1327. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1328. jme_set_settings(netdev, &jme->old_ecmd);
  1329. else
  1330. jme_reset_phy_processor(jme);
  1331. jme_reset_link(jme);
  1332. return 0;
  1333. err_out:
  1334. netif_stop_queue(netdev);
  1335. netif_carrier_off(netdev);
  1336. return rc;
  1337. }
  1338. #ifdef CONFIG_PM
  1339. static void
  1340. jme_set_100m_half(struct jme_adapter *jme)
  1341. {
  1342. u32 bmcr, tmp;
  1343. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1344. tmp = bmcr & ~(BMCR_ANENABLE | BMCR_SPEED100 |
  1345. BMCR_SPEED1000 | BMCR_FULLDPLX);
  1346. tmp |= BMCR_SPEED100;
  1347. if (bmcr != tmp)
  1348. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, tmp);
  1349. if (jme->fpgaver)
  1350. jwrite32(jme, JME_GHC, GHC_SPEED_100M | GHC_LINK_POLL);
  1351. else
  1352. jwrite32(jme, JME_GHC, GHC_SPEED_100M);
  1353. }
  1354. #define JME_WAIT_LINK_TIME 2000 /* 2000ms */
  1355. static void
  1356. jme_wait_link(struct jme_adapter *jme)
  1357. {
  1358. u32 phylink, to = JME_WAIT_LINK_TIME;
  1359. mdelay(1000);
  1360. phylink = jme_linkstat_from_phy(jme);
  1361. while (!(phylink & PHY_LINK_UP) && (to -= 10) > 0) {
  1362. mdelay(10);
  1363. phylink = jme_linkstat_from_phy(jme);
  1364. }
  1365. }
  1366. #endif
  1367. static inline void
  1368. jme_phy_off(struct jme_adapter *jme)
  1369. {
  1370. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, BMCR_PDOWN);
  1371. }
  1372. static int
  1373. jme_close(struct net_device *netdev)
  1374. {
  1375. struct jme_adapter *jme = netdev_priv(netdev);
  1376. netif_stop_queue(netdev);
  1377. netif_carrier_off(netdev);
  1378. jme_stop_irq(jme);
  1379. jme_free_irq(jme);
  1380. JME_NAPI_DISABLE(jme);
  1381. tasklet_disable(&jme->linkch_task);
  1382. tasklet_disable(&jme->txclean_task);
  1383. tasklet_disable(&jme->rxclean_task);
  1384. tasklet_disable(&jme->rxempty_task);
  1385. jme_reset_ghc_speed(jme);
  1386. jme_disable_rx_engine(jme);
  1387. jme_disable_tx_engine(jme);
  1388. jme_reset_mac_processor(jme);
  1389. jme_free_rx_resources(jme);
  1390. jme_free_tx_resources(jme);
  1391. jme->phylink = 0;
  1392. jme_phy_off(jme);
  1393. return 0;
  1394. }
  1395. static int
  1396. jme_alloc_txdesc(struct jme_adapter *jme,
  1397. struct sk_buff *skb)
  1398. {
  1399. struct jme_ring *txring = &(jme->txring[0]);
  1400. int idx, nr_alloc, mask = jme->tx_ring_mask;
  1401. idx = txring->next_to_use;
  1402. nr_alloc = skb_shinfo(skb)->nr_frags + 2;
  1403. if (unlikely(atomic_read(&txring->nr_free) < nr_alloc))
  1404. return -1;
  1405. atomic_sub(nr_alloc, &txring->nr_free);
  1406. txring->next_to_use = (txring->next_to_use + nr_alloc) & mask;
  1407. return idx;
  1408. }
  1409. static void
  1410. jme_fill_tx_map(struct pci_dev *pdev,
  1411. struct txdesc *txdesc,
  1412. struct jme_buffer_info *txbi,
  1413. struct page *page,
  1414. u32 page_offset,
  1415. u32 len,
  1416. u8 hidma)
  1417. {
  1418. dma_addr_t dmaaddr;
  1419. dmaaddr = pci_map_page(pdev,
  1420. page,
  1421. page_offset,
  1422. len,
  1423. PCI_DMA_TODEVICE);
  1424. pci_dma_sync_single_for_device(pdev,
  1425. dmaaddr,
  1426. len,
  1427. PCI_DMA_TODEVICE);
  1428. txdesc->dw[0] = 0;
  1429. txdesc->dw[1] = 0;
  1430. txdesc->desc2.flags = TXFLAG_OWN;
  1431. txdesc->desc2.flags |= (hidma) ? TXFLAG_64BIT : 0;
  1432. txdesc->desc2.datalen = cpu_to_le16(len);
  1433. txdesc->desc2.bufaddrh = cpu_to_le32((__u64)dmaaddr >> 32);
  1434. txdesc->desc2.bufaddrl = cpu_to_le32(
  1435. (__u64)dmaaddr & 0xFFFFFFFFUL);
  1436. txbi->mapping = dmaaddr;
  1437. txbi->len = len;
  1438. }
  1439. static void
  1440. jme_map_tx_skb(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1441. {
  1442. struct jme_ring *txring = &(jme->txring[0]);
  1443. struct txdesc *txdesc = txring->desc, *ctxdesc;
  1444. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi;
  1445. u8 hidma = jme->dev->features & NETIF_F_HIGHDMA;
  1446. int i, nr_frags = skb_shinfo(skb)->nr_frags;
  1447. int mask = jme->tx_ring_mask;
  1448. struct skb_frag_struct *frag;
  1449. u32 len;
  1450. for (i = 0 ; i < nr_frags ; ++i) {
  1451. frag = &skb_shinfo(skb)->frags[i];
  1452. ctxdesc = txdesc + ((idx + i + 2) & (mask));
  1453. ctxbi = txbi + ((idx + i + 2) & (mask));
  1454. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, frag->page,
  1455. frag->page_offset, frag->size, hidma);
  1456. }
  1457. len = skb_is_nonlinear(skb) ? skb_headlen(skb) : skb->len;
  1458. ctxdesc = txdesc + ((idx + 1) & (mask));
  1459. ctxbi = txbi + ((idx + 1) & (mask));
  1460. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, virt_to_page(skb->data),
  1461. offset_in_page(skb->data), len, hidma);
  1462. }
  1463. static int
  1464. jme_expand_header(struct jme_adapter *jme, struct sk_buff *skb)
  1465. {
  1466. if (unlikely(skb_shinfo(skb)->gso_size &&
  1467. skb_header_cloned(skb) &&
  1468. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))) {
  1469. dev_kfree_skb(skb);
  1470. return -1;
  1471. }
  1472. return 0;
  1473. }
  1474. static int
  1475. jme_tx_tso(struct sk_buff *skb, __le16 *mss, u8 *flags)
  1476. {
  1477. *mss = cpu_to_le16(skb_shinfo(skb)->gso_size << TXDESC_MSS_SHIFT);
  1478. if (*mss) {
  1479. *flags |= TXFLAG_LSEN;
  1480. if (skb->protocol == htons(ETH_P_IP)) {
  1481. struct iphdr *iph = ip_hdr(skb);
  1482. iph->check = 0;
  1483. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1484. iph->daddr, 0,
  1485. IPPROTO_TCP,
  1486. 0);
  1487. } else {
  1488. struct ipv6hdr *ip6h = ipv6_hdr(skb);
  1489. tcp_hdr(skb)->check = ~csum_ipv6_magic(&ip6h->saddr,
  1490. &ip6h->daddr, 0,
  1491. IPPROTO_TCP,
  1492. 0);
  1493. }
  1494. return 0;
  1495. }
  1496. return 1;
  1497. }
  1498. static void
  1499. jme_tx_csum(struct jme_adapter *jme, struct sk_buff *skb, u8 *flags)
  1500. {
  1501. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1502. u8 ip_proto;
  1503. switch (skb->protocol) {
  1504. case htons(ETH_P_IP):
  1505. ip_proto = ip_hdr(skb)->protocol;
  1506. break;
  1507. case htons(ETH_P_IPV6):
  1508. ip_proto = ipv6_hdr(skb)->nexthdr;
  1509. break;
  1510. default:
  1511. ip_proto = 0;
  1512. break;
  1513. }
  1514. switch (ip_proto) {
  1515. case IPPROTO_TCP:
  1516. *flags |= TXFLAG_TCPCS;
  1517. break;
  1518. case IPPROTO_UDP:
  1519. *flags |= TXFLAG_UDPCS;
  1520. break;
  1521. default:
  1522. netif_err(jme, tx_err, jme->dev, "Error upper layer protocol.\n");
  1523. break;
  1524. }
  1525. }
  1526. }
  1527. static inline void
  1528. jme_tx_vlan(struct sk_buff *skb, __le16 *vlan, u8 *flags)
  1529. {
  1530. if (vlan_tx_tag_present(skb)) {
  1531. *flags |= TXFLAG_TAGON;
  1532. *vlan = cpu_to_le16(vlan_tx_tag_get(skb));
  1533. }
  1534. }
  1535. static int
  1536. jme_fill_tx_desc(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1537. {
  1538. struct jme_ring *txring = &(jme->txring[0]);
  1539. struct txdesc *txdesc;
  1540. struct jme_buffer_info *txbi;
  1541. u8 flags;
  1542. txdesc = (struct txdesc *)txring->desc + idx;
  1543. txbi = txring->bufinf + idx;
  1544. txdesc->dw[0] = 0;
  1545. txdesc->dw[1] = 0;
  1546. txdesc->dw[2] = 0;
  1547. txdesc->dw[3] = 0;
  1548. txdesc->desc1.pktsize = cpu_to_le16(skb->len);
  1549. /*
  1550. * Set OWN bit at final.
  1551. * When kernel transmit faster than NIC.
  1552. * And NIC trying to send this descriptor before we tell
  1553. * it to start sending this TX queue.
  1554. * Other fields are already filled correctly.
  1555. */
  1556. wmb();
  1557. flags = TXFLAG_OWN | TXFLAG_INT;
  1558. /*
  1559. * Set checksum flags while not tso
  1560. */
  1561. if (jme_tx_tso(skb, &txdesc->desc1.mss, &flags))
  1562. jme_tx_csum(jme, skb, &flags);
  1563. jme_tx_vlan(skb, &txdesc->desc1.vlan, &flags);
  1564. jme_map_tx_skb(jme, skb, idx);
  1565. txdesc->desc1.flags = flags;
  1566. /*
  1567. * Set tx buffer info after telling NIC to send
  1568. * For better tx_clean timing
  1569. */
  1570. wmb();
  1571. txbi->nr_desc = skb_shinfo(skb)->nr_frags + 2;
  1572. txbi->skb = skb;
  1573. txbi->len = skb->len;
  1574. txbi->start_xmit = jiffies;
  1575. if (!txbi->start_xmit)
  1576. txbi->start_xmit = (0UL-1);
  1577. return 0;
  1578. }
  1579. static void
  1580. jme_stop_queue_if_full(struct jme_adapter *jme)
  1581. {
  1582. struct jme_ring *txring = &(jme->txring[0]);
  1583. struct jme_buffer_info *txbi = txring->bufinf;
  1584. int idx = atomic_read(&txring->next_to_clean);
  1585. txbi += idx;
  1586. smp_wmb();
  1587. if (unlikely(atomic_read(&txring->nr_free) < (MAX_SKB_FRAGS+2))) {
  1588. netif_stop_queue(jme->dev);
  1589. netif_info(jme, tx_queued, jme->dev, "TX Queue Paused.\n");
  1590. smp_wmb();
  1591. if (atomic_read(&txring->nr_free)
  1592. >= (jme->tx_wake_threshold)) {
  1593. netif_wake_queue(jme->dev);
  1594. netif_info(jme, tx_queued, jme->dev, "TX Queue Fast Waked.\n");
  1595. }
  1596. }
  1597. if (unlikely(txbi->start_xmit &&
  1598. (jiffies - txbi->start_xmit) >= TX_TIMEOUT &&
  1599. txbi->skb)) {
  1600. netif_stop_queue(jme->dev);
  1601. netif_info(jme, tx_queued, jme->dev, "TX Queue Stopped %d@%lu.\n", idx, jiffies);
  1602. }
  1603. }
  1604. /*
  1605. * This function is already protected by netif_tx_lock()
  1606. */
  1607. static netdev_tx_t
  1608. jme_start_xmit(struct sk_buff *skb, struct net_device *netdev)
  1609. {
  1610. struct jme_adapter *jme = netdev_priv(netdev);
  1611. int idx;
  1612. if (unlikely(jme_expand_header(jme, skb))) {
  1613. ++(NET_STAT(jme).tx_dropped);
  1614. return NETDEV_TX_OK;
  1615. }
  1616. idx = jme_alloc_txdesc(jme, skb);
  1617. if (unlikely(idx < 0)) {
  1618. netif_stop_queue(netdev);
  1619. netif_err(jme, tx_err, jme->dev, "BUG! Tx ring full when queue awake!\n");
  1620. return NETDEV_TX_BUSY;
  1621. }
  1622. jme_fill_tx_desc(jme, skb, idx);
  1623. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  1624. TXCS_SELECT_QUEUE0 |
  1625. TXCS_QUEUE0S |
  1626. TXCS_ENABLE);
  1627. tx_dbg(jme, "xmit: %d+%d@%lu\n", idx,
  1628. skb_shinfo(skb)->nr_frags + 2,
  1629. jiffies);
  1630. jme_stop_queue_if_full(jme);
  1631. return NETDEV_TX_OK;
  1632. }
  1633. static int
  1634. jme_set_macaddr(struct net_device *netdev, void *p)
  1635. {
  1636. struct jme_adapter *jme = netdev_priv(netdev);
  1637. struct sockaddr *addr = p;
  1638. u32 val;
  1639. if (netif_running(netdev))
  1640. return -EBUSY;
  1641. spin_lock_bh(&jme->macaddr_lock);
  1642. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1643. val = (addr->sa_data[3] & 0xff) << 24 |
  1644. (addr->sa_data[2] & 0xff) << 16 |
  1645. (addr->sa_data[1] & 0xff) << 8 |
  1646. (addr->sa_data[0] & 0xff);
  1647. jwrite32(jme, JME_RXUMA_LO, val);
  1648. val = (addr->sa_data[5] & 0xff) << 8 |
  1649. (addr->sa_data[4] & 0xff);
  1650. jwrite32(jme, JME_RXUMA_HI, val);
  1651. spin_unlock_bh(&jme->macaddr_lock);
  1652. return 0;
  1653. }
  1654. static void
  1655. jme_set_multi(struct net_device *netdev)
  1656. {
  1657. struct jme_adapter *jme = netdev_priv(netdev);
  1658. u32 mc_hash[2] = {};
  1659. spin_lock_bh(&jme->rxmcs_lock);
  1660. jme->reg_rxmcs |= RXMCS_BRDFRAME | RXMCS_UNIFRAME;
  1661. if (netdev->flags & IFF_PROMISC) {
  1662. jme->reg_rxmcs |= RXMCS_ALLFRAME;
  1663. } else if (netdev->flags & IFF_ALLMULTI) {
  1664. jme->reg_rxmcs |= RXMCS_ALLMULFRAME;
  1665. } else if (netdev->flags & IFF_MULTICAST) {
  1666. struct dev_mc_list *mclist;
  1667. int bit_nr;
  1668. jme->reg_rxmcs |= RXMCS_MULFRAME | RXMCS_MULFILTERED;
  1669. netdev_for_each_mc_addr(mclist, netdev) {
  1670. bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) & 0x3F;
  1671. mc_hash[bit_nr >> 5] |= 1 << (bit_nr & 0x1F);
  1672. }
  1673. jwrite32(jme, JME_RXMCHT_LO, mc_hash[0]);
  1674. jwrite32(jme, JME_RXMCHT_HI, mc_hash[1]);
  1675. }
  1676. wmb();
  1677. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1678. spin_unlock_bh(&jme->rxmcs_lock);
  1679. }
  1680. static int
  1681. jme_change_mtu(struct net_device *netdev, int new_mtu)
  1682. {
  1683. struct jme_adapter *jme = netdev_priv(netdev);
  1684. if (new_mtu == jme->old_mtu)
  1685. return 0;
  1686. if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
  1687. ((new_mtu) < IPV6_MIN_MTU))
  1688. return -EINVAL;
  1689. if (new_mtu > 4000) {
  1690. jme->reg_rxcs &= ~RXCS_FIFOTHNP;
  1691. jme->reg_rxcs |= RXCS_FIFOTHNP_64QW;
  1692. jme_restart_rx_engine(jme);
  1693. } else {
  1694. jme->reg_rxcs &= ~RXCS_FIFOTHNP;
  1695. jme->reg_rxcs |= RXCS_FIFOTHNP_128QW;
  1696. jme_restart_rx_engine(jme);
  1697. }
  1698. if (new_mtu > 1900) {
  1699. netdev->features &= ~(NETIF_F_HW_CSUM |
  1700. NETIF_F_TSO |
  1701. NETIF_F_TSO6);
  1702. } else {
  1703. if (test_bit(JME_FLAG_TXCSUM, &jme->flags))
  1704. netdev->features |= NETIF_F_HW_CSUM;
  1705. if (test_bit(JME_FLAG_TSO, &jme->flags))
  1706. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  1707. }
  1708. netdev->mtu = new_mtu;
  1709. jme_reset_link(jme);
  1710. return 0;
  1711. }
  1712. static void
  1713. jme_tx_timeout(struct net_device *netdev)
  1714. {
  1715. struct jme_adapter *jme = netdev_priv(netdev);
  1716. jme->phylink = 0;
  1717. jme_reset_phy_processor(jme);
  1718. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1719. jme_set_settings(netdev, &jme->old_ecmd);
  1720. /*
  1721. * Force to Reset the link again
  1722. */
  1723. jme_reset_link(jme);
  1724. }
  1725. static void
  1726. jme_vlan_rx_register(struct net_device *netdev, struct vlan_group *grp)
  1727. {
  1728. struct jme_adapter *jme = netdev_priv(netdev);
  1729. jme->vlgrp = grp;
  1730. }
  1731. static void
  1732. jme_get_drvinfo(struct net_device *netdev,
  1733. struct ethtool_drvinfo *info)
  1734. {
  1735. struct jme_adapter *jme = netdev_priv(netdev);
  1736. strcpy(info->driver, DRV_NAME);
  1737. strcpy(info->version, DRV_VERSION);
  1738. strcpy(info->bus_info, pci_name(jme->pdev));
  1739. }
  1740. static int
  1741. jme_get_regs_len(struct net_device *netdev)
  1742. {
  1743. return JME_REG_LEN;
  1744. }
  1745. static void
  1746. mmapio_memcpy(struct jme_adapter *jme, u32 *p, u32 reg, int len)
  1747. {
  1748. int i;
  1749. for (i = 0 ; i < len ; i += 4)
  1750. p[i >> 2] = jread32(jme, reg + i);
  1751. }
  1752. static void
  1753. mdio_memcpy(struct jme_adapter *jme, u32 *p, int reg_nr)
  1754. {
  1755. int i;
  1756. u16 *p16 = (u16 *)p;
  1757. for (i = 0 ; i < reg_nr ; ++i)
  1758. p16[i] = jme_mdio_read(jme->dev, jme->mii_if.phy_id, i);
  1759. }
  1760. static void
  1761. jme_get_regs(struct net_device *netdev, struct ethtool_regs *regs, void *p)
  1762. {
  1763. struct jme_adapter *jme = netdev_priv(netdev);
  1764. u32 *p32 = (u32 *)p;
  1765. memset(p, 0xFF, JME_REG_LEN);
  1766. regs->version = 1;
  1767. mmapio_memcpy(jme, p32, JME_MAC, JME_MAC_LEN);
  1768. p32 += 0x100 >> 2;
  1769. mmapio_memcpy(jme, p32, JME_PHY, JME_PHY_LEN);
  1770. p32 += 0x100 >> 2;
  1771. mmapio_memcpy(jme, p32, JME_MISC, JME_MISC_LEN);
  1772. p32 += 0x100 >> 2;
  1773. mmapio_memcpy(jme, p32, JME_RSS, JME_RSS_LEN);
  1774. p32 += 0x100 >> 2;
  1775. mdio_memcpy(jme, p32, JME_PHY_REG_NR);
  1776. }
  1777. static int
  1778. jme_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  1779. {
  1780. struct jme_adapter *jme = netdev_priv(netdev);
  1781. ecmd->tx_coalesce_usecs = PCC_TX_TO;
  1782. ecmd->tx_max_coalesced_frames = PCC_TX_CNT;
  1783. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1784. ecmd->use_adaptive_rx_coalesce = false;
  1785. ecmd->rx_coalesce_usecs = 0;
  1786. ecmd->rx_max_coalesced_frames = 0;
  1787. return 0;
  1788. }
  1789. ecmd->use_adaptive_rx_coalesce = true;
  1790. switch (jme->dpi.cur) {
  1791. case PCC_P1:
  1792. ecmd->rx_coalesce_usecs = PCC_P1_TO;
  1793. ecmd->rx_max_coalesced_frames = PCC_P1_CNT;
  1794. break;
  1795. case PCC_P2:
  1796. ecmd->rx_coalesce_usecs = PCC_P2_TO;
  1797. ecmd->rx_max_coalesced_frames = PCC_P2_CNT;
  1798. break;
  1799. case PCC_P3:
  1800. ecmd->rx_coalesce_usecs = PCC_P3_TO;
  1801. ecmd->rx_max_coalesced_frames = PCC_P3_CNT;
  1802. break;
  1803. default:
  1804. break;
  1805. }
  1806. return 0;
  1807. }
  1808. static int
  1809. jme_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  1810. {
  1811. struct jme_adapter *jme = netdev_priv(netdev);
  1812. struct dynpcc_info *dpi = &(jme->dpi);
  1813. if (netif_running(netdev))
  1814. return -EBUSY;
  1815. if (ecmd->use_adaptive_rx_coalesce &&
  1816. test_bit(JME_FLAG_POLL, &jme->flags)) {
  1817. clear_bit(JME_FLAG_POLL, &jme->flags);
  1818. jme->jme_rx = netif_rx;
  1819. jme->jme_vlan_rx = vlan_hwaccel_rx;
  1820. dpi->cur = PCC_P1;
  1821. dpi->attempt = PCC_P1;
  1822. dpi->cnt = 0;
  1823. jme_set_rx_pcc(jme, PCC_P1);
  1824. jme_interrupt_mode(jme);
  1825. } else if (!(ecmd->use_adaptive_rx_coalesce) &&
  1826. !(test_bit(JME_FLAG_POLL, &jme->flags))) {
  1827. set_bit(JME_FLAG_POLL, &jme->flags);
  1828. jme->jme_rx = netif_receive_skb;
  1829. jme->jme_vlan_rx = vlan_hwaccel_receive_skb;
  1830. jme_interrupt_mode(jme);
  1831. }
  1832. return 0;
  1833. }
  1834. static void
  1835. jme_get_pauseparam(struct net_device *netdev,
  1836. struct ethtool_pauseparam *ecmd)
  1837. {
  1838. struct jme_adapter *jme = netdev_priv(netdev);
  1839. u32 val;
  1840. ecmd->tx_pause = (jme->reg_txpfc & TXPFC_PF_EN) != 0;
  1841. ecmd->rx_pause = (jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0;
  1842. spin_lock_bh(&jme->phy_lock);
  1843. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  1844. spin_unlock_bh(&jme->phy_lock);
  1845. ecmd->autoneg =
  1846. (val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0;
  1847. }
  1848. static int
  1849. jme_set_pauseparam(struct net_device *netdev,
  1850. struct ethtool_pauseparam *ecmd)
  1851. {
  1852. struct jme_adapter *jme = netdev_priv(netdev);
  1853. u32 val;
  1854. if (((jme->reg_txpfc & TXPFC_PF_EN) != 0) ^
  1855. (ecmd->tx_pause != 0)) {
  1856. if (ecmd->tx_pause)
  1857. jme->reg_txpfc |= TXPFC_PF_EN;
  1858. else
  1859. jme->reg_txpfc &= ~TXPFC_PF_EN;
  1860. jwrite32(jme, JME_TXPFC, jme->reg_txpfc);
  1861. }
  1862. spin_lock_bh(&jme->rxmcs_lock);
  1863. if (((jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0) ^
  1864. (ecmd->rx_pause != 0)) {
  1865. if (ecmd->rx_pause)
  1866. jme->reg_rxmcs |= RXMCS_FLOWCTRL;
  1867. else
  1868. jme->reg_rxmcs &= ~RXMCS_FLOWCTRL;
  1869. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1870. }
  1871. spin_unlock_bh(&jme->rxmcs_lock);
  1872. spin_lock_bh(&jme->phy_lock);
  1873. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  1874. if (((val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0) ^
  1875. (ecmd->autoneg != 0)) {
  1876. if (ecmd->autoneg)
  1877. val |= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1878. else
  1879. val &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1880. jme_mdio_write(jme->dev, jme->mii_if.phy_id,
  1881. MII_ADVERTISE, val);
  1882. }
  1883. spin_unlock_bh(&jme->phy_lock);
  1884. return 0;
  1885. }
  1886. static void
  1887. jme_get_wol(struct net_device *netdev,
  1888. struct ethtool_wolinfo *wol)
  1889. {
  1890. struct jme_adapter *jme = netdev_priv(netdev);
  1891. wol->supported = WAKE_MAGIC | WAKE_PHY;
  1892. wol->wolopts = 0;
  1893. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  1894. wol->wolopts |= WAKE_PHY;
  1895. if (jme->reg_pmcs & PMCS_MFEN)
  1896. wol->wolopts |= WAKE_MAGIC;
  1897. }
  1898. static int
  1899. jme_set_wol(struct net_device *netdev,
  1900. struct ethtool_wolinfo *wol)
  1901. {
  1902. struct jme_adapter *jme = netdev_priv(netdev);
  1903. if (wol->wolopts & (WAKE_MAGICSECURE |
  1904. WAKE_UCAST |
  1905. WAKE_MCAST |
  1906. WAKE_BCAST |
  1907. WAKE_ARP))
  1908. return -EOPNOTSUPP;
  1909. jme->reg_pmcs = 0;
  1910. if (wol->wolopts & WAKE_PHY)
  1911. jme->reg_pmcs |= PMCS_LFEN | PMCS_LREN;
  1912. if (wol->wolopts & WAKE_MAGIC)
  1913. jme->reg_pmcs |= PMCS_MFEN;
  1914. jwrite32(jme, JME_PMCS, jme->reg_pmcs);
  1915. return 0;
  1916. }
  1917. static int
  1918. jme_get_settings(struct net_device *netdev,
  1919. struct ethtool_cmd *ecmd)
  1920. {
  1921. struct jme_adapter *jme = netdev_priv(netdev);
  1922. int rc;
  1923. spin_lock_bh(&jme->phy_lock);
  1924. rc = mii_ethtool_gset(&(jme->mii_if), ecmd);
  1925. spin_unlock_bh(&jme->phy_lock);
  1926. return rc;
  1927. }
  1928. static int
  1929. jme_set_settings(struct net_device *netdev,
  1930. struct ethtool_cmd *ecmd)
  1931. {
  1932. struct jme_adapter *jme = netdev_priv(netdev);
  1933. int rc, fdc = 0;
  1934. if (ecmd->speed == SPEED_1000 && ecmd->autoneg != AUTONEG_ENABLE)
  1935. return -EINVAL;
  1936. if (jme->mii_if.force_media &&
  1937. ecmd->autoneg != AUTONEG_ENABLE &&
  1938. (jme->mii_if.full_duplex != ecmd->duplex))
  1939. fdc = 1;
  1940. spin_lock_bh(&jme->phy_lock);
  1941. rc = mii_ethtool_sset(&(jme->mii_if), ecmd);
  1942. spin_unlock_bh(&jme->phy_lock);
  1943. if (!rc && fdc)
  1944. jme_reset_link(jme);
  1945. if (!rc) {
  1946. set_bit(JME_FLAG_SSET, &jme->flags);
  1947. jme->old_ecmd = *ecmd;
  1948. }
  1949. return rc;
  1950. }
  1951. static u32
  1952. jme_get_link(struct net_device *netdev)
  1953. {
  1954. struct jme_adapter *jme = netdev_priv(netdev);
  1955. return jread32(jme, JME_PHY_LINK) & PHY_LINK_UP;
  1956. }
  1957. static u32
  1958. jme_get_msglevel(struct net_device *netdev)
  1959. {
  1960. struct jme_adapter *jme = netdev_priv(netdev);
  1961. return jme->msg_enable;
  1962. }
  1963. static void
  1964. jme_set_msglevel(struct net_device *netdev, u32 value)
  1965. {
  1966. struct jme_adapter *jme = netdev_priv(netdev);
  1967. jme->msg_enable = value;
  1968. }
  1969. static u32
  1970. jme_get_rx_csum(struct net_device *netdev)
  1971. {
  1972. struct jme_adapter *jme = netdev_priv(netdev);
  1973. return jme->reg_rxmcs & RXMCS_CHECKSUM;
  1974. }
  1975. static int
  1976. jme_set_rx_csum(struct net_device *netdev, u32 on)
  1977. {
  1978. struct jme_adapter *jme = netdev_priv(netdev);
  1979. spin_lock_bh(&jme->rxmcs_lock);
  1980. if (on)
  1981. jme->reg_rxmcs |= RXMCS_CHECKSUM;
  1982. else
  1983. jme->reg_rxmcs &= ~RXMCS_CHECKSUM;
  1984. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1985. spin_unlock_bh(&jme->rxmcs_lock);
  1986. return 0;
  1987. }
  1988. static int
  1989. jme_set_tx_csum(struct net_device *netdev, u32 on)
  1990. {
  1991. struct jme_adapter *jme = netdev_priv(netdev);
  1992. if (on) {
  1993. set_bit(JME_FLAG_TXCSUM, &jme->flags);
  1994. if (netdev->mtu <= 1900)
  1995. netdev->features |= NETIF_F_HW_CSUM;
  1996. } else {
  1997. clear_bit(JME_FLAG_TXCSUM, &jme->flags);
  1998. netdev->features &= ~NETIF_F_HW_CSUM;
  1999. }
  2000. return 0;
  2001. }
  2002. static int
  2003. jme_set_tso(struct net_device *netdev, u32 on)
  2004. {
  2005. struct jme_adapter *jme = netdev_priv(netdev);
  2006. if (on) {
  2007. set_bit(JME_FLAG_TSO, &jme->flags);
  2008. if (netdev->mtu <= 1900)
  2009. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  2010. } else {
  2011. clear_bit(JME_FLAG_TSO, &jme->flags);
  2012. netdev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
  2013. }
  2014. return 0;
  2015. }
  2016. static int
  2017. jme_nway_reset(struct net_device *netdev)
  2018. {
  2019. struct jme_adapter *jme = netdev_priv(netdev);
  2020. jme_restart_an(jme);
  2021. return 0;
  2022. }
  2023. static u8
  2024. jme_smb_read(struct jme_adapter *jme, unsigned int addr)
  2025. {
  2026. u32 val;
  2027. int to;
  2028. val = jread32(jme, JME_SMBCSR);
  2029. to = JME_SMB_BUSY_TIMEOUT;
  2030. while ((val & SMBCSR_BUSY) && --to) {
  2031. msleep(1);
  2032. val = jread32(jme, JME_SMBCSR);
  2033. }
  2034. if (!to) {
  2035. netif_err(jme, hw, jme->dev, "SMB Bus Busy.\n");
  2036. return 0xFF;
  2037. }
  2038. jwrite32(jme, JME_SMBINTF,
  2039. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2040. SMBINTF_HWRWN_READ |
  2041. SMBINTF_HWCMD);
  2042. val = jread32(jme, JME_SMBINTF);
  2043. to = JME_SMB_BUSY_TIMEOUT;
  2044. while ((val & SMBINTF_HWCMD) && --to) {
  2045. msleep(1);
  2046. val = jread32(jme, JME_SMBINTF);
  2047. }
  2048. if (!to) {
  2049. netif_err(jme, hw, jme->dev, "SMB Bus Busy.\n");
  2050. return 0xFF;
  2051. }
  2052. return (val & SMBINTF_HWDATR) >> SMBINTF_HWDATR_SHIFT;
  2053. }
  2054. static void
  2055. jme_smb_write(struct jme_adapter *jme, unsigned int addr, u8 data)
  2056. {
  2057. u32 val;
  2058. int to;
  2059. val = jread32(jme, JME_SMBCSR);
  2060. to = JME_SMB_BUSY_TIMEOUT;
  2061. while ((val & SMBCSR_BUSY) && --to) {
  2062. msleep(1);
  2063. val = jread32(jme, JME_SMBCSR);
  2064. }
  2065. if (!to) {
  2066. netif_err(jme, hw, jme->dev, "SMB Bus Busy.\n");
  2067. return;
  2068. }
  2069. jwrite32(jme, JME_SMBINTF,
  2070. ((data << SMBINTF_HWDATW_SHIFT) & SMBINTF_HWDATW) |
  2071. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2072. SMBINTF_HWRWN_WRITE |
  2073. SMBINTF_HWCMD);
  2074. val = jread32(jme, JME_SMBINTF);
  2075. to = JME_SMB_BUSY_TIMEOUT;
  2076. while ((val & SMBINTF_HWCMD) && --to) {
  2077. msleep(1);
  2078. val = jread32(jme, JME_SMBINTF);
  2079. }
  2080. if (!to) {
  2081. netif_err(jme, hw, jme->dev, "SMB Bus Busy.\n");
  2082. return;
  2083. }
  2084. mdelay(2);
  2085. }
  2086. static int
  2087. jme_get_eeprom_len(struct net_device *netdev)
  2088. {
  2089. struct jme_adapter *jme = netdev_priv(netdev);
  2090. u32 val;
  2091. val = jread32(jme, JME_SMBCSR);
  2092. return (val & SMBCSR_EEPROMD) ? JME_SMB_LEN : 0;
  2093. }
  2094. static int
  2095. jme_get_eeprom(struct net_device *netdev,
  2096. struct ethtool_eeprom *eeprom, u8 *data)
  2097. {
  2098. struct jme_adapter *jme = netdev_priv(netdev);
  2099. int i, offset = eeprom->offset, len = eeprom->len;
  2100. /*
  2101. * ethtool will check the boundary for us
  2102. */
  2103. eeprom->magic = JME_EEPROM_MAGIC;
  2104. for (i = 0 ; i < len ; ++i)
  2105. data[i] = jme_smb_read(jme, i + offset);
  2106. return 0;
  2107. }
  2108. static int
  2109. jme_set_eeprom(struct net_device *netdev,
  2110. struct ethtool_eeprom *eeprom, u8 *data)
  2111. {
  2112. struct jme_adapter *jme = netdev_priv(netdev);
  2113. int i, offset = eeprom->offset, len = eeprom->len;
  2114. if (eeprom->magic != JME_EEPROM_MAGIC)
  2115. return -EINVAL;
  2116. /*
  2117. * ethtool will check the boundary for us
  2118. */
  2119. for (i = 0 ; i < len ; ++i)
  2120. jme_smb_write(jme, i + offset, data[i]);
  2121. return 0;
  2122. }
  2123. static const struct ethtool_ops jme_ethtool_ops = {
  2124. .get_drvinfo = jme_get_drvinfo,
  2125. .get_regs_len = jme_get_regs_len,
  2126. .get_regs = jme_get_regs,
  2127. .get_coalesce = jme_get_coalesce,
  2128. .set_coalesce = jme_set_coalesce,
  2129. .get_pauseparam = jme_get_pauseparam,
  2130. .set_pauseparam = jme_set_pauseparam,
  2131. .get_wol = jme_get_wol,
  2132. .set_wol = jme_set_wol,
  2133. .get_settings = jme_get_settings,
  2134. .set_settings = jme_set_settings,
  2135. .get_link = jme_get_link,
  2136. .get_msglevel = jme_get_msglevel,
  2137. .set_msglevel = jme_set_msglevel,
  2138. .get_rx_csum = jme_get_rx_csum,
  2139. .set_rx_csum = jme_set_rx_csum,
  2140. .set_tx_csum = jme_set_tx_csum,
  2141. .set_tso = jme_set_tso,
  2142. .set_sg = ethtool_op_set_sg,
  2143. .nway_reset = jme_nway_reset,
  2144. .get_eeprom_len = jme_get_eeprom_len,
  2145. .get_eeprom = jme_get_eeprom,
  2146. .set_eeprom = jme_set_eeprom,
  2147. };
  2148. static int
  2149. jme_pci_dma64(struct pci_dev *pdev)
  2150. {
  2151. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2152. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))
  2153. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)))
  2154. return 1;
  2155. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2156. !pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
  2157. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40)))
  2158. return 1;
  2159. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))
  2160. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)))
  2161. return 0;
  2162. return -1;
  2163. }
  2164. static inline void
  2165. jme_phy_init(struct jme_adapter *jme)
  2166. {
  2167. u16 reg26;
  2168. reg26 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 26);
  2169. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 26, reg26 | 0x1000);
  2170. }
  2171. static inline void
  2172. jme_check_hw_ver(struct jme_adapter *jme)
  2173. {
  2174. u32 chipmode;
  2175. chipmode = jread32(jme, JME_CHIPMODE);
  2176. jme->fpgaver = (chipmode & CM_FPGAVER_MASK) >> CM_FPGAVER_SHIFT;
  2177. jme->chiprev = (chipmode & CM_CHIPREV_MASK) >> CM_CHIPREV_SHIFT;
  2178. }
  2179. static const struct net_device_ops jme_netdev_ops = {
  2180. .ndo_open = jme_open,
  2181. .ndo_stop = jme_close,
  2182. .ndo_validate_addr = eth_validate_addr,
  2183. .ndo_start_xmit = jme_start_xmit,
  2184. .ndo_set_mac_address = jme_set_macaddr,
  2185. .ndo_set_multicast_list = jme_set_multi,
  2186. .ndo_change_mtu = jme_change_mtu,
  2187. .ndo_tx_timeout = jme_tx_timeout,
  2188. .ndo_vlan_rx_register = jme_vlan_rx_register,
  2189. };
  2190. static int __devinit
  2191. jme_init_one(struct pci_dev *pdev,
  2192. const struct pci_device_id *ent)
  2193. {
  2194. int rc = 0, using_dac, i;
  2195. struct net_device *netdev;
  2196. struct jme_adapter *jme;
  2197. u16 bmcr, bmsr;
  2198. u32 apmc;
  2199. /*
  2200. * set up PCI device basics
  2201. */
  2202. rc = pci_enable_device(pdev);
  2203. if (rc) {
  2204. jeprintk(pdev, "Cannot enable PCI device.\n");
  2205. goto err_out;
  2206. }
  2207. using_dac = jme_pci_dma64(pdev);
  2208. if (using_dac < 0) {
  2209. jeprintk(pdev, "Cannot set PCI DMA Mask.\n");
  2210. rc = -EIO;
  2211. goto err_out_disable_pdev;
  2212. }
  2213. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  2214. jeprintk(pdev, "No PCI resource region found.\n");
  2215. rc = -ENOMEM;
  2216. goto err_out_disable_pdev;
  2217. }
  2218. rc = pci_request_regions(pdev, DRV_NAME);
  2219. if (rc) {
  2220. jeprintk(pdev, "Cannot obtain PCI resource region.\n");
  2221. goto err_out_disable_pdev;
  2222. }
  2223. pci_set_master(pdev);
  2224. /*
  2225. * alloc and init net device
  2226. */
  2227. netdev = alloc_etherdev(sizeof(*jme));
  2228. if (!netdev) {
  2229. jeprintk(pdev, "Cannot allocate netdev structure.\n");
  2230. rc = -ENOMEM;
  2231. goto err_out_release_regions;
  2232. }
  2233. netdev->netdev_ops = &jme_netdev_ops;
  2234. netdev->ethtool_ops = &jme_ethtool_ops;
  2235. netdev->watchdog_timeo = TX_TIMEOUT;
  2236. netdev->features = NETIF_F_HW_CSUM |
  2237. NETIF_F_SG |
  2238. NETIF_F_TSO |
  2239. NETIF_F_TSO6 |
  2240. NETIF_F_HW_VLAN_TX |
  2241. NETIF_F_HW_VLAN_RX;
  2242. if (using_dac)
  2243. netdev->features |= NETIF_F_HIGHDMA;
  2244. SET_NETDEV_DEV(netdev, &pdev->dev);
  2245. pci_set_drvdata(pdev, netdev);
  2246. /*
  2247. * init adapter info
  2248. */
  2249. jme = netdev_priv(netdev);
  2250. jme->pdev = pdev;
  2251. jme->dev = netdev;
  2252. jme->jme_rx = netif_rx;
  2253. jme->jme_vlan_rx = vlan_hwaccel_rx;
  2254. jme->old_mtu = netdev->mtu = 1500;
  2255. jme->phylink = 0;
  2256. jme->tx_ring_size = 1 << 10;
  2257. jme->tx_ring_mask = jme->tx_ring_size - 1;
  2258. jme->tx_wake_threshold = 1 << 9;
  2259. jme->rx_ring_size = 1 << 9;
  2260. jme->rx_ring_mask = jme->rx_ring_size - 1;
  2261. jme->msg_enable = JME_DEF_MSG_ENABLE;
  2262. jme->regs = ioremap(pci_resource_start(pdev, 0),
  2263. pci_resource_len(pdev, 0));
  2264. if (!(jme->regs)) {
  2265. jeprintk(pdev, "Mapping PCI resource region error.\n");
  2266. rc = -ENOMEM;
  2267. goto err_out_free_netdev;
  2268. }
  2269. if (no_pseudohp) {
  2270. apmc = jread32(jme, JME_APMC) & ~JME_APMC_PSEUDO_HP_EN;
  2271. jwrite32(jme, JME_APMC, apmc);
  2272. } else if (force_pseudohp) {
  2273. apmc = jread32(jme, JME_APMC) | JME_APMC_PSEUDO_HP_EN;
  2274. jwrite32(jme, JME_APMC, apmc);
  2275. }
  2276. NETIF_NAPI_SET(netdev, &jme->napi, jme_poll, jme->rx_ring_size >> 2)
  2277. spin_lock_init(&jme->phy_lock);
  2278. spin_lock_init(&jme->macaddr_lock);
  2279. spin_lock_init(&jme->rxmcs_lock);
  2280. atomic_set(&jme->link_changing, 1);
  2281. atomic_set(&jme->rx_cleaning, 1);
  2282. atomic_set(&jme->tx_cleaning, 1);
  2283. atomic_set(&jme->rx_empty, 1);
  2284. tasklet_init(&jme->pcc_task,
  2285. jme_pcc_tasklet,
  2286. (unsigned long) jme);
  2287. tasklet_init(&jme->linkch_task,
  2288. jme_link_change_tasklet,
  2289. (unsigned long) jme);
  2290. tasklet_init(&jme->txclean_task,
  2291. jme_tx_clean_tasklet,
  2292. (unsigned long) jme);
  2293. tasklet_init(&jme->rxclean_task,
  2294. jme_rx_clean_tasklet,
  2295. (unsigned long) jme);
  2296. tasklet_init(&jme->rxempty_task,
  2297. jme_rx_empty_tasklet,
  2298. (unsigned long) jme);
  2299. tasklet_disable_nosync(&jme->linkch_task);
  2300. tasklet_disable_nosync(&jme->txclean_task);
  2301. tasklet_disable_nosync(&jme->rxclean_task);
  2302. tasklet_disable_nosync(&jme->rxempty_task);
  2303. jme->dpi.cur = PCC_P1;
  2304. jme->reg_ghc = 0;
  2305. jme->reg_rxcs = RXCS_DEFAULT;
  2306. jme->reg_rxmcs = RXMCS_DEFAULT;
  2307. jme->reg_txpfc = 0;
  2308. jme->reg_pmcs = PMCS_MFEN;
  2309. set_bit(JME_FLAG_TXCSUM, &jme->flags);
  2310. set_bit(JME_FLAG_TSO, &jme->flags);
  2311. /*
  2312. * Get Max Read Req Size from PCI Config Space
  2313. */
  2314. pci_read_config_byte(pdev, PCI_DCSR_MRRS, &jme->mrrs);
  2315. jme->mrrs &= PCI_DCSR_MRRS_MASK;
  2316. switch (jme->mrrs) {
  2317. case MRRS_128B:
  2318. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_128B;
  2319. break;
  2320. case MRRS_256B:
  2321. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_256B;
  2322. break;
  2323. default:
  2324. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_512B;
  2325. break;
  2326. };
  2327. /*
  2328. * Must check before reset_mac_processor
  2329. */
  2330. jme_check_hw_ver(jme);
  2331. jme->mii_if.dev = netdev;
  2332. if (jme->fpgaver) {
  2333. jme->mii_if.phy_id = 0;
  2334. for (i = 1 ; i < 32 ; ++i) {
  2335. bmcr = jme_mdio_read(netdev, i, MII_BMCR);
  2336. bmsr = jme_mdio_read(netdev, i, MII_BMSR);
  2337. if (bmcr != 0xFFFFU && (bmcr != 0 || bmsr != 0)) {
  2338. jme->mii_if.phy_id = i;
  2339. break;
  2340. }
  2341. }
  2342. if (!jme->mii_if.phy_id) {
  2343. rc = -EIO;
  2344. jeprintk(pdev, "Can not find phy_id.\n");
  2345. goto err_out_unmap;
  2346. }
  2347. jme->reg_ghc |= GHC_LINK_POLL;
  2348. } else {
  2349. jme->mii_if.phy_id = 1;
  2350. }
  2351. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  2352. jme->mii_if.supports_gmii = true;
  2353. else
  2354. jme->mii_if.supports_gmii = false;
  2355. jme->mii_if.mdio_read = jme_mdio_read;
  2356. jme->mii_if.mdio_write = jme_mdio_write;
  2357. jme_clear_pm(jme);
  2358. jme_set_phyfifoa(jme);
  2359. pci_read_config_byte(pdev, PCI_REVISION_ID, &jme->rev);
  2360. if (!jme->fpgaver)
  2361. jme_phy_init(jme);
  2362. jme_phy_off(jme);
  2363. /*
  2364. * Reset MAC processor and reload EEPROM for MAC Address
  2365. */
  2366. jme_reset_mac_processor(jme);
  2367. rc = jme_reload_eeprom(jme);
  2368. if (rc) {
  2369. jeprintk(pdev,
  2370. "Reload eeprom for reading MAC Address error.\n");
  2371. goto err_out_unmap;
  2372. }
  2373. jme_load_macaddr(netdev);
  2374. /*
  2375. * Tell stack that we are not ready to work until open()
  2376. */
  2377. netif_carrier_off(netdev);
  2378. netif_stop_queue(netdev);
  2379. /*
  2380. * Register netdev
  2381. */
  2382. rc = register_netdev(netdev);
  2383. if (rc) {
  2384. jeprintk(pdev, "Cannot register net device.\n");
  2385. goto err_out_unmap;
  2386. }
  2387. netif_info(jme, probe, jme->dev, "%s%s ver:%x rev:%x macaddr:%pM\n",
  2388. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250) ?
  2389. "JMC250 Gigabit Ethernet" :
  2390. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC260) ?
  2391. "JMC260 Fast Ethernet" : "Unknown",
  2392. (jme->fpgaver != 0) ? " (FPGA)" : "",
  2393. (jme->fpgaver != 0) ? jme->fpgaver : jme->chiprev,
  2394. jme->rev, netdev->dev_addr);
  2395. return 0;
  2396. err_out_unmap:
  2397. iounmap(jme->regs);
  2398. err_out_free_netdev:
  2399. pci_set_drvdata(pdev, NULL);
  2400. free_netdev(netdev);
  2401. err_out_release_regions:
  2402. pci_release_regions(pdev);
  2403. err_out_disable_pdev:
  2404. pci_disable_device(pdev);
  2405. err_out:
  2406. return rc;
  2407. }
  2408. static void __devexit
  2409. jme_remove_one(struct pci_dev *pdev)
  2410. {
  2411. struct net_device *netdev = pci_get_drvdata(pdev);
  2412. struct jme_adapter *jme = netdev_priv(netdev);
  2413. unregister_netdev(netdev);
  2414. iounmap(jme->regs);
  2415. pci_set_drvdata(pdev, NULL);
  2416. free_netdev(netdev);
  2417. pci_release_regions(pdev);
  2418. pci_disable_device(pdev);
  2419. }
  2420. #ifdef CONFIG_PM
  2421. static int
  2422. jme_suspend(struct pci_dev *pdev, pm_message_t state)
  2423. {
  2424. struct net_device *netdev = pci_get_drvdata(pdev);
  2425. struct jme_adapter *jme = netdev_priv(netdev);
  2426. atomic_dec(&jme->link_changing);
  2427. netif_device_detach(netdev);
  2428. netif_stop_queue(netdev);
  2429. jme_stop_irq(jme);
  2430. tasklet_disable(&jme->txclean_task);
  2431. tasklet_disable(&jme->rxclean_task);
  2432. tasklet_disable(&jme->rxempty_task);
  2433. if (netif_carrier_ok(netdev)) {
  2434. if (test_bit(JME_FLAG_POLL, &jme->flags))
  2435. jme_polling_mode(jme);
  2436. jme_stop_pcc_timer(jme);
  2437. jme_reset_ghc_speed(jme);
  2438. jme_disable_rx_engine(jme);
  2439. jme_disable_tx_engine(jme);
  2440. jme_reset_mac_processor(jme);
  2441. jme_free_rx_resources(jme);
  2442. jme_free_tx_resources(jme);
  2443. netif_carrier_off(netdev);
  2444. jme->phylink = 0;
  2445. }
  2446. tasklet_enable(&jme->txclean_task);
  2447. tasklet_hi_enable(&jme->rxclean_task);
  2448. tasklet_hi_enable(&jme->rxempty_task);
  2449. pci_save_state(pdev);
  2450. if (jme->reg_pmcs) {
  2451. jme_set_100m_half(jme);
  2452. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  2453. jme_wait_link(jme);
  2454. jwrite32(jme, JME_PMCS, jme->reg_pmcs);
  2455. pci_enable_wake(pdev, PCI_D3cold, true);
  2456. } else {
  2457. jme_phy_off(jme);
  2458. }
  2459. pci_set_power_state(pdev, PCI_D3cold);
  2460. return 0;
  2461. }
  2462. static int
  2463. jme_resume(struct pci_dev *pdev)
  2464. {
  2465. struct net_device *netdev = pci_get_drvdata(pdev);
  2466. struct jme_adapter *jme = netdev_priv(netdev);
  2467. jme_clear_pm(jme);
  2468. pci_restore_state(pdev);
  2469. if (test_bit(JME_FLAG_SSET, &jme->flags))
  2470. jme_set_settings(netdev, &jme->old_ecmd);
  2471. else
  2472. jme_reset_phy_processor(jme);
  2473. jme_start_irq(jme);
  2474. netif_device_attach(netdev);
  2475. atomic_inc(&jme->link_changing);
  2476. jme_reset_link(jme);
  2477. return 0;
  2478. }
  2479. #endif
  2480. static DEFINE_PCI_DEVICE_TABLE(jme_pci_tbl) = {
  2481. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC250) },
  2482. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC260) },
  2483. { }
  2484. };
  2485. static struct pci_driver jme_driver = {
  2486. .name = DRV_NAME,
  2487. .id_table = jme_pci_tbl,
  2488. .probe = jme_init_one,
  2489. .remove = __devexit_p(jme_remove_one),
  2490. #ifdef CONFIG_PM
  2491. .suspend = jme_suspend,
  2492. .resume = jme_resume,
  2493. #endif /* CONFIG_PM */
  2494. };
  2495. static int __init
  2496. jme_init_module(void)
  2497. {
  2498. printk(KERN_INFO PFX "JMicron JMC2XX ethernet "
  2499. "driver version %s\n", DRV_VERSION);
  2500. return pci_register_driver(&jme_driver);
  2501. }
  2502. static void __exit
  2503. jme_cleanup_module(void)
  2504. {
  2505. pci_unregister_driver(&jme_driver);
  2506. }
  2507. module_init(jme_init_module);
  2508. module_exit(jme_cleanup_module);
  2509. MODULE_AUTHOR("Guo-Fu Tseng <cooldavid@cooldavid.org>");
  2510. MODULE_DESCRIPTION("JMicron JMC2x0 PCI Express Ethernet driver");
  2511. MODULE_LICENSE("GPL");
  2512. MODULE_VERSION(DRV_VERSION);
  2513. MODULE_DEVICE_TABLE(pci, jme_pci_tbl);