mscan.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701
  1. /*
  2. * CAN bus driver for the alone generic (as possible as) MSCAN controller.
  3. *
  4. * Copyright (C) 2005-2006 Andrey Volkov <avolkov@varma-el.com>,
  5. * Varma Electronics Oy
  6. * Copyright (C) 2008-2009 Wolfgang Grandegger <wg@grandegger.com>
  7. * Copyright (C) 2008-2009 Pengutronix <kernel@pengutronix.de>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the version 2 of the GNU General Public License
  11. * as published by the Free Software Foundation
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/delay.h>
  26. #include <linux/netdevice.h>
  27. #include <linux/if_arp.h>
  28. #include <linux/if_ether.h>
  29. #include <linux/list.h>
  30. #include <linux/can.h>
  31. #include <linux/can/dev.h>
  32. #include <linux/can/error.h>
  33. #include <linux/io.h>
  34. #include "mscan.h"
  35. static struct can_bittiming_const mscan_bittiming_const = {
  36. .name = "mscan",
  37. .tseg1_min = 4,
  38. .tseg1_max = 16,
  39. .tseg2_min = 2,
  40. .tseg2_max = 8,
  41. .sjw_max = 4,
  42. .brp_min = 1,
  43. .brp_max = 64,
  44. .brp_inc = 1,
  45. };
  46. struct mscan_state {
  47. u8 mode;
  48. u8 canrier;
  49. u8 cantier;
  50. };
  51. static enum can_state state_map[] = {
  52. CAN_STATE_ERROR_ACTIVE,
  53. CAN_STATE_ERROR_WARNING,
  54. CAN_STATE_ERROR_PASSIVE,
  55. CAN_STATE_BUS_OFF
  56. };
  57. static int mscan_set_mode(struct net_device *dev, u8 mode)
  58. {
  59. struct mscan_priv *priv = netdev_priv(dev);
  60. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  61. int ret = 0;
  62. int i;
  63. u8 canctl1;
  64. if (mode != MSCAN_NORMAL_MODE) {
  65. if (priv->tx_active) {
  66. /* Abort transfers before going to sleep */#
  67. out_8(&regs->cantarq, priv->tx_active);
  68. /* Suppress TX done interrupts */
  69. out_8(&regs->cantier, 0);
  70. }
  71. canctl1 = in_8(&regs->canctl1);
  72. if ((mode & MSCAN_SLPRQ) && !(canctl1 & MSCAN_SLPAK)) {
  73. setbits8(&regs->canctl0, MSCAN_SLPRQ);
  74. for (i = 0; i < MSCAN_SET_MODE_RETRIES; i++) {
  75. if (in_8(&regs->canctl1) & MSCAN_SLPAK)
  76. break;
  77. udelay(100);
  78. }
  79. /*
  80. * The mscan controller will fail to enter sleep mode,
  81. * while there are irregular activities on bus, like
  82. * somebody keeps retransmitting. This behavior is
  83. * undocumented and seems to differ between mscan built
  84. * in mpc5200b and mpc5200. We proceed in that case,
  85. * since otherwise the slprq will be kept set and the
  86. * controller will get stuck. NOTE: INITRQ or CSWAI
  87. * will abort all active transmit actions, if still
  88. * any, at once.
  89. */
  90. if (i >= MSCAN_SET_MODE_RETRIES)
  91. dev_dbg(dev->dev.parent,
  92. "device failed to enter sleep mode. "
  93. "We proceed anyhow.\n");
  94. else
  95. priv->can.state = CAN_STATE_SLEEPING;
  96. }
  97. if ((mode & MSCAN_INITRQ) && !(canctl1 & MSCAN_INITAK)) {
  98. setbits8(&regs->canctl0, MSCAN_INITRQ);
  99. for (i = 0; i < MSCAN_SET_MODE_RETRIES; i++) {
  100. if (in_8(&regs->canctl1) & MSCAN_INITAK)
  101. break;
  102. }
  103. if (i >= MSCAN_SET_MODE_RETRIES)
  104. ret = -ENODEV;
  105. }
  106. if (!ret)
  107. priv->can.state = CAN_STATE_STOPPED;
  108. if (mode & MSCAN_CSWAI)
  109. setbits8(&regs->canctl0, MSCAN_CSWAI);
  110. } else {
  111. canctl1 = in_8(&regs->canctl1);
  112. if (canctl1 & (MSCAN_SLPAK | MSCAN_INITAK)) {
  113. clrbits8(&regs->canctl0, MSCAN_SLPRQ | MSCAN_INITRQ);
  114. for (i = 0; i < MSCAN_SET_MODE_RETRIES; i++) {
  115. canctl1 = in_8(&regs->canctl1);
  116. if (!(canctl1 & (MSCAN_INITAK | MSCAN_SLPAK)))
  117. break;
  118. }
  119. if (i >= MSCAN_SET_MODE_RETRIES)
  120. ret = -ENODEV;
  121. else
  122. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  123. }
  124. }
  125. return ret;
  126. }
  127. static int mscan_start(struct net_device *dev)
  128. {
  129. struct mscan_priv *priv = netdev_priv(dev);
  130. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  131. u8 canrflg;
  132. int err;
  133. out_8(&regs->canrier, 0);
  134. INIT_LIST_HEAD(&priv->tx_head);
  135. priv->prev_buf_id = 0;
  136. priv->cur_pri = 0;
  137. priv->tx_active = 0;
  138. priv->shadow_canrier = 0;
  139. priv->flags = 0;
  140. if (priv->type == MSCAN_TYPE_MPC5121) {
  141. /* Clear pending bus-off condition */
  142. if (in_8(&regs->canmisc) & MSCAN_BOHOLD)
  143. out_8(&regs->canmisc, MSCAN_BOHOLD);
  144. }
  145. err = mscan_set_mode(dev, MSCAN_NORMAL_MODE);
  146. if (err)
  147. return err;
  148. canrflg = in_8(&regs->canrflg);
  149. priv->shadow_statflg = canrflg & MSCAN_STAT_MSK;
  150. priv->can.state = state_map[max(MSCAN_STATE_RX(canrflg),
  151. MSCAN_STATE_TX(canrflg))];
  152. out_8(&regs->cantier, 0);
  153. /* Enable receive interrupts. */
  154. out_8(&regs->canrier, MSCAN_RX_INTS_ENABLE);
  155. return 0;
  156. }
  157. static int mscan_restart(struct net_device *dev)
  158. {
  159. struct mscan_priv *priv = netdev_priv(dev);
  160. if (priv->type == MSCAN_TYPE_MPC5121) {
  161. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  162. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  163. WARN(!(in_8(&regs->canmisc) & MSCAN_BOHOLD),
  164. "bus-off state expected");
  165. out_8(&regs->canmisc, MSCAN_BOHOLD);
  166. /* Re-enable receive interrupts. */
  167. out_8(&regs->canrier, MSCAN_RX_INTS_ENABLE);
  168. } else {
  169. if (priv->can.state <= CAN_STATE_BUS_OFF)
  170. mscan_set_mode(dev, MSCAN_INIT_MODE);
  171. return mscan_start(dev);
  172. }
  173. return 0;
  174. }
  175. static netdev_tx_t mscan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  176. {
  177. struct can_frame *frame = (struct can_frame *)skb->data;
  178. struct mscan_priv *priv = netdev_priv(dev);
  179. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  180. int i, rtr, buf_id;
  181. u32 can_id;
  182. if (can_dropped_invalid_skb(dev, skb))
  183. return NETDEV_TX_OK;
  184. out_8(&regs->cantier, 0);
  185. i = ~priv->tx_active & MSCAN_TXE;
  186. buf_id = ffs(i) - 1;
  187. switch (hweight8(i)) {
  188. case 0:
  189. netif_stop_queue(dev);
  190. dev_err(dev->dev.parent, "Tx Ring full when queue awake!\n");
  191. return NETDEV_TX_BUSY;
  192. case 1:
  193. /*
  194. * if buf_id < 3, then current frame will be send out of order,
  195. * since buffer with lower id have higher priority (hell..)
  196. */
  197. netif_stop_queue(dev);
  198. case 2:
  199. if (buf_id < priv->prev_buf_id) {
  200. priv->cur_pri++;
  201. if (priv->cur_pri == 0xff) {
  202. set_bit(F_TX_WAIT_ALL, &priv->flags);
  203. netif_stop_queue(dev);
  204. }
  205. }
  206. set_bit(F_TX_PROGRESS, &priv->flags);
  207. break;
  208. }
  209. priv->prev_buf_id = buf_id;
  210. out_8(&regs->cantbsel, i);
  211. rtr = frame->can_id & CAN_RTR_FLAG;
  212. /* RTR is always the lowest bit of interest, then IDs follow */
  213. if (frame->can_id & CAN_EFF_FLAG) {
  214. can_id = (frame->can_id & CAN_EFF_MASK)
  215. << (MSCAN_EFF_RTR_SHIFT + 1);
  216. if (rtr)
  217. can_id |= 1 << MSCAN_EFF_RTR_SHIFT;
  218. out_be16(&regs->tx.idr3_2, can_id);
  219. can_id >>= 16;
  220. /* EFF_FLAGS are inbetween the IDs :( */
  221. can_id = (can_id & 0x7) | ((can_id << 2) & 0xffe0)
  222. | MSCAN_EFF_FLAGS;
  223. } else {
  224. can_id = (frame->can_id & CAN_SFF_MASK)
  225. << (MSCAN_SFF_RTR_SHIFT + 1);
  226. if (rtr)
  227. can_id |= 1 << MSCAN_SFF_RTR_SHIFT;
  228. }
  229. out_be16(&regs->tx.idr1_0, can_id);
  230. if (!rtr) {
  231. void __iomem *data = &regs->tx.dsr1_0;
  232. u16 *payload = (u16 *)frame->data;
  233. /* It is safe to write into dsr[dlc+1] */
  234. for (i = 0; i < (frame->can_dlc + 1) / 2; i++) {
  235. out_be16(data, *payload++);
  236. data += 2 + _MSCAN_RESERVED_DSR_SIZE;
  237. }
  238. }
  239. out_8(&regs->tx.dlr, frame->can_dlc);
  240. out_8(&regs->tx.tbpr, priv->cur_pri);
  241. /* Start transmission. */
  242. out_8(&regs->cantflg, 1 << buf_id);
  243. if (!test_bit(F_TX_PROGRESS, &priv->flags))
  244. dev->trans_start = jiffies;
  245. list_add_tail(&priv->tx_queue[buf_id].list, &priv->tx_head);
  246. can_put_echo_skb(skb, dev, buf_id);
  247. /* Enable interrupt. */
  248. priv->tx_active |= 1 << buf_id;
  249. out_8(&regs->cantier, priv->tx_active);
  250. return NETDEV_TX_OK;
  251. }
  252. /* This function returns the old state to see where we came from */
  253. static enum can_state check_set_state(struct net_device *dev, u8 canrflg)
  254. {
  255. struct mscan_priv *priv = netdev_priv(dev);
  256. enum can_state state, old_state = priv->can.state;
  257. if (canrflg & MSCAN_CSCIF && old_state <= CAN_STATE_BUS_OFF) {
  258. state = state_map[max(MSCAN_STATE_RX(canrflg),
  259. MSCAN_STATE_TX(canrflg))];
  260. priv->can.state = state;
  261. }
  262. return old_state;
  263. }
  264. static void mscan_get_rx_frame(struct net_device *dev, struct can_frame *frame)
  265. {
  266. struct mscan_priv *priv = netdev_priv(dev);
  267. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  268. u32 can_id;
  269. int i;
  270. can_id = in_be16(&regs->rx.idr1_0);
  271. if (can_id & (1 << 3)) {
  272. frame->can_id = CAN_EFF_FLAG;
  273. can_id = ((can_id << 16) | in_be16(&regs->rx.idr3_2));
  274. can_id = ((can_id & 0xffe00000) |
  275. ((can_id & 0x7ffff) << 2)) >> 2;
  276. } else {
  277. can_id >>= 4;
  278. frame->can_id = 0;
  279. }
  280. frame->can_id |= can_id >> 1;
  281. if (can_id & 1)
  282. frame->can_id |= CAN_RTR_FLAG;
  283. frame->can_dlc = get_can_dlc(in_8(&regs->rx.dlr) & 0xf);
  284. if (!(frame->can_id & CAN_RTR_FLAG)) {
  285. void __iomem *data = &regs->rx.dsr1_0;
  286. u16 *payload = (u16 *)frame->data;
  287. for (i = 0; i < (frame->can_dlc + 1) / 2; i++) {
  288. *payload++ = in_be16(data);
  289. data += 2 + _MSCAN_RESERVED_DSR_SIZE;
  290. }
  291. }
  292. out_8(&regs->canrflg, MSCAN_RXF);
  293. }
  294. static void mscan_get_err_frame(struct net_device *dev, struct can_frame *frame,
  295. u8 canrflg)
  296. {
  297. struct mscan_priv *priv = netdev_priv(dev);
  298. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  299. struct net_device_stats *stats = &dev->stats;
  300. enum can_state old_state;
  301. dev_dbg(dev->dev.parent, "error interrupt (canrflg=%#x)\n", canrflg);
  302. frame->can_id = CAN_ERR_FLAG;
  303. if (canrflg & MSCAN_OVRIF) {
  304. frame->can_id |= CAN_ERR_CRTL;
  305. frame->data[1] = CAN_ERR_CRTL_RX_OVERFLOW;
  306. stats->rx_over_errors++;
  307. stats->rx_errors++;
  308. } else {
  309. frame->data[1] = 0;
  310. }
  311. old_state = check_set_state(dev, canrflg);
  312. /* State changed */
  313. if (old_state != priv->can.state) {
  314. switch (priv->can.state) {
  315. case CAN_STATE_ERROR_WARNING:
  316. frame->can_id |= CAN_ERR_CRTL;
  317. priv->can.can_stats.error_warning++;
  318. if ((priv->shadow_statflg & MSCAN_RSTAT_MSK) <
  319. (canrflg & MSCAN_RSTAT_MSK))
  320. frame->data[1] |= CAN_ERR_CRTL_RX_WARNING;
  321. if ((priv->shadow_statflg & MSCAN_TSTAT_MSK) <
  322. (canrflg & MSCAN_TSTAT_MSK))
  323. frame->data[1] |= CAN_ERR_CRTL_TX_WARNING;
  324. break;
  325. case CAN_STATE_ERROR_PASSIVE:
  326. frame->can_id |= CAN_ERR_CRTL;
  327. priv->can.can_stats.error_passive++;
  328. frame->data[1] |= CAN_ERR_CRTL_RX_PASSIVE;
  329. break;
  330. case CAN_STATE_BUS_OFF:
  331. frame->can_id |= CAN_ERR_BUSOFF;
  332. /*
  333. * The MSCAN on the MPC5200 does recover from bus-off
  334. * automatically. To avoid that we stop the chip doing
  335. * a light-weight stop (we are in irq-context).
  336. */
  337. if (priv->type != MSCAN_TYPE_MPC5121) {
  338. out_8(&regs->cantier, 0);
  339. out_8(&regs->canrier, 0);
  340. setbits8(&regs->canctl0,
  341. MSCAN_SLPRQ | MSCAN_INITRQ);
  342. }
  343. can_bus_off(dev);
  344. break;
  345. default:
  346. break;
  347. }
  348. }
  349. priv->shadow_statflg = canrflg & MSCAN_STAT_MSK;
  350. frame->can_dlc = CAN_ERR_DLC;
  351. out_8(&regs->canrflg, MSCAN_ERR_IF);
  352. }
  353. static int mscan_rx_poll(struct napi_struct *napi, int quota)
  354. {
  355. struct mscan_priv *priv = container_of(napi, struct mscan_priv, napi);
  356. struct net_device *dev = napi->dev;
  357. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  358. struct net_device_stats *stats = &dev->stats;
  359. int npackets = 0;
  360. int ret = 1;
  361. struct sk_buff *skb;
  362. struct can_frame *frame;
  363. u8 canrflg;
  364. while (npackets < quota) {
  365. canrflg = in_8(&regs->canrflg);
  366. if (!(canrflg & (MSCAN_RXF | MSCAN_ERR_IF)))
  367. break;
  368. skb = alloc_can_skb(dev, &frame);
  369. if (!skb) {
  370. if (printk_ratelimit())
  371. dev_notice(dev->dev.parent, "packet dropped\n");
  372. stats->rx_dropped++;
  373. out_8(&regs->canrflg, canrflg);
  374. continue;
  375. }
  376. if (canrflg & MSCAN_RXF)
  377. mscan_get_rx_frame(dev, frame);
  378. else if (canrflg & MSCAN_ERR_IF)
  379. mscan_get_err_frame(dev, frame, canrflg);
  380. stats->rx_packets++;
  381. stats->rx_bytes += frame->can_dlc;
  382. npackets++;
  383. netif_receive_skb(skb);
  384. }
  385. if (!(in_8(&regs->canrflg) & (MSCAN_RXF | MSCAN_ERR_IF))) {
  386. napi_complete(&priv->napi);
  387. clear_bit(F_RX_PROGRESS, &priv->flags);
  388. if (priv->can.state < CAN_STATE_BUS_OFF)
  389. out_8(&regs->canrier, priv->shadow_canrier);
  390. ret = 0;
  391. }
  392. return ret;
  393. }
  394. static irqreturn_t mscan_isr(int irq, void *dev_id)
  395. {
  396. struct net_device *dev = (struct net_device *)dev_id;
  397. struct mscan_priv *priv = netdev_priv(dev);
  398. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  399. struct net_device_stats *stats = &dev->stats;
  400. u8 cantier, cantflg, canrflg;
  401. irqreturn_t ret = IRQ_NONE;
  402. cantier = in_8(&regs->cantier) & MSCAN_TXE;
  403. cantflg = in_8(&regs->cantflg) & cantier;
  404. if (cantier && cantflg) {
  405. struct list_head *tmp, *pos;
  406. list_for_each_safe(pos, tmp, &priv->tx_head) {
  407. struct tx_queue_entry *entry =
  408. list_entry(pos, struct tx_queue_entry, list);
  409. u8 mask = entry->mask;
  410. if (!(cantflg & mask))
  411. continue;
  412. out_8(&regs->cantbsel, mask);
  413. stats->tx_bytes += in_8(&regs->tx.dlr);
  414. stats->tx_packets++;
  415. can_get_echo_skb(dev, entry->id);
  416. priv->tx_active &= ~mask;
  417. list_del(pos);
  418. }
  419. if (list_empty(&priv->tx_head)) {
  420. clear_bit(F_TX_WAIT_ALL, &priv->flags);
  421. clear_bit(F_TX_PROGRESS, &priv->flags);
  422. priv->cur_pri = 0;
  423. } else {
  424. dev->trans_start = jiffies;
  425. }
  426. if (!test_bit(F_TX_WAIT_ALL, &priv->flags))
  427. netif_wake_queue(dev);
  428. out_8(&regs->cantier, priv->tx_active);
  429. ret = IRQ_HANDLED;
  430. }
  431. canrflg = in_8(&regs->canrflg);
  432. if ((canrflg & ~MSCAN_STAT_MSK) &&
  433. !test_and_set_bit(F_RX_PROGRESS, &priv->flags)) {
  434. if (canrflg & ~MSCAN_STAT_MSK) {
  435. priv->shadow_canrier = in_8(&regs->canrier);
  436. out_8(&regs->canrier, 0);
  437. napi_schedule(&priv->napi);
  438. ret = IRQ_HANDLED;
  439. } else {
  440. clear_bit(F_RX_PROGRESS, &priv->flags);
  441. }
  442. }
  443. return ret;
  444. }
  445. static int mscan_do_set_mode(struct net_device *dev, enum can_mode mode)
  446. {
  447. struct mscan_priv *priv = netdev_priv(dev);
  448. int ret = 0;
  449. if (!priv->open_time)
  450. return -EINVAL;
  451. switch (mode) {
  452. case CAN_MODE_START:
  453. ret = mscan_restart(dev);
  454. if (ret)
  455. break;
  456. if (netif_queue_stopped(dev))
  457. netif_wake_queue(dev);
  458. break;
  459. default:
  460. ret = -EOPNOTSUPP;
  461. break;
  462. }
  463. return ret;
  464. }
  465. static int mscan_do_set_bittiming(struct net_device *dev)
  466. {
  467. struct mscan_priv *priv = netdev_priv(dev);
  468. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  469. struct can_bittiming *bt = &priv->can.bittiming;
  470. u8 btr0, btr1;
  471. btr0 = BTR0_SET_BRP(bt->brp) | BTR0_SET_SJW(bt->sjw);
  472. btr1 = (BTR1_SET_TSEG1(bt->prop_seg + bt->phase_seg1) |
  473. BTR1_SET_TSEG2(bt->phase_seg2) |
  474. BTR1_SET_SAM(priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES));
  475. dev_info(dev->dev.parent, "setting BTR0=0x%02x BTR1=0x%02x\n",
  476. btr0, btr1);
  477. out_8(&regs->canbtr0, btr0);
  478. out_8(&regs->canbtr1, btr1);
  479. return 0;
  480. }
  481. static int mscan_open(struct net_device *dev)
  482. {
  483. int ret;
  484. struct mscan_priv *priv = netdev_priv(dev);
  485. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  486. /* common open */
  487. ret = open_candev(dev);
  488. if (ret)
  489. return ret;
  490. napi_enable(&priv->napi);
  491. ret = request_irq(dev->irq, mscan_isr, 0, dev->name, dev);
  492. if (ret < 0) {
  493. dev_err(dev->dev.parent, "failed to attach interrupt\n");
  494. goto exit_napi_disable;
  495. }
  496. priv->open_time = jiffies;
  497. clrbits8(&regs->canctl1, MSCAN_LISTEN);
  498. ret = mscan_start(dev);
  499. if (ret)
  500. goto exit_free_irq;
  501. netif_start_queue(dev);
  502. return 0;
  503. exit_free_irq:
  504. priv->open_time = 0;
  505. free_irq(dev->irq, dev);
  506. exit_napi_disable:
  507. napi_disable(&priv->napi);
  508. close_candev(dev);
  509. return ret;
  510. }
  511. static int mscan_close(struct net_device *dev)
  512. {
  513. struct mscan_priv *priv = netdev_priv(dev);
  514. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  515. netif_stop_queue(dev);
  516. napi_disable(&priv->napi);
  517. out_8(&regs->cantier, 0);
  518. out_8(&regs->canrier, 0);
  519. mscan_set_mode(dev, MSCAN_INIT_MODE);
  520. close_candev(dev);
  521. free_irq(dev->irq, dev);
  522. priv->open_time = 0;
  523. return 0;
  524. }
  525. static const struct net_device_ops mscan_netdev_ops = {
  526. .ndo_open = mscan_open,
  527. .ndo_stop = mscan_close,
  528. .ndo_start_xmit = mscan_start_xmit,
  529. };
  530. int register_mscandev(struct net_device *dev, int mscan_clksrc)
  531. {
  532. struct mscan_priv *priv = netdev_priv(dev);
  533. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  534. u8 ctl1;
  535. ctl1 = in_8(&regs->canctl1);
  536. if (mscan_clksrc)
  537. ctl1 |= MSCAN_CLKSRC;
  538. else
  539. ctl1 &= ~MSCAN_CLKSRC;
  540. if (priv->type == MSCAN_TYPE_MPC5121)
  541. ctl1 |= MSCAN_BORM; /* bus-off recovery upon request */
  542. ctl1 |= MSCAN_CANE;
  543. out_8(&regs->canctl1, ctl1);
  544. udelay(100);
  545. /* acceptance mask/acceptance code (accept everything) */
  546. out_be16(&regs->canidar1_0, 0);
  547. out_be16(&regs->canidar3_2, 0);
  548. out_be16(&regs->canidar5_4, 0);
  549. out_be16(&regs->canidar7_6, 0);
  550. out_be16(&regs->canidmr1_0, 0xffff);
  551. out_be16(&regs->canidmr3_2, 0xffff);
  552. out_be16(&regs->canidmr5_4, 0xffff);
  553. out_be16(&regs->canidmr7_6, 0xffff);
  554. /* Two 32 bit Acceptance Filters */
  555. out_8(&regs->canidac, MSCAN_AF_32BIT);
  556. mscan_set_mode(dev, MSCAN_INIT_MODE);
  557. return register_candev(dev);
  558. }
  559. void unregister_mscandev(struct net_device *dev)
  560. {
  561. struct mscan_priv *priv = netdev_priv(dev);
  562. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  563. mscan_set_mode(dev, MSCAN_INIT_MODE);
  564. clrbits8(&regs->canctl1, MSCAN_CANE);
  565. unregister_candev(dev);
  566. }
  567. struct net_device *alloc_mscandev(void)
  568. {
  569. struct net_device *dev;
  570. struct mscan_priv *priv;
  571. int i;
  572. dev = alloc_candev(sizeof(struct mscan_priv), MSCAN_ECHO_SKB_MAX);
  573. if (!dev)
  574. return NULL;
  575. priv = netdev_priv(dev);
  576. dev->netdev_ops = &mscan_netdev_ops;
  577. dev->flags |= IFF_ECHO; /* we support local echo */
  578. netif_napi_add(dev, &priv->napi, mscan_rx_poll, 8);
  579. priv->can.bittiming_const = &mscan_bittiming_const;
  580. priv->can.do_set_bittiming = mscan_do_set_bittiming;
  581. priv->can.do_set_mode = mscan_do_set_mode;
  582. priv->can.ctrlmode_supported = CAN_CTRLMODE_3_SAMPLES;
  583. for (i = 0; i < TX_QUEUE_SIZE; i++) {
  584. priv->tx_queue[i].id = i;
  585. priv->tx_queue[i].mask = 1 << i;
  586. }
  587. return dev;
  588. }
  589. MODULE_AUTHOR("Andrey Volkov <avolkov@varma-el.com>");
  590. MODULE_LICENSE("GPL v2");
  591. MODULE_DESCRIPTION("CAN port driver for a MSCAN based chips");