mpc5xxx_can.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421
  1. /*
  2. * CAN bus driver for the Freescale MPC5xxx embedded CPU.
  3. *
  4. * Copyright (C) 2004-2005 Andrey Volkov <avolkov@varma-el.com>,
  5. * Varma Electronics Oy
  6. * Copyright (C) 2008-2009 Wolfgang Grandegger <wg@grandegger.com>
  7. * Copyright (C) 2009 Wolfram Sang, Pengutronix <w.sang@pengutronix.de>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the version 2 of the GNU General Public License
  11. * as published by the Free Software Foundation
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/netdevice.h>
  27. #include <linux/can.h>
  28. #include <linux/can/dev.h>
  29. #include <linux/of_platform.h>
  30. #include <sysdev/fsl_soc.h>
  31. #include <linux/clk.h>
  32. #include <linux/io.h>
  33. #include <asm/mpc52xx.h>
  34. #include "mscan.h"
  35. #define DRV_NAME "mpc5xxx_can"
  36. struct mpc5xxx_can_data {
  37. unsigned int type;
  38. u32 (*get_clock)(struct of_device *ofdev, const char *clock_name,
  39. int *mscan_clksrc);
  40. };
  41. #ifdef CONFIG_PPC_MPC52xx
  42. static struct of_device_id __devinitdata mpc52xx_cdm_ids[] = {
  43. { .compatible = "fsl,mpc5200-cdm", },
  44. {}
  45. };
  46. static u32 __devinit mpc52xx_can_get_clock(struct of_device *ofdev,
  47. const char *clock_name,
  48. int *mscan_clksrc)
  49. {
  50. unsigned int pvr;
  51. struct mpc52xx_cdm __iomem *cdm;
  52. struct device_node *np_cdm;
  53. unsigned int freq;
  54. u32 val;
  55. pvr = mfspr(SPRN_PVR);
  56. /*
  57. * Either the oscillator clock (SYS_XTAL_IN) or the IP bus clock
  58. * (IP_CLK) can be selected as MSCAN clock source. According to
  59. * the MPC5200 user's manual, the oscillator clock is the better
  60. * choice as it has less jitter. For this reason, it is selected
  61. * by default. Unfortunately, it can not be selected for the old
  62. * MPC5200 Rev. A chips due to a hardware bug (check errata).
  63. */
  64. if (clock_name && strcmp(clock_name, "ip") == 0)
  65. *mscan_clksrc = MSCAN_CLKSRC_BUS;
  66. else
  67. *mscan_clksrc = MSCAN_CLKSRC_XTAL;
  68. freq = mpc5xxx_get_bus_frequency(ofdev->node);
  69. if (!freq)
  70. return 0;
  71. if (*mscan_clksrc == MSCAN_CLKSRC_BUS || pvr == 0x80822011)
  72. return freq;
  73. /* Determine SYS_XTAL_IN frequency from the clock domain settings */
  74. np_cdm = of_find_matching_node(NULL, mpc52xx_cdm_ids);
  75. if (!np_cdm) {
  76. dev_err(&ofdev->dev, "can't get clock node!\n");
  77. return 0;
  78. }
  79. cdm = of_iomap(np_cdm, 0);
  80. if (in_8(&cdm->ipb_clk_sel) & 0x1)
  81. freq *= 2;
  82. val = in_be32(&cdm->rstcfg);
  83. freq *= (val & (1 << 5)) ? 8 : 4;
  84. freq /= (val & (1 << 6)) ? 12 : 16;
  85. of_node_put(np_cdm);
  86. iounmap(cdm);
  87. return freq;
  88. }
  89. #else /* !CONFIG_PPC_MPC52xx */
  90. static u32 __devinit mpc52xx_can_get_clock(struct of_device *ofdev,
  91. const char *clock_name,
  92. int *mscan_clksrc)
  93. {
  94. return 0;
  95. }
  96. #endif /* CONFIG_PPC_MPC52xx */
  97. #ifdef CONFIG_PPC_MPC512x
  98. struct mpc512x_clockctl {
  99. u32 spmr; /* System PLL Mode Reg */
  100. u32 sccr[2]; /* System Clk Ctrl Reg 1 & 2 */
  101. u32 scfr1; /* System Clk Freq Reg 1 */
  102. u32 scfr2; /* System Clk Freq Reg 2 */
  103. u32 reserved;
  104. u32 bcr; /* Bread Crumb Reg */
  105. u32 pccr[12]; /* PSC Clk Ctrl Reg 0-11 */
  106. u32 spccr; /* SPDIF Clk Ctrl Reg */
  107. u32 cccr; /* CFM Clk Ctrl Reg */
  108. u32 dccr; /* DIU Clk Cnfg Reg */
  109. u32 mccr[4]; /* MSCAN Clk Ctrl Reg 1-3 */
  110. };
  111. static struct of_device_id __devinitdata mpc512x_clock_ids[] = {
  112. { .compatible = "fsl,mpc5121-clock", },
  113. {}
  114. };
  115. static u32 __devinit mpc512x_can_get_clock(struct of_device *ofdev,
  116. const char *clock_name,
  117. int *mscan_clksrc)
  118. {
  119. struct mpc512x_clockctl __iomem *clockctl;
  120. struct device_node *np_clock;
  121. struct clk *sys_clk, *ref_clk;
  122. int plen, clockidx, clocksrc = -1;
  123. u32 sys_freq, val, clockdiv = 1, freq = 0;
  124. const u32 *pval;
  125. np_clock = of_find_matching_node(NULL, mpc512x_clock_ids);
  126. if (!np_clock) {
  127. dev_err(&ofdev->dev, "couldn't find clock node\n");
  128. return -ENODEV;
  129. }
  130. clockctl = of_iomap(np_clock, 0);
  131. if (!clockctl) {
  132. dev_err(&ofdev->dev, "couldn't map clock registers\n");
  133. return 0;
  134. }
  135. /* Determine the MSCAN device index from the physical address */
  136. pval = of_get_property(ofdev->node, "reg", &plen);
  137. BUG_ON(!pval || plen < sizeof(*pval));
  138. clockidx = (*pval & 0x80) ? 1 : 0;
  139. if (*pval & 0x2000)
  140. clockidx += 2;
  141. /*
  142. * Clock source and divider selection: 3 different clock sources
  143. * can be selected: "ip", "ref" or "sys". For the latter two, a
  144. * clock divider can be defined as well. If the clock source is
  145. * not specified by the device tree, we first try to find an
  146. * optimal CAN source clock based on the system clock. If that
  147. * is not posslible, the reference clock will be used.
  148. */
  149. if (clock_name && !strcmp(clock_name, "ip")) {
  150. *mscan_clksrc = MSCAN_CLKSRC_IPS;
  151. freq = mpc5xxx_get_bus_frequency(ofdev->node);
  152. } else {
  153. *mscan_clksrc = MSCAN_CLKSRC_BUS;
  154. pval = of_get_property(ofdev->node,
  155. "fsl,mscan-clock-divider", &plen);
  156. if (pval && plen == sizeof(*pval))
  157. clockdiv = *pval;
  158. if (!clockdiv)
  159. clockdiv = 1;
  160. if (!clock_name || !strcmp(clock_name, "sys")) {
  161. sys_clk = clk_get(&ofdev->dev, "sys_clk");
  162. if (!sys_clk) {
  163. dev_err(&ofdev->dev, "couldn't get sys_clk\n");
  164. goto exit_unmap;
  165. }
  166. /* Get and round up/down sys clock rate */
  167. sys_freq = 1000000 *
  168. ((clk_get_rate(sys_clk) + 499999) / 1000000);
  169. if (!clock_name) {
  170. /* A multiple of 16 MHz would be optimal */
  171. if ((sys_freq % 16000000) == 0) {
  172. clocksrc = 0;
  173. clockdiv = sys_freq / 16000000;
  174. freq = sys_freq / clockdiv;
  175. }
  176. } else {
  177. clocksrc = 0;
  178. freq = sys_freq / clockdiv;
  179. }
  180. }
  181. if (clocksrc < 0) {
  182. ref_clk = clk_get(&ofdev->dev, "ref_clk");
  183. if (!ref_clk) {
  184. dev_err(&ofdev->dev, "couldn't get ref_clk\n");
  185. goto exit_unmap;
  186. }
  187. clocksrc = 1;
  188. freq = clk_get_rate(ref_clk) / clockdiv;
  189. }
  190. }
  191. /* Disable clock */
  192. out_be32(&clockctl->mccr[clockidx], 0x0);
  193. if (clocksrc >= 0) {
  194. /* Set source and divider */
  195. val = (clocksrc << 14) | ((clockdiv - 1) << 17);
  196. out_be32(&clockctl->mccr[clockidx], val);
  197. /* Enable clock */
  198. out_be32(&clockctl->mccr[clockidx], val | 0x10000);
  199. }
  200. /* Enable MSCAN clock domain */
  201. val = in_be32(&clockctl->sccr[1]);
  202. if (!(val & (1 << 25)))
  203. out_be32(&clockctl->sccr[1], val | (1 << 25));
  204. dev_dbg(&ofdev->dev, "using '%s' with frequency divider %d\n",
  205. *mscan_clksrc == MSCAN_CLKSRC_IPS ? "ips_clk" :
  206. clocksrc == 1 ? "ref_clk" : "sys_clk", clockdiv);
  207. exit_unmap:
  208. of_node_put(np_clock);
  209. iounmap(clockctl);
  210. return freq;
  211. }
  212. #else /* !CONFIG_PPC_MPC512x */
  213. static u32 __devinit mpc512x_can_get_clock(struct of_device *ofdev,
  214. const char *clock_name,
  215. int *mscan_clksrc)
  216. {
  217. return 0;
  218. }
  219. #endif /* CONFIG_PPC_MPC512x */
  220. static int __devinit mpc5xxx_can_probe(struct of_device *ofdev,
  221. const struct of_device_id *id)
  222. {
  223. struct mpc5xxx_can_data *data = (struct mpc5xxx_can_data *)id->data;
  224. struct device_node *np = ofdev->node;
  225. struct net_device *dev;
  226. struct mscan_priv *priv;
  227. void __iomem *base;
  228. const char *clock_name = NULL;
  229. int irq, mscan_clksrc = 0;
  230. int err = -ENOMEM;
  231. base = of_iomap(np, 0);
  232. if (!base) {
  233. dev_err(&ofdev->dev, "couldn't ioremap\n");
  234. return err;
  235. }
  236. irq = irq_of_parse_and_map(np, 0);
  237. if (!irq) {
  238. dev_err(&ofdev->dev, "no irq found\n");
  239. err = -ENODEV;
  240. goto exit_unmap_mem;
  241. }
  242. dev = alloc_mscandev();
  243. if (!dev)
  244. goto exit_dispose_irq;
  245. priv = netdev_priv(dev);
  246. priv->reg_base = base;
  247. dev->irq = irq;
  248. clock_name = of_get_property(np, "fsl,mscan-clock-source", NULL);
  249. BUG_ON(!data);
  250. priv->type = data->type;
  251. priv->can.clock.freq = data->get_clock(ofdev, clock_name,
  252. &mscan_clksrc);
  253. if (!priv->can.clock.freq) {
  254. dev_err(&ofdev->dev, "couldn't get MSCAN clock properties\n");
  255. goto exit_free_mscan;
  256. }
  257. SET_NETDEV_DEV(dev, &ofdev->dev);
  258. err = register_mscandev(dev, mscan_clksrc);
  259. if (err) {
  260. dev_err(&ofdev->dev, "registering %s failed (err=%d)\n",
  261. DRV_NAME, err);
  262. goto exit_free_mscan;
  263. }
  264. dev_set_drvdata(&ofdev->dev, dev);
  265. dev_info(&ofdev->dev, "MSCAN at 0x%p, irq %d, clock %d Hz\n",
  266. priv->reg_base, dev->irq, priv->can.clock.freq);
  267. return 0;
  268. exit_free_mscan:
  269. free_candev(dev);
  270. exit_dispose_irq:
  271. irq_dispose_mapping(irq);
  272. exit_unmap_mem:
  273. iounmap(base);
  274. return err;
  275. }
  276. static int __devexit mpc5xxx_can_remove(struct of_device *ofdev)
  277. {
  278. struct net_device *dev = dev_get_drvdata(&ofdev->dev);
  279. struct mscan_priv *priv = netdev_priv(dev);
  280. dev_set_drvdata(&ofdev->dev, NULL);
  281. unregister_mscandev(dev);
  282. iounmap(priv->reg_base);
  283. irq_dispose_mapping(dev->irq);
  284. free_candev(dev);
  285. return 0;
  286. }
  287. #ifdef CONFIG_PM
  288. static struct mscan_regs saved_regs;
  289. static int mpc5xxx_can_suspend(struct of_device *ofdev, pm_message_t state)
  290. {
  291. struct net_device *dev = dev_get_drvdata(&ofdev->dev);
  292. struct mscan_priv *priv = netdev_priv(dev);
  293. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  294. _memcpy_fromio(&saved_regs, regs, sizeof(*regs));
  295. return 0;
  296. }
  297. static int mpc5xxx_can_resume(struct of_device *ofdev)
  298. {
  299. struct net_device *dev = dev_get_drvdata(&ofdev->dev);
  300. struct mscan_priv *priv = netdev_priv(dev);
  301. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  302. regs->canctl0 |= MSCAN_INITRQ;
  303. while (!(regs->canctl1 & MSCAN_INITAK))
  304. udelay(10);
  305. regs->canctl1 = saved_regs.canctl1;
  306. regs->canbtr0 = saved_regs.canbtr0;
  307. regs->canbtr1 = saved_regs.canbtr1;
  308. regs->canidac = saved_regs.canidac;
  309. /* restore masks, buffers etc. */
  310. _memcpy_toio(&regs->canidar1_0, (void *)&saved_regs.canidar1_0,
  311. sizeof(*regs) - offsetof(struct mscan_regs, canidar1_0));
  312. regs->canctl0 &= ~MSCAN_INITRQ;
  313. regs->cantbsel = saved_regs.cantbsel;
  314. regs->canrier = saved_regs.canrier;
  315. regs->cantier = saved_regs.cantier;
  316. regs->canctl0 = saved_regs.canctl0;
  317. return 0;
  318. }
  319. #endif
  320. static struct mpc5xxx_can_data __devinitdata mpc5200_can_data = {
  321. .type = MSCAN_TYPE_MPC5200,
  322. .get_clock = mpc52xx_can_get_clock,
  323. };
  324. static struct mpc5xxx_can_data __devinitdata mpc5121_can_data = {
  325. .type = MSCAN_TYPE_MPC5121,
  326. .get_clock = mpc512x_can_get_clock,
  327. };
  328. static struct of_device_id __devinitdata mpc5xxx_can_table[] = {
  329. { .compatible = "fsl,mpc5200-mscan", .data = &mpc5200_can_data, },
  330. /* Note that only MPC5121 Rev. 2 (and later) is supported */
  331. { .compatible = "fsl,mpc5121-mscan", .data = &mpc5121_can_data, },
  332. {},
  333. };
  334. static struct of_platform_driver mpc5xxx_can_driver = {
  335. .owner = THIS_MODULE,
  336. .name = "mpc5xxx_can",
  337. .probe = mpc5xxx_can_probe,
  338. .remove = __devexit_p(mpc5xxx_can_remove),
  339. #ifdef CONFIG_PM
  340. .suspend = mpc5xxx_can_suspend,
  341. .resume = mpc5xxx_can_resume,
  342. #endif
  343. .match_table = mpc5xxx_can_table,
  344. };
  345. static int __init mpc5xxx_can_init(void)
  346. {
  347. return of_register_platform_driver(&mpc5xxx_can_driver);
  348. }
  349. module_init(mpc5xxx_can_init);
  350. static void __exit mpc5xxx_can_exit(void)
  351. {
  352. return of_unregister_platform_driver(&mpc5xxx_can_driver);
  353. };
  354. module_exit(mpc5xxx_can_exit);
  355. MODULE_AUTHOR("Wolfgang Grandegger <wg@grandegger.com>");
  356. MODULE_DESCRIPTION("Freescale MPC5xxx CAN driver");
  357. MODULE_LICENSE("GPL v2");