bnx2x.h 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338
  1. /* bnx2x.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2010 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. */
  13. #ifndef BNX2X_H
  14. #define BNX2X_H
  15. /* compilation time flags */
  16. /* define this to make the driver freeze on error to allow getting debug info
  17. * (you will need to reboot afterwards) */
  18. /* #define BNX2X_STOP_ON_ERROR */
  19. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  20. #define BCM_VLAN 1
  21. #endif
  22. #if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
  23. #define BCM_CNIC 1
  24. #include "cnic_if.h"
  25. #endif
  26. #define BNX2X_MULTI_QUEUE
  27. #define BNX2X_NEW_NAPI
  28. #include <linux/mdio.h>
  29. #include "bnx2x_reg.h"
  30. #include "bnx2x_fw_defs.h"
  31. #include "bnx2x_hsi.h"
  32. #include "bnx2x_link.h"
  33. /* error/debug prints */
  34. #define DRV_MODULE_NAME "bnx2x"
  35. /* for messages that are currently off */
  36. #define BNX2X_MSG_OFF 0
  37. #define BNX2X_MSG_MCP 0x010000 /* was: NETIF_MSG_HW */
  38. #define BNX2X_MSG_STATS 0x020000 /* was: NETIF_MSG_TIMER */
  39. #define BNX2X_MSG_NVM 0x040000 /* was: NETIF_MSG_HW */
  40. #define BNX2X_MSG_DMAE 0x080000 /* was: NETIF_MSG_HW */
  41. #define BNX2X_MSG_SP 0x100000 /* was: NETIF_MSG_INTR */
  42. #define BNX2X_MSG_FP 0x200000 /* was: NETIF_MSG_INTR */
  43. #define DP_LEVEL KERN_NOTICE /* was: KERN_DEBUG */
  44. /* regular debug print */
  45. #define DP(__mask, __fmt, __args...) \
  46. do { \
  47. if (bp->msg_enable & (__mask)) \
  48. printk(DP_LEVEL "[%s:%d(%s)]" __fmt, \
  49. __func__, __LINE__, \
  50. bp->dev ? (bp->dev->name) : "?", \
  51. ##__args); \
  52. } while (0)
  53. /* errors debug print */
  54. #define BNX2X_DBG_ERR(__fmt, __args...) \
  55. do { \
  56. if (netif_msg_probe(bp)) \
  57. pr_err("[%s:%d(%s)]" __fmt, \
  58. __func__, __LINE__, \
  59. bp->dev ? (bp->dev->name) : "?", \
  60. ##__args); \
  61. } while (0)
  62. /* for errors (never masked) */
  63. #define BNX2X_ERR(__fmt, __args...) \
  64. do { \
  65. pr_err("[%s:%d(%s)]" __fmt, \
  66. __func__, __LINE__, \
  67. bp->dev ? (bp->dev->name) : "?", \
  68. ##__args); \
  69. } while (0)
  70. /* before we have a dev->name use dev_info() */
  71. #define BNX2X_DEV_INFO(__fmt, __args...) \
  72. do { \
  73. if (netif_msg_probe(bp)) \
  74. dev_info(&bp->pdev->dev, __fmt, ##__args); \
  75. } while (0)
  76. #ifdef BNX2X_STOP_ON_ERROR
  77. #define bnx2x_panic() do { \
  78. bp->panic = 1; \
  79. BNX2X_ERR("driver assert\n"); \
  80. bnx2x_int_disable(bp); \
  81. bnx2x_panic_dump(bp); \
  82. } while (0)
  83. #else
  84. #define bnx2x_panic() do { \
  85. bp->panic = 1; \
  86. BNX2X_ERR("driver assert\n"); \
  87. bnx2x_panic_dump(bp); \
  88. } while (0)
  89. #endif
  90. #define U64_LO(x) (u32)(((u64)(x)) & 0xffffffff)
  91. #define U64_HI(x) (u32)(((u64)(x)) >> 32)
  92. #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
  93. #define REG_ADDR(bp, offset) (bp->regview + offset)
  94. #define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
  95. #define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
  96. #define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
  97. #define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
  98. #define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
  99. #define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
  100. #define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
  101. #define REG_RD_DMAE(bp, offset, valp, len32) \
  102. do { \
  103. bnx2x_read_dmae(bp, offset, len32);\
  104. memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
  105. } while (0)
  106. #define REG_WR_DMAE(bp, offset, valp, len32) \
  107. do { \
  108. memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
  109. bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
  110. offset, len32); \
  111. } while (0)
  112. #define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
  113. do { \
  114. memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
  115. bnx2x_write_big_buf_wb(bp, addr, len32); \
  116. } while (0)
  117. #define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
  118. offsetof(struct shmem_region, field))
  119. #define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
  120. #define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
  121. #define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \
  122. offsetof(struct shmem2_region, field))
  123. #define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field))
  124. #define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val)
  125. #define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg)
  126. #define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val)
  127. /* fast path */
  128. struct sw_rx_bd {
  129. struct sk_buff *skb;
  130. DECLARE_PCI_UNMAP_ADDR(mapping)
  131. };
  132. struct sw_tx_bd {
  133. struct sk_buff *skb;
  134. u16 first_bd;
  135. u8 flags;
  136. /* Set on the first BD descriptor when there is a split BD */
  137. #define BNX2X_TSO_SPLIT_BD (1<<0)
  138. };
  139. struct sw_rx_page {
  140. struct page *page;
  141. DECLARE_PCI_UNMAP_ADDR(mapping)
  142. };
  143. union db_prod {
  144. struct doorbell_set_prod data;
  145. u32 raw;
  146. };
  147. /* MC hsi */
  148. #define BCM_PAGE_SHIFT 12
  149. #define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
  150. #define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
  151. #define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
  152. #define PAGES_PER_SGE_SHIFT 0
  153. #define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
  154. #define SGE_PAGE_SIZE PAGE_SIZE
  155. #define SGE_PAGE_SHIFT PAGE_SHIFT
  156. #define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
  157. /* SGE ring related macros */
  158. #define NUM_RX_SGE_PAGES 2
  159. #define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
  160. #define MAX_RX_SGE_CNT (RX_SGE_CNT - 2)
  161. /* RX_SGE_CNT is promised to be a power of 2 */
  162. #define RX_SGE_MASK (RX_SGE_CNT - 1)
  163. #define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
  164. #define MAX_RX_SGE (NUM_RX_SGE - 1)
  165. #define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
  166. (MAX_RX_SGE_CNT - 1)) ? (x) + 3 : (x) + 1)
  167. #define RX_SGE(x) ((x) & MAX_RX_SGE)
  168. /* SGE producer mask related macros */
  169. /* Number of bits in one sge_mask array element */
  170. #define RX_SGE_MASK_ELEM_SZ 64
  171. #define RX_SGE_MASK_ELEM_SHIFT 6
  172. #define RX_SGE_MASK_ELEM_MASK ((u64)RX_SGE_MASK_ELEM_SZ - 1)
  173. /* Creates a bitmask of all ones in less significant bits.
  174. idx - index of the most significant bit in the created mask */
  175. #define RX_SGE_ONES_MASK(idx) \
  176. (((u64)0x1 << (((idx) & RX_SGE_MASK_ELEM_MASK) + 1)) - 1)
  177. #define RX_SGE_MASK_ELEM_ONE_MASK ((u64)(~0))
  178. /* Number of u64 elements in SGE mask array */
  179. #define RX_SGE_MASK_LEN ((NUM_RX_SGE_PAGES * RX_SGE_CNT) / \
  180. RX_SGE_MASK_ELEM_SZ)
  181. #define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
  182. #define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
  183. struct bnx2x_eth_q_stats {
  184. u32 total_bytes_received_hi;
  185. u32 total_bytes_received_lo;
  186. u32 total_bytes_transmitted_hi;
  187. u32 total_bytes_transmitted_lo;
  188. u32 total_unicast_packets_received_hi;
  189. u32 total_unicast_packets_received_lo;
  190. u32 total_multicast_packets_received_hi;
  191. u32 total_multicast_packets_received_lo;
  192. u32 total_broadcast_packets_received_hi;
  193. u32 total_broadcast_packets_received_lo;
  194. u32 total_unicast_packets_transmitted_hi;
  195. u32 total_unicast_packets_transmitted_lo;
  196. u32 total_multicast_packets_transmitted_hi;
  197. u32 total_multicast_packets_transmitted_lo;
  198. u32 total_broadcast_packets_transmitted_hi;
  199. u32 total_broadcast_packets_transmitted_lo;
  200. u32 valid_bytes_received_hi;
  201. u32 valid_bytes_received_lo;
  202. u32 error_bytes_received_hi;
  203. u32 error_bytes_received_lo;
  204. u32 etherstatsoverrsizepkts_hi;
  205. u32 etherstatsoverrsizepkts_lo;
  206. u32 no_buff_discard_hi;
  207. u32 no_buff_discard_lo;
  208. u32 driver_xoff;
  209. u32 rx_err_discard_pkt;
  210. u32 rx_skb_alloc_failed;
  211. u32 hw_csum_err;
  212. };
  213. #define BNX2X_NUM_Q_STATS 11
  214. #define Q_STATS_OFFSET32(stat_name) \
  215. (offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)
  216. struct bnx2x_fastpath {
  217. struct napi_struct napi;
  218. struct host_status_block *status_blk;
  219. dma_addr_t status_blk_mapping;
  220. struct sw_tx_bd *tx_buf_ring;
  221. union eth_tx_bd_types *tx_desc_ring;
  222. dma_addr_t tx_desc_mapping;
  223. struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
  224. struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
  225. struct eth_rx_bd *rx_desc_ring;
  226. dma_addr_t rx_desc_mapping;
  227. union eth_rx_cqe *rx_comp_ring;
  228. dma_addr_t rx_comp_mapping;
  229. /* SGE ring */
  230. struct eth_rx_sge *rx_sge_ring;
  231. dma_addr_t rx_sge_mapping;
  232. u64 sge_mask[RX_SGE_MASK_LEN];
  233. int state;
  234. #define BNX2X_FP_STATE_CLOSED 0
  235. #define BNX2X_FP_STATE_IRQ 0x80000
  236. #define BNX2X_FP_STATE_OPENING 0x90000
  237. #define BNX2X_FP_STATE_OPEN 0xa0000
  238. #define BNX2X_FP_STATE_HALTING 0xb0000
  239. #define BNX2X_FP_STATE_HALTED 0xc0000
  240. u8 index; /* number in fp array */
  241. u8 cl_id; /* eth client id */
  242. u8 sb_id; /* status block number in HW */
  243. union db_prod tx_db;
  244. u16 tx_pkt_prod;
  245. u16 tx_pkt_cons;
  246. u16 tx_bd_prod;
  247. u16 tx_bd_cons;
  248. __le16 *tx_cons_sb;
  249. __le16 fp_c_idx;
  250. __le16 fp_u_idx;
  251. u16 rx_bd_prod;
  252. u16 rx_bd_cons;
  253. u16 rx_comp_prod;
  254. u16 rx_comp_cons;
  255. u16 rx_sge_prod;
  256. /* The last maximal completed SGE */
  257. u16 last_max_sge;
  258. __le16 *rx_cons_sb;
  259. __le16 *rx_bd_cons_sb;
  260. unsigned long tx_pkt,
  261. rx_pkt,
  262. rx_calls;
  263. /* TPA related */
  264. struct sw_rx_bd tpa_pool[ETH_MAX_AGGREGATION_QUEUES_E1H];
  265. u8 tpa_state[ETH_MAX_AGGREGATION_QUEUES_E1H];
  266. #define BNX2X_TPA_START 1
  267. #define BNX2X_TPA_STOP 2
  268. u8 disable_tpa;
  269. #ifdef BNX2X_STOP_ON_ERROR
  270. u64 tpa_queue_used;
  271. #endif
  272. struct tstorm_per_client_stats old_tclient;
  273. struct ustorm_per_client_stats old_uclient;
  274. struct xstorm_per_client_stats old_xclient;
  275. struct bnx2x_eth_q_stats eth_q_stats;
  276. /* The size is calculated using the following:
  277. sizeof name field from netdev structure +
  278. 4 ('-Xx-' string) +
  279. 4 (for the digits and to make it DWORD aligned) */
  280. #define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
  281. char name[FP_NAME_SIZE];
  282. struct bnx2x *bp; /* parent */
  283. };
  284. #define bnx2x_fp(bp, nr, var) (bp->fp[nr].var)
  285. /* MC hsi */
  286. #define MAX_FETCH_BD 13 /* HW max BDs per packet */
  287. #define RX_COPY_THRESH 92
  288. #define NUM_TX_RINGS 16
  289. #define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
  290. #define MAX_TX_DESC_CNT (TX_DESC_CNT - 1)
  291. #define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
  292. #define MAX_TX_BD (NUM_TX_BD - 1)
  293. #define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
  294. #define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
  295. (MAX_TX_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
  296. #define TX_BD(x) ((x) & MAX_TX_BD)
  297. #define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
  298. /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
  299. #define NUM_RX_RINGS 8
  300. #define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
  301. #define MAX_RX_DESC_CNT (RX_DESC_CNT - 2)
  302. #define RX_DESC_MASK (RX_DESC_CNT - 1)
  303. #define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
  304. #define MAX_RX_BD (NUM_RX_BD - 1)
  305. #define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
  306. #define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
  307. (MAX_RX_DESC_CNT - 1)) ? (x) + 3 : (x) + 1)
  308. #define RX_BD(x) ((x) & MAX_RX_BD)
  309. /* As long as CQE is 4 times bigger than BD entry we have to allocate
  310. 4 times more pages for CQ ring in order to keep it balanced with
  311. BD ring */
  312. #define NUM_RCQ_RINGS (NUM_RX_RINGS * 4)
  313. #define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
  314. #define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - 1)
  315. #define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
  316. #define MAX_RCQ_BD (NUM_RCQ_BD - 1)
  317. #define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
  318. #define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
  319. (MAX_RCQ_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
  320. #define RCQ_BD(x) ((x) & MAX_RCQ_BD)
  321. /* This is needed for determining of last_max */
  322. #define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
  323. #define __SGE_MASK_SET_BIT(el, bit) \
  324. do { \
  325. el = ((el) | ((u64)0x1 << (bit))); \
  326. } while (0)
  327. #define __SGE_MASK_CLEAR_BIT(el, bit) \
  328. do { \
  329. el = ((el) & (~((u64)0x1 << (bit)))); \
  330. } while (0)
  331. #define SGE_MASK_SET_BIT(fp, idx) \
  332. __SGE_MASK_SET_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
  333. ((idx) & RX_SGE_MASK_ELEM_MASK))
  334. #define SGE_MASK_CLEAR_BIT(fp, idx) \
  335. __SGE_MASK_CLEAR_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
  336. ((idx) & RX_SGE_MASK_ELEM_MASK))
  337. /* used on a CID received from the HW */
  338. #define SW_CID(x) (le32_to_cpu(x) & \
  339. (COMMON_RAMROD_ETH_RX_CQE_CID >> 7))
  340. #define CQE_CMD(x) (le32_to_cpu(x) >> \
  341. COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
  342. #define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
  343. le32_to_cpu((bd)->addr_lo))
  344. #define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
  345. #define DPM_TRIGER_TYPE 0x40
  346. #define DOORBELL(bp, cid, val) \
  347. do { \
  348. writel((u32)(val), bp->doorbells + (BCM_PAGE_SIZE * (cid)) + \
  349. DPM_TRIGER_TYPE); \
  350. } while (0)
  351. /* TX CSUM helpers */
  352. #define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
  353. skb->csum_offset)
  354. #define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
  355. skb->csum_offset))
  356. #define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
  357. #define XMIT_PLAIN 0
  358. #define XMIT_CSUM_V4 0x1
  359. #define XMIT_CSUM_V6 0x2
  360. #define XMIT_CSUM_TCP 0x4
  361. #define XMIT_GSO_V4 0x8
  362. #define XMIT_GSO_V6 0x10
  363. #define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6)
  364. #define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6)
  365. /* stuff added to make the code fit 80Col */
  366. #define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
  367. #define TPA_TYPE_START ETH_FAST_PATH_RX_CQE_START_FLG
  368. #define TPA_TYPE_END ETH_FAST_PATH_RX_CQE_END_FLG
  369. #define TPA_TYPE(cqe_fp_flags) ((cqe_fp_flags) & \
  370. (TPA_TYPE_START | TPA_TYPE_END))
  371. #define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
  372. #define BNX2X_IP_CSUM_ERR(cqe) \
  373. (!((cqe)->fast_path_cqe.status_flags & \
  374. ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG) && \
  375. ((cqe)->fast_path_cqe.type_error_flags & \
  376. ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG))
  377. #define BNX2X_L4_CSUM_ERR(cqe) \
  378. (!((cqe)->fast_path_cqe.status_flags & \
  379. ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG) && \
  380. ((cqe)->fast_path_cqe.type_error_flags & \
  381. ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG))
  382. #define BNX2X_RX_CSUM_OK(cqe) \
  383. (!(BNX2X_L4_CSUM_ERR(cqe) || BNX2X_IP_CSUM_ERR(cqe)))
  384. #define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
  385. (((le16_to_cpu(flags) & \
  386. PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
  387. PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
  388. == PRS_FLAG_OVERETH_IPV4)
  389. #define BNX2X_RX_SUM_FIX(cqe) \
  390. BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
  391. #define FP_USB_FUNC_OFF (2 + 2*HC_USTORM_SB_NUM_INDICES)
  392. #define FP_CSB_FUNC_OFF (2 + 2*HC_CSTORM_SB_NUM_INDICES)
  393. #define U_SB_ETH_RX_CQ_INDEX HC_INDEX_U_ETH_RX_CQ_CONS
  394. #define U_SB_ETH_RX_BD_INDEX HC_INDEX_U_ETH_RX_BD_CONS
  395. #define C_SB_ETH_TX_CQ_INDEX HC_INDEX_C_ETH_TX_CQ_CONS
  396. #define BNX2X_RX_SB_INDEX \
  397. (&fp->status_blk->u_status_block.index_values[U_SB_ETH_RX_CQ_INDEX])
  398. #define BNX2X_RX_SB_BD_INDEX \
  399. (&fp->status_blk->u_status_block.index_values[U_SB_ETH_RX_BD_INDEX])
  400. #define BNX2X_RX_SB_INDEX_NUM \
  401. (((U_SB_ETH_RX_CQ_INDEX << \
  402. USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER_SHIFT) & \
  403. USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER) | \
  404. ((U_SB_ETH_RX_BD_INDEX << \
  405. USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER_SHIFT) & \
  406. USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER))
  407. #define BNX2X_TX_SB_INDEX \
  408. (&fp->status_blk->c_status_block.index_values[C_SB_ETH_TX_CQ_INDEX])
  409. /* end of fast path */
  410. /* common */
  411. struct bnx2x_common {
  412. u32 chip_id;
  413. /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
  414. #define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
  415. #define CHIP_NUM(bp) (bp->common.chip_id >> 16)
  416. #define CHIP_NUM_57710 0x164e
  417. #define CHIP_NUM_57711 0x164f
  418. #define CHIP_NUM_57711E 0x1650
  419. #define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
  420. #define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
  421. #define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
  422. #define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
  423. CHIP_IS_57711E(bp))
  424. #define IS_E1H_OFFSET CHIP_IS_E1H(bp)
  425. #define CHIP_REV(bp) (bp->common.chip_id & 0x0000f000)
  426. #define CHIP_REV_Ax 0x00000000
  427. /* assume maximum 5 revisions */
  428. #define CHIP_REV_IS_SLOW(bp) (CHIP_REV(bp) > 0x00005000)
  429. /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
  430. #define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  431. !(CHIP_REV(bp) & 0x00001000))
  432. /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
  433. #define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  434. (CHIP_REV(bp) & 0x00001000))
  435. #define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
  436. ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
  437. #define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
  438. #define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
  439. int flash_size;
  440. #define NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
  441. #define NVRAM_TIMEOUT_COUNT 30000
  442. #define NVRAM_PAGE_SIZE 256
  443. u32 shmem_base;
  444. u32 shmem2_base;
  445. u32 hw_config;
  446. u32 bc_ver;
  447. };
  448. /* end of common */
  449. /* port */
  450. struct nig_stats {
  451. u32 brb_discard;
  452. u32 brb_packet;
  453. u32 brb_truncate;
  454. u32 flow_ctrl_discard;
  455. u32 flow_ctrl_octets;
  456. u32 flow_ctrl_packet;
  457. u32 mng_discard;
  458. u32 mng_octet_inp;
  459. u32 mng_octet_out;
  460. u32 mng_packet_inp;
  461. u32 mng_packet_out;
  462. u32 pbf_octets;
  463. u32 pbf_packet;
  464. u32 safc_inp;
  465. u32 egress_mac_pkt0_lo;
  466. u32 egress_mac_pkt0_hi;
  467. u32 egress_mac_pkt1_lo;
  468. u32 egress_mac_pkt1_hi;
  469. };
  470. struct bnx2x_port {
  471. u32 pmf;
  472. u32 link_config;
  473. u32 supported;
  474. /* link settings - missing defines */
  475. #define SUPPORTED_2500baseX_Full (1 << 15)
  476. u32 advertising;
  477. /* link settings - missing defines */
  478. #define ADVERTISED_2500baseX_Full (1 << 15)
  479. u32 phy_addr;
  480. /* used to synchronize phy accesses */
  481. struct mutex phy_mutex;
  482. int need_hw_lock;
  483. u32 port_stx;
  484. struct nig_stats old_nig_stats;
  485. };
  486. /* end of port */
  487. enum bnx2x_stats_event {
  488. STATS_EVENT_PMF = 0,
  489. STATS_EVENT_LINK_UP,
  490. STATS_EVENT_UPDATE,
  491. STATS_EVENT_STOP,
  492. STATS_EVENT_MAX
  493. };
  494. enum bnx2x_stats_state {
  495. STATS_STATE_DISABLED = 0,
  496. STATS_STATE_ENABLED,
  497. STATS_STATE_MAX
  498. };
  499. struct bnx2x_eth_stats {
  500. u32 total_bytes_received_hi;
  501. u32 total_bytes_received_lo;
  502. u32 total_bytes_transmitted_hi;
  503. u32 total_bytes_transmitted_lo;
  504. u32 total_unicast_packets_received_hi;
  505. u32 total_unicast_packets_received_lo;
  506. u32 total_multicast_packets_received_hi;
  507. u32 total_multicast_packets_received_lo;
  508. u32 total_broadcast_packets_received_hi;
  509. u32 total_broadcast_packets_received_lo;
  510. u32 total_unicast_packets_transmitted_hi;
  511. u32 total_unicast_packets_transmitted_lo;
  512. u32 total_multicast_packets_transmitted_hi;
  513. u32 total_multicast_packets_transmitted_lo;
  514. u32 total_broadcast_packets_transmitted_hi;
  515. u32 total_broadcast_packets_transmitted_lo;
  516. u32 valid_bytes_received_hi;
  517. u32 valid_bytes_received_lo;
  518. u32 error_bytes_received_hi;
  519. u32 error_bytes_received_lo;
  520. u32 etherstatsoverrsizepkts_hi;
  521. u32 etherstatsoverrsizepkts_lo;
  522. u32 no_buff_discard_hi;
  523. u32 no_buff_discard_lo;
  524. u32 rx_stat_ifhcinbadoctets_hi;
  525. u32 rx_stat_ifhcinbadoctets_lo;
  526. u32 tx_stat_ifhcoutbadoctets_hi;
  527. u32 tx_stat_ifhcoutbadoctets_lo;
  528. u32 rx_stat_dot3statsfcserrors_hi;
  529. u32 rx_stat_dot3statsfcserrors_lo;
  530. u32 rx_stat_dot3statsalignmenterrors_hi;
  531. u32 rx_stat_dot3statsalignmenterrors_lo;
  532. u32 rx_stat_dot3statscarriersenseerrors_hi;
  533. u32 rx_stat_dot3statscarriersenseerrors_lo;
  534. u32 rx_stat_falsecarriererrors_hi;
  535. u32 rx_stat_falsecarriererrors_lo;
  536. u32 rx_stat_etherstatsundersizepkts_hi;
  537. u32 rx_stat_etherstatsundersizepkts_lo;
  538. u32 rx_stat_dot3statsframestoolong_hi;
  539. u32 rx_stat_dot3statsframestoolong_lo;
  540. u32 rx_stat_etherstatsfragments_hi;
  541. u32 rx_stat_etherstatsfragments_lo;
  542. u32 rx_stat_etherstatsjabbers_hi;
  543. u32 rx_stat_etherstatsjabbers_lo;
  544. u32 rx_stat_maccontrolframesreceived_hi;
  545. u32 rx_stat_maccontrolframesreceived_lo;
  546. u32 rx_stat_bmac_xpf_hi;
  547. u32 rx_stat_bmac_xpf_lo;
  548. u32 rx_stat_bmac_xcf_hi;
  549. u32 rx_stat_bmac_xcf_lo;
  550. u32 rx_stat_xoffstateentered_hi;
  551. u32 rx_stat_xoffstateentered_lo;
  552. u32 rx_stat_xonpauseframesreceived_hi;
  553. u32 rx_stat_xonpauseframesreceived_lo;
  554. u32 rx_stat_xoffpauseframesreceived_hi;
  555. u32 rx_stat_xoffpauseframesreceived_lo;
  556. u32 tx_stat_outxonsent_hi;
  557. u32 tx_stat_outxonsent_lo;
  558. u32 tx_stat_outxoffsent_hi;
  559. u32 tx_stat_outxoffsent_lo;
  560. u32 tx_stat_flowcontroldone_hi;
  561. u32 tx_stat_flowcontroldone_lo;
  562. u32 tx_stat_etherstatscollisions_hi;
  563. u32 tx_stat_etherstatscollisions_lo;
  564. u32 tx_stat_dot3statssinglecollisionframes_hi;
  565. u32 tx_stat_dot3statssinglecollisionframes_lo;
  566. u32 tx_stat_dot3statsmultiplecollisionframes_hi;
  567. u32 tx_stat_dot3statsmultiplecollisionframes_lo;
  568. u32 tx_stat_dot3statsdeferredtransmissions_hi;
  569. u32 tx_stat_dot3statsdeferredtransmissions_lo;
  570. u32 tx_stat_dot3statsexcessivecollisions_hi;
  571. u32 tx_stat_dot3statsexcessivecollisions_lo;
  572. u32 tx_stat_dot3statslatecollisions_hi;
  573. u32 tx_stat_dot3statslatecollisions_lo;
  574. u32 tx_stat_etherstatspkts64octets_hi;
  575. u32 tx_stat_etherstatspkts64octets_lo;
  576. u32 tx_stat_etherstatspkts65octetsto127octets_hi;
  577. u32 tx_stat_etherstatspkts65octetsto127octets_lo;
  578. u32 tx_stat_etherstatspkts128octetsto255octets_hi;
  579. u32 tx_stat_etherstatspkts128octetsto255octets_lo;
  580. u32 tx_stat_etherstatspkts256octetsto511octets_hi;
  581. u32 tx_stat_etherstatspkts256octetsto511octets_lo;
  582. u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
  583. u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
  584. u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
  585. u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
  586. u32 tx_stat_etherstatspktsover1522octets_hi;
  587. u32 tx_stat_etherstatspktsover1522octets_lo;
  588. u32 tx_stat_bmac_2047_hi;
  589. u32 tx_stat_bmac_2047_lo;
  590. u32 tx_stat_bmac_4095_hi;
  591. u32 tx_stat_bmac_4095_lo;
  592. u32 tx_stat_bmac_9216_hi;
  593. u32 tx_stat_bmac_9216_lo;
  594. u32 tx_stat_bmac_16383_hi;
  595. u32 tx_stat_bmac_16383_lo;
  596. u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
  597. u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
  598. u32 tx_stat_bmac_ufl_hi;
  599. u32 tx_stat_bmac_ufl_lo;
  600. u32 pause_frames_received_hi;
  601. u32 pause_frames_received_lo;
  602. u32 pause_frames_sent_hi;
  603. u32 pause_frames_sent_lo;
  604. u32 etherstatspkts1024octetsto1522octets_hi;
  605. u32 etherstatspkts1024octetsto1522octets_lo;
  606. u32 etherstatspktsover1522octets_hi;
  607. u32 etherstatspktsover1522octets_lo;
  608. u32 brb_drop_hi;
  609. u32 brb_drop_lo;
  610. u32 brb_truncate_hi;
  611. u32 brb_truncate_lo;
  612. u32 mac_filter_discard;
  613. u32 xxoverflow_discard;
  614. u32 brb_truncate_discard;
  615. u32 mac_discard;
  616. u32 driver_xoff;
  617. u32 rx_err_discard_pkt;
  618. u32 rx_skb_alloc_failed;
  619. u32 hw_csum_err;
  620. u32 nig_timer_max;
  621. };
  622. #define BNX2X_NUM_STATS 41
  623. #define STATS_OFFSET32(stat_name) \
  624. (offsetof(struct bnx2x_eth_stats, stat_name) / 4)
  625. #ifdef BCM_CNIC
  626. #define MAX_CONTEXT 15
  627. #else
  628. #define MAX_CONTEXT 16
  629. #endif
  630. union cdu_context {
  631. struct eth_context eth;
  632. char pad[1024];
  633. };
  634. #define MAX_DMAE_C 8
  635. /* DMA memory not used in fastpath */
  636. struct bnx2x_slowpath {
  637. union cdu_context context[MAX_CONTEXT];
  638. struct eth_stats_query fw_stats;
  639. struct mac_configuration_cmd mac_config;
  640. struct mac_configuration_cmd mcast_config;
  641. /* used by dmae command executer */
  642. struct dmae_command dmae[MAX_DMAE_C];
  643. u32 stats_comp;
  644. union mac_stats mac_stats;
  645. struct nig_stats nig_stats;
  646. struct host_port_stats port_stats;
  647. struct host_func_stats func_stats;
  648. struct host_func_stats func_stats_base;
  649. u32 wb_comp;
  650. u32 wb_data[4];
  651. };
  652. #define bnx2x_sp(bp, var) (&bp->slowpath->var)
  653. #define bnx2x_sp_mapping(bp, var) \
  654. (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
  655. /* attn group wiring */
  656. #define MAX_DYNAMIC_ATTN_GRPS 8
  657. struct attn_route {
  658. u32 sig[4];
  659. };
  660. struct bnx2x {
  661. /* Fields used in the tx and intr/napi performance paths
  662. * are grouped together in the beginning of the structure
  663. */
  664. struct bnx2x_fastpath fp[MAX_CONTEXT];
  665. void __iomem *regview;
  666. void __iomem *doorbells;
  667. #ifdef BCM_CNIC
  668. #define BNX2X_DB_SIZE (18*BCM_PAGE_SIZE)
  669. #else
  670. #define BNX2X_DB_SIZE (16*BCM_PAGE_SIZE)
  671. #endif
  672. struct net_device *dev;
  673. struct pci_dev *pdev;
  674. atomic_t intr_sem;
  675. #ifdef BCM_CNIC
  676. struct msix_entry msix_table[MAX_CONTEXT+2];
  677. #else
  678. struct msix_entry msix_table[MAX_CONTEXT+1];
  679. #endif
  680. #define INT_MODE_INTx 1
  681. #define INT_MODE_MSI 2
  682. #define INT_MODE_MSIX 3
  683. int tx_ring_size;
  684. #ifdef BCM_VLAN
  685. struct vlan_group *vlgrp;
  686. #endif
  687. u32 rx_csum;
  688. u32 rx_buf_size;
  689. #define ETH_OVREHEAD (ETH_HLEN + 8) /* 8 for CRC + VLAN */
  690. #define ETH_MIN_PACKET_SIZE 60
  691. #define ETH_MAX_PACKET_SIZE 1500
  692. #define ETH_MAX_JUMBO_PACKET_SIZE 9600
  693. /* Max supported alignment is 256 (8 shift) */
  694. #define BNX2X_RX_ALIGN_SHIFT ((L1_CACHE_SHIFT < 8) ? \
  695. L1_CACHE_SHIFT : 8)
  696. #define BNX2X_RX_ALIGN (1 << BNX2X_RX_ALIGN_SHIFT)
  697. struct host_def_status_block *def_status_blk;
  698. #define DEF_SB_ID 16
  699. __le16 def_c_idx;
  700. __le16 def_u_idx;
  701. __le16 def_x_idx;
  702. __le16 def_t_idx;
  703. __le16 def_att_idx;
  704. u32 attn_state;
  705. struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
  706. /* slow path ring */
  707. struct eth_spe *spq;
  708. dma_addr_t spq_mapping;
  709. u16 spq_prod_idx;
  710. struct eth_spe *spq_prod_bd;
  711. struct eth_spe *spq_last_bd;
  712. __le16 *dsb_sp_prod;
  713. u16 spq_left; /* serialize spq */
  714. /* used to synchronize spq accesses */
  715. spinlock_t spq_lock;
  716. /* Flags for marking that there is a STAT_QUERY or
  717. SET_MAC ramrod pending */
  718. int stats_pending;
  719. int set_mac_pending;
  720. /* End of fields used in the performance code paths */
  721. int panic;
  722. int msg_enable;
  723. u32 flags;
  724. #define PCIX_FLAG 1
  725. #define PCI_32BIT_FLAG 2
  726. #define ONE_PORT_FLAG 4
  727. #define NO_WOL_FLAG 8
  728. #define USING_DAC_FLAG 0x10
  729. #define USING_MSIX_FLAG 0x20
  730. #define USING_MSI_FLAG 0x40
  731. #define TPA_ENABLE_FLAG 0x80
  732. #define NO_MCP_FLAG 0x100
  733. #define BP_NOMCP(bp) (bp->flags & NO_MCP_FLAG)
  734. #define HW_VLAN_TX_FLAG 0x400
  735. #define HW_VLAN_RX_FLAG 0x800
  736. #define MF_FUNC_DIS 0x1000
  737. int func;
  738. #define BP_PORT(bp) (bp->func % PORT_MAX)
  739. #define BP_FUNC(bp) (bp->func)
  740. #define BP_E1HVN(bp) (bp->func >> 1)
  741. #define BP_L_ID(bp) (BP_E1HVN(bp) << 2)
  742. #ifdef BCM_CNIC
  743. #define BCM_CNIC_CID_START 16
  744. #define BCM_ISCSI_ETH_CL_ID 17
  745. #endif
  746. int pm_cap;
  747. int pcie_cap;
  748. int mrrs;
  749. struct delayed_work sp_task;
  750. struct work_struct reset_task;
  751. struct timer_list timer;
  752. int current_interval;
  753. u16 fw_seq;
  754. u16 fw_drv_pulse_wr_seq;
  755. u32 func_stx;
  756. struct link_params link_params;
  757. struct link_vars link_vars;
  758. struct mdio_if_info mdio;
  759. struct bnx2x_common common;
  760. struct bnx2x_port port;
  761. struct cmng_struct_per_port cmng;
  762. u32 vn_weight_sum;
  763. u32 mf_config;
  764. u16 e1hov;
  765. u8 e1hmf;
  766. #define IS_E1HMF(bp) (bp->e1hmf != 0)
  767. u8 wol;
  768. int rx_ring_size;
  769. u16 tx_quick_cons_trip_int;
  770. u16 tx_quick_cons_trip;
  771. u16 tx_ticks_int;
  772. u16 tx_ticks;
  773. u16 rx_quick_cons_trip_int;
  774. u16 rx_quick_cons_trip;
  775. u16 rx_ticks_int;
  776. u16 rx_ticks;
  777. u32 lin_cnt;
  778. int state;
  779. #define BNX2X_STATE_CLOSED 0
  780. #define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
  781. #define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
  782. #define BNX2X_STATE_OPEN 0x3000
  783. #define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
  784. #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
  785. #define BNX2X_STATE_CLOSING_WAIT4_UNLOAD 0x6000
  786. #define BNX2X_STATE_DIAG 0xe000
  787. #define BNX2X_STATE_ERROR 0xf000
  788. int multi_mode;
  789. int num_queues;
  790. u32 rx_mode;
  791. #define BNX2X_RX_MODE_NONE 0
  792. #define BNX2X_RX_MODE_NORMAL 1
  793. #define BNX2X_RX_MODE_ALLMULTI 2
  794. #define BNX2X_RX_MODE_PROMISC 3
  795. #define BNX2X_MAX_MULTICAST 64
  796. #define BNX2X_MAX_EMUL_MULTI 16
  797. u32 rx_mode_cl_mask;
  798. dma_addr_t def_status_blk_mapping;
  799. struct bnx2x_slowpath *slowpath;
  800. dma_addr_t slowpath_mapping;
  801. int dropless_fc;
  802. #ifdef BCM_CNIC
  803. u32 cnic_flags;
  804. #define BNX2X_CNIC_FLAG_MAC_SET 1
  805. void *t1;
  806. dma_addr_t t1_mapping;
  807. void *t2;
  808. dma_addr_t t2_mapping;
  809. void *timers;
  810. dma_addr_t timers_mapping;
  811. void *qm;
  812. dma_addr_t qm_mapping;
  813. struct cnic_ops *cnic_ops;
  814. void *cnic_data;
  815. u32 cnic_tag;
  816. struct cnic_eth_dev cnic_eth_dev;
  817. struct host_status_block *cnic_sb;
  818. dma_addr_t cnic_sb_mapping;
  819. #define CNIC_SB_ID(bp) BP_L_ID(bp)
  820. struct eth_spe *cnic_kwq;
  821. struct eth_spe *cnic_kwq_prod;
  822. struct eth_spe *cnic_kwq_cons;
  823. struct eth_spe *cnic_kwq_last;
  824. u16 cnic_kwq_pending;
  825. u16 cnic_spq_pending;
  826. struct mutex cnic_mutex;
  827. u8 iscsi_mac[6];
  828. #endif
  829. int dmae_ready;
  830. /* used to synchronize dmae accesses */
  831. struct mutex dmae_mutex;
  832. /* used to protect the FW mail box */
  833. struct mutex fw_mb_mutex;
  834. /* used to synchronize stats collecting */
  835. int stats_state;
  836. /* used by dmae command loader */
  837. struct dmae_command stats_dmae;
  838. int executer_idx;
  839. u16 stats_counter;
  840. struct bnx2x_eth_stats eth_stats;
  841. struct z_stream_s *strm;
  842. void *gunzip_buf;
  843. dma_addr_t gunzip_mapping;
  844. int gunzip_outlen;
  845. #define FW_BUF_SIZE 0x8000
  846. #define GUNZIP_BUF(bp) (bp->gunzip_buf)
  847. #define GUNZIP_PHYS(bp) (bp->gunzip_mapping)
  848. #define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen)
  849. struct raw_op *init_ops;
  850. /* Init blocks offsets inside init_ops */
  851. u16 *init_ops_offsets;
  852. /* Data blob - has 32 bit granularity */
  853. u32 *init_data;
  854. /* Zipped PRAM blobs - raw data */
  855. const u8 *tsem_int_table_data;
  856. const u8 *tsem_pram_data;
  857. const u8 *usem_int_table_data;
  858. const u8 *usem_pram_data;
  859. const u8 *xsem_int_table_data;
  860. const u8 *xsem_pram_data;
  861. const u8 *csem_int_table_data;
  862. const u8 *csem_pram_data;
  863. #define INIT_OPS(bp) (bp->init_ops)
  864. #define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets)
  865. #define INIT_DATA(bp) (bp->init_data)
  866. #define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data)
  867. #define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data)
  868. #define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data)
  869. #define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data)
  870. #define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data)
  871. #define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data)
  872. #define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data)
  873. #define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data)
  874. const struct firmware *firmware;
  875. };
  876. #define BNX2X_MAX_QUEUES(bp) (IS_E1HMF(bp) ? (MAX_CONTEXT/E1HVN_MAX) \
  877. : MAX_CONTEXT)
  878. #define BNX2X_NUM_QUEUES(bp) (bp->num_queues)
  879. #define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1)
  880. #define for_each_queue(bp, var) \
  881. for (var = 0; var < BNX2X_NUM_QUEUES(bp); var++)
  882. #define for_each_nondefault_queue(bp, var) \
  883. for (var = 1; var < BNX2X_NUM_QUEUES(bp); var++)
  884. void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
  885. void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
  886. u32 len32);
  887. int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
  888. int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
  889. int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
  890. u32 bnx2x_fw_command(struct bnx2x *bp, u32 command);
  891. void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val);
  892. void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
  893. u32 addr, u32 len);
  894. static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
  895. int wait)
  896. {
  897. u32 val;
  898. do {
  899. val = REG_RD(bp, reg);
  900. if (val == expected)
  901. break;
  902. ms -= wait;
  903. msleep(wait);
  904. } while (ms > 0);
  905. return val;
  906. }
  907. /* load/unload mode */
  908. #define LOAD_NORMAL 0
  909. #define LOAD_OPEN 1
  910. #define LOAD_DIAG 2
  911. #define UNLOAD_NORMAL 0
  912. #define UNLOAD_CLOSE 1
  913. /* DMAE command defines */
  914. #define DMAE_CMD_SRC_PCI 0
  915. #define DMAE_CMD_SRC_GRC DMAE_COMMAND_SRC
  916. #define DMAE_CMD_DST_PCI (1 << DMAE_COMMAND_DST_SHIFT)
  917. #define DMAE_CMD_DST_GRC (2 << DMAE_COMMAND_DST_SHIFT)
  918. #define DMAE_CMD_C_DST_PCI 0
  919. #define DMAE_CMD_C_DST_GRC (1 << DMAE_COMMAND_C_DST_SHIFT)
  920. #define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
  921. #define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
  922. #define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
  923. #define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
  924. #define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
  925. #define DMAE_CMD_PORT_0 0
  926. #define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
  927. #define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
  928. #define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
  929. #define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
  930. #define DMAE_LEN32_RD_MAX 0x80
  931. #define DMAE_LEN32_WR_MAX 0x400
  932. #define DMAE_COMP_VAL 0xe0d0d0ae
  933. #define MAX_DMAE_C_PER_PORT 8
  934. #define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
  935. BP_E1HVN(bp))
  936. #define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
  937. E1HVN_MAX)
  938. /* PCIE link and speed */
  939. #define PCICFG_LINK_WIDTH 0x1f00000
  940. #define PCICFG_LINK_WIDTH_SHIFT 20
  941. #define PCICFG_LINK_SPEED 0xf0000
  942. #define PCICFG_LINK_SPEED_SHIFT 16
  943. #define BNX2X_NUM_TESTS 7
  944. #define BNX2X_PHY_LOOPBACK 0
  945. #define BNX2X_MAC_LOOPBACK 1
  946. #define BNX2X_PHY_LOOPBACK_FAILED 1
  947. #define BNX2X_MAC_LOOPBACK_FAILED 2
  948. #define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
  949. BNX2X_PHY_LOOPBACK_FAILED)
  950. #define STROM_ASSERT_ARRAY_SIZE 50
  951. /* must be used on a CID before placing it on a HW ring */
  952. #define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \
  953. (BP_E1HVN(bp) << 17) | (x))
  954. #define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
  955. #define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
  956. #define BNX2X_BTR 1
  957. #define MAX_SPQ_PENDING 8
  958. /* CMNG constants
  959. derived from lab experiments, and not from system spec calculations !!! */
  960. #define DEF_MIN_RATE 100
  961. /* resolution of the rate shaping timer - 100 usec */
  962. #define RS_PERIODIC_TIMEOUT_USEC 100
  963. /* resolution of fairness algorithm in usecs -
  964. coefficient for calculating the actual t fair */
  965. #define T_FAIR_COEF 10000000
  966. /* number of bytes in single QM arbitration cycle -
  967. coefficient for calculating the fairness timer */
  968. #define QM_ARB_BYTES 40000
  969. #define FAIR_MEM 2
  970. #define ATTN_NIG_FOR_FUNC (1L << 8)
  971. #define ATTN_SW_TIMER_4_FUNC (1L << 9)
  972. #define GPIO_2_FUNC (1L << 10)
  973. #define GPIO_3_FUNC (1L << 11)
  974. #define GPIO_4_FUNC (1L << 12)
  975. #define ATTN_GENERAL_ATTN_1 (1L << 13)
  976. #define ATTN_GENERAL_ATTN_2 (1L << 14)
  977. #define ATTN_GENERAL_ATTN_3 (1L << 15)
  978. #define ATTN_GENERAL_ATTN_4 (1L << 13)
  979. #define ATTN_GENERAL_ATTN_5 (1L << 14)
  980. #define ATTN_GENERAL_ATTN_6 (1L << 15)
  981. #define ATTN_HARD_WIRED_MASK 0xff00
  982. #define ATTENTION_ID 4
  983. /* stuff added to make the code fit 80Col */
  984. #define BNX2X_PMF_LINK_ASSERT \
  985. GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
  986. #define BNX2X_MC_ASSERT_BITS \
  987. (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  988. GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  989. GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  990. GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
  991. #define BNX2X_MCP_ASSERT \
  992. GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
  993. #define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
  994. #define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
  995. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
  996. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
  997. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
  998. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
  999. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
  1000. #define HW_INTERRUT_ASSERT_SET_0 \
  1001. (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
  1002. AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
  1003. AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
  1004. AEU_INPUTS_ATTN_BITS_PBF_HW_INTERRUPT)
  1005. #define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
  1006. AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
  1007. AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
  1008. AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
  1009. AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR)
  1010. #define HW_INTERRUT_ASSERT_SET_1 \
  1011. (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
  1012. AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
  1013. AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
  1014. AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
  1015. AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
  1016. AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
  1017. AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
  1018. AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
  1019. AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
  1020. AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
  1021. AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
  1022. #define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR |\
  1023. AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
  1024. AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
  1025. AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
  1026. AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
  1027. AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
  1028. AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
  1029. AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
  1030. AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
  1031. AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
  1032. AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR)
  1033. #define HW_INTERRUT_ASSERT_SET_2 \
  1034. (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
  1035. AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
  1036. AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
  1037. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
  1038. AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
  1039. #define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
  1040. AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
  1041. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
  1042. AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
  1043. AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
  1044. AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
  1045. AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
  1046. #define MULTI_FLAGS(bp) \
  1047. (TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY | \
  1048. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY | \
  1049. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY | \
  1050. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY | \
  1051. (bp->multi_mode << \
  1052. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT))
  1053. #define MULTI_MASK 0x7f
  1054. #define DEF_USB_FUNC_OFF (2 + 2*HC_USTORM_DEF_SB_NUM_INDICES)
  1055. #define DEF_CSB_FUNC_OFF (2 + 2*HC_CSTORM_DEF_SB_NUM_INDICES)
  1056. #define DEF_XSB_FUNC_OFF (2 + 2*HC_XSTORM_DEF_SB_NUM_INDICES)
  1057. #define DEF_TSB_FUNC_OFF (2 + 2*HC_TSTORM_DEF_SB_NUM_INDICES)
  1058. #define C_DEF_SB_SP_INDEX HC_INDEX_DEF_C_ETH_SLOW_PATH
  1059. #define BNX2X_SP_DSB_INDEX \
  1060. (&bp->def_status_blk->c_def_status_block.index_values[C_DEF_SB_SP_INDEX])
  1061. #define CAM_IS_INVALID(x) \
  1062. (x.target_table_entry.flags == TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE)
  1063. #define CAM_INVALIDATE(x) \
  1064. (x.target_table_entry.flags = TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE)
  1065. /* Number of u32 elements in MC hash array */
  1066. #define MC_HASH_SIZE 8
  1067. #define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
  1068. TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
  1069. #ifndef PXP2_REG_PXP2_INT_STS
  1070. #define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
  1071. #endif
  1072. /* MISC_REG_RESET_REG - this is here for the hsi to work don't touch */
  1073. #endif /* bnx2x.h */