be_cmds.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950
  1. /*
  2. * Copyright (C) 2005 - 2010 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. /*
  18. * The driver sends configuration and managements command requests to the
  19. * firmware in the BE. These requests are communicated to the processor
  20. * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
  21. * WRB inside a MAILBOX.
  22. * The commands are serviced by the ARM processor in the BladeEngine's MPU.
  23. */
  24. struct be_sge {
  25. u32 pa_lo;
  26. u32 pa_hi;
  27. u32 len;
  28. };
  29. #define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
  30. #define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
  31. #define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
  32. struct be_mcc_wrb {
  33. u32 embedded; /* dword 0 */
  34. u32 payload_length; /* dword 1 */
  35. u32 tag0; /* dword 2 */
  36. u32 tag1; /* dword 3 */
  37. u32 rsvd; /* dword 4 */
  38. union {
  39. u8 embedded_payload[236]; /* used by embedded cmds */
  40. struct be_sge sgl[19]; /* used by non-embedded cmds */
  41. } payload;
  42. };
  43. #define CQE_FLAGS_VALID_MASK (1 << 31)
  44. #define CQE_FLAGS_ASYNC_MASK (1 << 30)
  45. #define CQE_FLAGS_COMPLETED_MASK (1 << 28)
  46. #define CQE_FLAGS_CONSUMED_MASK (1 << 27)
  47. /* Completion Status */
  48. enum {
  49. MCC_STATUS_SUCCESS = 0x0,
  50. /* The client does not have sufficient privileges to execute the command */
  51. MCC_STATUS_INSUFFICIENT_PRIVILEGES = 0x1,
  52. /* A parameter in the command was invalid. */
  53. MCC_STATUS_INVALID_PARAMETER = 0x2,
  54. /* There are insufficient chip resources to execute the command */
  55. MCC_STATUS_INSUFFICIENT_RESOURCES = 0x3,
  56. /* The command is completing because the queue was getting flushed */
  57. MCC_STATUS_QUEUE_FLUSHING = 0x4,
  58. /* The command is completing with a DMA error */
  59. MCC_STATUS_DMA_FAILED = 0x5,
  60. MCC_STATUS_NOT_SUPPORTED = 66
  61. };
  62. #define CQE_STATUS_COMPL_MASK 0xFFFF
  63. #define CQE_STATUS_COMPL_SHIFT 0 /* bits 0 - 15 */
  64. #define CQE_STATUS_EXTD_MASK 0xFFFF
  65. #define CQE_STATUS_EXTD_SHIFT 16 /* bits 16 - 31 */
  66. struct be_mcc_compl {
  67. u32 status; /* dword 0 */
  68. u32 tag0; /* dword 1 */
  69. u32 tag1; /* dword 2 */
  70. u32 flags; /* dword 3 */
  71. };
  72. /* When the async bit of mcc_compl is set, the last 4 bytes of
  73. * mcc_compl is interpreted as follows:
  74. */
  75. #define ASYNC_TRAILER_EVENT_CODE_SHIFT 8 /* bits 8 - 15 */
  76. #define ASYNC_TRAILER_EVENT_CODE_MASK 0xFF
  77. #define ASYNC_EVENT_CODE_LINK_STATE 0x1
  78. struct be_async_event_trailer {
  79. u32 code;
  80. };
  81. enum {
  82. ASYNC_EVENT_LINK_DOWN = 0x0,
  83. ASYNC_EVENT_LINK_UP = 0x1
  84. };
  85. /* When the event code of an async trailer is link-state, the mcc_compl
  86. * must be interpreted as follows
  87. */
  88. struct be_async_event_link_state {
  89. u8 physical_port;
  90. u8 port_link_status;
  91. u8 port_duplex;
  92. u8 port_speed;
  93. u8 port_fault;
  94. u8 rsvd0[7];
  95. struct be_async_event_trailer trailer;
  96. } __packed;
  97. struct be_mcc_mailbox {
  98. struct be_mcc_wrb wrb;
  99. struct be_mcc_compl compl;
  100. };
  101. #define CMD_SUBSYSTEM_COMMON 0x1
  102. #define CMD_SUBSYSTEM_ETH 0x3
  103. #define CMD_SUBSYSTEM_LOWLEVEL 0xb
  104. #define OPCODE_COMMON_NTWK_MAC_QUERY 1
  105. #define OPCODE_COMMON_NTWK_MAC_SET 2
  106. #define OPCODE_COMMON_NTWK_MULTICAST_SET 3
  107. #define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
  108. #define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
  109. #define OPCODE_COMMON_READ_FLASHROM 6
  110. #define OPCODE_COMMON_WRITE_FLASHROM 7
  111. #define OPCODE_COMMON_CQ_CREATE 12
  112. #define OPCODE_COMMON_EQ_CREATE 13
  113. #define OPCODE_COMMON_MCC_CREATE 21
  114. #define OPCODE_COMMON_SEEPROM_READ 30
  115. #define OPCODE_COMMON_NTWK_RX_FILTER 34
  116. #define OPCODE_COMMON_GET_FW_VERSION 35
  117. #define OPCODE_COMMON_SET_FLOW_CONTROL 36
  118. #define OPCODE_COMMON_GET_FLOW_CONTROL 37
  119. #define OPCODE_COMMON_SET_FRAME_SIZE 39
  120. #define OPCODE_COMMON_MODIFY_EQ_DELAY 41
  121. #define OPCODE_COMMON_FIRMWARE_CONFIG 42
  122. #define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
  123. #define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
  124. #define OPCODE_COMMON_MCC_DESTROY 53
  125. #define OPCODE_COMMON_CQ_DESTROY 54
  126. #define OPCODE_COMMON_EQ_DESTROY 55
  127. #define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
  128. #define OPCODE_COMMON_NTWK_PMAC_ADD 59
  129. #define OPCODE_COMMON_NTWK_PMAC_DEL 60
  130. #define OPCODE_COMMON_FUNCTION_RESET 61
  131. #define OPCODE_COMMON_ENABLE_DISABLE_BEACON 69
  132. #define OPCODE_COMMON_GET_BEACON_STATE 70
  133. #define OPCODE_COMMON_READ_TRANSRECV_DATA 73
  134. #define OPCODE_ETH_ACPI_CONFIG 2
  135. #define OPCODE_ETH_PROMISCUOUS 3
  136. #define OPCODE_ETH_GET_STATISTICS 4
  137. #define OPCODE_ETH_TX_CREATE 7
  138. #define OPCODE_ETH_RX_CREATE 8
  139. #define OPCODE_ETH_TX_DESTROY 9
  140. #define OPCODE_ETH_RX_DESTROY 10
  141. #define OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG 12
  142. #define OPCODE_LOWLEVEL_HOST_DDR_DMA 17
  143. #define OPCODE_LOWLEVEL_LOOPBACK_TEST 18
  144. #define OPCODE_LOWLEVEL_SET_LOOPBACK_MODE 19
  145. struct be_cmd_req_hdr {
  146. u8 opcode; /* dword 0 */
  147. u8 subsystem; /* dword 0 */
  148. u8 port_number; /* dword 0 */
  149. u8 domain; /* dword 0 */
  150. u32 timeout; /* dword 1 */
  151. u32 request_length; /* dword 2 */
  152. u8 version; /* dword 3 */
  153. u8 rsvd[3]; /* dword 3 */
  154. };
  155. #define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
  156. #define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
  157. struct be_cmd_resp_hdr {
  158. u32 info; /* dword 0 */
  159. u32 status; /* dword 1 */
  160. u32 response_length; /* dword 2 */
  161. u32 actual_resp_len; /* dword 3 */
  162. };
  163. struct phys_addr {
  164. u32 lo;
  165. u32 hi;
  166. };
  167. /**************************
  168. * BE Command definitions *
  169. **************************/
  170. /* Pseudo amap definition in which each bit of the actual structure is defined
  171. * as a byte: used to calculate offset/shift/mask of each field */
  172. struct amap_eq_context {
  173. u8 cidx[13]; /* dword 0*/
  174. u8 rsvd0[3]; /* dword 0*/
  175. u8 epidx[13]; /* dword 0*/
  176. u8 valid; /* dword 0*/
  177. u8 rsvd1; /* dword 0*/
  178. u8 size; /* dword 0*/
  179. u8 pidx[13]; /* dword 1*/
  180. u8 rsvd2[3]; /* dword 1*/
  181. u8 pd[10]; /* dword 1*/
  182. u8 count[3]; /* dword 1*/
  183. u8 solevent; /* dword 1*/
  184. u8 stalled; /* dword 1*/
  185. u8 armed; /* dword 1*/
  186. u8 rsvd3[4]; /* dword 2*/
  187. u8 func[8]; /* dword 2*/
  188. u8 rsvd4; /* dword 2*/
  189. u8 delaymult[10]; /* dword 2*/
  190. u8 rsvd5[2]; /* dword 2*/
  191. u8 phase[2]; /* dword 2*/
  192. u8 nodelay; /* dword 2*/
  193. u8 rsvd6[4]; /* dword 2*/
  194. u8 rsvd7[32]; /* dword 3*/
  195. } __packed;
  196. struct be_cmd_req_eq_create {
  197. struct be_cmd_req_hdr hdr;
  198. u16 num_pages; /* sword */
  199. u16 rsvd0; /* sword */
  200. u8 context[sizeof(struct amap_eq_context) / 8];
  201. struct phys_addr pages[8];
  202. } __packed;
  203. struct be_cmd_resp_eq_create {
  204. struct be_cmd_resp_hdr resp_hdr;
  205. u16 eq_id; /* sword */
  206. u16 rsvd0; /* sword */
  207. } __packed;
  208. /******************** Mac query ***************************/
  209. enum {
  210. MAC_ADDRESS_TYPE_STORAGE = 0x0,
  211. MAC_ADDRESS_TYPE_NETWORK = 0x1,
  212. MAC_ADDRESS_TYPE_PD = 0x2,
  213. MAC_ADDRESS_TYPE_MANAGEMENT = 0x3
  214. };
  215. struct mac_addr {
  216. u16 size_of_struct;
  217. u8 addr[ETH_ALEN];
  218. } __packed;
  219. struct be_cmd_req_mac_query {
  220. struct be_cmd_req_hdr hdr;
  221. u8 type;
  222. u8 permanent;
  223. u16 if_id;
  224. } __packed;
  225. struct be_cmd_resp_mac_query {
  226. struct be_cmd_resp_hdr hdr;
  227. struct mac_addr mac;
  228. };
  229. /******************** PMac Add ***************************/
  230. struct be_cmd_req_pmac_add {
  231. struct be_cmd_req_hdr hdr;
  232. u32 if_id;
  233. u8 mac_address[ETH_ALEN];
  234. u8 rsvd0[2];
  235. } __packed;
  236. struct be_cmd_resp_pmac_add {
  237. struct be_cmd_resp_hdr hdr;
  238. u32 pmac_id;
  239. };
  240. /******************** PMac Del ***************************/
  241. struct be_cmd_req_pmac_del {
  242. struct be_cmd_req_hdr hdr;
  243. u32 if_id;
  244. u32 pmac_id;
  245. };
  246. /******************** Create CQ ***************************/
  247. /* Pseudo amap definition in which each bit of the actual structure is defined
  248. * as a byte: used to calculate offset/shift/mask of each field */
  249. struct amap_cq_context {
  250. u8 cidx[11]; /* dword 0*/
  251. u8 rsvd0; /* dword 0*/
  252. u8 coalescwm[2]; /* dword 0*/
  253. u8 nodelay; /* dword 0*/
  254. u8 epidx[11]; /* dword 0*/
  255. u8 rsvd1; /* dword 0*/
  256. u8 count[2]; /* dword 0*/
  257. u8 valid; /* dword 0*/
  258. u8 solevent; /* dword 0*/
  259. u8 eventable; /* dword 0*/
  260. u8 pidx[11]; /* dword 1*/
  261. u8 rsvd2; /* dword 1*/
  262. u8 pd[10]; /* dword 1*/
  263. u8 eqid[8]; /* dword 1*/
  264. u8 stalled; /* dword 1*/
  265. u8 armed; /* dword 1*/
  266. u8 rsvd3[4]; /* dword 2*/
  267. u8 func[8]; /* dword 2*/
  268. u8 rsvd4[20]; /* dword 2*/
  269. u8 rsvd5[32]; /* dword 3*/
  270. } __packed;
  271. struct be_cmd_req_cq_create {
  272. struct be_cmd_req_hdr hdr;
  273. u16 num_pages;
  274. u16 rsvd0;
  275. u8 context[sizeof(struct amap_cq_context) / 8];
  276. struct phys_addr pages[8];
  277. } __packed;
  278. struct be_cmd_resp_cq_create {
  279. struct be_cmd_resp_hdr hdr;
  280. u16 cq_id;
  281. u16 rsvd0;
  282. } __packed;
  283. /******************** Create MCCQ ***************************/
  284. /* Pseudo amap definition in which each bit of the actual structure is defined
  285. * as a byte: used to calculate offset/shift/mask of each field */
  286. struct amap_mcc_context {
  287. u8 con_index[14];
  288. u8 rsvd0[2];
  289. u8 ring_size[4];
  290. u8 fetch_wrb;
  291. u8 fetch_r2t;
  292. u8 cq_id[10];
  293. u8 prod_index[14];
  294. u8 fid[8];
  295. u8 pdid[9];
  296. u8 valid;
  297. u8 rsvd1[32];
  298. u8 rsvd2[32];
  299. } __packed;
  300. struct be_cmd_req_mcc_create {
  301. struct be_cmd_req_hdr hdr;
  302. u16 num_pages;
  303. u16 rsvd0;
  304. u8 context[sizeof(struct amap_mcc_context) / 8];
  305. struct phys_addr pages[8];
  306. } __packed;
  307. struct be_cmd_resp_mcc_create {
  308. struct be_cmd_resp_hdr hdr;
  309. u16 id;
  310. u16 rsvd0;
  311. } __packed;
  312. /******************** Create TxQ ***************************/
  313. #define BE_ETH_TX_RING_TYPE_STANDARD 2
  314. #define BE_ULP1_NUM 1
  315. /* Pseudo amap definition in which each bit of the actual structure is defined
  316. * as a byte: used to calculate offset/shift/mask of each field */
  317. struct amap_tx_context {
  318. u8 rsvd0[16]; /* dword 0 */
  319. u8 tx_ring_size[4]; /* dword 0 */
  320. u8 rsvd1[26]; /* dword 0 */
  321. u8 pci_func_id[8]; /* dword 1 */
  322. u8 rsvd2[9]; /* dword 1 */
  323. u8 ctx_valid; /* dword 1 */
  324. u8 cq_id_send[16]; /* dword 2 */
  325. u8 rsvd3[16]; /* dword 2 */
  326. u8 rsvd4[32]; /* dword 3 */
  327. u8 rsvd5[32]; /* dword 4 */
  328. u8 rsvd6[32]; /* dword 5 */
  329. u8 rsvd7[32]; /* dword 6 */
  330. u8 rsvd8[32]; /* dword 7 */
  331. u8 rsvd9[32]; /* dword 8 */
  332. u8 rsvd10[32]; /* dword 9 */
  333. u8 rsvd11[32]; /* dword 10 */
  334. u8 rsvd12[32]; /* dword 11 */
  335. u8 rsvd13[32]; /* dword 12 */
  336. u8 rsvd14[32]; /* dword 13 */
  337. u8 rsvd15[32]; /* dword 14 */
  338. u8 rsvd16[32]; /* dword 15 */
  339. } __packed;
  340. struct be_cmd_req_eth_tx_create {
  341. struct be_cmd_req_hdr hdr;
  342. u8 num_pages;
  343. u8 ulp_num;
  344. u8 type;
  345. u8 bound_port;
  346. u8 context[sizeof(struct amap_tx_context) / 8];
  347. struct phys_addr pages[8];
  348. } __packed;
  349. struct be_cmd_resp_eth_tx_create {
  350. struct be_cmd_resp_hdr hdr;
  351. u16 cid;
  352. u16 rsvd0;
  353. } __packed;
  354. /******************** Create RxQ ***************************/
  355. struct be_cmd_req_eth_rx_create {
  356. struct be_cmd_req_hdr hdr;
  357. u16 cq_id;
  358. u8 frag_size;
  359. u8 num_pages;
  360. struct phys_addr pages[2];
  361. u32 interface_id;
  362. u16 max_frame_size;
  363. u16 rsvd0;
  364. u32 rss_queue;
  365. } __packed;
  366. struct be_cmd_resp_eth_rx_create {
  367. struct be_cmd_resp_hdr hdr;
  368. u16 id;
  369. u8 cpu_id;
  370. u8 rsvd0;
  371. } __packed;
  372. /******************** Q Destroy ***************************/
  373. /* Type of Queue to be destroyed */
  374. enum {
  375. QTYPE_EQ = 1,
  376. QTYPE_CQ,
  377. QTYPE_TXQ,
  378. QTYPE_RXQ,
  379. QTYPE_MCCQ
  380. };
  381. struct be_cmd_req_q_destroy {
  382. struct be_cmd_req_hdr hdr;
  383. u16 id;
  384. u16 bypass_flush; /* valid only for rx q destroy */
  385. } __packed;
  386. /************ I/f Create (it's actually I/f Config Create)**********/
  387. /* Capability flags for the i/f */
  388. enum be_if_flags {
  389. BE_IF_FLAGS_RSS = 0x4,
  390. BE_IF_FLAGS_PROMISCUOUS = 0x8,
  391. BE_IF_FLAGS_BROADCAST = 0x10,
  392. BE_IF_FLAGS_UNTAGGED = 0x20,
  393. BE_IF_FLAGS_ULP = 0x40,
  394. BE_IF_FLAGS_VLAN_PROMISCUOUS = 0x80,
  395. BE_IF_FLAGS_VLAN = 0x100,
  396. BE_IF_FLAGS_MCAST_PROMISCUOUS = 0x200,
  397. BE_IF_FLAGS_PASS_L2_ERRORS = 0x400,
  398. BE_IF_FLAGS_PASS_L3L4_ERRORS = 0x800
  399. };
  400. /* An RX interface is an object with one or more MAC addresses and
  401. * filtering capabilities. */
  402. struct be_cmd_req_if_create {
  403. struct be_cmd_req_hdr hdr;
  404. u32 version; /* ignore currently */
  405. u32 capability_flags;
  406. u32 enable_flags;
  407. u8 mac_addr[ETH_ALEN];
  408. u8 rsvd0;
  409. u8 pmac_invalid; /* if set, don't attach the mac addr to the i/f */
  410. u32 vlan_tag; /* not used currently */
  411. } __packed;
  412. struct be_cmd_resp_if_create {
  413. struct be_cmd_resp_hdr hdr;
  414. u32 interface_id;
  415. u32 pmac_id;
  416. };
  417. /****** I/f Destroy(it's actually I/f Config Destroy )**********/
  418. struct be_cmd_req_if_destroy {
  419. struct be_cmd_req_hdr hdr;
  420. u32 interface_id;
  421. };
  422. /*************** HW Stats Get **********************************/
  423. struct be_port_rxf_stats {
  424. u32 rx_bytes_lsd; /* dword 0*/
  425. u32 rx_bytes_msd; /* dword 1*/
  426. u32 rx_total_frames; /* dword 2*/
  427. u32 rx_unicast_frames; /* dword 3*/
  428. u32 rx_multicast_frames; /* dword 4*/
  429. u32 rx_broadcast_frames; /* dword 5*/
  430. u32 rx_crc_errors; /* dword 6*/
  431. u32 rx_alignment_symbol_errors; /* dword 7*/
  432. u32 rx_pause_frames; /* dword 8*/
  433. u32 rx_control_frames; /* dword 9*/
  434. u32 rx_in_range_errors; /* dword 10*/
  435. u32 rx_out_range_errors; /* dword 11*/
  436. u32 rx_frame_too_long; /* dword 12*/
  437. u32 rx_address_match_errors; /* dword 13*/
  438. u32 rx_vlan_mismatch; /* dword 14*/
  439. u32 rx_dropped_too_small; /* dword 15*/
  440. u32 rx_dropped_too_short; /* dword 16*/
  441. u32 rx_dropped_header_too_small; /* dword 17*/
  442. u32 rx_dropped_tcp_length; /* dword 18*/
  443. u32 rx_dropped_runt; /* dword 19*/
  444. u32 rx_64_byte_packets; /* dword 20*/
  445. u32 rx_65_127_byte_packets; /* dword 21*/
  446. u32 rx_128_256_byte_packets; /* dword 22*/
  447. u32 rx_256_511_byte_packets; /* dword 23*/
  448. u32 rx_512_1023_byte_packets; /* dword 24*/
  449. u32 rx_1024_1518_byte_packets; /* dword 25*/
  450. u32 rx_1519_2047_byte_packets; /* dword 26*/
  451. u32 rx_2048_4095_byte_packets; /* dword 27*/
  452. u32 rx_4096_8191_byte_packets; /* dword 28*/
  453. u32 rx_8192_9216_byte_packets; /* dword 29*/
  454. u32 rx_ip_checksum_errs; /* dword 30*/
  455. u32 rx_tcp_checksum_errs; /* dword 31*/
  456. u32 rx_udp_checksum_errs; /* dword 32*/
  457. u32 rx_non_rss_packets; /* dword 33*/
  458. u32 rx_ipv4_packets; /* dword 34*/
  459. u32 rx_ipv6_packets; /* dword 35*/
  460. u32 rx_ipv4_bytes_lsd; /* dword 36*/
  461. u32 rx_ipv4_bytes_msd; /* dword 37*/
  462. u32 rx_ipv6_bytes_lsd; /* dword 38*/
  463. u32 rx_ipv6_bytes_msd; /* dword 39*/
  464. u32 rx_chute1_packets; /* dword 40*/
  465. u32 rx_chute2_packets; /* dword 41*/
  466. u32 rx_chute3_packets; /* dword 42*/
  467. u32 rx_management_packets; /* dword 43*/
  468. u32 rx_switched_unicast_packets; /* dword 44*/
  469. u32 rx_switched_multicast_packets; /* dword 45*/
  470. u32 rx_switched_broadcast_packets; /* dword 46*/
  471. u32 tx_bytes_lsd; /* dword 47*/
  472. u32 tx_bytes_msd; /* dword 48*/
  473. u32 tx_unicastframes; /* dword 49*/
  474. u32 tx_multicastframes; /* dword 50*/
  475. u32 tx_broadcastframes; /* dword 51*/
  476. u32 tx_pauseframes; /* dword 52*/
  477. u32 tx_controlframes; /* dword 53*/
  478. u32 tx_64_byte_packets; /* dword 54*/
  479. u32 tx_65_127_byte_packets; /* dword 55*/
  480. u32 tx_128_256_byte_packets; /* dword 56*/
  481. u32 tx_256_511_byte_packets; /* dword 57*/
  482. u32 tx_512_1023_byte_packets; /* dword 58*/
  483. u32 tx_1024_1518_byte_packets; /* dword 59*/
  484. u32 tx_1519_2047_byte_packets; /* dword 60*/
  485. u32 tx_2048_4095_byte_packets; /* dword 61*/
  486. u32 tx_4096_8191_byte_packets; /* dword 62*/
  487. u32 tx_8192_9216_byte_packets; /* dword 63*/
  488. u32 rx_fifo_overflow; /* dword 64*/
  489. u32 rx_input_fifo_overflow; /* dword 65*/
  490. };
  491. struct be_rxf_stats {
  492. struct be_port_rxf_stats port[2];
  493. u32 rx_drops_no_pbuf; /* dword 132*/
  494. u32 rx_drops_no_txpb; /* dword 133*/
  495. u32 rx_drops_no_erx_descr; /* dword 134*/
  496. u32 rx_drops_no_tpre_descr; /* dword 135*/
  497. u32 management_rx_port_packets; /* dword 136*/
  498. u32 management_rx_port_bytes; /* dword 137*/
  499. u32 management_rx_port_pause_frames; /* dword 138*/
  500. u32 management_rx_port_errors; /* dword 139*/
  501. u32 management_tx_port_packets; /* dword 140*/
  502. u32 management_tx_port_bytes; /* dword 141*/
  503. u32 management_tx_port_pause; /* dword 142*/
  504. u32 management_rx_port_rxfifo_overflow; /* dword 143*/
  505. u32 rx_drops_too_many_frags; /* dword 144*/
  506. u32 rx_drops_invalid_ring; /* dword 145*/
  507. u32 forwarded_packets; /* dword 146*/
  508. u32 rx_drops_mtu; /* dword 147*/
  509. u32 rsvd0[15];
  510. };
  511. struct be_erx_stats {
  512. u32 rx_drops_no_fragments[44]; /* dwordS 0 to 43*/
  513. u32 debug_wdma_sent_hold; /* dword 44*/
  514. u32 debug_wdma_pbfree_sent_hold; /* dword 45*/
  515. u32 debug_wdma_zerobyte_pbfree_sent_hold; /* dword 46*/
  516. u32 debug_pmem_pbuf_dealloc; /* dword 47*/
  517. };
  518. struct be_hw_stats {
  519. struct be_rxf_stats rxf;
  520. u32 rsvd[48];
  521. struct be_erx_stats erx;
  522. };
  523. struct be_cmd_req_get_stats {
  524. struct be_cmd_req_hdr hdr;
  525. u8 rsvd[sizeof(struct be_hw_stats)];
  526. };
  527. struct be_cmd_resp_get_stats {
  528. struct be_cmd_resp_hdr hdr;
  529. struct be_hw_stats hw_stats;
  530. };
  531. struct be_cmd_req_vlan_config {
  532. struct be_cmd_req_hdr hdr;
  533. u8 interface_id;
  534. u8 promiscuous;
  535. u8 untagged;
  536. u8 num_vlan;
  537. u16 normal_vlan[64];
  538. } __packed;
  539. struct be_cmd_req_promiscuous_config {
  540. struct be_cmd_req_hdr hdr;
  541. u8 port0_promiscuous;
  542. u8 port1_promiscuous;
  543. u16 rsvd0;
  544. } __packed;
  545. /******************** Multicast MAC Config *******************/
  546. #define BE_MAX_MC 64 /* set mcast promisc if > 64 */
  547. struct macaddr {
  548. u8 byte[ETH_ALEN];
  549. };
  550. struct be_cmd_req_mcast_mac_config {
  551. struct be_cmd_req_hdr hdr;
  552. u16 num_mac;
  553. u8 promiscuous;
  554. u8 interface_id;
  555. struct macaddr mac[BE_MAX_MC];
  556. } __packed;
  557. static inline struct be_hw_stats *
  558. hw_stats_from_cmd(struct be_cmd_resp_get_stats *cmd)
  559. {
  560. return &cmd->hw_stats;
  561. }
  562. /******************** Link Status Query *******************/
  563. struct be_cmd_req_link_status {
  564. struct be_cmd_req_hdr hdr;
  565. u32 rsvd;
  566. };
  567. enum {
  568. PHY_LINK_DUPLEX_NONE = 0x0,
  569. PHY_LINK_DUPLEX_HALF = 0x1,
  570. PHY_LINK_DUPLEX_FULL = 0x2
  571. };
  572. enum {
  573. PHY_LINK_SPEED_ZERO = 0x0, /* => No link */
  574. PHY_LINK_SPEED_10MBPS = 0x1,
  575. PHY_LINK_SPEED_100MBPS = 0x2,
  576. PHY_LINK_SPEED_1GBPS = 0x3,
  577. PHY_LINK_SPEED_10GBPS = 0x4
  578. };
  579. struct be_cmd_resp_link_status {
  580. struct be_cmd_resp_hdr hdr;
  581. u8 physical_port;
  582. u8 mac_duplex;
  583. u8 mac_speed;
  584. u8 mac_fault;
  585. u8 mgmt_mac_duplex;
  586. u8 mgmt_mac_speed;
  587. u16 link_speed;
  588. u32 rsvd0;
  589. } __packed;
  590. /******************** Port Identification ***************************/
  591. /* Identifies the type of port attached to NIC */
  592. struct be_cmd_req_port_type {
  593. struct be_cmd_req_hdr hdr;
  594. u32 page_num;
  595. u32 port;
  596. };
  597. enum {
  598. TR_PAGE_A0 = 0xa0,
  599. TR_PAGE_A2 = 0xa2
  600. };
  601. struct be_cmd_resp_port_type {
  602. struct be_cmd_resp_hdr hdr;
  603. u32 page_num;
  604. u32 port;
  605. struct data {
  606. u8 identifier;
  607. u8 identifier_ext;
  608. u8 connector;
  609. u8 transceiver[8];
  610. u8 rsvd0[3];
  611. u8 length_km;
  612. u8 length_hm;
  613. u8 length_om1;
  614. u8 length_om2;
  615. u8 length_cu;
  616. u8 length_cu_m;
  617. u8 vendor_name[16];
  618. u8 rsvd;
  619. u8 vendor_oui[3];
  620. u8 vendor_pn[16];
  621. u8 vendor_rev[4];
  622. } data;
  623. };
  624. /******************** Get FW Version *******************/
  625. struct be_cmd_req_get_fw_version {
  626. struct be_cmd_req_hdr hdr;
  627. u8 rsvd0[FW_VER_LEN];
  628. u8 rsvd1[FW_VER_LEN];
  629. } __packed;
  630. struct be_cmd_resp_get_fw_version {
  631. struct be_cmd_resp_hdr hdr;
  632. u8 firmware_version_string[FW_VER_LEN];
  633. u8 fw_on_flash_version_string[FW_VER_LEN];
  634. } __packed;
  635. /******************** Set Flow Contrl *******************/
  636. struct be_cmd_req_set_flow_control {
  637. struct be_cmd_req_hdr hdr;
  638. u16 tx_flow_control;
  639. u16 rx_flow_control;
  640. } __packed;
  641. /******************** Get Flow Contrl *******************/
  642. struct be_cmd_req_get_flow_control {
  643. struct be_cmd_req_hdr hdr;
  644. u32 rsvd;
  645. };
  646. struct be_cmd_resp_get_flow_control {
  647. struct be_cmd_resp_hdr hdr;
  648. u16 tx_flow_control;
  649. u16 rx_flow_control;
  650. } __packed;
  651. /******************** Modify EQ Delay *******************/
  652. struct be_cmd_req_modify_eq_delay {
  653. struct be_cmd_req_hdr hdr;
  654. u32 num_eq;
  655. struct {
  656. u32 eq_id;
  657. u32 phase;
  658. u32 delay_multiplier;
  659. } delay[8];
  660. } __packed;
  661. struct be_cmd_resp_modify_eq_delay {
  662. struct be_cmd_resp_hdr hdr;
  663. u32 rsvd0;
  664. } __packed;
  665. /******************** Get FW Config *******************/
  666. struct be_cmd_req_query_fw_cfg {
  667. struct be_cmd_req_hdr hdr;
  668. u32 rsvd[30];
  669. };
  670. struct be_cmd_resp_query_fw_cfg {
  671. struct be_cmd_resp_hdr hdr;
  672. u32 be_config_number;
  673. u32 asic_revision;
  674. u32 phys_port;
  675. u32 function_cap;
  676. u32 rsvd[26];
  677. };
  678. /******************** Port Beacon ***************************/
  679. #define BEACON_STATE_ENABLED 0x1
  680. #define BEACON_STATE_DISABLED 0x0
  681. struct be_cmd_req_enable_disable_beacon {
  682. struct be_cmd_req_hdr hdr;
  683. u8 port_num;
  684. u8 beacon_state;
  685. u8 beacon_duration;
  686. u8 status_duration;
  687. } __packed;
  688. struct be_cmd_resp_enable_disable_beacon {
  689. struct be_cmd_resp_hdr resp_hdr;
  690. u32 rsvd0;
  691. } __packed;
  692. struct be_cmd_req_get_beacon_state {
  693. struct be_cmd_req_hdr hdr;
  694. u8 port_num;
  695. u8 rsvd0;
  696. u16 rsvd1;
  697. } __packed;
  698. struct be_cmd_resp_get_beacon_state {
  699. struct be_cmd_resp_hdr resp_hdr;
  700. u8 beacon_state;
  701. u8 rsvd0[3];
  702. } __packed;
  703. /****************** Firmware Flash ******************/
  704. struct flashrom_params {
  705. u32 op_code;
  706. u32 op_type;
  707. u32 data_buf_size;
  708. u32 offset;
  709. u8 data_buf[4];
  710. };
  711. struct be_cmd_write_flashrom {
  712. struct be_cmd_req_hdr hdr;
  713. struct flashrom_params params;
  714. };
  715. /************************ WOL *******************************/
  716. struct be_cmd_req_acpi_wol_magic_config{
  717. struct be_cmd_req_hdr hdr;
  718. u32 rsvd0[145];
  719. u8 magic_mac[6];
  720. u8 rsvd2[2];
  721. } __packed;
  722. /********************** LoopBack test *********************/
  723. struct be_cmd_req_loopback_test {
  724. struct be_cmd_req_hdr hdr;
  725. u32 loopback_type;
  726. u32 num_pkts;
  727. u64 pattern;
  728. u32 src_port;
  729. u32 dest_port;
  730. u32 pkt_size;
  731. };
  732. struct be_cmd_resp_loopback_test {
  733. struct be_cmd_resp_hdr resp_hdr;
  734. u32 status;
  735. u32 num_txfer;
  736. u32 num_rx;
  737. u32 miscomp_off;
  738. u32 ticks_compl;
  739. };
  740. struct be_cmd_req_set_lmode {
  741. struct be_cmd_req_hdr hdr;
  742. u8 src_port;
  743. u8 dest_port;
  744. u8 loopback_type;
  745. u8 loopback_state;
  746. };
  747. struct be_cmd_resp_set_lmode {
  748. struct be_cmd_resp_hdr resp_hdr;
  749. u8 rsvd0[4];
  750. };
  751. /********************** DDR DMA test *********************/
  752. struct be_cmd_req_ddrdma_test {
  753. struct be_cmd_req_hdr hdr;
  754. u64 pattern;
  755. u32 byte_count;
  756. u32 rsvd0;
  757. u8 snd_buff[4096];
  758. u8 rsvd1[4096];
  759. };
  760. struct be_cmd_resp_ddrdma_test {
  761. struct be_cmd_resp_hdr hdr;
  762. u64 pattern;
  763. u32 byte_cnt;
  764. u32 snd_err;
  765. u8 rsvd0[4096];
  766. u8 rcv_buff[4096];
  767. };
  768. /*********************** SEEPROM Read ***********************/
  769. #define BE_READ_SEEPROM_LEN 1024
  770. struct be_cmd_req_seeprom_read {
  771. struct be_cmd_req_hdr hdr;
  772. u8 rsvd0[BE_READ_SEEPROM_LEN];
  773. };
  774. struct be_cmd_resp_seeprom_read {
  775. struct be_cmd_req_hdr hdr;
  776. u8 seeprom_data[BE_READ_SEEPROM_LEN];
  777. };
  778. extern int be_pci_fnum_get(struct be_adapter *adapter);
  779. extern int be_cmd_POST(struct be_adapter *adapter);
  780. extern int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  781. u8 type, bool permanent, u32 if_handle);
  782. extern int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  783. u32 if_id, u32 *pmac_id);
  784. extern int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id);
  785. extern int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags,
  786. u32 en_flags, u8 *mac, bool pmac_invalid,
  787. u32 *if_handle, u32 *pmac_id);
  788. extern int be_cmd_if_destroy(struct be_adapter *adapter, u32 if_handle);
  789. extern int be_cmd_eq_create(struct be_adapter *adapter,
  790. struct be_queue_info *eq, int eq_delay);
  791. extern int be_cmd_cq_create(struct be_adapter *adapter,
  792. struct be_queue_info *cq, struct be_queue_info *eq,
  793. bool sol_evts, bool no_delay,
  794. int num_cqe_dma_coalesce);
  795. extern int be_cmd_mccq_create(struct be_adapter *adapter,
  796. struct be_queue_info *mccq,
  797. struct be_queue_info *cq);
  798. extern int be_cmd_txq_create(struct be_adapter *adapter,
  799. struct be_queue_info *txq,
  800. struct be_queue_info *cq);
  801. extern int be_cmd_rxq_create(struct be_adapter *adapter,
  802. struct be_queue_info *rxq, u16 cq_id,
  803. u16 frag_size, u16 max_frame_size, u32 if_id,
  804. u32 rss);
  805. extern int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  806. int type);
  807. extern int be_cmd_link_status_query(struct be_adapter *adapter,
  808. bool *link_up, u8 *mac_speed, u16 *link_speed);
  809. extern int be_cmd_reset(struct be_adapter *adapter);
  810. extern int be_cmd_get_stats(struct be_adapter *adapter,
  811. struct be_dma_mem *nonemb_cmd);
  812. extern int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver);
  813. extern int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd);
  814. extern int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id,
  815. u16 *vtag_array, u32 num, bool untagged,
  816. bool promiscuous);
  817. extern int be_cmd_promiscuous_config(struct be_adapter *adapter,
  818. u8 port_num, bool en);
  819. extern int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
  820. struct net_device *netdev, struct be_dma_mem *mem);
  821. extern int be_cmd_set_flow_control(struct be_adapter *adapter,
  822. u32 tx_fc, u32 rx_fc);
  823. extern int be_cmd_get_flow_control(struct be_adapter *adapter,
  824. u32 *tx_fc, u32 *rx_fc);
  825. extern int be_cmd_query_fw_cfg(struct be_adapter *adapter,
  826. u32 *port_num, u32 *cap);
  827. extern int be_cmd_reset_function(struct be_adapter *adapter);
  828. extern int be_process_mcc(struct be_adapter *adapter, int *status);
  829. extern int be_cmd_set_beacon_state(struct be_adapter *adapter,
  830. u8 port_num, u8 beacon, u8 status, u8 state);
  831. extern int be_cmd_get_beacon_state(struct be_adapter *adapter,
  832. u8 port_num, u32 *state);
  833. extern int be_cmd_read_port_type(struct be_adapter *adapter, u32 port,
  834. u8 *connector);
  835. extern int be_cmd_write_flashrom(struct be_adapter *adapter,
  836. struct be_dma_mem *cmd, u32 flash_oper,
  837. u32 flash_opcode, u32 buf_size);
  838. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  839. int offset);
  840. extern int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  841. struct be_dma_mem *nonemb_cmd);
  842. extern int be_cmd_fw_init(struct be_adapter *adapter);
  843. extern int be_cmd_fw_clean(struct be_adapter *adapter);
  844. extern void be_async_mcc_enable(struct be_adapter *adapter);
  845. extern void be_async_mcc_disable(struct be_adapter *adapter);
  846. extern int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  847. u32 loopback_type, u32 pkt_size,
  848. u32 num_pkts, u64 pattern);
  849. extern int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  850. u32 byte_cnt, struct be_dma_mem *cmd);
  851. extern int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  852. struct be_dma_mem *nonemb_cmd);
  853. extern int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  854. u8 loopback_type, u8 enable);