atl1c_main.c 79 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873
  1. /*
  2. * Copyright(c) 2008 - 2009 Atheros Corporation. All rights reserved.
  3. *
  4. * Derived from Intel e1000 driver
  5. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the Free
  9. * Software Foundation; either version 2 of the License, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc., 59
  19. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  20. */
  21. #include "atl1c.h"
  22. #define ATL1C_DRV_VERSION "1.0.0.2-NAPI"
  23. char atl1c_driver_name[] = "atl1c";
  24. char atl1c_driver_version[] = ATL1C_DRV_VERSION;
  25. #define PCI_DEVICE_ID_ATTANSIC_L2C 0x1062
  26. #define PCI_DEVICE_ID_ATTANSIC_L1C 0x1063
  27. #define PCI_DEVICE_ID_ATHEROS_L2C_B 0x2060 /* AR8152 v1.1 Fast 10/100 */
  28. #define PCI_DEVICE_ID_ATHEROS_L2C_B2 0x2062 /* AR8152 v2.0 Fast 10/100 */
  29. #define PCI_DEVICE_ID_ATHEROS_L1D 0x1073 /* AR8151 v1.0 Gigabit 1000 */
  30. #define L2CB_V10 0xc0
  31. #define L2CB_V11 0xc1
  32. /*
  33. * atl1c_pci_tbl - PCI Device ID Table
  34. *
  35. * Wildcard entries (PCI_ANY_ID) should come last
  36. * Last entry must be all 0s
  37. *
  38. * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
  39. * Class, Class Mask, private data (not used) }
  40. */
  41. static DEFINE_PCI_DEVICE_TABLE(atl1c_pci_tbl) = {
  42. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L1C)},
  43. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L2C)},
  44. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATHEROS_L2C_B)},
  45. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATHEROS_L2C_B2)},
  46. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATHEROS_L1D)},
  47. /* required last entry */
  48. { 0 }
  49. };
  50. MODULE_DEVICE_TABLE(pci, atl1c_pci_tbl);
  51. MODULE_AUTHOR("Jie Yang <jie.yang@atheros.com>");
  52. MODULE_DESCRIPTION("Atheros 1000M Ethernet Network Driver");
  53. MODULE_LICENSE("GPL");
  54. MODULE_VERSION(ATL1C_DRV_VERSION);
  55. static int atl1c_stop_mac(struct atl1c_hw *hw);
  56. static void atl1c_enable_rx_ctrl(struct atl1c_hw *hw);
  57. static void atl1c_enable_tx_ctrl(struct atl1c_hw *hw);
  58. static void atl1c_disable_l0s_l1(struct atl1c_hw *hw);
  59. static void atl1c_set_aspm(struct atl1c_hw *hw, bool linkup);
  60. static void atl1c_setup_mac_ctrl(struct atl1c_adapter *adapter);
  61. static void atl1c_clean_rx_irq(struct atl1c_adapter *adapter, u8 que,
  62. int *work_done, int work_to_do);
  63. static const u16 atl1c_pay_load_size[] = {
  64. 128, 256, 512, 1024, 2048, 4096,
  65. };
  66. static const u16 atl1c_rfd_prod_idx_regs[AT_MAX_RECEIVE_QUEUE] =
  67. {
  68. REG_MB_RFD0_PROD_IDX,
  69. REG_MB_RFD1_PROD_IDX,
  70. REG_MB_RFD2_PROD_IDX,
  71. REG_MB_RFD3_PROD_IDX
  72. };
  73. static const u16 atl1c_rfd_addr_lo_regs[AT_MAX_RECEIVE_QUEUE] =
  74. {
  75. REG_RFD0_HEAD_ADDR_LO,
  76. REG_RFD1_HEAD_ADDR_LO,
  77. REG_RFD2_HEAD_ADDR_LO,
  78. REG_RFD3_HEAD_ADDR_LO
  79. };
  80. static const u16 atl1c_rrd_addr_lo_regs[AT_MAX_RECEIVE_QUEUE] =
  81. {
  82. REG_RRD0_HEAD_ADDR_LO,
  83. REG_RRD1_HEAD_ADDR_LO,
  84. REG_RRD2_HEAD_ADDR_LO,
  85. REG_RRD3_HEAD_ADDR_LO
  86. };
  87. static const u32 atl1c_default_msg = NETIF_MSG_DRV | NETIF_MSG_PROBE |
  88. NETIF_MSG_LINK | NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP;
  89. /*
  90. * atl1c_init_pcie - init PCIE module
  91. */
  92. static void atl1c_reset_pcie(struct atl1c_hw *hw, u32 flag)
  93. {
  94. u32 data;
  95. u32 pci_cmd;
  96. struct pci_dev *pdev = hw->adapter->pdev;
  97. AT_READ_REG(hw, PCI_COMMAND, &pci_cmd);
  98. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  99. pci_cmd |= (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
  100. PCI_COMMAND_IO);
  101. AT_WRITE_REG(hw, PCI_COMMAND, pci_cmd);
  102. /*
  103. * Clear any PowerSaveing Settings
  104. */
  105. pci_enable_wake(pdev, PCI_D3hot, 0);
  106. pci_enable_wake(pdev, PCI_D3cold, 0);
  107. /*
  108. * Mask some pcie error bits
  109. */
  110. AT_READ_REG(hw, REG_PCIE_UC_SEVERITY, &data);
  111. data &= ~PCIE_UC_SERVRITY_DLP;
  112. data &= ~PCIE_UC_SERVRITY_FCP;
  113. AT_WRITE_REG(hw, REG_PCIE_UC_SEVERITY, data);
  114. if (flag & ATL1C_PCIE_L0S_L1_DISABLE)
  115. atl1c_disable_l0s_l1(hw);
  116. if (flag & ATL1C_PCIE_PHY_RESET)
  117. AT_WRITE_REG(hw, REG_GPHY_CTRL, GPHY_CTRL_DEFAULT);
  118. else
  119. AT_WRITE_REG(hw, REG_GPHY_CTRL,
  120. GPHY_CTRL_DEFAULT | GPHY_CTRL_EXT_RESET);
  121. msleep(1);
  122. }
  123. /*
  124. * atl1c_irq_enable - Enable default interrupt generation settings
  125. * @adapter: board private structure
  126. */
  127. static inline void atl1c_irq_enable(struct atl1c_adapter *adapter)
  128. {
  129. if (likely(atomic_dec_and_test(&adapter->irq_sem))) {
  130. AT_WRITE_REG(&adapter->hw, REG_ISR, 0x7FFFFFFF);
  131. AT_WRITE_REG(&adapter->hw, REG_IMR, adapter->hw.intr_mask);
  132. AT_WRITE_FLUSH(&adapter->hw);
  133. }
  134. }
  135. /*
  136. * atl1c_irq_disable - Mask off interrupt generation on the NIC
  137. * @adapter: board private structure
  138. */
  139. static inline void atl1c_irq_disable(struct atl1c_adapter *adapter)
  140. {
  141. atomic_inc(&adapter->irq_sem);
  142. AT_WRITE_REG(&adapter->hw, REG_IMR, 0);
  143. AT_WRITE_FLUSH(&adapter->hw);
  144. synchronize_irq(adapter->pdev->irq);
  145. }
  146. /*
  147. * atl1c_irq_reset - reset interrupt confiure on the NIC
  148. * @adapter: board private structure
  149. */
  150. static inline void atl1c_irq_reset(struct atl1c_adapter *adapter)
  151. {
  152. atomic_set(&adapter->irq_sem, 1);
  153. atl1c_irq_enable(adapter);
  154. }
  155. /*
  156. * atl1c_wait_until_idle - wait up to AT_HW_MAX_IDLE_DELAY reads
  157. * of the idle status register until the device is actually idle
  158. */
  159. static u32 atl1c_wait_until_idle(struct atl1c_hw *hw)
  160. {
  161. int timeout;
  162. u32 data;
  163. for (timeout = 0; timeout < AT_HW_MAX_IDLE_DELAY; timeout++) {
  164. AT_READ_REG(hw, REG_IDLE_STATUS, &data);
  165. if ((data & IDLE_STATUS_MASK) == 0)
  166. return 0;
  167. msleep(1);
  168. }
  169. return data;
  170. }
  171. /*
  172. * atl1c_phy_config - Timer Call-back
  173. * @data: pointer to netdev cast into an unsigned long
  174. */
  175. static void atl1c_phy_config(unsigned long data)
  176. {
  177. struct atl1c_adapter *adapter = (struct atl1c_adapter *) data;
  178. struct atl1c_hw *hw = &adapter->hw;
  179. unsigned long flags;
  180. spin_lock_irqsave(&adapter->mdio_lock, flags);
  181. atl1c_restart_autoneg(hw);
  182. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  183. }
  184. void atl1c_reinit_locked(struct atl1c_adapter *adapter)
  185. {
  186. WARN_ON(in_interrupt());
  187. atl1c_down(adapter);
  188. atl1c_up(adapter);
  189. clear_bit(__AT_RESETTING, &adapter->flags);
  190. }
  191. static void atl1c_check_link_status(struct atl1c_adapter *adapter)
  192. {
  193. struct atl1c_hw *hw = &adapter->hw;
  194. struct net_device *netdev = adapter->netdev;
  195. struct pci_dev *pdev = adapter->pdev;
  196. int err;
  197. unsigned long flags;
  198. u16 speed, duplex, phy_data;
  199. spin_lock_irqsave(&adapter->mdio_lock, flags);
  200. /* MII_BMSR must read twise */
  201. atl1c_read_phy_reg(hw, MII_BMSR, &phy_data);
  202. atl1c_read_phy_reg(hw, MII_BMSR, &phy_data);
  203. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  204. if ((phy_data & BMSR_LSTATUS) == 0) {
  205. /* link down */
  206. if (netif_carrier_ok(netdev)) {
  207. hw->hibernate = true;
  208. if (atl1c_stop_mac(hw) != 0)
  209. if (netif_msg_hw(adapter))
  210. dev_warn(&pdev->dev,
  211. "stop mac failed\n");
  212. atl1c_set_aspm(hw, false);
  213. }
  214. netif_carrier_off(netdev);
  215. } else {
  216. /* Link Up */
  217. hw->hibernate = false;
  218. spin_lock_irqsave(&adapter->mdio_lock, flags);
  219. err = atl1c_get_speed_and_duplex(hw, &speed, &duplex);
  220. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  221. if (unlikely(err))
  222. return;
  223. /* link result is our setting */
  224. if (adapter->link_speed != speed ||
  225. adapter->link_duplex != duplex) {
  226. adapter->link_speed = speed;
  227. adapter->link_duplex = duplex;
  228. atl1c_set_aspm(hw, true);
  229. atl1c_enable_tx_ctrl(hw);
  230. atl1c_enable_rx_ctrl(hw);
  231. atl1c_setup_mac_ctrl(adapter);
  232. if (netif_msg_link(adapter))
  233. dev_info(&pdev->dev,
  234. "%s: %s NIC Link is Up<%d Mbps %s>\n",
  235. atl1c_driver_name, netdev->name,
  236. adapter->link_speed,
  237. adapter->link_duplex == FULL_DUPLEX ?
  238. "Full Duplex" : "Half Duplex");
  239. }
  240. if (!netif_carrier_ok(netdev))
  241. netif_carrier_on(netdev);
  242. }
  243. }
  244. static void atl1c_link_chg_event(struct atl1c_adapter *adapter)
  245. {
  246. struct net_device *netdev = adapter->netdev;
  247. struct pci_dev *pdev = adapter->pdev;
  248. u16 phy_data;
  249. u16 link_up;
  250. spin_lock(&adapter->mdio_lock);
  251. atl1c_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  252. atl1c_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  253. spin_unlock(&adapter->mdio_lock);
  254. link_up = phy_data & BMSR_LSTATUS;
  255. /* notify upper layer link down ASAP */
  256. if (!link_up) {
  257. if (netif_carrier_ok(netdev)) {
  258. /* old link state: Up */
  259. netif_carrier_off(netdev);
  260. if (netif_msg_link(adapter))
  261. dev_info(&pdev->dev,
  262. "%s: %s NIC Link is Down\n",
  263. atl1c_driver_name, netdev->name);
  264. adapter->link_speed = SPEED_0;
  265. }
  266. }
  267. adapter->work_event |= ATL1C_WORK_EVENT_LINK_CHANGE;
  268. schedule_work(&adapter->common_task);
  269. }
  270. static void atl1c_common_task(struct work_struct *work)
  271. {
  272. struct atl1c_adapter *adapter;
  273. struct net_device *netdev;
  274. adapter = container_of(work, struct atl1c_adapter, common_task);
  275. netdev = adapter->netdev;
  276. if (adapter->work_event & ATL1C_WORK_EVENT_RESET) {
  277. netif_device_detach(netdev);
  278. atl1c_down(adapter);
  279. atl1c_up(adapter);
  280. netif_device_attach(netdev);
  281. return;
  282. }
  283. if (adapter->work_event & ATL1C_WORK_EVENT_LINK_CHANGE)
  284. atl1c_check_link_status(adapter);
  285. return;
  286. }
  287. static void atl1c_del_timer(struct atl1c_adapter *adapter)
  288. {
  289. del_timer_sync(&adapter->phy_config_timer);
  290. }
  291. /*
  292. * atl1c_tx_timeout - Respond to a Tx Hang
  293. * @netdev: network interface device structure
  294. */
  295. static void atl1c_tx_timeout(struct net_device *netdev)
  296. {
  297. struct atl1c_adapter *adapter = netdev_priv(netdev);
  298. /* Do the reset outside of interrupt context */
  299. adapter->work_event |= ATL1C_WORK_EVENT_RESET;
  300. schedule_work(&adapter->common_task);
  301. }
  302. /*
  303. * atl1c_set_multi - Multicast and Promiscuous mode set
  304. * @netdev: network interface device structure
  305. *
  306. * The set_multi entry point is called whenever the multicast address
  307. * list or the network interface flags are updated. This routine is
  308. * responsible for configuring the hardware for proper multicast,
  309. * promiscuous mode, and all-multi behavior.
  310. */
  311. static void atl1c_set_multi(struct net_device *netdev)
  312. {
  313. struct atl1c_adapter *adapter = netdev_priv(netdev);
  314. struct atl1c_hw *hw = &adapter->hw;
  315. struct dev_mc_list *mc_ptr;
  316. u32 mac_ctrl_data;
  317. u32 hash_value;
  318. /* Check for Promiscuous and All Multicast modes */
  319. AT_READ_REG(hw, REG_MAC_CTRL, &mac_ctrl_data);
  320. if (netdev->flags & IFF_PROMISC) {
  321. mac_ctrl_data |= MAC_CTRL_PROMIS_EN;
  322. } else if (netdev->flags & IFF_ALLMULTI) {
  323. mac_ctrl_data |= MAC_CTRL_MC_ALL_EN;
  324. mac_ctrl_data &= ~MAC_CTRL_PROMIS_EN;
  325. } else {
  326. mac_ctrl_data &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
  327. }
  328. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  329. /* clear the old settings from the multicast hash table */
  330. AT_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  331. AT_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  332. /* comoute mc addresses' hash value ,and put it into hash table */
  333. netdev_for_each_mc_addr(mc_ptr, netdev) {
  334. hash_value = atl1c_hash_mc_addr(hw, mc_ptr->dmi_addr);
  335. atl1c_hash_set(hw, hash_value);
  336. }
  337. }
  338. static void atl1c_vlan_rx_register(struct net_device *netdev,
  339. struct vlan_group *grp)
  340. {
  341. struct atl1c_adapter *adapter = netdev_priv(netdev);
  342. struct pci_dev *pdev = adapter->pdev;
  343. u32 mac_ctrl_data = 0;
  344. if (netif_msg_pktdata(adapter))
  345. dev_dbg(&pdev->dev, "atl1c_vlan_rx_register\n");
  346. atl1c_irq_disable(adapter);
  347. adapter->vlgrp = grp;
  348. AT_READ_REG(&adapter->hw, REG_MAC_CTRL, &mac_ctrl_data);
  349. if (grp) {
  350. /* enable VLAN tag insert/strip */
  351. mac_ctrl_data |= MAC_CTRL_RMV_VLAN;
  352. } else {
  353. /* disable VLAN tag insert/strip */
  354. mac_ctrl_data &= ~MAC_CTRL_RMV_VLAN;
  355. }
  356. AT_WRITE_REG(&adapter->hw, REG_MAC_CTRL, mac_ctrl_data);
  357. atl1c_irq_enable(adapter);
  358. }
  359. static void atl1c_restore_vlan(struct atl1c_adapter *adapter)
  360. {
  361. struct pci_dev *pdev = adapter->pdev;
  362. if (netif_msg_pktdata(adapter))
  363. dev_dbg(&pdev->dev, "atl1c_restore_vlan !");
  364. atl1c_vlan_rx_register(adapter->netdev, adapter->vlgrp);
  365. }
  366. /*
  367. * atl1c_set_mac - Change the Ethernet Address of the NIC
  368. * @netdev: network interface device structure
  369. * @p: pointer to an address structure
  370. *
  371. * Returns 0 on success, negative on failure
  372. */
  373. static int atl1c_set_mac_addr(struct net_device *netdev, void *p)
  374. {
  375. struct atl1c_adapter *adapter = netdev_priv(netdev);
  376. struct sockaddr *addr = p;
  377. if (!is_valid_ether_addr(addr->sa_data))
  378. return -EADDRNOTAVAIL;
  379. if (netif_running(netdev))
  380. return -EBUSY;
  381. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  382. memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
  383. atl1c_hw_set_mac_addr(&adapter->hw);
  384. return 0;
  385. }
  386. static void atl1c_set_rxbufsize(struct atl1c_adapter *adapter,
  387. struct net_device *dev)
  388. {
  389. int mtu = dev->mtu;
  390. adapter->rx_buffer_len = mtu > AT_RX_BUF_SIZE ?
  391. roundup(mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN, 8) : AT_RX_BUF_SIZE;
  392. }
  393. /*
  394. * atl1c_change_mtu - Change the Maximum Transfer Unit
  395. * @netdev: network interface device structure
  396. * @new_mtu: new value for maximum frame size
  397. *
  398. * Returns 0 on success, negative on failure
  399. */
  400. static int atl1c_change_mtu(struct net_device *netdev, int new_mtu)
  401. {
  402. struct atl1c_adapter *adapter = netdev_priv(netdev);
  403. int old_mtu = netdev->mtu;
  404. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  405. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  406. (max_frame > MAX_JUMBO_FRAME_SIZE)) {
  407. if (netif_msg_link(adapter))
  408. dev_warn(&adapter->pdev->dev, "invalid MTU setting\n");
  409. return -EINVAL;
  410. }
  411. /* set MTU */
  412. if (old_mtu != new_mtu && netif_running(netdev)) {
  413. while (test_and_set_bit(__AT_RESETTING, &adapter->flags))
  414. msleep(1);
  415. netdev->mtu = new_mtu;
  416. adapter->hw.max_frame_size = new_mtu;
  417. atl1c_set_rxbufsize(adapter, netdev);
  418. atl1c_down(adapter);
  419. atl1c_up(adapter);
  420. clear_bit(__AT_RESETTING, &adapter->flags);
  421. if (adapter->hw.ctrl_flags & ATL1C_FPGA_VERSION) {
  422. u32 phy_data;
  423. AT_READ_REG(&adapter->hw, 0x1414, &phy_data);
  424. phy_data |= 0x10000000;
  425. AT_WRITE_REG(&adapter->hw, 0x1414, phy_data);
  426. }
  427. }
  428. return 0;
  429. }
  430. /*
  431. * caller should hold mdio_lock
  432. */
  433. static int atl1c_mdio_read(struct net_device *netdev, int phy_id, int reg_num)
  434. {
  435. struct atl1c_adapter *adapter = netdev_priv(netdev);
  436. u16 result;
  437. atl1c_read_phy_reg(&adapter->hw, reg_num & MDIO_REG_ADDR_MASK, &result);
  438. return result;
  439. }
  440. static void atl1c_mdio_write(struct net_device *netdev, int phy_id,
  441. int reg_num, int val)
  442. {
  443. struct atl1c_adapter *adapter = netdev_priv(netdev);
  444. atl1c_write_phy_reg(&adapter->hw, reg_num & MDIO_REG_ADDR_MASK, val);
  445. }
  446. /*
  447. * atl1c_mii_ioctl -
  448. * @netdev:
  449. * @ifreq:
  450. * @cmd:
  451. */
  452. static int atl1c_mii_ioctl(struct net_device *netdev,
  453. struct ifreq *ifr, int cmd)
  454. {
  455. struct atl1c_adapter *adapter = netdev_priv(netdev);
  456. struct pci_dev *pdev = adapter->pdev;
  457. struct mii_ioctl_data *data = if_mii(ifr);
  458. unsigned long flags;
  459. int retval = 0;
  460. if (!netif_running(netdev))
  461. return -EINVAL;
  462. spin_lock_irqsave(&adapter->mdio_lock, flags);
  463. switch (cmd) {
  464. case SIOCGMIIPHY:
  465. data->phy_id = 0;
  466. break;
  467. case SIOCGMIIREG:
  468. if (atl1c_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
  469. &data->val_out)) {
  470. retval = -EIO;
  471. goto out;
  472. }
  473. break;
  474. case SIOCSMIIREG:
  475. if (data->reg_num & ~(0x1F)) {
  476. retval = -EFAULT;
  477. goto out;
  478. }
  479. dev_dbg(&pdev->dev, "<atl1c_mii_ioctl> write %x %x",
  480. data->reg_num, data->val_in);
  481. if (atl1c_write_phy_reg(&adapter->hw,
  482. data->reg_num, data->val_in)) {
  483. retval = -EIO;
  484. goto out;
  485. }
  486. break;
  487. default:
  488. retval = -EOPNOTSUPP;
  489. break;
  490. }
  491. out:
  492. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  493. return retval;
  494. }
  495. /*
  496. * atl1c_ioctl -
  497. * @netdev:
  498. * @ifreq:
  499. * @cmd:
  500. */
  501. static int atl1c_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  502. {
  503. switch (cmd) {
  504. case SIOCGMIIPHY:
  505. case SIOCGMIIREG:
  506. case SIOCSMIIREG:
  507. return atl1c_mii_ioctl(netdev, ifr, cmd);
  508. default:
  509. return -EOPNOTSUPP;
  510. }
  511. }
  512. /*
  513. * atl1c_alloc_queues - Allocate memory for all rings
  514. * @adapter: board private structure to initialize
  515. *
  516. */
  517. static int __devinit atl1c_alloc_queues(struct atl1c_adapter *adapter)
  518. {
  519. return 0;
  520. }
  521. static void atl1c_set_mac_type(struct atl1c_hw *hw)
  522. {
  523. switch (hw->device_id) {
  524. case PCI_DEVICE_ID_ATTANSIC_L2C:
  525. hw->nic_type = athr_l2c;
  526. break;
  527. case PCI_DEVICE_ID_ATTANSIC_L1C:
  528. hw->nic_type = athr_l1c;
  529. break;
  530. case PCI_DEVICE_ID_ATHEROS_L2C_B:
  531. hw->nic_type = athr_l2c_b;
  532. break;
  533. case PCI_DEVICE_ID_ATHEROS_L2C_B2:
  534. hw->nic_type = athr_l2c_b2;
  535. break;
  536. case PCI_DEVICE_ID_ATHEROS_L1D:
  537. hw->nic_type = athr_l1d;
  538. break;
  539. default:
  540. break;
  541. }
  542. }
  543. static int atl1c_setup_mac_funcs(struct atl1c_hw *hw)
  544. {
  545. u32 phy_status_data;
  546. u32 link_ctrl_data;
  547. atl1c_set_mac_type(hw);
  548. AT_READ_REG(hw, REG_PHY_STATUS, &phy_status_data);
  549. AT_READ_REG(hw, REG_LINK_CTRL, &link_ctrl_data);
  550. hw->ctrl_flags = ATL1C_INTR_CLEAR_ON_READ |
  551. ATL1C_INTR_MODRT_ENABLE |
  552. ATL1C_RX_IPV6_CHKSUM |
  553. ATL1C_TXQ_MODE_ENHANCE;
  554. if (link_ctrl_data & LINK_CTRL_L0S_EN)
  555. hw->ctrl_flags |= ATL1C_ASPM_L0S_SUPPORT;
  556. if (link_ctrl_data & LINK_CTRL_L1_EN)
  557. hw->ctrl_flags |= ATL1C_ASPM_L1_SUPPORT;
  558. if (link_ctrl_data & LINK_CTRL_EXT_SYNC)
  559. hw->ctrl_flags |= ATL1C_LINK_EXT_SYNC;
  560. if (hw->nic_type == athr_l1c ||
  561. hw->nic_type == athr_l1d) {
  562. hw->ctrl_flags |= ATL1C_ASPM_CTRL_MON;
  563. hw->link_cap_flags |= ATL1C_LINK_CAP_1000M;
  564. }
  565. return 0;
  566. }
  567. /*
  568. * atl1c_sw_init - Initialize general software structures (struct atl1c_adapter)
  569. * @adapter: board private structure to initialize
  570. *
  571. * atl1c_sw_init initializes the Adapter private data structure.
  572. * Fields are initialized based on PCI device information and
  573. * OS network device settings (MTU size).
  574. */
  575. static int __devinit atl1c_sw_init(struct atl1c_adapter *adapter)
  576. {
  577. struct atl1c_hw *hw = &adapter->hw;
  578. struct pci_dev *pdev = adapter->pdev;
  579. adapter->wol = 0;
  580. adapter->link_speed = SPEED_0;
  581. adapter->link_duplex = FULL_DUPLEX;
  582. adapter->num_rx_queues = AT_DEF_RECEIVE_QUEUE;
  583. adapter->tpd_ring[0].count = 1024;
  584. adapter->rfd_ring[0].count = 512;
  585. hw->vendor_id = pdev->vendor;
  586. hw->device_id = pdev->device;
  587. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  588. hw->subsystem_id = pdev->subsystem_device;
  589. /* before link up, we assume hibernate is true */
  590. hw->hibernate = true;
  591. hw->media_type = MEDIA_TYPE_AUTO_SENSOR;
  592. if (atl1c_setup_mac_funcs(hw) != 0) {
  593. dev_err(&pdev->dev, "set mac function pointers failed\n");
  594. return -1;
  595. }
  596. hw->intr_mask = IMR_NORMAL_MASK;
  597. hw->phy_configured = false;
  598. hw->preamble_len = 7;
  599. hw->max_frame_size = adapter->netdev->mtu;
  600. if (adapter->num_rx_queues < 2) {
  601. hw->rss_type = atl1c_rss_disable;
  602. hw->rss_mode = atl1c_rss_mode_disable;
  603. } else {
  604. hw->rss_type = atl1c_rss_ipv4;
  605. hw->rss_mode = atl1c_rss_mul_que_mul_int;
  606. hw->rss_hash_bits = 16;
  607. }
  608. hw->autoneg_advertised = ADVERTISED_Autoneg;
  609. hw->indirect_tab = 0xE4E4E4E4;
  610. hw->base_cpu = 0;
  611. hw->ict = 50000; /* 100ms */
  612. hw->smb_timer = 200000; /* 400ms */
  613. hw->cmb_tpd = 4;
  614. hw->cmb_tx_timer = 1; /* 2 us */
  615. hw->rx_imt = 200;
  616. hw->tx_imt = 1000;
  617. hw->tpd_burst = 5;
  618. hw->rfd_burst = 8;
  619. hw->dma_order = atl1c_dma_ord_out;
  620. hw->dmar_block = atl1c_dma_req_1024;
  621. hw->dmaw_block = atl1c_dma_req_1024;
  622. hw->dmar_dly_cnt = 15;
  623. hw->dmaw_dly_cnt = 4;
  624. if (atl1c_alloc_queues(adapter)) {
  625. dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
  626. return -ENOMEM;
  627. }
  628. /* TODO */
  629. atl1c_set_rxbufsize(adapter, adapter->netdev);
  630. atomic_set(&adapter->irq_sem, 1);
  631. spin_lock_init(&adapter->mdio_lock);
  632. spin_lock_init(&adapter->tx_lock);
  633. set_bit(__AT_DOWN, &adapter->flags);
  634. return 0;
  635. }
  636. static inline void atl1c_clean_buffer(struct pci_dev *pdev,
  637. struct atl1c_buffer *buffer_info, int in_irq)
  638. {
  639. u16 pci_driection;
  640. if (buffer_info->flags & ATL1C_BUFFER_FREE)
  641. return;
  642. if (buffer_info->dma) {
  643. if (buffer_info->flags & ATL1C_PCIMAP_FROMDEVICE)
  644. pci_driection = PCI_DMA_FROMDEVICE;
  645. else
  646. pci_driection = PCI_DMA_TODEVICE;
  647. if (buffer_info->flags & ATL1C_PCIMAP_SINGLE)
  648. pci_unmap_single(pdev, buffer_info->dma,
  649. buffer_info->length, pci_driection);
  650. else if (buffer_info->flags & ATL1C_PCIMAP_PAGE)
  651. pci_unmap_page(pdev, buffer_info->dma,
  652. buffer_info->length, pci_driection);
  653. }
  654. if (buffer_info->skb) {
  655. if (in_irq)
  656. dev_kfree_skb_irq(buffer_info->skb);
  657. else
  658. dev_kfree_skb(buffer_info->skb);
  659. }
  660. buffer_info->dma = 0;
  661. buffer_info->skb = NULL;
  662. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_FREE);
  663. }
  664. /*
  665. * atl1c_clean_tx_ring - Free Tx-skb
  666. * @adapter: board private structure
  667. */
  668. static void atl1c_clean_tx_ring(struct atl1c_adapter *adapter,
  669. enum atl1c_trans_queue type)
  670. {
  671. struct atl1c_tpd_ring *tpd_ring = &adapter->tpd_ring[type];
  672. struct atl1c_buffer *buffer_info;
  673. struct pci_dev *pdev = adapter->pdev;
  674. u16 index, ring_count;
  675. ring_count = tpd_ring->count;
  676. for (index = 0; index < ring_count; index++) {
  677. buffer_info = &tpd_ring->buffer_info[index];
  678. atl1c_clean_buffer(pdev, buffer_info, 0);
  679. }
  680. /* Zero out Tx-buffers */
  681. memset(tpd_ring->desc, 0, sizeof(struct atl1c_tpd_desc) *
  682. ring_count);
  683. atomic_set(&tpd_ring->next_to_clean, 0);
  684. tpd_ring->next_to_use = 0;
  685. }
  686. /*
  687. * atl1c_clean_rx_ring - Free rx-reservation skbs
  688. * @adapter: board private structure
  689. */
  690. static void atl1c_clean_rx_ring(struct atl1c_adapter *adapter)
  691. {
  692. struct atl1c_rfd_ring *rfd_ring = adapter->rfd_ring;
  693. struct atl1c_rrd_ring *rrd_ring = adapter->rrd_ring;
  694. struct atl1c_buffer *buffer_info;
  695. struct pci_dev *pdev = adapter->pdev;
  696. int i, j;
  697. for (i = 0; i < adapter->num_rx_queues; i++) {
  698. for (j = 0; j < rfd_ring[i].count; j++) {
  699. buffer_info = &rfd_ring[i].buffer_info[j];
  700. atl1c_clean_buffer(pdev, buffer_info, 0);
  701. }
  702. /* zero out the descriptor ring */
  703. memset(rfd_ring[i].desc, 0, rfd_ring[i].size);
  704. rfd_ring[i].next_to_clean = 0;
  705. rfd_ring[i].next_to_use = 0;
  706. rrd_ring[i].next_to_use = 0;
  707. rrd_ring[i].next_to_clean = 0;
  708. }
  709. }
  710. /*
  711. * Read / Write Ptr Initialize:
  712. */
  713. static void atl1c_init_ring_ptrs(struct atl1c_adapter *adapter)
  714. {
  715. struct atl1c_tpd_ring *tpd_ring = adapter->tpd_ring;
  716. struct atl1c_rfd_ring *rfd_ring = adapter->rfd_ring;
  717. struct atl1c_rrd_ring *rrd_ring = adapter->rrd_ring;
  718. struct atl1c_buffer *buffer_info;
  719. int i, j;
  720. for (i = 0; i < AT_MAX_TRANSMIT_QUEUE; i++) {
  721. tpd_ring[i].next_to_use = 0;
  722. atomic_set(&tpd_ring[i].next_to_clean, 0);
  723. buffer_info = tpd_ring[i].buffer_info;
  724. for (j = 0; j < tpd_ring->count; j++)
  725. ATL1C_SET_BUFFER_STATE(&buffer_info[i],
  726. ATL1C_BUFFER_FREE);
  727. }
  728. for (i = 0; i < adapter->num_rx_queues; i++) {
  729. rfd_ring[i].next_to_use = 0;
  730. rfd_ring[i].next_to_clean = 0;
  731. rrd_ring[i].next_to_use = 0;
  732. rrd_ring[i].next_to_clean = 0;
  733. for (j = 0; j < rfd_ring[i].count; j++) {
  734. buffer_info = &rfd_ring[i].buffer_info[j];
  735. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_FREE);
  736. }
  737. }
  738. }
  739. /*
  740. * atl1c_free_ring_resources - Free Tx / RX descriptor Resources
  741. * @adapter: board private structure
  742. *
  743. * Free all transmit software resources
  744. */
  745. static void atl1c_free_ring_resources(struct atl1c_adapter *adapter)
  746. {
  747. struct pci_dev *pdev = adapter->pdev;
  748. pci_free_consistent(pdev, adapter->ring_header.size,
  749. adapter->ring_header.desc,
  750. adapter->ring_header.dma);
  751. adapter->ring_header.desc = NULL;
  752. /* Note: just free tdp_ring.buffer_info,
  753. * it contain rfd_ring.buffer_info, do not double free */
  754. if (adapter->tpd_ring[0].buffer_info) {
  755. kfree(adapter->tpd_ring[0].buffer_info);
  756. adapter->tpd_ring[0].buffer_info = NULL;
  757. }
  758. }
  759. /*
  760. * atl1c_setup_mem_resources - allocate Tx / RX descriptor resources
  761. * @adapter: board private structure
  762. *
  763. * Return 0 on success, negative on failure
  764. */
  765. static int atl1c_setup_ring_resources(struct atl1c_adapter *adapter)
  766. {
  767. struct pci_dev *pdev = adapter->pdev;
  768. struct atl1c_tpd_ring *tpd_ring = adapter->tpd_ring;
  769. struct atl1c_rfd_ring *rfd_ring = adapter->rfd_ring;
  770. struct atl1c_rrd_ring *rrd_ring = adapter->rrd_ring;
  771. struct atl1c_ring_header *ring_header = &adapter->ring_header;
  772. int num_rx_queues = adapter->num_rx_queues;
  773. int size;
  774. int i;
  775. int count = 0;
  776. int rx_desc_count = 0;
  777. u32 offset = 0;
  778. rrd_ring[0].count = rfd_ring[0].count;
  779. for (i = 1; i < AT_MAX_TRANSMIT_QUEUE; i++)
  780. tpd_ring[i].count = tpd_ring[0].count;
  781. for (i = 1; i < adapter->num_rx_queues; i++)
  782. rfd_ring[i].count = rrd_ring[i].count = rfd_ring[0].count;
  783. /* 2 tpd queue, one high priority queue,
  784. * another normal priority queue */
  785. size = sizeof(struct atl1c_buffer) * (tpd_ring->count * 2 +
  786. rfd_ring->count * num_rx_queues);
  787. tpd_ring->buffer_info = kzalloc(size, GFP_KERNEL);
  788. if (unlikely(!tpd_ring->buffer_info)) {
  789. dev_err(&pdev->dev, "kzalloc failed, size = %d\n",
  790. size);
  791. goto err_nomem;
  792. }
  793. for (i = 0; i < AT_MAX_TRANSMIT_QUEUE; i++) {
  794. tpd_ring[i].buffer_info =
  795. (struct atl1c_buffer *) (tpd_ring->buffer_info + count);
  796. count += tpd_ring[i].count;
  797. }
  798. for (i = 0; i < num_rx_queues; i++) {
  799. rfd_ring[i].buffer_info =
  800. (struct atl1c_buffer *) (tpd_ring->buffer_info + count);
  801. count += rfd_ring[i].count;
  802. rx_desc_count += rfd_ring[i].count;
  803. }
  804. /*
  805. * real ring DMA buffer
  806. * each ring/block may need up to 8 bytes for alignment, hence the
  807. * additional bytes tacked onto the end.
  808. */
  809. ring_header->size = size =
  810. sizeof(struct atl1c_tpd_desc) * tpd_ring->count * 2 +
  811. sizeof(struct atl1c_rx_free_desc) * rx_desc_count +
  812. sizeof(struct atl1c_recv_ret_status) * rx_desc_count +
  813. sizeof(struct atl1c_hw_stats) +
  814. 8 * 4 + 8 * 2 * num_rx_queues;
  815. ring_header->desc = pci_alloc_consistent(pdev, ring_header->size,
  816. &ring_header->dma);
  817. if (unlikely(!ring_header->desc)) {
  818. dev_err(&pdev->dev, "pci_alloc_consistend failed\n");
  819. goto err_nomem;
  820. }
  821. memset(ring_header->desc, 0, ring_header->size);
  822. /* init TPD ring */
  823. tpd_ring[0].dma = roundup(ring_header->dma, 8);
  824. offset = tpd_ring[0].dma - ring_header->dma;
  825. for (i = 0; i < AT_MAX_TRANSMIT_QUEUE; i++) {
  826. tpd_ring[i].dma = ring_header->dma + offset;
  827. tpd_ring[i].desc = (u8 *) ring_header->desc + offset;
  828. tpd_ring[i].size =
  829. sizeof(struct atl1c_tpd_desc) * tpd_ring[i].count;
  830. offset += roundup(tpd_ring[i].size, 8);
  831. }
  832. /* init RFD ring */
  833. for (i = 0; i < num_rx_queues; i++) {
  834. rfd_ring[i].dma = ring_header->dma + offset;
  835. rfd_ring[i].desc = (u8 *) ring_header->desc + offset;
  836. rfd_ring[i].size = sizeof(struct atl1c_rx_free_desc) *
  837. rfd_ring[i].count;
  838. offset += roundup(rfd_ring[i].size, 8);
  839. }
  840. /* init RRD ring */
  841. for (i = 0; i < num_rx_queues; i++) {
  842. rrd_ring[i].dma = ring_header->dma + offset;
  843. rrd_ring[i].desc = (u8 *) ring_header->desc + offset;
  844. rrd_ring[i].size = sizeof(struct atl1c_recv_ret_status) *
  845. rrd_ring[i].count;
  846. offset += roundup(rrd_ring[i].size, 8);
  847. }
  848. adapter->smb.dma = ring_header->dma + offset;
  849. adapter->smb.smb = (u8 *)ring_header->desc + offset;
  850. return 0;
  851. err_nomem:
  852. kfree(tpd_ring->buffer_info);
  853. return -ENOMEM;
  854. }
  855. static void atl1c_configure_des_ring(struct atl1c_adapter *adapter)
  856. {
  857. struct atl1c_hw *hw = &adapter->hw;
  858. struct atl1c_rfd_ring *rfd_ring = (struct atl1c_rfd_ring *)
  859. adapter->rfd_ring;
  860. struct atl1c_rrd_ring *rrd_ring = (struct atl1c_rrd_ring *)
  861. adapter->rrd_ring;
  862. struct atl1c_tpd_ring *tpd_ring = (struct atl1c_tpd_ring *)
  863. adapter->tpd_ring;
  864. struct atl1c_cmb *cmb = (struct atl1c_cmb *) &adapter->cmb;
  865. struct atl1c_smb *smb = (struct atl1c_smb *) &adapter->smb;
  866. int i;
  867. /* TPD */
  868. AT_WRITE_REG(hw, REG_TX_BASE_ADDR_HI,
  869. (u32)((tpd_ring[atl1c_trans_normal].dma &
  870. AT_DMA_HI_ADDR_MASK) >> 32));
  871. /* just enable normal priority TX queue */
  872. AT_WRITE_REG(hw, REG_NTPD_HEAD_ADDR_LO,
  873. (u32)(tpd_ring[atl1c_trans_normal].dma &
  874. AT_DMA_LO_ADDR_MASK));
  875. AT_WRITE_REG(hw, REG_HTPD_HEAD_ADDR_LO,
  876. (u32)(tpd_ring[atl1c_trans_high].dma &
  877. AT_DMA_LO_ADDR_MASK));
  878. AT_WRITE_REG(hw, REG_TPD_RING_SIZE,
  879. (u32)(tpd_ring[0].count & TPD_RING_SIZE_MASK));
  880. /* RFD */
  881. AT_WRITE_REG(hw, REG_RX_BASE_ADDR_HI,
  882. (u32)((rfd_ring[0].dma & AT_DMA_HI_ADDR_MASK) >> 32));
  883. for (i = 0; i < adapter->num_rx_queues; i++)
  884. AT_WRITE_REG(hw, atl1c_rfd_addr_lo_regs[i],
  885. (u32)(rfd_ring[i].dma & AT_DMA_LO_ADDR_MASK));
  886. AT_WRITE_REG(hw, REG_RFD_RING_SIZE,
  887. rfd_ring[0].count & RFD_RING_SIZE_MASK);
  888. AT_WRITE_REG(hw, REG_RX_BUF_SIZE,
  889. adapter->rx_buffer_len & RX_BUF_SIZE_MASK);
  890. /* RRD */
  891. for (i = 0; i < adapter->num_rx_queues; i++)
  892. AT_WRITE_REG(hw, atl1c_rrd_addr_lo_regs[i],
  893. (u32)(rrd_ring[i].dma & AT_DMA_LO_ADDR_MASK));
  894. AT_WRITE_REG(hw, REG_RRD_RING_SIZE,
  895. (rrd_ring[0].count & RRD_RING_SIZE_MASK));
  896. /* CMB */
  897. AT_WRITE_REG(hw, REG_CMB_BASE_ADDR_LO, cmb->dma & AT_DMA_LO_ADDR_MASK);
  898. /* SMB */
  899. AT_WRITE_REG(hw, REG_SMB_BASE_ADDR_HI,
  900. (u32)((smb->dma & AT_DMA_HI_ADDR_MASK) >> 32));
  901. AT_WRITE_REG(hw, REG_SMB_BASE_ADDR_LO,
  902. (u32)(smb->dma & AT_DMA_LO_ADDR_MASK));
  903. /* Load all of base address above */
  904. AT_WRITE_REG(hw, REG_LOAD_PTR, 1);
  905. }
  906. static void atl1c_configure_tx(struct atl1c_adapter *adapter)
  907. {
  908. struct atl1c_hw *hw = &adapter->hw;
  909. u32 dev_ctrl_data;
  910. u32 max_pay_load;
  911. u16 tx_offload_thresh;
  912. u32 txq_ctrl_data;
  913. u32 extra_size = 0; /* Jumbo frame threshold in QWORD unit */
  914. extra_size = ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN;
  915. tx_offload_thresh = MAX_TX_OFFLOAD_THRESH;
  916. AT_WRITE_REG(hw, REG_TX_TSO_OFFLOAD_THRESH,
  917. (tx_offload_thresh >> 3) & TX_TSO_OFFLOAD_THRESH_MASK);
  918. AT_READ_REG(hw, REG_DEVICE_CTRL, &dev_ctrl_data);
  919. max_pay_load = (dev_ctrl_data >> DEVICE_CTRL_MAX_PAYLOAD_SHIFT) &
  920. DEVICE_CTRL_MAX_PAYLOAD_MASK;
  921. hw->dmaw_block = min(max_pay_load, hw->dmaw_block);
  922. max_pay_load = (dev_ctrl_data >> DEVICE_CTRL_MAX_RREQ_SZ_SHIFT) &
  923. DEVICE_CTRL_MAX_RREQ_SZ_MASK;
  924. hw->dmar_block = min(max_pay_load, hw->dmar_block);
  925. txq_ctrl_data = (hw->tpd_burst & TXQ_NUM_TPD_BURST_MASK) <<
  926. TXQ_NUM_TPD_BURST_SHIFT;
  927. if (hw->ctrl_flags & ATL1C_TXQ_MODE_ENHANCE)
  928. txq_ctrl_data |= TXQ_CTRL_ENH_MODE;
  929. txq_ctrl_data |= (atl1c_pay_load_size[hw->dmar_block] &
  930. TXQ_TXF_BURST_NUM_MASK) << TXQ_TXF_BURST_NUM_SHIFT;
  931. AT_WRITE_REG(hw, REG_TXQ_CTRL, txq_ctrl_data);
  932. }
  933. static void atl1c_configure_rx(struct atl1c_adapter *adapter)
  934. {
  935. struct atl1c_hw *hw = &adapter->hw;
  936. u32 rxq_ctrl_data;
  937. rxq_ctrl_data = (hw->rfd_burst & RXQ_RFD_BURST_NUM_MASK) <<
  938. RXQ_RFD_BURST_NUM_SHIFT;
  939. if (hw->ctrl_flags & ATL1C_RX_IPV6_CHKSUM)
  940. rxq_ctrl_data |= IPV6_CHKSUM_CTRL_EN;
  941. if (hw->rss_type == atl1c_rss_ipv4)
  942. rxq_ctrl_data |= RSS_HASH_IPV4;
  943. if (hw->rss_type == atl1c_rss_ipv4_tcp)
  944. rxq_ctrl_data |= RSS_HASH_IPV4_TCP;
  945. if (hw->rss_type == atl1c_rss_ipv6)
  946. rxq_ctrl_data |= RSS_HASH_IPV6;
  947. if (hw->rss_type == atl1c_rss_ipv6_tcp)
  948. rxq_ctrl_data |= RSS_HASH_IPV6_TCP;
  949. if (hw->rss_type != atl1c_rss_disable)
  950. rxq_ctrl_data |= RRS_HASH_CTRL_EN;
  951. rxq_ctrl_data |= (hw->rss_mode & RSS_MODE_MASK) <<
  952. RSS_MODE_SHIFT;
  953. rxq_ctrl_data |= (hw->rss_hash_bits & RSS_HASH_BITS_MASK) <<
  954. RSS_HASH_BITS_SHIFT;
  955. if (hw->ctrl_flags & ATL1C_ASPM_CTRL_MON)
  956. rxq_ctrl_data |= (ASPM_THRUPUT_LIMIT_100M &
  957. ASPM_THRUPUT_LIMIT_MASK) << ASPM_THRUPUT_LIMIT_SHIFT;
  958. AT_WRITE_REG(hw, REG_RXQ_CTRL, rxq_ctrl_data);
  959. }
  960. static void atl1c_configure_rss(struct atl1c_adapter *adapter)
  961. {
  962. struct atl1c_hw *hw = &adapter->hw;
  963. AT_WRITE_REG(hw, REG_IDT_TABLE, hw->indirect_tab);
  964. AT_WRITE_REG(hw, REG_BASE_CPU_NUMBER, hw->base_cpu);
  965. }
  966. static void atl1c_configure_dma(struct atl1c_adapter *adapter)
  967. {
  968. struct atl1c_hw *hw = &adapter->hw;
  969. u32 dma_ctrl_data;
  970. dma_ctrl_data = DMA_CTRL_DMAR_REQ_PRI;
  971. if (hw->ctrl_flags & ATL1C_CMB_ENABLE)
  972. dma_ctrl_data |= DMA_CTRL_CMB_EN;
  973. if (hw->ctrl_flags & ATL1C_SMB_ENABLE)
  974. dma_ctrl_data |= DMA_CTRL_SMB_EN;
  975. else
  976. dma_ctrl_data |= MAC_CTRL_SMB_DIS;
  977. switch (hw->dma_order) {
  978. case atl1c_dma_ord_in:
  979. dma_ctrl_data |= DMA_CTRL_DMAR_IN_ORDER;
  980. break;
  981. case atl1c_dma_ord_enh:
  982. dma_ctrl_data |= DMA_CTRL_DMAR_ENH_ORDER;
  983. break;
  984. case atl1c_dma_ord_out:
  985. dma_ctrl_data |= DMA_CTRL_DMAR_OUT_ORDER;
  986. break;
  987. default:
  988. break;
  989. }
  990. dma_ctrl_data |= (((u32)hw->dmar_block) & DMA_CTRL_DMAR_BURST_LEN_MASK)
  991. << DMA_CTRL_DMAR_BURST_LEN_SHIFT;
  992. dma_ctrl_data |= (((u32)hw->dmaw_block) & DMA_CTRL_DMAW_BURST_LEN_MASK)
  993. << DMA_CTRL_DMAW_BURST_LEN_SHIFT;
  994. dma_ctrl_data |= (((u32)hw->dmar_dly_cnt) & DMA_CTRL_DMAR_DLY_CNT_MASK)
  995. << DMA_CTRL_DMAR_DLY_CNT_SHIFT;
  996. dma_ctrl_data |= (((u32)hw->dmaw_dly_cnt) & DMA_CTRL_DMAW_DLY_CNT_MASK)
  997. << DMA_CTRL_DMAW_DLY_CNT_SHIFT;
  998. AT_WRITE_REG(hw, REG_DMA_CTRL, dma_ctrl_data);
  999. }
  1000. /*
  1001. * Stop the mac, transmit and receive units
  1002. * hw - Struct containing variables accessed by shared code
  1003. * return : 0 or idle status (if error)
  1004. */
  1005. static int atl1c_stop_mac(struct atl1c_hw *hw)
  1006. {
  1007. u32 data;
  1008. AT_READ_REG(hw, REG_RXQ_CTRL, &data);
  1009. data &= ~(RXQ1_CTRL_EN | RXQ2_CTRL_EN |
  1010. RXQ3_CTRL_EN | RXQ_CTRL_EN);
  1011. AT_WRITE_REG(hw, REG_RXQ_CTRL, data);
  1012. AT_READ_REG(hw, REG_TXQ_CTRL, &data);
  1013. data &= ~TXQ_CTRL_EN;
  1014. AT_WRITE_REG(hw, REG_TWSI_CTRL, data);
  1015. atl1c_wait_until_idle(hw);
  1016. AT_READ_REG(hw, REG_MAC_CTRL, &data);
  1017. data &= ~(MAC_CTRL_TX_EN | MAC_CTRL_RX_EN);
  1018. AT_WRITE_REG(hw, REG_MAC_CTRL, data);
  1019. return (int)atl1c_wait_until_idle(hw);
  1020. }
  1021. static void atl1c_enable_rx_ctrl(struct atl1c_hw *hw)
  1022. {
  1023. u32 data;
  1024. AT_READ_REG(hw, REG_RXQ_CTRL, &data);
  1025. switch (hw->adapter->num_rx_queues) {
  1026. case 4:
  1027. data |= (RXQ3_CTRL_EN | RXQ2_CTRL_EN | RXQ1_CTRL_EN);
  1028. break;
  1029. case 3:
  1030. data |= (RXQ2_CTRL_EN | RXQ1_CTRL_EN);
  1031. break;
  1032. case 2:
  1033. data |= RXQ1_CTRL_EN;
  1034. break;
  1035. default:
  1036. break;
  1037. }
  1038. data |= RXQ_CTRL_EN;
  1039. AT_WRITE_REG(hw, REG_RXQ_CTRL, data);
  1040. }
  1041. static void atl1c_enable_tx_ctrl(struct atl1c_hw *hw)
  1042. {
  1043. u32 data;
  1044. AT_READ_REG(hw, REG_TXQ_CTRL, &data);
  1045. data |= TXQ_CTRL_EN;
  1046. AT_WRITE_REG(hw, REG_TXQ_CTRL, data);
  1047. }
  1048. /*
  1049. * Reset the transmit and receive units; mask and clear all interrupts.
  1050. * hw - Struct containing variables accessed by shared code
  1051. * return : 0 or idle status (if error)
  1052. */
  1053. static int atl1c_reset_mac(struct atl1c_hw *hw)
  1054. {
  1055. struct atl1c_adapter *adapter = (struct atl1c_adapter *)hw->adapter;
  1056. struct pci_dev *pdev = adapter->pdev;
  1057. int ret;
  1058. AT_WRITE_REG(hw, REG_IMR, 0);
  1059. AT_WRITE_REG(hw, REG_ISR, ISR_DIS_INT);
  1060. ret = atl1c_stop_mac(hw);
  1061. if (ret)
  1062. return ret;
  1063. /*
  1064. * Issue Soft Reset to the MAC. This will reset the chip's
  1065. * transmit, receive, DMA. It will not effect
  1066. * the current PCI configuration. The global reset bit is self-
  1067. * clearing, and should clear within a microsecond.
  1068. */
  1069. AT_WRITE_REGW(hw, REG_MASTER_CTRL, MASTER_CTRL_SOFT_RST);
  1070. AT_WRITE_FLUSH(hw);
  1071. msleep(10);
  1072. /* Wait at least 10ms for All module to be Idle */
  1073. if (atl1c_wait_until_idle(hw)) {
  1074. dev_err(&pdev->dev,
  1075. "MAC state machine can't be idle since"
  1076. " disabled for 10ms second\n");
  1077. return -1;
  1078. }
  1079. return 0;
  1080. }
  1081. static void atl1c_disable_l0s_l1(struct atl1c_hw *hw)
  1082. {
  1083. u32 pm_ctrl_data;
  1084. AT_READ_REG(hw, REG_PM_CTRL, &pm_ctrl_data);
  1085. pm_ctrl_data &= ~(PM_CTRL_L1_ENTRY_TIMER_MASK <<
  1086. PM_CTRL_L1_ENTRY_TIMER_SHIFT);
  1087. pm_ctrl_data &= ~PM_CTRL_CLK_SWH_L1;
  1088. pm_ctrl_data &= ~PM_CTRL_ASPM_L0S_EN;
  1089. pm_ctrl_data &= ~PM_CTRL_ASPM_L1_EN;
  1090. pm_ctrl_data &= ~PM_CTRL_MAC_ASPM_CHK;
  1091. pm_ctrl_data &= ~PM_CTRL_SERDES_PD_EX_L1;
  1092. pm_ctrl_data |= PM_CTRL_SERDES_BUDS_RX_L1_EN;
  1093. pm_ctrl_data |= PM_CTRL_SERDES_PLL_L1_EN;
  1094. pm_ctrl_data |= PM_CTRL_SERDES_L1_EN;
  1095. AT_WRITE_REG(hw, REG_PM_CTRL, pm_ctrl_data);
  1096. }
  1097. /*
  1098. * Set ASPM state.
  1099. * Enable/disable L0s/L1 depend on link state.
  1100. */
  1101. static void atl1c_set_aspm(struct atl1c_hw *hw, bool linkup)
  1102. {
  1103. u32 pm_ctrl_data;
  1104. u32 link_ctrl_data;
  1105. AT_READ_REG(hw, REG_PM_CTRL, &pm_ctrl_data);
  1106. AT_READ_REG(hw, REG_LINK_CTRL, &link_ctrl_data);
  1107. pm_ctrl_data &= ~PM_CTRL_SERDES_PD_EX_L1;
  1108. pm_ctrl_data &= ~(PM_CTRL_L1_ENTRY_TIMER_MASK <<
  1109. PM_CTRL_L1_ENTRY_TIMER_SHIFT);
  1110. pm_ctrl_data &= ~(PM_CTRL_LCKDET_TIMER_MASK <<
  1111. PM_CTRL_LCKDET_TIMER_SHIFT);
  1112. pm_ctrl_data |= PM_CTRL_MAC_ASPM_CHK;
  1113. pm_ctrl_data &= ~PM_CTRL_ASPM_L1_EN;
  1114. pm_ctrl_data |= PM_CTRL_RBER_EN;
  1115. pm_ctrl_data |= PM_CTRL_SDES_EN;
  1116. if (hw->nic_type == athr_l2c_b ||
  1117. hw->nic_type == athr_l1d ||
  1118. hw->nic_type == athr_l2c_b2) {
  1119. link_ctrl_data &= ~LINK_CTRL_EXT_SYNC;
  1120. if (!(hw->ctrl_flags & ATL1C_APS_MODE_ENABLE)) {
  1121. if (hw->nic_type == athr_l2c_b &&
  1122. hw->revision_id == L2CB_V10)
  1123. link_ctrl_data |= LINK_CTRL_EXT_SYNC;
  1124. }
  1125. AT_WRITE_REG(hw, REG_LINK_CTRL, link_ctrl_data);
  1126. pm_ctrl_data |= PM_CTRL_PCIE_RECV;
  1127. pm_ctrl_data |= AT_ASPM_L1_TIMER << PM_CTRL_PM_REQ_TIMER_SHIFT;
  1128. pm_ctrl_data &= ~PM_CTRL_EN_BUFS_RX_L0S;
  1129. pm_ctrl_data &= ~PM_CTRL_SA_DLY_EN;
  1130. pm_ctrl_data &= ~PM_CTRL_HOTRST;
  1131. pm_ctrl_data |= 1 << PM_CTRL_L1_ENTRY_TIMER_SHIFT;
  1132. pm_ctrl_data |= PM_CTRL_SERDES_PD_EX_L1;
  1133. }
  1134. if (linkup) {
  1135. pm_ctrl_data &= ~PM_CTRL_ASPM_L1_EN;
  1136. pm_ctrl_data &= ~PM_CTRL_ASPM_L0S_EN;
  1137. if (hw->ctrl_flags & ATL1C_ASPM_L1_SUPPORT)
  1138. pm_ctrl_data |= PM_CTRL_ASPM_L1_EN;
  1139. if (hw->ctrl_flags & ATL1C_ASPM_L0S_SUPPORT)
  1140. pm_ctrl_data |= PM_CTRL_ASPM_L0S_EN;
  1141. if (hw->nic_type == athr_l2c_b ||
  1142. hw->nic_type == athr_l1d ||
  1143. hw->nic_type == athr_l2c_b2) {
  1144. if (hw->nic_type == athr_l2c_b)
  1145. if (!(hw->ctrl_flags & ATL1C_APS_MODE_ENABLE))
  1146. pm_ctrl_data &= PM_CTRL_ASPM_L0S_EN;
  1147. pm_ctrl_data &= ~PM_CTRL_SERDES_L1_EN;
  1148. pm_ctrl_data &= ~PM_CTRL_SERDES_PLL_L1_EN;
  1149. pm_ctrl_data &= ~PM_CTRL_SERDES_BUDS_RX_L1_EN;
  1150. pm_ctrl_data |= PM_CTRL_CLK_SWH_L1;
  1151. if (hw->adapter->link_speed == SPEED_100 ||
  1152. hw->adapter->link_speed == SPEED_1000) {
  1153. pm_ctrl_data &=
  1154. ~(PM_CTRL_L1_ENTRY_TIMER_MASK <<
  1155. PM_CTRL_L1_ENTRY_TIMER_SHIFT);
  1156. if (hw->nic_type == athr_l1d)
  1157. pm_ctrl_data |= 0xF <<
  1158. PM_CTRL_L1_ENTRY_TIMER_SHIFT;
  1159. else
  1160. pm_ctrl_data |= 7 <<
  1161. PM_CTRL_L1_ENTRY_TIMER_SHIFT;
  1162. }
  1163. } else {
  1164. pm_ctrl_data |= PM_CTRL_SERDES_L1_EN;
  1165. pm_ctrl_data |= PM_CTRL_SERDES_PLL_L1_EN;
  1166. pm_ctrl_data |= PM_CTRL_SERDES_BUDS_RX_L1_EN;
  1167. pm_ctrl_data &= ~PM_CTRL_CLK_SWH_L1;
  1168. pm_ctrl_data &= ~PM_CTRL_ASPM_L0S_EN;
  1169. pm_ctrl_data &= ~PM_CTRL_ASPM_L1_EN;
  1170. }
  1171. atl1c_write_phy_reg(hw, MII_DBG_ADDR, 0x29);
  1172. if (hw->adapter->link_speed == SPEED_10)
  1173. if (hw->nic_type == athr_l1d)
  1174. atl1c_write_phy_reg(hw, MII_DBG_ADDR, 0xB69D);
  1175. else
  1176. atl1c_write_phy_reg(hw, MII_DBG_DATA, 0xB6DD);
  1177. else if (hw->adapter->link_speed == SPEED_100)
  1178. atl1c_write_phy_reg(hw, MII_DBG_DATA, 0xB2DD);
  1179. else
  1180. atl1c_write_phy_reg(hw, MII_DBG_DATA, 0x96DD);
  1181. } else {
  1182. pm_ctrl_data &= ~PM_CTRL_SERDES_BUDS_RX_L1_EN;
  1183. pm_ctrl_data &= ~PM_CTRL_SERDES_L1_EN;
  1184. pm_ctrl_data &= ~PM_CTRL_ASPM_L0S_EN;
  1185. pm_ctrl_data &= ~PM_CTRL_SERDES_PLL_L1_EN;
  1186. pm_ctrl_data |= PM_CTRL_CLK_SWH_L1;
  1187. if (hw->ctrl_flags & ATL1C_ASPM_L1_SUPPORT)
  1188. pm_ctrl_data |= PM_CTRL_ASPM_L1_EN;
  1189. else
  1190. pm_ctrl_data &= ~PM_CTRL_ASPM_L1_EN;
  1191. }
  1192. AT_WRITE_REG(hw, REG_PM_CTRL, pm_ctrl_data);
  1193. }
  1194. static void atl1c_setup_mac_ctrl(struct atl1c_adapter *adapter)
  1195. {
  1196. struct atl1c_hw *hw = &adapter->hw;
  1197. struct net_device *netdev = adapter->netdev;
  1198. u32 mac_ctrl_data;
  1199. mac_ctrl_data = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN;
  1200. mac_ctrl_data |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  1201. if (adapter->link_duplex == FULL_DUPLEX) {
  1202. hw->mac_duplex = true;
  1203. mac_ctrl_data |= MAC_CTRL_DUPLX;
  1204. }
  1205. if (adapter->link_speed == SPEED_1000)
  1206. hw->mac_speed = atl1c_mac_speed_1000;
  1207. else
  1208. hw->mac_speed = atl1c_mac_speed_10_100;
  1209. mac_ctrl_data |= (hw->mac_speed & MAC_CTRL_SPEED_MASK) <<
  1210. MAC_CTRL_SPEED_SHIFT;
  1211. mac_ctrl_data |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  1212. mac_ctrl_data |= ((hw->preamble_len & MAC_CTRL_PRMLEN_MASK) <<
  1213. MAC_CTRL_PRMLEN_SHIFT);
  1214. if (adapter->vlgrp)
  1215. mac_ctrl_data |= MAC_CTRL_RMV_VLAN;
  1216. mac_ctrl_data |= MAC_CTRL_BC_EN;
  1217. if (netdev->flags & IFF_PROMISC)
  1218. mac_ctrl_data |= MAC_CTRL_PROMIS_EN;
  1219. if (netdev->flags & IFF_ALLMULTI)
  1220. mac_ctrl_data |= MAC_CTRL_MC_ALL_EN;
  1221. mac_ctrl_data |= MAC_CTRL_SINGLE_PAUSE_EN;
  1222. if (hw->nic_type == athr_l1d || hw->nic_type == athr_l2c_b2) {
  1223. mac_ctrl_data |= MAC_CTRL_SPEED_MODE_SW;
  1224. mac_ctrl_data |= MAC_CTRL_HASH_ALG_CRC32;
  1225. }
  1226. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  1227. }
  1228. /*
  1229. * atl1c_configure - Configure Transmit&Receive Unit after Reset
  1230. * @adapter: board private structure
  1231. *
  1232. * Configure the Tx /Rx unit of the MAC after a reset.
  1233. */
  1234. static int atl1c_configure(struct atl1c_adapter *adapter)
  1235. {
  1236. struct atl1c_hw *hw = &adapter->hw;
  1237. u32 master_ctrl_data = 0;
  1238. u32 intr_modrt_data;
  1239. /* clear interrupt status */
  1240. AT_WRITE_REG(hw, REG_ISR, 0xFFFFFFFF);
  1241. /* Clear any WOL status */
  1242. AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
  1243. /* set Interrupt Clear Timer
  1244. * HW will enable self to assert interrupt event to system after
  1245. * waiting x-time for software to notify it accept interrupt.
  1246. */
  1247. AT_WRITE_REG(hw, REG_INT_RETRIG_TIMER,
  1248. hw->ict & INT_RETRIG_TIMER_MASK);
  1249. atl1c_configure_des_ring(adapter);
  1250. if (hw->ctrl_flags & ATL1C_INTR_MODRT_ENABLE) {
  1251. intr_modrt_data = (hw->tx_imt & IRQ_MODRT_TIMER_MASK) <<
  1252. IRQ_MODRT_TX_TIMER_SHIFT;
  1253. intr_modrt_data |= (hw->rx_imt & IRQ_MODRT_TIMER_MASK) <<
  1254. IRQ_MODRT_RX_TIMER_SHIFT;
  1255. AT_WRITE_REG(hw, REG_IRQ_MODRT_TIMER_INIT, intr_modrt_data);
  1256. master_ctrl_data |=
  1257. MASTER_CTRL_TX_ITIMER_EN | MASTER_CTRL_RX_ITIMER_EN;
  1258. }
  1259. if (hw->ctrl_flags & ATL1C_INTR_CLEAR_ON_READ)
  1260. master_ctrl_data |= MASTER_CTRL_INT_RDCLR;
  1261. AT_WRITE_REG(hw, REG_MASTER_CTRL, master_ctrl_data);
  1262. if (hw->ctrl_flags & ATL1C_CMB_ENABLE) {
  1263. AT_WRITE_REG(hw, REG_CMB_TPD_THRESH,
  1264. hw->cmb_tpd & CMB_TPD_THRESH_MASK);
  1265. AT_WRITE_REG(hw, REG_CMB_TX_TIMER,
  1266. hw->cmb_tx_timer & CMB_TX_TIMER_MASK);
  1267. }
  1268. if (hw->ctrl_flags & ATL1C_SMB_ENABLE)
  1269. AT_WRITE_REG(hw, REG_SMB_STAT_TIMER,
  1270. hw->smb_timer & SMB_STAT_TIMER_MASK);
  1271. /* set MTU */
  1272. AT_WRITE_REG(hw, REG_MTU, hw->max_frame_size + ETH_HLEN +
  1273. VLAN_HLEN + ETH_FCS_LEN);
  1274. /* HDS, disable */
  1275. AT_WRITE_REG(hw, REG_HDS_CTRL, 0);
  1276. atl1c_configure_tx(adapter);
  1277. atl1c_configure_rx(adapter);
  1278. atl1c_configure_rss(adapter);
  1279. atl1c_configure_dma(adapter);
  1280. return 0;
  1281. }
  1282. static void atl1c_update_hw_stats(struct atl1c_adapter *adapter)
  1283. {
  1284. u16 hw_reg_addr = 0;
  1285. unsigned long *stats_item = NULL;
  1286. u32 data;
  1287. /* update rx status */
  1288. hw_reg_addr = REG_MAC_RX_STATUS_BIN;
  1289. stats_item = &adapter->hw_stats.rx_ok;
  1290. while (hw_reg_addr <= REG_MAC_RX_STATUS_END) {
  1291. AT_READ_REG(&adapter->hw, hw_reg_addr, &data);
  1292. *stats_item += data;
  1293. stats_item++;
  1294. hw_reg_addr += 4;
  1295. }
  1296. /* update tx status */
  1297. hw_reg_addr = REG_MAC_TX_STATUS_BIN;
  1298. stats_item = &adapter->hw_stats.tx_ok;
  1299. while (hw_reg_addr <= REG_MAC_TX_STATUS_END) {
  1300. AT_READ_REG(&adapter->hw, hw_reg_addr, &data);
  1301. *stats_item += data;
  1302. stats_item++;
  1303. hw_reg_addr += 4;
  1304. }
  1305. }
  1306. /*
  1307. * atl1c_get_stats - Get System Network Statistics
  1308. * @netdev: network interface device structure
  1309. *
  1310. * Returns the address of the device statistics structure.
  1311. * The statistics are actually updated from the timer callback.
  1312. */
  1313. static struct net_device_stats *atl1c_get_stats(struct net_device *netdev)
  1314. {
  1315. struct atl1c_adapter *adapter = netdev_priv(netdev);
  1316. struct atl1c_hw_stats *hw_stats = &adapter->hw_stats;
  1317. struct net_device_stats *net_stats = &adapter->net_stats;
  1318. atl1c_update_hw_stats(adapter);
  1319. net_stats->rx_packets = hw_stats->rx_ok;
  1320. net_stats->tx_packets = hw_stats->tx_ok;
  1321. net_stats->rx_bytes = hw_stats->rx_byte_cnt;
  1322. net_stats->tx_bytes = hw_stats->tx_byte_cnt;
  1323. net_stats->multicast = hw_stats->rx_mcast;
  1324. net_stats->collisions = hw_stats->tx_1_col +
  1325. hw_stats->tx_2_col * 2 +
  1326. hw_stats->tx_late_col + hw_stats->tx_abort_col;
  1327. net_stats->rx_errors = hw_stats->rx_frag + hw_stats->rx_fcs_err +
  1328. hw_stats->rx_len_err + hw_stats->rx_sz_ov +
  1329. hw_stats->rx_rrd_ov + hw_stats->rx_align_err;
  1330. net_stats->rx_fifo_errors = hw_stats->rx_rxf_ov;
  1331. net_stats->rx_length_errors = hw_stats->rx_len_err;
  1332. net_stats->rx_crc_errors = hw_stats->rx_fcs_err;
  1333. net_stats->rx_frame_errors = hw_stats->rx_align_err;
  1334. net_stats->rx_over_errors = hw_stats->rx_rrd_ov + hw_stats->rx_rxf_ov;
  1335. net_stats->rx_missed_errors = hw_stats->rx_rrd_ov + hw_stats->rx_rxf_ov;
  1336. net_stats->tx_errors = hw_stats->tx_late_col + hw_stats->tx_abort_col +
  1337. hw_stats->tx_underrun + hw_stats->tx_trunc;
  1338. net_stats->tx_fifo_errors = hw_stats->tx_underrun;
  1339. net_stats->tx_aborted_errors = hw_stats->tx_abort_col;
  1340. net_stats->tx_window_errors = hw_stats->tx_late_col;
  1341. return &adapter->net_stats;
  1342. }
  1343. static inline void atl1c_clear_phy_int(struct atl1c_adapter *adapter)
  1344. {
  1345. u16 phy_data;
  1346. spin_lock(&adapter->mdio_lock);
  1347. atl1c_read_phy_reg(&adapter->hw, MII_ISR, &phy_data);
  1348. spin_unlock(&adapter->mdio_lock);
  1349. }
  1350. static bool atl1c_clean_tx_irq(struct atl1c_adapter *adapter,
  1351. enum atl1c_trans_queue type)
  1352. {
  1353. struct atl1c_tpd_ring *tpd_ring = (struct atl1c_tpd_ring *)
  1354. &adapter->tpd_ring[type];
  1355. struct atl1c_buffer *buffer_info;
  1356. struct pci_dev *pdev = adapter->pdev;
  1357. u16 next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1358. u16 hw_next_to_clean;
  1359. u16 shift;
  1360. u32 data;
  1361. if (type == atl1c_trans_high)
  1362. shift = MB_HTPD_CONS_IDX_SHIFT;
  1363. else
  1364. shift = MB_NTPD_CONS_IDX_SHIFT;
  1365. AT_READ_REG(&adapter->hw, REG_MB_PRIO_CONS_IDX, &data);
  1366. hw_next_to_clean = (data >> shift) & MB_PRIO_PROD_IDX_MASK;
  1367. while (next_to_clean != hw_next_to_clean) {
  1368. buffer_info = &tpd_ring->buffer_info[next_to_clean];
  1369. atl1c_clean_buffer(pdev, buffer_info, 1);
  1370. if (++next_to_clean == tpd_ring->count)
  1371. next_to_clean = 0;
  1372. atomic_set(&tpd_ring->next_to_clean, next_to_clean);
  1373. }
  1374. if (netif_queue_stopped(adapter->netdev) &&
  1375. netif_carrier_ok(adapter->netdev)) {
  1376. netif_wake_queue(adapter->netdev);
  1377. }
  1378. return true;
  1379. }
  1380. /*
  1381. * atl1c_intr - Interrupt Handler
  1382. * @irq: interrupt number
  1383. * @data: pointer to a network interface device structure
  1384. * @pt_regs: CPU registers structure
  1385. */
  1386. static irqreturn_t atl1c_intr(int irq, void *data)
  1387. {
  1388. struct net_device *netdev = data;
  1389. struct atl1c_adapter *adapter = netdev_priv(netdev);
  1390. struct pci_dev *pdev = adapter->pdev;
  1391. struct atl1c_hw *hw = &adapter->hw;
  1392. int max_ints = AT_MAX_INT_WORK;
  1393. int handled = IRQ_NONE;
  1394. u32 status;
  1395. u32 reg_data;
  1396. do {
  1397. AT_READ_REG(hw, REG_ISR, &reg_data);
  1398. status = reg_data & hw->intr_mask;
  1399. if (status == 0 || (status & ISR_DIS_INT) != 0) {
  1400. if (max_ints != AT_MAX_INT_WORK)
  1401. handled = IRQ_HANDLED;
  1402. break;
  1403. }
  1404. /* link event */
  1405. if (status & ISR_GPHY)
  1406. atl1c_clear_phy_int(adapter);
  1407. /* Ack ISR */
  1408. AT_WRITE_REG(hw, REG_ISR, status | ISR_DIS_INT);
  1409. if (status & ISR_RX_PKT) {
  1410. if (likely(napi_schedule_prep(&adapter->napi))) {
  1411. hw->intr_mask &= ~ISR_RX_PKT;
  1412. AT_WRITE_REG(hw, REG_IMR, hw->intr_mask);
  1413. __napi_schedule(&adapter->napi);
  1414. }
  1415. }
  1416. if (status & ISR_TX_PKT)
  1417. atl1c_clean_tx_irq(adapter, atl1c_trans_normal);
  1418. handled = IRQ_HANDLED;
  1419. /* check if PCIE PHY Link down */
  1420. if (status & ISR_ERROR) {
  1421. if (netif_msg_hw(adapter))
  1422. dev_err(&pdev->dev,
  1423. "atl1c hardware error (status = 0x%x)\n",
  1424. status & ISR_ERROR);
  1425. /* reset MAC */
  1426. hw->intr_mask &= ~ISR_ERROR;
  1427. AT_WRITE_REG(hw, REG_IMR, hw->intr_mask);
  1428. adapter->work_event |= ATL1C_WORK_EVENT_RESET;
  1429. schedule_work(&adapter->common_task);
  1430. break;
  1431. }
  1432. if (status & ISR_OVER)
  1433. if (netif_msg_intr(adapter))
  1434. dev_warn(&pdev->dev,
  1435. "TX/RX overflow (status = 0x%x)\n",
  1436. status & ISR_OVER);
  1437. /* link event */
  1438. if (status & (ISR_GPHY | ISR_MANUAL)) {
  1439. adapter->net_stats.tx_carrier_errors++;
  1440. atl1c_link_chg_event(adapter);
  1441. break;
  1442. }
  1443. } while (--max_ints > 0);
  1444. /* re-enable Interrupt*/
  1445. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  1446. return handled;
  1447. }
  1448. static inline void atl1c_rx_checksum(struct atl1c_adapter *adapter,
  1449. struct sk_buff *skb, struct atl1c_recv_ret_status *prrs)
  1450. {
  1451. /*
  1452. * The pid field in RRS in not correct sometimes, so we
  1453. * cannot figure out if the packet is fragmented or not,
  1454. * so we tell the KERNEL CHECKSUM_NONE
  1455. */
  1456. skb->ip_summed = CHECKSUM_NONE;
  1457. }
  1458. static int atl1c_alloc_rx_buffer(struct atl1c_adapter *adapter, const int ringid)
  1459. {
  1460. struct atl1c_rfd_ring *rfd_ring = &adapter->rfd_ring[ringid];
  1461. struct pci_dev *pdev = adapter->pdev;
  1462. struct atl1c_buffer *buffer_info, *next_info;
  1463. struct sk_buff *skb;
  1464. void *vir_addr = NULL;
  1465. u16 num_alloc = 0;
  1466. u16 rfd_next_to_use, next_next;
  1467. struct atl1c_rx_free_desc *rfd_desc;
  1468. next_next = rfd_next_to_use = rfd_ring->next_to_use;
  1469. if (++next_next == rfd_ring->count)
  1470. next_next = 0;
  1471. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1472. next_info = &rfd_ring->buffer_info[next_next];
  1473. while (next_info->flags & ATL1C_BUFFER_FREE) {
  1474. rfd_desc = ATL1C_RFD_DESC(rfd_ring, rfd_next_to_use);
  1475. skb = dev_alloc_skb(adapter->rx_buffer_len);
  1476. if (unlikely(!skb)) {
  1477. if (netif_msg_rx_err(adapter))
  1478. dev_warn(&pdev->dev, "alloc rx buffer failed\n");
  1479. break;
  1480. }
  1481. /*
  1482. * Make buffer alignment 2 beyond a 16 byte boundary
  1483. * this will result in a 16 byte aligned IP header after
  1484. * the 14 byte MAC header is removed
  1485. */
  1486. vir_addr = skb->data;
  1487. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_BUSY);
  1488. buffer_info->skb = skb;
  1489. buffer_info->length = adapter->rx_buffer_len;
  1490. buffer_info->dma = pci_map_single(pdev, vir_addr,
  1491. buffer_info->length,
  1492. PCI_DMA_FROMDEVICE);
  1493. ATL1C_SET_PCIMAP_TYPE(buffer_info, ATL1C_PCIMAP_SINGLE,
  1494. ATL1C_PCIMAP_FROMDEVICE);
  1495. rfd_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
  1496. rfd_next_to_use = next_next;
  1497. if (++next_next == rfd_ring->count)
  1498. next_next = 0;
  1499. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1500. next_info = &rfd_ring->buffer_info[next_next];
  1501. num_alloc++;
  1502. }
  1503. if (num_alloc) {
  1504. /* TODO: update mailbox here */
  1505. wmb();
  1506. rfd_ring->next_to_use = rfd_next_to_use;
  1507. AT_WRITE_REG(&adapter->hw, atl1c_rfd_prod_idx_regs[ringid],
  1508. rfd_ring->next_to_use & MB_RFDX_PROD_IDX_MASK);
  1509. }
  1510. return num_alloc;
  1511. }
  1512. static void atl1c_clean_rrd(struct atl1c_rrd_ring *rrd_ring,
  1513. struct atl1c_recv_ret_status *rrs, u16 num)
  1514. {
  1515. u16 i;
  1516. /* the relationship between rrd and rfd is one map one */
  1517. for (i = 0; i < num; i++, rrs = ATL1C_RRD_DESC(rrd_ring,
  1518. rrd_ring->next_to_clean)) {
  1519. rrs->word3 &= ~RRS_RXD_UPDATED;
  1520. if (++rrd_ring->next_to_clean == rrd_ring->count)
  1521. rrd_ring->next_to_clean = 0;
  1522. }
  1523. }
  1524. static void atl1c_clean_rfd(struct atl1c_rfd_ring *rfd_ring,
  1525. struct atl1c_recv_ret_status *rrs, u16 num)
  1526. {
  1527. u16 i;
  1528. u16 rfd_index;
  1529. struct atl1c_buffer *buffer_info = rfd_ring->buffer_info;
  1530. rfd_index = (rrs->word0 >> RRS_RX_RFD_INDEX_SHIFT) &
  1531. RRS_RX_RFD_INDEX_MASK;
  1532. for (i = 0; i < num; i++) {
  1533. buffer_info[rfd_index].skb = NULL;
  1534. ATL1C_SET_BUFFER_STATE(&buffer_info[rfd_index],
  1535. ATL1C_BUFFER_FREE);
  1536. if (++rfd_index == rfd_ring->count)
  1537. rfd_index = 0;
  1538. }
  1539. rfd_ring->next_to_clean = rfd_index;
  1540. }
  1541. static void atl1c_clean_rx_irq(struct atl1c_adapter *adapter, u8 que,
  1542. int *work_done, int work_to_do)
  1543. {
  1544. u16 rfd_num, rfd_index;
  1545. u16 count = 0;
  1546. u16 length;
  1547. struct pci_dev *pdev = adapter->pdev;
  1548. struct net_device *netdev = adapter->netdev;
  1549. struct atl1c_rfd_ring *rfd_ring = &adapter->rfd_ring[que];
  1550. struct atl1c_rrd_ring *rrd_ring = &adapter->rrd_ring[que];
  1551. struct sk_buff *skb;
  1552. struct atl1c_recv_ret_status *rrs;
  1553. struct atl1c_buffer *buffer_info;
  1554. while (1) {
  1555. if (*work_done >= work_to_do)
  1556. break;
  1557. rrs = ATL1C_RRD_DESC(rrd_ring, rrd_ring->next_to_clean);
  1558. if (likely(RRS_RXD_IS_VALID(rrs->word3))) {
  1559. rfd_num = (rrs->word0 >> RRS_RX_RFD_CNT_SHIFT) &
  1560. RRS_RX_RFD_CNT_MASK;
  1561. if (unlikely(rfd_num != 1))
  1562. /* TODO support mul rfd*/
  1563. if (netif_msg_rx_err(adapter))
  1564. dev_warn(&pdev->dev,
  1565. "Multi rfd not support yet!\n");
  1566. goto rrs_checked;
  1567. } else {
  1568. break;
  1569. }
  1570. rrs_checked:
  1571. atl1c_clean_rrd(rrd_ring, rrs, rfd_num);
  1572. if (rrs->word3 & (RRS_RX_ERR_SUM | RRS_802_3_LEN_ERR)) {
  1573. atl1c_clean_rfd(rfd_ring, rrs, rfd_num);
  1574. if (netif_msg_rx_err(adapter))
  1575. dev_warn(&pdev->dev,
  1576. "wrong packet! rrs word3 is %x\n",
  1577. rrs->word3);
  1578. continue;
  1579. }
  1580. length = le16_to_cpu((rrs->word3 >> RRS_PKT_SIZE_SHIFT) &
  1581. RRS_PKT_SIZE_MASK);
  1582. /* Good Receive */
  1583. if (likely(rfd_num == 1)) {
  1584. rfd_index = (rrs->word0 >> RRS_RX_RFD_INDEX_SHIFT) &
  1585. RRS_RX_RFD_INDEX_MASK;
  1586. buffer_info = &rfd_ring->buffer_info[rfd_index];
  1587. pci_unmap_single(pdev, buffer_info->dma,
  1588. buffer_info->length, PCI_DMA_FROMDEVICE);
  1589. skb = buffer_info->skb;
  1590. } else {
  1591. /* TODO */
  1592. if (netif_msg_rx_err(adapter))
  1593. dev_warn(&pdev->dev,
  1594. "Multi rfd not support yet!\n");
  1595. break;
  1596. }
  1597. atl1c_clean_rfd(rfd_ring, rrs, rfd_num);
  1598. skb_put(skb, length - ETH_FCS_LEN);
  1599. skb->protocol = eth_type_trans(skb, netdev);
  1600. skb->dev = netdev;
  1601. atl1c_rx_checksum(adapter, skb, rrs);
  1602. if (unlikely(adapter->vlgrp) && rrs->word3 & RRS_VLAN_INS) {
  1603. u16 vlan;
  1604. AT_TAG_TO_VLAN(rrs->vlan_tag, vlan);
  1605. vlan = le16_to_cpu(vlan);
  1606. vlan_hwaccel_receive_skb(skb, adapter->vlgrp, vlan);
  1607. } else
  1608. netif_receive_skb(skb);
  1609. (*work_done)++;
  1610. count++;
  1611. }
  1612. if (count)
  1613. atl1c_alloc_rx_buffer(adapter, que);
  1614. }
  1615. /*
  1616. * atl1c_clean - NAPI Rx polling callback
  1617. * @adapter: board private structure
  1618. */
  1619. static int atl1c_clean(struct napi_struct *napi, int budget)
  1620. {
  1621. struct atl1c_adapter *adapter =
  1622. container_of(napi, struct atl1c_adapter, napi);
  1623. int work_done = 0;
  1624. /* Keep link state information with original netdev */
  1625. if (!netif_carrier_ok(adapter->netdev))
  1626. goto quit_polling;
  1627. /* just enable one RXQ */
  1628. atl1c_clean_rx_irq(adapter, 0, &work_done, budget);
  1629. if (work_done < budget) {
  1630. quit_polling:
  1631. napi_complete(napi);
  1632. adapter->hw.intr_mask |= ISR_RX_PKT;
  1633. AT_WRITE_REG(&adapter->hw, REG_IMR, adapter->hw.intr_mask);
  1634. }
  1635. return work_done;
  1636. }
  1637. #ifdef CONFIG_NET_POLL_CONTROLLER
  1638. /*
  1639. * Polling 'interrupt' - used by things like netconsole to send skbs
  1640. * without having to re-enable interrupts. It's not called while
  1641. * the interrupt routine is executing.
  1642. */
  1643. static void atl1c_netpoll(struct net_device *netdev)
  1644. {
  1645. struct atl1c_adapter *adapter = netdev_priv(netdev);
  1646. disable_irq(adapter->pdev->irq);
  1647. atl1c_intr(adapter->pdev->irq, netdev);
  1648. enable_irq(adapter->pdev->irq);
  1649. }
  1650. #endif
  1651. static inline u16 atl1c_tpd_avail(struct atl1c_adapter *adapter, enum atl1c_trans_queue type)
  1652. {
  1653. struct atl1c_tpd_ring *tpd_ring = &adapter->tpd_ring[type];
  1654. u16 next_to_use = 0;
  1655. u16 next_to_clean = 0;
  1656. next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1657. next_to_use = tpd_ring->next_to_use;
  1658. return (u16)(next_to_clean > next_to_use) ?
  1659. (next_to_clean - next_to_use - 1) :
  1660. (tpd_ring->count + next_to_clean - next_to_use - 1);
  1661. }
  1662. /*
  1663. * get next usable tpd
  1664. * Note: should call atl1c_tdp_avail to make sure
  1665. * there is enough tpd to use
  1666. */
  1667. static struct atl1c_tpd_desc *atl1c_get_tpd(struct atl1c_adapter *adapter,
  1668. enum atl1c_trans_queue type)
  1669. {
  1670. struct atl1c_tpd_ring *tpd_ring = &adapter->tpd_ring[type];
  1671. struct atl1c_tpd_desc *tpd_desc;
  1672. u16 next_to_use = 0;
  1673. next_to_use = tpd_ring->next_to_use;
  1674. if (++tpd_ring->next_to_use == tpd_ring->count)
  1675. tpd_ring->next_to_use = 0;
  1676. tpd_desc = ATL1C_TPD_DESC(tpd_ring, next_to_use);
  1677. memset(tpd_desc, 0, sizeof(struct atl1c_tpd_desc));
  1678. return tpd_desc;
  1679. }
  1680. static struct atl1c_buffer *
  1681. atl1c_get_tx_buffer(struct atl1c_adapter *adapter, struct atl1c_tpd_desc *tpd)
  1682. {
  1683. struct atl1c_tpd_ring *tpd_ring = adapter->tpd_ring;
  1684. return &tpd_ring->buffer_info[tpd -
  1685. (struct atl1c_tpd_desc *)tpd_ring->desc];
  1686. }
  1687. /* Calculate the transmit packet descript needed*/
  1688. static u16 atl1c_cal_tpd_req(const struct sk_buff *skb)
  1689. {
  1690. u16 tpd_req;
  1691. u16 proto_hdr_len = 0;
  1692. tpd_req = skb_shinfo(skb)->nr_frags + 1;
  1693. if (skb_is_gso(skb)) {
  1694. proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1695. if (proto_hdr_len < skb_headlen(skb))
  1696. tpd_req++;
  1697. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  1698. tpd_req++;
  1699. }
  1700. return tpd_req;
  1701. }
  1702. static int atl1c_tso_csum(struct atl1c_adapter *adapter,
  1703. struct sk_buff *skb,
  1704. struct atl1c_tpd_desc **tpd,
  1705. enum atl1c_trans_queue type)
  1706. {
  1707. struct pci_dev *pdev = adapter->pdev;
  1708. u8 hdr_len;
  1709. u32 real_len;
  1710. unsigned short offload_type;
  1711. int err;
  1712. if (skb_is_gso(skb)) {
  1713. if (skb_header_cloned(skb)) {
  1714. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  1715. if (unlikely(err))
  1716. return -1;
  1717. }
  1718. offload_type = skb_shinfo(skb)->gso_type;
  1719. if (offload_type & SKB_GSO_TCPV4) {
  1720. real_len = (((unsigned char *)ip_hdr(skb) - skb->data)
  1721. + ntohs(ip_hdr(skb)->tot_len));
  1722. if (real_len < skb->len)
  1723. pskb_trim(skb, real_len);
  1724. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1725. if (unlikely(skb->len == hdr_len)) {
  1726. /* only xsum need */
  1727. if (netif_msg_tx_queued(adapter))
  1728. dev_warn(&pdev->dev,
  1729. "IPV4 tso with zero data??\n");
  1730. goto check_sum;
  1731. } else {
  1732. ip_hdr(skb)->check = 0;
  1733. tcp_hdr(skb)->check = ~csum_tcpudp_magic(
  1734. ip_hdr(skb)->saddr,
  1735. ip_hdr(skb)->daddr,
  1736. 0, IPPROTO_TCP, 0);
  1737. (*tpd)->word1 |= 1 << TPD_IPV4_PACKET_SHIFT;
  1738. }
  1739. }
  1740. if (offload_type & SKB_GSO_TCPV6) {
  1741. struct atl1c_tpd_ext_desc *etpd =
  1742. *(struct atl1c_tpd_ext_desc **)(tpd);
  1743. memset(etpd, 0, sizeof(struct atl1c_tpd_ext_desc));
  1744. *tpd = atl1c_get_tpd(adapter, type);
  1745. ipv6_hdr(skb)->payload_len = 0;
  1746. /* check payload == 0 byte ? */
  1747. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1748. if (unlikely(skb->len == hdr_len)) {
  1749. /* only xsum need */
  1750. if (netif_msg_tx_queued(adapter))
  1751. dev_warn(&pdev->dev,
  1752. "IPV6 tso with zero data??\n");
  1753. goto check_sum;
  1754. } else
  1755. tcp_hdr(skb)->check = ~csum_ipv6_magic(
  1756. &ipv6_hdr(skb)->saddr,
  1757. &ipv6_hdr(skb)->daddr,
  1758. 0, IPPROTO_TCP, 0);
  1759. etpd->word1 |= 1 << TPD_LSO_EN_SHIFT;
  1760. etpd->word1 |= 1 << TPD_LSO_VER_SHIFT;
  1761. etpd->pkt_len = cpu_to_le32(skb->len);
  1762. (*tpd)->word1 |= 1 << TPD_LSO_VER_SHIFT;
  1763. }
  1764. (*tpd)->word1 |= 1 << TPD_LSO_EN_SHIFT;
  1765. (*tpd)->word1 |= (skb_transport_offset(skb) & TPD_TCPHDR_OFFSET_MASK) <<
  1766. TPD_TCPHDR_OFFSET_SHIFT;
  1767. (*tpd)->word1 |= (skb_shinfo(skb)->gso_size & TPD_MSS_MASK) <<
  1768. TPD_MSS_SHIFT;
  1769. return 0;
  1770. }
  1771. check_sum:
  1772. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1773. u8 css, cso;
  1774. cso = skb_transport_offset(skb);
  1775. if (unlikely(cso & 0x1)) {
  1776. if (netif_msg_tx_err(adapter))
  1777. dev_err(&adapter->pdev->dev,
  1778. "payload offset should not an event number\n");
  1779. return -1;
  1780. } else {
  1781. css = cso + skb->csum_offset;
  1782. (*tpd)->word1 |= ((cso >> 1) & TPD_PLOADOFFSET_MASK) <<
  1783. TPD_PLOADOFFSET_SHIFT;
  1784. (*tpd)->word1 |= ((css >> 1) & TPD_CCSUM_OFFSET_MASK) <<
  1785. TPD_CCSUM_OFFSET_SHIFT;
  1786. (*tpd)->word1 |= 1 << TPD_CCSUM_EN_SHIFT;
  1787. }
  1788. }
  1789. return 0;
  1790. }
  1791. static void atl1c_tx_map(struct atl1c_adapter *adapter,
  1792. struct sk_buff *skb, struct atl1c_tpd_desc *tpd,
  1793. enum atl1c_trans_queue type)
  1794. {
  1795. struct atl1c_tpd_desc *use_tpd = NULL;
  1796. struct atl1c_buffer *buffer_info = NULL;
  1797. u16 buf_len = skb_headlen(skb);
  1798. u16 map_len = 0;
  1799. u16 mapped_len = 0;
  1800. u16 hdr_len = 0;
  1801. u16 nr_frags;
  1802. u16 f;
  1803. int tso;
  1804. nr_frags = skb_shinfo(skb)->nr_frags;
  1805. tso = (tpd->word1 >> TPD_LSO_EN_SHIFT) & TPD_LSO_EN_MASK;
  1806. if (tso) {
  1807. /* TSO */
  1808. map_len = hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1809. use_tpd = tpd;
  1810. buffer_info = atl1c_get_tx_buffer(adapter, use_tpd);
  1811. buffer_info->length = map_len;
  1812. buffer_info->dma = pci_map_single(adapter->pdev,
  1813. skb->data, hdr_len, PCI_DMA_TODEVICE);
  1814. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_BUSY);
  1815. ATL1C_SET_PCIMAP_TYPE(buffer_info, ATL1C_PCIMAP_SINGLE,
  1816. ATL1C_PCIMAP_TODEVICE);
  1817. mapped_len += map_len;
  1818. use_tpd->buffer_addr = cpu_to_le64(buffer_info->dma);
  1819. use_tpd->buffer_len = cpu_to_le16(buffer_info->length);
  1820. }
  1821. if (mapped_len < buf_len) {
  1822. /* mapped_len == 0, means we should use the first tpd,
  1823. which is given by caller */
  1824. if (mapped_len == 0)
  1825. use_tpd = tpd;
  1826. else {
  1827. use_tpd = atl1c_get_tpd(adapter, type);
  1828. memcpy(use_tpd, tpd, sizeof(struct atl1c_tpd_desc));
  1829. }
  1830. buffer_info = atl1c_get_tx_buffer(adapter, use_tpd);
  1831. buffer_info->length = buf_len - mapped_len;
  1832. buffer_info->dma =
  1833. pci_map_single(adapter->pdev, skb->data + mapped_len,
  1834. buffer_info->length, PCI_DMA_TODEVICE);
  1835. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_BUSY);
  1836. ATL1C_SET_PCIMAP_TYPE(buffer_info, ATL1C_PCIMAP_SINGLE,
  1837. ATL1C_PCIMAP_TODEVICE);
  1838. use_tpd->buffer_addr = cpu_to_le64(buffer_info->dma);
  1839. use_tpd->buffer_len = cpu_to_le16(buffer_info->length);
  1840. }
  1841. for (f = 0; f < nr_frags; f++) {
  1842. struct skb_frag_struct *frag;
  1843. frag = &skb_shinfo(skb)->frags[f];
  1844. use_tpd = atl1c_get_tpd(adapter, type);
  1845. memcpy(use_tpd, tpd, sizeof(struct atl1c_tpd_desc));
  1846. buffer_info = atl1c_get_tx_buffer(adapter, use_tpd);
  1847. buffer_info->length = frag->size;
  1848. buffer_info->dma =
  1849. pci_map_page(adapter->pdev, frag->page,
  1850. frag->page_offset,
  1851. buffer_info->length,
  1852. PCI_DMA_TODEVICE);
  1853. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_BUSY);
  1854. ATL1C_SET_PCIMAP_TYPE(buffer_info, ATL1C_PCIMAP_PAGE,
  1855. ATL1C_PCIMAP_TODEVICE);
  1856. use_tpd->buffer_addr = cpu_to_le64(buffer_info->dma);
  1857. use_tpd->buffer_len = cpu_to_le16(buffer_info->length);
  1858. }
  1859. /* The last tpd */
  1860. use_tpd->word1 |= 1 << TPD_EOP_SHIFT;
  1861. /* The last buffer info contain the skb address,
  1862. so it will be free after unmap */
  1863. buffer_info->skb = skb;
  1864. }
  1865. static void atl1c_tx_queue(struct atl1c_adapter *adapter, struct sk_buff *skb,
  1866. struct atl1c_tpd_desc *tpd, enum atl1c_trans_queue type)
  1867. {
  1868. struct atl1c_tpd_ring *tpd_ring = &adapter->tpd_ring[type];
  1869. u32 prod_data;
  1870. AT_READ_REG(&adapter->hw, REG_MB_PRIO_PROD_IDX, &prod_data);
  1871. switch (type) {
  1872. case atl1c_trans_high:
  1873. prod_data &= 0xFFFF0000;
  1874. prod_data |= tpd_ring->next_to_use & 0xFFFF;
  1875. break;
  1876. case atl1c_trans_normal:
  1877. prod_data &= 0x0000FFFF;
  1878. prod_data |= (tpd_ring->next_to_use & 0xFFFF) << 16;
  1879. break;
  1880. default:
  1881. break;
  1882. }
  1883. wmb();
  1884. AT_WRITE_REG(&adapter->hw, REG_MB_PRIO_PROD_IDX, prod_data);
  1885. }
  1886. static netdev_tx_t atl1c_xmit_frame(struct sk_buff *skb,
  1887. struct net_device *netdev)
  1888. {
  1889. struct atl1c_adapter *adapter = netdev_priv(netdev);
  1890. unsigned long flags;
  1891. u16 tpd_req = 1;
  1892. struct atl1c_tpd_desc *tpd;
  1893. enum atl1c_trans_queue type = atl1c_trans_normal;
  1894. if (test_bit(__AT_DOWN, &adapter->flags)) {
  1895. dev_kfree_skb_any(skb);
  1896. return NETDEV_TX_OK;
  1897. }
  1898. tpd_req = atl1c_cal_tpd_req(skb);
  1899. if (!spin_trylock_irqsave(&adapter->tx_lock, flags)) {
  1900. if (netif_msg_pktdata(adapter))
  1901. dev_info(&adapter->pdev->dev, "tx locked\n");
  1902. return NETDEV_TX_LOCKED;
  1903. }
  1904. if (skb->mark == 0x01)
  1905. type = atl1c_trans_high;
  1906. else
  1907. type = atl1c_trans_normal;
  1908. if (atl1c_tpd_avail(adapter, type) < tpd_req) {
  1909. /* no enough descriptor, just stop queue */
  1910. netif_stop_queue(netdev);
  1911. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1912. return NETDEV_TX_BUSY;
  1913. }
  1914. tpd = atl1c_get_tpd(adapter, type);
  1915. /* do TSO and check sum */
  1916. if (atl1c_tso_csum(adapter, skb, &tpd, type) != 0) {
  1917. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1918. dev_kfree_skb_any(skb);
  1919. return NETDEV_TX_OK;
  1920. }
  1921. if (unlikely(adapter->vlgrp && vlan_tx_tag_present(skb))) {
  1922. u16 vlan = vlan_tx_tag_get(skb);
  1923. __le16 tag;
  1924. vlan = cpu_to_le16(vlan);
  1925. AT_VLAN_TO_TAG(vlan, tag);
  1926. tpd->word1 |= 1 << TPD_INS_VTAG_SHIFT;
  1927. tpd->vlan_tag = tag;
  1928. }
  1929. if (skb_network_offset(skb) != ETH_HLEN)
  1930. tpd->word1 |= 1 << TPD_ETH_TYPE_SHIFT; /* Ethernet frame */
  1931. atl1c_tx_map(adapter, skb, tpd, type);
  1932. atl1c_tx_queue(adapter, skb, tpd, type);
  1933. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1934. return NETDEV_TX_OK;
  1935. }
  1936. static void atl1c_free_irq(struct atl1c_adapter *adapter)
  1937. {
  1938. struct net_device *netdev = adapter->netdev;
  1939. free_irq(adapter->pdev->irq, netdev);
  1940. if (adapter->have_msi)
  1941. pci_disable_msi(adapter->pdev);
  1942. }
  1943. static int atl1c_request_irq(struct atl1c_adapter *adapter)
  1944. {
  1945. struct pci_dev *pdev = adapter->pdev;
  1946. struct net_device *netdev = adapter->netdev;
  1947. int flags = 0;
  1948. int err = 0;
  1949. adapter->have_msi = true;
  1950. err = pci_enable_msi(adapter->pdev);
  1951. if (err) {
  1952. if (netif_msg_ifup(adapter))
  1953. dev_err(&pdev->dev,
  1954. "Unable to allocate MSI interrupt Error: %d\n",
  1955. err);
  1956. adapter->have_msi = false;
  1957. } else
  1958. netdev->irq = pdev->irq;
  1959. if (!adapter->have_msi)
  1960. flags |= IRQF_SHARED;
  1961. err = request_irq(adapter->pdev->irq, atl1c_intr, flags,
  1962. netdev->name, netdev);
  1963. if (err) {
  1964. if (netif_msg_ifup(adapter))
  1965. dev_err(&pdev->dev,
  1966. "Unable to allocate interrupt Error: %d\n",
  1967. err);
  1968. if (adapter->have_msi)
  1969. pci_disable_msi(adapter->pdev);
  1970. return err;
  1971. }
  1972. if (netif_msg_ifup(adapter))
  1973. dev_dbg(&pdev->dev, "atl1c_request_irq OK\n");
  1974. return err;
  1975. }
  1976. int atl1c_up(struct atl1c_adapter *adapter)
  1977. {
  1978. struct net_device *netdev = adapter->netdev;
  1979. int num;
  1980. int err;
  1981. int i;
  1982. netif_carrier_off(netdev);
  1983. atl1c_init_ring_ptrs(adapter);
  1984. atl1c_set_multi(netdev);
  1985. atl1c_restore_vlan(adapter);
  1986. for (i = 0; i < adapter->num_rx_queues; i++) {
  1987. num = atl1c_alloc_rx_buffer(adapter, i);
  1988. if (unlikely(num == 0)) {
  1989. err = -ENOMEM;
  1990. goto err_alloc_rx;
  1991. }
  1992. }
  1993. if (atl1c_configure(adapter)) {
  1994. err = -EIO;
  1995. goto err_up;
  1996. }
  1997. err = atl1c_request_irq(adapter);
  1998. if (unlikely(err))
  1999. goto err_up;
  2000. clear_bit(__AT_DOWN, &adapter->flags);
  2001. napi_enable(&adapter->napi);
  2002. atl1c_irq_enable(adapter);
  2003. atl1c_check_link_status(adapter);
  2004. netif_start_queue(netdev);
  2005. return err;
  2006. err_up:
  2007. err_alloc_rx:
  2008. atl1c_clean_rx_ring(adapter);
  2009. return err;
  2010. }
  2011. void atl1c_down(struct atl1c_adapter *adapter)
  2012. {
  2013. struct net_device *netdev = adapter->netdev;
  2014. atl1c_del_timer(adapter);
  2015. adapter->work_event = 0; /* clear all event */
  2016. /* signal that we're down so the interrupt handler does not
  2017. * reschedule our watchdog timer */
  2018. set_bit(__AT_DOWN, &adapter->flags);
  2019. netif_carrier_off(netdev);
  2020. napi_disable(&adapter->napi);
  2021. atl1c_irq_disable(adapter);
  2022. atl1c_free_irq(adapter);
  2023. AT_WRITE_REG(&adapter->hw, REG_ISR, ISR_DIS_INT);
  2024. /* reset MAC to disable all RX/TX */
  2025. atl1c_reset_mac(&adapter->hw);
  2026. msleep(1);
  2027. adapter->link_speed = SPEED_0;
  2028. adapter->link_duplex = -1;
  2029. atl1c_clean_tx_ring(adapter, atl1c_trans_normal);
  2030. atl1c_clean_tx_ring(adapter, atl1c_trans_high);
  2031. atl1c_clean_rx_ring(adapter);
  2032. }
  2033. /*
  2034. * atl1c_open - Called when a network interface is made active
  2035. * @netdev: network interface device structure
  2036. *
  2037. * Returns 0 on success, negative value on failure
  2038. *
  2039. * The open entry point is called when a network interface is made
  2040. * active by the system (IFF_UP). At this point all resources needed
  2041. * for transmit and receive operations are allocated, the interrupt
  2042. * handler is registered with the OS, the watchdog timer is started,
  2043. * and the stack is notified that the interface is ready.
  2044. */
  2045. static int atl1c_open(struct net_device *netdev)
  2046. {
  2047. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2048. int err;
  2049. /* disallow open during test */
  2050. if (test_bit(__AT_TESTING, &adapter->flags))
  2051. return -EBUSY;
  2052. /* allocate rx/tx dma buffer & descriptors */
  2053. err = atl1c_setup_ring_resources(adapter);
  2054. if (unlikely(err))
  2055. return err;
  2056. err = atl1c_up(adapter);
  2057. if (unlikely(err))
  2058. goto err_up;
  2059. if (adapter->hw.ctrl_flags & ATL1C_FPGA_VERSION) {
  2060. u32 phy_data;
  2061. AT_READ_REG(&adapter->hw, REG_MDIO_CTRL, &phy_data);
  2062. phy_data |= MDIO_AP_EN;
  2063. AT_WRITE_REG(&adapter->hw, REG_MDIO_CTRL, phy_data);
  2064. }
  2065. return 0;
  2066. err_up:
  2067. atl1c_free_irq(adapter);
  2068. atl1c_free_ring_resources(adapter);
  2069. atl1c_reset_mac(&adapter->hw);
  2070. return err;
  2071. }
  2072. /*
  2073. * atl1c_close - Disables a network interface
  2074. * @netdev: network interface device structure
  2075. *
  2076. * Returns 0, this is not allowed to fail
  2077. *
  2078. * The close entry point is called when an interface is de-activated
  2079. * by the OS. The hardware is still under the drivers control, but
  2080. * needs to be disabled. A global MAC reset is issued to stop the
  2081. * hardware, and all transmit and receive resources are freed.
  2082. */
  2083. static int atl1c_close(struct net_device *netdev)
  2084. {
  2085. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2086. WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
  2087. atl1c_down(adapter);
  2088. atl1c_free_ring_resources(adapter);
  2089. return 0;
  2090. }
  2091. static int atl1c_suspend(struct pci_dev *pdev, pm_message_t state)
  2092. {
  2093. struct net_device *netdev = pci_get_drvdata(pdev);
  2094. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2095. struct atl1c_hw *hw = &adapter->hw;
  2096. u32 ctrl;
  2097. u32 mac_ctrl_data;
  2098. u32 master_ctrl_data;
  2099. u32 wol_ctrl_data = 0;
  2100. u16 mii_bmsr_data;
  2101. u16 save_autoneg_advertised;
  2102. u16 mii_intr_status_data;
  2103. u32 wufc = adapter->wol;
  2104. u32 i;
  2105. int retval = 0;
  2106. if (netif_running(netdev)) {
  2107. WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
  2108. atl1c_down(adapter);
  2109. }
  2110. netif_device_detach(netdev);
  2111. atl1c_disable_l0s_l1(hw);
  2112. retval = pci_save_state(pdev);
  2113. if (retval)
  2114. return retval;
  2115. if (wufc) {
  2116. AT_READ_REG(hw, REG_MASTER_CTRL, &master_ctrl_data);
  2117. master_ctrl_data &= ~MASTER_CTRL_CLK_SEL_DIS;
  2118. /* get link status */
  2119. atl1c_read_phy_reg(hw, MII_BMSR, (u16 *)&mii_bmsr_data);
  2120. atl1c_read_phy_reg(hw, MII_BMSR, (u16 *)&mii_bmsr_data);
  2121. save_autoneg_advertised = hw->autoneg_advertised;
  2122. hw->autoneg_advertised = ADVERTISED_10baseT_Half;
  2123. if (atl1c_restart_autoneg(hw) != 0)
  2124. if (netif_msg_link(adapter))
  2125. dev_warn(&pdev->dev, "phy autoneg failed\n");
  2126. hw->phy_configured = false; /* re-init PHY when resume */
  2127. hw->autoneg_advertised = save_autoneg_advertised;
  2128. /* turn on magic packet wol */
  2129. if (wufc & AT_WUFC_MAG)
  2130. wol_ctrl_data = WOL_MAGIC_EN | WOL_MAGIC_PME_EN;
  2131. if (wufc & AT_WUFC_LNKC) {
  2132. for (i = 0; i < AT_SUSPEND_LINK_TIMEOUT; i++) {
  2133. msleep(100);
  2134. atl1c_read_phy_reg(hw, MII_BMSR,
  2135. (u16 *)&mii_bmsr_data);
  2136. if (mii_bmsr_data & BMSR_LSTATUS)
  2137. break;
  2138. }
  2139. if ((mii_bmsr_data & BMSR_LSTATUS) == 0)
  2140. if (netif_msg_link(adapter))
  2141. dev_warn(&pdev->dev,
  2142. "%s: Link may change"
  2143. "when suspend\n",
  2144. atl1c_driver_name);
  2145. wol_ctrl_data |= WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN;
  2146. /* only link up can wake up */
  2147. if (atl1c_write_phy_reg(hw, MII_IER, IER_LINK_UP) != 0) {
  2148. if (netif_msg_link(adapter))
  2149. dev_err(&pdev->dev,
  2150. "%s: read write phy "
  2151. "register failed.\n",
  2152. atl1c_driver_name);
  2153. goto wol_dis;
  2154. }
  2155. }
  2156. /* clear phy interrupt */
  2157. atl1c_read_phy_reg(hw, MII_ISR, &mii_intr_status_data);
  2158. /* Config MAC Ctrl register */
  2159. mac_ctrl_data = MAC_CTRL_RX_EN;
  2160. /* set to 10/100M halt duplex */
  2161. mac_ctrl_data |= atl1c_mac_speed_10_100 << MAC_CTRL_SPEED_SHIFT;
  2162. mac_ctrl_data |= (((u32)adapter->hw.preamble_len &
  2163. MAC_CTRL_PRMLEN_MASK) <<
  2164. MAC_CTRL_PRMLEN_SHIFT);
  2165. if (adapter->vlgrp)
  2166. mac_ctrl_data |= MAC_CTRL_RMV_VLAN;
  2167. /* magic packet maybe Broadcast&multicast&Unicast frame */
  2168. if (wufc & AT_WUFC_MAG)
  2169. mac_ctrl_data |= MAC_CTRL_BC_EN;
  2170. if (netif_msg_hw(adapter))
  2171. dev_dbg(&pdev->dev,
  2172. "%s: suspend MAC=0x%x\n",
  2173. atl1c_driver_name, mac_ctrl_data);
  2174. AT_WRITE_REG(hw, REG_MASTER_CTRL, master_ctrl_data);
  2175. AT_WRITE_REG(hw, REG_WOL_CTRL, wol_ctrl_data);
  2176. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  2177. /* pcie patch */
  2178. AT_READ_REG(hw, REG_PCIE_PHYMISC, &ctrl);
  2179. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  2180. AT_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  2181. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  2182. goto suspend_exit;
  2183. }
  2184. wol_dis:
  2185. /* WOL disabled */
  2186. AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
  2187. /* pcie patch */
  2188. AT_READ_REG(hw, REG_PCIE_PHYMISC, &ctrl);
  2189. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  2190. AT_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  2191. atl1c_phy_disable(hw);
  2192. hw->phy_configured = false; /* re-init PHY when resume */
  2193. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  2194. suspend_exit:
  2195. pci_disable_device(pdev);
  2196. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2197. return 0;
  2198. }
  2199. static int atl1c_resume(struct pci_dev *pdev)
  2200. {
  2201. struct net_device *netdev = pci_get_drvdata(pdev);
  2202. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2203. pci_set_power_state(pdev, PCI_D0);
  2204. pci_restore_state(pdev);
  2205. pci_enable_wake(pdev, PCI_D3hot, 0);
  2206. pci_enable_wake(pdev, PCI_D3cold, 0);
  2207. AT_WRITE_REG(&adapter->hw, REG_WOL_CTRL, 0);
  2208. atl1c_phy_reset(&adapter->hw);
  2209. atl1c_reset_mac(&adapter->hw);
  2210. netif_device_attach(netdev);
  2211. if (netif_running(netdev))
  2212. atl1c_up(adapter);
  2213. return 0;
  2214. }
  2215. static void atl1c_shutdown(struct pci_dev *pdev)
  2216. {
  2217. atl1c_suspend(pdev, PMSG_SUSPEND);
  2218. }
  2219. static const struct net_device_ops atl1c_netdev_ops = {
  2220. .ndo_open = atl1c_open,
  2221. .ndo_stop = atl1c_close,
  2222. .ndo_validate_addr = eth_validate_addr,
  2223. .ndo_start_xmit = atl1c_xmit_frame,
  2224. .ndo_set_mac_address = atl1c_set_mac_addr,
  2225. .ndo_set_multicast_list = atl1c_set_multi,
  2226. .ndo_change_mtu = atl1c_change_mtu,
  2227. .ndo_do_ioctl = atl1c_ioctl,
  2228. .ndo_tx_timeout = atl1c_tx_timeout,
  2229. .ndo_get_stats = atl1c_get_stats,
  2230. .ndo_vlan_rx_register = atl1c_vlan_rx_register,
  2231. #ifdef CONFIG_NET_POLL_CONTROLLER
  2232. .ndo_poll_controller = atl1c_netpoll,
  2233. #endif
  2234. };
  2235. static int atl1c_init_netdev(struct net_device *netdev, struct pci_dev *pdev)
  2236. {
  2237. SET_NETDEV_DEV(netdev, &pdev->dev);
  2238. pci_set_drvdata(pdev, netdev);
  2239. netdev->irq = pdev->irq;
  2240. netdev->netdev_ops = &atl1c_netdev_ops;
  2241. netdev->watchdog_timeo = AT_TX_WATCHDOG;
  2242. atl1c_set_ethtool_ops(netdev);
  2243. /* TODO: add when ready */
  2244. netdev->features = NETIF_F_SG |
  2245. NETIF_F_HW_CSUM |
  2246. NETIF_F_HW_VLAN_TX |
  2247. NETIF_F_HW_VLAN_RX |
  2248. NETIF_F_TSO |
  2249. NETIF_F_TSO6;
  2250. return 0;
  2251. }
  2252. /*
  2253. * atl1c_probe - Device Initialization Routine
  2254. * @pdev: PCI device information struct
  2255. * @ent: entry in atl1c_pci_tbl
  2256. *
  2257. * Returns 0 on success, negative on failure
  2258. *
  2259. * atl1c_probe initializes an adapter identified by a pci_dev structure.
  2260. * The OS initialization, configuring of the adapter private structure,
  2261. * and a hardware reset occur.
  2262. */
  2263. static int __devinit atl1c_probe(struct pci_dev *pdev,
  2264. const struct pci_device_id *ent)
  2265. {
  2266. struct net_device *netdev;
  2267. struct atl1c_adapter *adapter;
  2268. static int cards_found;
  2269. int err = 0;
  2270. /* enable device (incl. PCI PM wakeup and hotplug setup) */
  2271. err = pci_enable_device_mem(pdev);
  2272. if (err) {
  2273. dev_err(&pdev->dev, "cannot enable PCI device\n");
  2274. return err;
  2275. }
  2276. /*
  2277. * The atl1c chip can DMA to 64-bit addresses, but it uses a single
  2278. * shared register for the high 32 bits, so only a single, aligned,
  2279. * 4 GB physical address range can be used at a time.
  2280. *
  2281. * Supporting 64-bit DMA on this hardware is more trouble than it's
  2282. * worth. It is far easier to limit to 32-bit DMA than update
  2283. * various kernel subsystems to support the mechanics required by a
  2284. * fixed-high-32-bit system.
  2285. */
  2286. if ((pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) ||
  2287. (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)) != 0)) {
  2288. dev_err(&pdev->dev, "No usable DMA configuration,aborting\n");
  2289. goto err_dma;
  2290. }
  2291. err = pci_request_regions(pdev, atl1c_driver_name);
  2292. if (err) {
  2293. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  2294. goto err_pci_reg;
  2295. }
  2296. pci_set_master(pdev);
  2297. netdev = alloc_etherdev(sizeof(struct atl1c_adapter));
  2298. if (netdev == NULL) {
  2299. err = -ENOMEM;
  2300. dev_err(&pdev->dev, "etherdev alloc failed\n");
  2301. goto err_alloc_etherdev;
  2302. }
  2303. err = atl1c_init_netdev(netdev, pdev);
  2304. if (err) {
  2305. dev_err(&pdev->dev, "init netdevice failed\n");
  2306. goto err_init_netdev;
  2307. }
  2308. adapter = netdev_priv(netdev);
  2309. adapter->bd_number = cards_found;
  2310. adapter->netdev = netdev;
  2311. adapter->pdev = pdev;
  2312. adapter->hw.adapter = adapter;
  2313. adapter->msg_enable = netif_msg_init(-1, atl1c_default_msg);
  2314. adapter->hw.hw_addr = ioremap(pci_resource_start(pdev, 0), pci_resource_len(pdev, 0));
  2315. if (!adapter->hw.hw_addr) {
  2316. err = -EIO;
  2317. dev_err(&pdev->dev, "cannot map device registers\n");
  2318. goto err_ioremap;
  2319. }
  2320. netdev->base_addr = (unsigned long)adapter->hw.hw_addr;
  2321. /* init mii data */
  2322. adapter->mii.dev = netdev;
  2323. adapter->mii.mdio_read = atl1c_mdio_read;
  2324. adapter->mii.mdio_write = atl1c_mdio_write;
  2325. adapter->mii.phy_id_mask = 0x1f;
  2326. adapter->mii.reg_num_mask = MDIO_REG_ADDR_MASK;
  2327. netif_napi_add(netdev, &adapter->napi, atl1c_clean, 64);
  2328. setup_timer(&adapter->phy_config_timer, atl1c_phy_config,
  2329. (unsigned long)adapter);
  2330. /* setup the private structure */
  2331. err = atl1c_sw_init(adapter);
  2332. if (err) {
  2333. dev_err(&pdev->dev, "net device private data init failed\n");
  2334. goto err_sw_init;
  2335. }
  2336. atl1c_reset_pcie(&adapter->hw, ATL1C_PCIE_L0S_L1_DISABLE |
  2337. ATL1C_PCIE_PHY_RESET);
  2338. /* Init GPHY as early as possible due to power saving issue */
  2339. atl1c_phy_reset(&adapter->hw);
  2340. err = atl1c_reset_mac(&adapter->hw);
  2341. if (err) {
  2342. err = -EIO;
  2343. goto err_reset;
  2344. }
  2345. device_init_wakeup(&pdev->dev, 1);
  2346. /* reset the controller to
  2347. * put the device in a known good starting state */
  2348. err = atl1c_phy_init(&adapter->hw);
  2349. if (err) {
  2350. err = -EIO;
  2351. goto err_reset;
  2352. }
  2353. if (atl1c_read_mac_addr(&adapter->hw) != 0) {
  2354. err = -EIO;
  2355. dev_err(&pdev->dev, "get mac address failed\n");
  2356. goto err_eeprom;
  2357. }
  2358. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  2359. memcpy(netdev->perm_addr, adapter->hw.mac_addr, netdev->addr_len);
  2360. if (netif_msg_probe(adapter))
  2361. dev_dbg(&pdev->dev, "mac address : %pM\n",
  2362. adapter->hw.mac_addr);
  2363. atl1c_hw_set_mac_addr(&adapter->hw);
  2364. INIT_WORK(&adapter->common_task, atl1c_common_task);
  2365. adapter->work_event = 0;
  2366. err = register_netdev(netdev);
  2367. if (err) {
  2368. dev_err(&pdev->dev, "register netdevice failed\n");
  2369. goto err_register;
  2370. }
  2371. if (netif_msg_probe(adapter))
  2372. dev_info(&pdev->dev, "version %s\n", ATL1C_DRV_VERSION);
  2373. cards_found++;
  2374. return 0;
  2375. err_reset:
  2376. err_register:
  2377. err_sw_init:
  2378. err_eeprom:
  2379. iounmap(adapter->hw.hw_addr);
  2380. err_init_netdev:
  2381. err_ioremap:
  2382. free_netdev(netdev);
  2383. err_alloc_etherdev:
  2384. pci_release_regions(pdev);
  2385. err_pci_reg:
  2386. err_dma:
  2387. pci_disable_device(pdev);
  2388. return err;
  2389. }
  2390. /*
  2391. * atl1c_remove - Device Removal Routine
  2392. * @pdev: PCI device information struct
  2393. *
  2394. * atl1c_remove is called by the PCI subsystem to alert the driver
  2395. * that it should release a PCI device. The could be caused by a
  2396. * Hot-Plug event, or because the driver is going to be removed from
  2397. * memory.
  2398. */
  2399. static void __devexit atl1c_remove(struct pci_dev *pdev)
  2400. {
  2401. struct net_device *netdev = pci_get_drvdata(pdev);
  2402. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2403. unregister_netdev(netdev);
  2404. atl1c_phy_disable(&adapter->hw);
  2405. iounmap(adapter->hw.hw_addr);
  2406. pci_release_regions(pdev);
  2407. pci_disable_device(pdev);
  2408. free_netdev(netdev);
  2409. }
  2410. /*
  2411. * atl1c_io_error_detected - called when PCI error is detected
  2412. * @pdev: Pointer to PCI device
  2413. * @state: The current pci connection state
  2414. *
  2415. * This function is called after a PCI bus error affecting
  2416. * this device has been detected.
  2417. */
  2418. static pci_ers_result_t atl1c_io_error_detected(struct pci_dev *pdev,
  2419. pci_channel_state_t state)
  2420. {
  2421. struct net_device *netdev = pci_get_drvdata(pdev);
  2422. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2423. netif_device_detach(netdev);
  2424. if (state == pci_channel_io_perm_failure)
  2425. return PCI_ERS_RESULT_DISCONNECT;
  2426. if (netif_running(netdev))
  2427. atl1c_down(adapter);
  2428. pci_disable_device(pdev);
  2429. /* Request a slot slot reset. */
  2430. return PCI_ERS_RESULT_NEED_RESET;
  2431. }
  2432. /*
  2433. * atl1c_io_slot_reset - called after the pci bus has been reset.
  2434. * @pdev: Pointer to PCI device
  2435. *
  2436. * Restart the card from scratch, as if from a cold-boot. Implementation
  2437. * resembles the first-half of the e1000_resume routine.
  2438. */
  2439. static pci_ers_result_t atl1c_io_slot_reset(struct pci_dev *pdev)
  2440. {
  2441. struct net_device *netdev = pci_get_drvdata(pdev);
  2442. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2443. if (pci_enable_device(pdev)) {
  2444. if (netif_msg_hw(adapter))
  2445. dev_err(&pdev->dev,
  2446. "Cannot re-enable PCI device after reset\n");
  2447. return PCI_ERS_RESULT_DISCONNECT;
  2448. }
  2449. pci_set_master(pdev);
  2450. pci_enable_wake(pdev, PCI_D3hot, 0);
  2451. pci_enable_wake(pdev, PCI_D3cold, 0);
  2452. atl1c_reset_mac(&adapter->hw);
  2453. return PCI_ERS_RESULT_RECOVERED;
  2454. }
  2455. /*
  2456. * atl1c_io_resume - called when traffic can start flowing again.
  2457. * @pdev: Pointer to PCI device
  2458. *
  2459. * This callback is called when the error recovery driver tells us that
  2460. * its OK to resume normal operation. Implementation resembles the
  2461. * second-half of the atl1c_resume routine.
  2462. */
  2463. static void atl1c_io_resume(struct pci_dev *pdev)
  2464. {
  2465. struct net_device *netdev = pci_get_drvdata(pdev);
  2466. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2467. if (netif_running(netdev)) {
  2468. if (atl1c_up(adapter)) {
  2469. if (netif_msg_hw(adapter))
  2470. dev_err(&pdev->dev,
  2471. "Cannot bring device back up after reset\n");
  2472. return;
  2473. }
  2474. }
  2475. netif_device_attach(netdev);
  2476. }
  2477. static struct pci_error_handlers atl1c_err_handler = {
  2478. .error_detected = atl1c_io_error_detected,
  2479. .slot_reset = atl1c_io_slot_reset,
  2480. .resume = atl1c_io_resume,
  2481. };
  2482. static struct pci_driver atl1c_driver = {
  2483. .name = atl1c_driver_name,
  2484. .id_table = atl1c_pci_tbl,
  2485. .probe = atl1c_probe,
  2486. .remove = __devexit_p(atl1c_remove),
  2487. /* Power Managment Hooks */
  2488. .suspend = atl1c_suspend,
  2489. .resume = atl1c_resume,
  2490. .shutdown = atl1c_shutdown,
  2491. .err_handler = &atl1c_err_handler
  2492. };
  2493. /*
  2494. * atl1c_init_module - Driver Registration Routine
  2495. *
  2496. * atl1c_init_module is the first routine called when the driver is
  2497. * loaded. All it does is register with the PCI subsystem.
  2498. */
  2499. static int __init atl1c_init_module(void)
  2500. {
  2501. return pci_register_driver(&atl1c_driver);
  2502. }
  2503. /*
  2504. * atl1c_exit_module - Driver Exit Cleanup Routine
  2505. *
  2506. * atl1c_exit_module is called just before the driver is removed
  2507. * from memory.
  2508. */
  2509. static void __exit atl1c_exit_module(void)
  2510. {
  2511. pci_unregister_driver(&atl1c_driver);
  2512. }
  2513. module_init(atl1c_init_module);
  2514. module_exit(atl1c_exit_module);